Kconfig 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297
  1. config ARM
  2. bool
  3. default y
  4. select HAVE_AOUT
  5. select HAVE_DMA_API_DEBUG
  6. select HAVE_IDE if PCI || ISA || PCMCIA
  7. select HAVE_MEMBLOCK
  8. select RTC_LIB
  9. select SYS_SUPPORTS_APM_EMULATION
  10. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  11. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  12. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  13. select HAVE_ARCH_KGDB
  14. select HAVE_KPROBES if !XIP_KERNEL
  15. select HAVE_KRETPROBES if (HAVE_KPROBES)
  16. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  17. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  18. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  19. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  20. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  21. select HAVE_GENERIC_DMA_COHERENT
  22. select HAVE_KERNEL_GZIP
  23. select HAVE_KERNEL_LZO
  24. select HAVE_KERNEL_LZMA
  25. select HAVE_KERNEL_XZ
  26. select HAVE_IRQ_WORK
  27. select HAVE_PERF_EVENTS
  28. select PERF_USE_VMALLOC
  29. select HAVE_REGS_AND_STACK_ACCESS_API
  30. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  31. select HAVE_C_RECORDMCOUNT
  32. select HAVE_GENERIC_HARDIRQS
  33. select GENERIC_IRQ_SHOW
  34. select CPU_PM if (SUSPEND || CPU_IDLE)
  35. select GENERIC_PCI_IOMAP
  36. select HAVE_BPF_JIT if NET
  37. help
  38. The ARM series is a line of low-power-consumption RISC chip designs
  39. licensed by ARM Ltd and targeted at embedded applications and
  40. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  41. manufactured, but legacy ARM-based PC hardware remains popular in
  42. Europe. There is an ARM Linux project with a web page at
  43. <http://www.arm.linux.org.uk/>.
  44. config ARM_HAS_SG_CHAIN
  45. bool
  46. config HAVE_PWM
  47. bool
  48. config MIGHT_HAVE_PCI
  49. bool
  50. config SYS_SUPPORTS_APM_EMULATION
  51. bool
  52. config GENERIC_GPIO
  53. bool
  54. config ARCH_USES_GETTIMEOFFSET
  55. bool
  56. default n
  57. config GENERIC_CLOCKEVENTS
  58. bool
  59. config GENERIC_CLOCKEVENTS_BROADCAST
  60. bool
  61. depends on GENERIC_CLOCKEVENTS
  62. default y if SMP
  63. config KTIME_SCALAR
  64. bool
  65. default y
  66. config HAVE_TCM
  67. bool
  68. select GENERIC_ALLOCATOR
  69. config HAVE_PROC_CPU
  70. bool
  71. config NO_IOPORT
  72. bool
  73. config EISA
  74. bool
  75. ---help---
  76. The Extended Industry Standard Architecture (EISA) bus was
  77. developed as an open alternative to the IBM MicroChannel bus.
  78. The EISA bus provided some of the features of the IBM MicroChannel
  79. bus while maintaining backward compatibility with cards made for
  80. the older ISA bus. The EISA bus saw limited use between 1988 and
  81. 1995 when it was made obsolete by the PCI bus.
  82. Say Y here if you are building a kernel for an EISA-based machine.
  83. Otherwise, say N.
  84. config SBUS
  85. bool
  86. config MCA
  87. bool
  88. help
  89. MicroChannel Architecture is found in some IBM PS/2 machines and
  90. laptops. It is a bus system similar to PCI or ISA. See
  91. <file:Documentation/mca.txt> (and especially the web page given
  92. there) before attempting to build an MCA bus kernel.
  93. config STACKTRACE_SUPPORT
  94. bool
  95. default y
  96. config HAVE_LATENCYTOP_SUPPORT
  97. bool
  98. depends on !SMP
  99. default y
  100. config LOCKDEP_SUPPORT
  101. bool
  102. default y
  103. config TRACE_IRQFLAGS_SUPPORT
  104. bool
  105. default y
  106. config HARDIRQS_SW_RESEND
  107. bool
  108. default y
  109. config GENERIC_IRQ_PROBE
  110. bool
  111. default y
  112. config GENERIC_LOCKBREAK
  113. bool
  114. default y
  115. depends on SMP && PREEMPT
  116. config RWSEM_GENERIC_SPINLOCK
  117. bool
  118. default y
  119. config RWSEM_XCHGADD_ALGORITHM
  120. bool
  121. config ARCH_HAS_ILOG2_U32
  122. bool
  123. config ARCH_HAS_ILOG2_U64
  124. bool
  125. config ARCH_HAS_CPUFREQ
  126. bool
  127. help
  128. Internal node to signify that the ARCH has CPUFREQ support
  129. and that the relevant menu configurations are displayed for
  130. it.
  131. config ARCH_HAS_CPU_IDLE_WAIT
  132. def_bool y
  133. config GENERIC_HWEIGHT
  134. bool
  135. default y
  136. config GENERIC_CALIBRATE_DELAY
  137. bool
  138. default y
  139. config ARCH_MAY_HAVE_PC_FDC
  140. bool
  141. config ZONE_DMA
  142. bool
  143. config NEED_DMA_MAP_STATE
  144. def_bool y
  145. config ARCH_HAS_DMA_SET_COHERENT_MASK
  146. bool
  147. config GENERIC_ISA_DMA
  148. bool
  149. config FIQ
  150. bool
  151. config NEED_RET_TO_USER
  152. bool
  153. config ARCH_MTD_XIP
  154. bool
  155. config VECTORS_BASE
  156. hex
  157. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  158. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  159. default 0x00000000
  160. help
  161. The base address of exception vectors.
  162. config ARM_PATCH_PHYS_VIRT
  163. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  164. default y
  165. depends on !XIP_KERNEL && MMU
  166. depends on !ARCH_REALVIEW || !SPARSEMEM
  167. help
  168. Patch phys-to-virt and virt-to-phys translation functions at
  169. boot and module load time according to the position of the
  170. kernel in system memory.
  171. This can only be used with non-XIP MMU kernels where the base
  172. of physical memory is at a 16MB boundary.
  173. Only disable this option if you know that you do not require
  174. this feature (eg, building a kernel for a single machine) and
  175. you need to shrink the kernel to the minimal size.
  176. config NEED_MACH_IO_H
  177. bool
  178. help
  179. Select this when mach/io.h is required to provide special
  180. definitions for this platform. The need for mach/io.h should
  181. be avoided when possible.
  182. config NEED_MACH_MEMORY_H
  183. bool
  184. help
  185. Select this when mach/memory.h is required to provide special
  186. definitions for this platform. The need for mach/memory.h should
  187. be avoided when possible.
  188. config PHYS_OFFSET
  189. hex "Physical address of main memory" if MMU
  190. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  191. default DRAM_BASE if !MMU
  192. help
  193. Please provide the physical address corresponding to the
  194. location of main memory in your system.
  195. config GENERIC_BUG
  196. def_bool y
  197. depends on BUG
  198. source "init/Kconfig"
  199. source "kernel/Kconfig.freezer"
  200. menu "System Type"
  201. config MMU
  202. bool "MMU-based Paged Memory Management Support"
  203. default y
  204. help
  205. Select if you want MMU-based virtualised addressing space
  206. support by paged memory management. If unsure, say 'Y'.
  207. #
  208. # The "ARM system type" choice list is ordered alphabetically by option
  209. # text. Please add new entries in the option alphabetic order.
  210. #
  211. choice
  212. prompt "ARM system type"
  213. default ARCH_VERSATILE
  214. config ARCH_INTEGRATOR
  215. bool "ARM Ltd. Integrator family"
  216. select ARM_AMBA
  217. select ARCH_HAS_CPUFREQ
  218. select CLKDEV_LOOKUP
  219. select HAVE_MACH_CLKDEV
  220. select HAVE_TCM
  221. select ICST
  222. select GENERIC_CLOCKEVENTS
  223. select PLAT_VERSATILE
  224. select PLAT_VERSATILE_FPGA_IRQ
  225. select NEED_MACH_IO_H
  226. select NEED_MACH_MEMORY_H
  227. select SPARSE_IRQ
  228. help
  229. Support for ARM's Integrator platform.
  230. config ARCH_REALVIEW
  231. bool "ARM Ltd. RealView family"
  232. select ARM_AMBA
  233. select CLKDEV_LOOKUP
  234. select HAVE_MACH_CLKDEV
  235. select ICST
  236. select GENERIC_CLOCKEVENTS
  237. select ARCH_WANT_OPTIONAL_GPIOLIB
  238. select PLAT_VERSATILE
  239. select PLAT_VERSATILE_CLCD
  240. select ARM_TIMER_SP804
  241. select GPIO_PL061 if GPIOLIB
  242. select NEED_MACH_MEMORY_H
  243. help
  244. This enables support for ARM Ltd RealView boards.
  245. config ARCH_VERSATILE
  246. bool "ARM Ltd. Versatile family"
  247. select ARM_AMBA
  248. select ARM_VIC
  249. select CLKDEV_LOOKUP
  250. select HAVE_MACH_CLKDEV
  251. select ICST
  252. select GENERIC_CLOCKEVENTS
  253. select ARCH_WANT_OPTIONAL_GPIOLIB
  254. select PLAT_VERSATILE
  255. select PLAT_VERSATILE_CLCD
  256. select PLAT_VERSATILE_FPGA_IRQ
  257. select ARM_TIMER_SP804
  258. help
  259. This enables support for ARM Ltd Versatile board.
  260. config ARCH_VEXPRESS
  261. bool "ARM Ltd. Versatile Express family"
  262. select ARCH_WANT_OPTIONAL_GPIOLIB
  263. select ARM_AMBA
  264. select ARM_TIMER_SP804
  265. select CLKDEV_LOOKUP
  266. select HAVE_MACH_CLKDEV
  267. select GENERIC_CLOCKEVENTS
  268. select HAVE_CLK
  269. select HAVE_PATA_PLATFORM
  270. select ICST
  271. select NO_IOPORT
  272. select PLAT_VERSATILE
  273. select PLAT_VERSATILE_CLCD
  274. help
  275. This enables support for the ARM Ltd Versatile Express boards.
  276. config ARCH_AT91
  277. bool "Atmel AT91"
  278. select ARCH_REQUIRE_GPIOLIB
  279. select HAVE_CLK
  280. select CLKDEV_LOOKUP
  281. select IRQ_DOMAIN
  282. select NEED_MACH_IO_H if PCCARD
  283. help
  284. This enables support for systems based on the Atmel AT91RM9200,
  285. AT91SAM9 processors.
  286. config ARCH_BCMRING
  287. bool "Broadcom BCMRING"
  288. depends on MMU
  289. select CPU_V6
  290. select ARM_AMBA
  291. select ARM_TIMER_SP804
  292. select CLKDEV_LOOKUP
  293. select GENERIC_CLOCKEVENTS
  294. select ARCH_WANT_OPTIONAL_GPIOLIB
  295. help
  296. Support for Broadcom's BCMRing platform.
  297. config ARCH_HIGHBANK
  298. bool "Calxeda Highbank-based"
  299. select ARCH_WANT_OPTIONAL_GPIOLIB
  300. select ARM_AMBA
  301. select ARM_GIC
  302. select ARM_TIMER_SP804
  303. select CACHE_L2X0
  304. select CLKDEV_LOOKUP
  305. select CPU_V7
  306. select GENERIC_CLOCKEVENTS
  307. select HAVE_ARM_SCU
  308. select HAVE_SMP
  309. select SPARSE_IRQ
  310. select USE_OF
  311. help
  312. Support for the Calxeda Highbank SoC based boards.
  313. config ARCH_CLPS711X
  314. bool "Cirrus Logic CLPS711x/EP721x-based"
  315. select CPU_ARM720T
  316. select ARCH_USES_GETTIMEOFFSET
  317. select NEED_MACH_MEMORY_H
  318. help
  319. Support for Cirrus Logic 711x/721x based boards.
  320. config ARCH_CNS3XXX
  321. bool "Cavium Networks CNS3XXX family"
  322. select CPU_V6K
  323. select GENERIC_CLOCKEVENTS
  324. select ARM_GIC
  325. select MIGHT_HAVE_CACHE_L2X0
  326. select MIGHT_HAVE_PCI
  327. select PCI_DOMAINS if PCI
  328. help
  329. Support for Cavium Networks CNS3XXX platform.
  330. config ARCH_GEMINI
  331. bool "Cortina Systems Gemini"
  332. select CPU_FA526
  333. select ARCH_REQUIRE_GPIOLIB
  334. select ARCH_USES_GETTIMEOFFSET
  335. help
  336. Support for the Cortina Systems Gemini family SoCs
  337. config ARCH_PRIMA2
  338. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  339. select CPU_V7
  340. select NO_IOPORT
  341. select GENERIC_CLOCKEVENTS
  342. select CLKDEV_LOOKUP
  343. select GENERIC_IRQ_CHIP
  344. select MIGHT_HAVE_CACHE_L2X0
  345. select USE_OF
  346. select ZONE_DMA
  347. help
  348. Support for CSR SiRFSoC ARM Cortex A9 Platform
  349. config ARCH_EBSA110
  350. bool "EBSA-110"
  351. select CPU_SA110
  352. select ISA
  353. select NO_IOPORT
  354. select ARCH_USES_GETTIMEOFFSET
  355. select NEED_MACH_IO_H
  356. select NEED_MACH_MEMORY_H
  357. help
  358. This is an evaluation board for the StrongARM processor available
  359. from Digital. It has limited hardware on-board, including an
  360. Ethernet interface, two PCMCIA sockets, two serial ports and a
  361. parallel port.
  362. config ARCH_EP93XX
  363. bool "EP93xx-based"
  364. select CPU_ARM920T
  365. select ARM_AMBA
  366. select ARM_VIC
  367. select CLKDEV_LOOKUP
  368. select ARCH_REQUIRE_GPIOLIB
  369. select ARCH_HAS_HOLES_MEMORYMODEL
  370. select ARCH_USES_GETTIMEOFFSET
  371. select NEED_MACH_MEMORY_H
  372. help
  373. This enables support for the Cirrus EP93xx series of CPUs.
  374. config ARCH_FOOTBRIDGE
  375. bool "FootBridge"
  376. select CPU_SA110
  377. select FOOTBRIDGE
  378. select GENERIC_CLOCKEVENTS
  379. select HAVE_IDE
  380. select NEED_MACH_IO_H
  381. select NEED_MACH_MEMORY_H
  382. help
  383. Support for systems based on the DC21285 companion chip
  384. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  385. config ARCH_MXC
  386. bool "Freescale MXC/iMX-based"
  387. select GENERIC_CLOCKEVENTS
  388. select ARCH_REQUIRE_GPIOLIB
  389. select CLKDEV_LOOKUP
  390. select CLKSRC_MMIO
  391. select GENERIC_IRQ_CHIP
  392. select MULTI_IRQ_HANDLER
  393. help
  394. Support for Freescale MXC/iMX-based family of processors
  395. config ARCH_MXS
  396. bool "Freescale MXS-based"
  397. select GENERIC_CLOCKEVENTS
  398. select ARCH_REQUIRE_GPIOLIB
  399. select CLKDEV_LOOKUP
  400. select CLKSRC_MMIO
  401. select HAVE_CLK_PREPARE
  402. help
  403. Support for Freescale MXS-based family of processors
  404. config ARCH_NETX
  405. bool "Hilscher NetX based"
  406. select CLKSRC_MMIO
  407. select CPU_ARM926T
  408. select ARM_VIC
  409. select GENERIC_CLOCKEVENTS
  410. help
  411. This enables support for systems based on the Hilscher NetX Soc
  412. config ARCH_H720X
  413. bool "Hynix HMS720x-based"
  414. select CPU_ARM720T
  415. select ISA_DMA_API
  416. select ARCH_USES_GETTIMEOFFSET
  417. help
  418. This enables support for systems based on the Hynix HMS720x
  419. config ARCH_IOP13XX
  420. bool "IOP13xx-based"
  421. depends on MMU
  422. select CPU_XSC3
  423. select PLAT_IOP
  424. select PCI
  425. select ARCH_SUPPORTS_MSI
  426. select VMSPLIT_1G
  427. select NEED_MACH_IO_H
  428. select NEED_MACH_MEMORY_H
  429. select NEED_RET_TO_USER
  430. help
  431. Support for Intel's IOP13XX (XScale) family of processors.
  432. config ARCH_IOP32X
  433. bool "IOP32x-based"
  434. depends on MMU
  435. select CPU_XSCALE
  436. select NEED_MACH_IO_H
  437. select NEED_RET_TO_USER
  438. select PLAT_IOP
  439. select PCI
  440. select ARCH_REQUIRE_GPIOLIB
  441. help
  442. Support for Intel's 80219 and IOP32X (XScale) family of
  443. processors.
  444. config ARCH_IOP33X
  445. bool "IOP33x-based"
  446. depends on MMU
  447. select CPU_XSCALE
  448. select NEED_MACH_IO_H
  449. select NEED_RET_TO_USER
  450. select PLAT_IOP
  451. select PCI
  452. select ARCH_REQUIRE_GPIOLIB
  453. help
  454. Support for Intel's IOP33X (XScale) family of processors.
  455. config ARCH_IXP23XX
  456. bool "IXP23XX-based"
  457. depends on MMU
  458. select CPU_XSC3
  459. select PCI
  460. select ARCH_USES_GETTIMEOFFSET
  461. select NEED_MACH_IO_H
  462. select NEED_MACH_MEMORY_H
  463. help
  464. Support for Intel's IXP23xx (XScale) family of processors.
  465. config ARCH_IXP2000
  466. bool "IXP2400/2800-based"
  467. depends on MMU
  468. select CPU_XSCALE
  469. select PCI
  470. select ARCH_USES_GETTIMEOFFSET
  471. select NEED_MACH_IO_H
  472. select NEED_MACH_MEMORY_H
  473. help
  474. Support for Intel's IXP2400/2800 (XScale) family of processors.
  475. config ARCH_IXP4XX
  476. bool "IXP4xx-based"
  477. depends on MMU
  478. select ARCH_HAS_DMA_SET_COHERENT_MASK
  479. select CLKSRC_MMIO
  480. select CPU_XSCALE
  481. select GENERIC_GPIO
  482. select GENERIC_CLOCKEVENTS
  483. select MIGHT_HAVE_PCI
  484. select NEED_MACH_IO_H
  485. select DMABOUNCE if PCI
  486. help
  487. Support for Intel's IXP4XX (XScale) family of processors.
  488. config ARCH_DOVE
  489. bool "Marvell Dove"
  490. select CPU_V7
  491. select PCI
  492. select ARCH_REQUIRE_GPIOLIB
  493. select GENERIC_CLOCKEVENTS
  494. select NEED_MACH_IO_H
  495. select PLAT_ORION
  496. help
  497. Support for the Marvell Dove SoC 88AP510
  498. config ARCH_KIRKWOOD
  499. bool "Marvell Kirkwood"
  500. select CPU_FEROCEON
  501. select PCI
  502. select ARCH_REQUIRE_GPIOLIB
  503. select GENERIC_CLOCKEVENTS
  504. select NEED_MACH_IO_H
  505. select PLAT_ORION
  506. help
  507. Support for the following Marvell Kirkwood series SoCs:
  508. 88F6180, 88F6192 and 88F6281.
  509. config ARCH_LPC32XX
  510. bool "NXP LPC32XX"
  511. select CLKSRC_MMIO
  512. select CPU_ARM926T
  513. select ARCH_REQUIRE_GPIOLIB
  514. select HAVE_IDE
  515. select ARM_AMBA
  516. select USB_ARCH_HAS_OHCI
  517. select CLKDEV_LOOKUP
  518. select GENERIC_CLOCKEVENTS
  519. help
  520. Support for the NXP LPC32XX family of processors
  521. config ARCH_MV78XX0
  522. bool "Marvell MV78xx0"
  523. select CPU_FEROCEON
  524. select PCI
  525. select ARCH_REQUIRE_GPIOLIB
  526. select GENERIC_CLOCKEVENTS
  527. select NEED_MACH_IO_H
  528. select PLAT_ORION
  529. help
  530. Support for the following Marvell MV78xx0 series SoCs:
  531. MV781x0, MV782x0.
  532. config ARCH_ORION5X
  533. bool "Marvell Orion"
  534. depends on MMU
  535. select CPU_FEROCEON
  536. select PCI
  537. select ARCH_REQUIRE_GPIOLIB
  538. select GENERIC_CLOCKEVENTS
  539. select PLAT_ORION
  540. help
  541. Support for the following Marvell Orion 5x series SoCs:
  542. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  543. Orion-2 (5281), Orion-1-90 (6183).
  544. config ARCH_MMP
  545. bool "Marvell PXA168/910/MMP2"
  546. depends on MMU
  547. select ARCH_REQUIRE_GPIOLIB
  548. select CLKDEV_LOOKUP
  549. select GENERIC_CLOCKEVENTS
  550. select GPIO_PXA
  551. select TICK_ONESHOT
  552. select PLAT_PXA
  553. select SPARSE_IRQ
  554. select GENERIC_ALLOCATOR
  555. help
  556. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  557. config ARCH_KS8695
  558. bool "Micrel/Kendin KS8695"
  559. select CPU_ARM922T
  560. select ARCH_REQUIRE_GPIOLIB
  561. select ARCH_USES_GETTIMEOFFSET
  562. select NEED_MACH_MEMORY_H
  563. help
  564. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  565. System-on-Chip devices.
  566. config ARCH_W90X900
  567. bool "Nuvoton W90X900 CPU"
  568. select CPU_ARM926T
  569. select ARCH_REQUIRE_GPIOLIB
  570. select CLKDEV_LOOKUP
  571. select CLKSRC_MMIO
  572. select GENERIC_CLOCKEVENTS
  573. help
  574. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  575. At present, the w90x900 has been renamed nuc900, regarding
  576. the ARM series product line, you can login the following
  577. link address to know more.
  578. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  579. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  580. config ARCH_TEGRA
  581. bool "NVIDIA Tegra"
  582. select CLKDEV_LOOKUP
  583. select CLKSRC_MMIO
  584. select GENERIC_CLOCKEVENTS
  585. select GENERIC_GPIO
  586. select HAVE_CLK
  587. select HAVE_SMP
  588. select MIGHT_HAVE_CACHE_L2X0
  589. select NEED_MACH_IO_H if PCI
  590. select ARCH_HAS_CPUFREQ
  591. help
  592. This enables support for NVIDIA Tegra based systems (Tegra APX,
  593. Tegra 6xx and Tegra 2 series).
  594. config ARCH_PICOXCELL
  595. bool "Picochip picoXcell"
  596. select ARCH_REQUIRE_GPIOLIB
  597. select ARM_PATCH_PHYS_VIRT
  598. select ARM_VIC
  599. select CPU_V6K
  600. select DW_APB_TIMER
  601. select GENERIC_CLOCKEVENTS
  602. select GENERIC_GPIO
  603. select HAVE_TCM
  604. select NO_IOPORT
  605. select SPARSE_IRQ
  606. select USE_OF
  607. help
  608. This enables support for systems based on the Picochip picoXcell
  609. family of Femtocell devices. The picoxcell support requires device tree
  610. for all boards.
  611. config ARCH_PNX4008
  612. bool "Philips Nexperia PNX4008 Mobile"
  613. select CPU_ARM926T
  614. select CLKDEV_LOOKUP
  615. select ARCH_USES_GETTIMEOFFSET
  616. help
  617. This enables support for Philips PNX4008 mobile platform.
  618. config ARCH_PXA
  619. bool "PXA2xx/PXA3xx-based"
  620. depends on MMU
  621. select ARCH_MTD_XIP
  622. select ARCH_HAS_CPUFREQ
  623. select CLKDEV_LOOKUP
  624. select CLKSRC_MMIO
  625. select ARCH_REQUIRE_GPIOLIB
  626. select GENERIC_CLOCKEVENTS
  627. select GPIO_PXA
  628. select TICK_ONESHOT
  629. select PLAT_PXA
  630. select SPARSE_IRQ
  631. select AUTO_ZRELADDR
  632. select MULTI_IRQ_HANDLER
  633. select ARM_CPU_SUSPEND if PM
  634. select HAVE_IDE
  635. help
  636. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  637. config ARCH_MSM
  638. bool "Qualcomm MSM"
  639. select HAVE_CLK
  640. select GENERIC_CLOCKEVENTS
  641. select ARCH_REQUIRE_GPIOLIB
  642. select CLKDEV_LOOKUP
  643. help
  644. Support for Qualcomm MSM/QSD based systems. This runs on the
  645. apps processor of the MSM/QSD and depends on a shared memory
  646. interface to the modem processor which runs the baseband
  647. stack and controls some vital subsystems
  648. (clock and power control, etc).
  649. config ARCH_SHMOBILE
  650. bool "Renesas SH-Mobile / R-Mobile"
  651. select HAVE_CLK
  652. select CLKDEV_LOOKUP
  653. select HAVE_MACH_CLKDEV
  654. select HAVE_SMP
  655. select GENERIC_CLOCKEVENTS
  656. select MIGHT_HAVE_CACHE_L2X0
  657. select NO_IOPORT
  658. select SPARSE_IRQ
  659. select MULTI_IRQ_HANDLER
  660. select PM_GENERIC_DOMAINS if PM
  661. select NEED_MACH_MEMORY_H
  662. help
  663. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  664. config ARCH_RPC
  665. bool "RiscPC"
  666. select ARCH_ACORN
  667. select FIQ
  668. select ARCH_MAY_HAVE_PC_FDC
  669. select HAVE_PATA_PLATFORM
  670. select ISA_DMA_API
  671. select NO_IOPORT
  672. select ARCH_SPARSEMEM_ENABLE
  673. select ARCH_USES_GETTIMEOFFSET
  674. select HAVE_IDE
  675. select NEED_MACH_IO_H
  676. select NEED_MACH_MEMORY_H
  677. help
  678. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  679. CD-ROM interface, serial and parallel port, and the floppy drive.
  680. config ARCH_SA1100
  681. bool "SA1100-based"
  682. select CLKSRC_MMIO
  683. select CPU_SA1100
  684. select ISA
  685. select ARCH_SPARSEMEM_ENABLE
  686. select ARCH_MTD_XIP
  687. select ARCH_HAS_CPUFREQ
  688. select CPU_FREQ
  689. select GENERIC_CLOCKEVENTS
  690. select CLKDEV_LOOKUP
  691. select TICK_ONESHOT
  692. select ARCH_REQUIRE_GPIOLIB
  693. select HAVE_IDE
  694. select NEED_MACH_MEMORY_H
  695. select SPARSE_IRQ
  696. help
  697. Support for StrongARM 11x0 based boards.
  698. config ARCH_S3C24XX
  699. bool "Samsung S3C24XX SoCs"
  700. select GENERIC_GPIO
  701. select ARCH_HAS_CPUFREQ
  702. select HAVE_CLK
  703. select CLKDEV_LOOKUP
  704. select ARCH_USES_GETTIMEOFFSET
  705. select HAVE_S3C2410_I2C if I2C
  706. select HAVE_S3C_RTC if RTC_CLASS
  707. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  708. select NEED_MACH_IO_H
  709. help
  710. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  711. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  712. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  713. Samsung SMDK2410 development board (and derivatives).
  714. config ARCH_S3C64XX
  715. bool "Samsung S3C64XX"
  716. select PLAT_SAMSUNG
  717. select CPU_V6
  718. select ARM_VIC
  719. select HAVE_CLK
  720. select HAVE_TCM
  721. select CLKDEV_LOOKUP
  722. select NO_IOPORT
  723. select ARCH_USES_GETTIMEOFFSET
  724. select ARCH_HAS_CPUFREQ
  725. select ARCH_REQUIRE_GPIOLIB
  726. select SAMSUNG_CLKSRC
  727. select SAMSUNG_IRQ_VIC_TIMER
  728. select S3C_GPIO_TRACK
  729. select S3C_DEV_NAND
  730. select USB_ARCH_HAS_OHCI
  731. select SAMSUNG_GPIOLIB_4BIT
  732. select HAVE_S3C2410_I2C if I2C
  733. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  734. help
  735. Samsung S3C64XX series based systems
  736. config ARCH_S5P64X0
  737. bool "Samsung S5P6440 S5P6450"
  738. select CPU_V6
  739. select GENERIC_GPIO
  740. select HAVE_CLK
  741. select CLKDEV_LOOKUP
  742. select CLKSRC_MMIO
  743. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  744. select GENERIC_CLOCKEVENTS
  745. select HAVE_S3C2410_I2C if I2C
  746. select HAVE_S3C_RTC if RTC_CLASS
  747. help
  748. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  749. SMDK6450.
  750. config ARCH_S5PC100
  751. bool "Samsung S5PC100"
  752. select GENERIC_GPIO
  753. select HAVE_CLK
  754. select CLKDEV_LOOKUP
  755. select CPU_V7
  756. select ARCH_USES_GETTIMEOFFSET
  757. select HAVE_S3C2410_I2C if I2C
  758. select HAVE_S3C_RTC if RTC_CLASS
  759. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  760. help
  761. Samsung S5PC100 series based systems
  762. config ARCH_S5PV210
  763. bool "Samsung S5PV210/S5PC110"
  764. select CPU_V7
  765. select ARCH_SPARSEMEM_ENABLE
  766. select ARCH_HAS_HOLES_MEMORYMODEL
  767. select GENERIC_GPIO
  768. select HAVE_CLK
  769. select CLKDEV_LOOKUP
  770. select CLKSRC_MMIO
  771. select ARCH_HAS_CPUFREQ
  772. select GENERIC_CLOCKEVENTS
  773. select HAVE_S3C2410_I2C if I2C
  774. select HAVE_S3C_RTC if RTC_CLASS
  775. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  776. select NEED_MACH_MEMORY_H
  777. help
  778. Samsung S5PV210/S5PC110 series based systems
  779. config ARCH_EXYNOS
  780. bool "SAMSUNG EXYNOS"
  781. select CPU_V7
  782. select ARCH_SPARSEMEM_ENABLE
  783. select ARCH_HAS_HOLES_MEMORYMODEL
  784. select GENERIC_GPIO
  785. select HAVE_CLK
  786. select CLKDEV_LOOKUP
  787. select ARCH_HAS_CPUFREQ
  788. select GENERIC_CLOCKEVENTS
  789. select HAVE_S3C_RTC if RTC_CLASS
  790. select HAVE_S3C2410_I2C if I2C
  791. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  792. select NEED_MACH_MEMORY_H
  793. help
  794. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  795. config ARCH_SHARK
  796. bool "Shark"
  797. select CPU_SA110
  798. select ISA
  799. select ISA_DMA
  800. select ZONE_DMA
  801. select PCI
  802. select ARCH_USES_GETTIMEOFFSET
  803. select NEED_MACH_MEMORY_H
  804. select NEED_MACH_IO_H
  805. help
  806. Support for the StrongARM based Digital DNARD machine, also known
  807. as "Shark" (<http://www.shark-linux.de/shark.html>).
  808. config ARCH_U300
  809. bool "ST-Ericsson U300 Series"
  810. depends on MMU
  811. select CLKSRC_MMIO
  812. select CPU_ARM926T
  813. select HAVE_TCM
  814. select ARM_AMBA
  815. select ARM_PATCH_PHYS_VIRT
  816. select ARM_VIC
  817. select GENERIC_CLOCKEVENTS
  818. select CLKDEV_LOOKUP
  819. select HAVE_MACH_CLKDEV
  820. select GENERIC_GPIO
  821. select ARCH_REQUIRE_GPIOLIB
  822. help
  823. Support for ST-Ericsson U300 series mobile platforms.
  824. config ARCH_U8500
  825. bool "ST-Ericsson U8500 Series"
  826. depends on MMU
  827. select CPU_V7
  828. select ARM_AMBA
  829. select GENERIC_CLOCKEVENTS
  830. select CLKDEV_LOOKUP
  831. select ARCH_REQUIRE_GPIOLIB
  832. select ARCH_HAS_CPUFREQ
  833. select HAVE_SMP
  834. select MIGHT_HAVE_CACHE_L2X0
  835. help
  836. Support for ST-Ericsson's Ux500 architecture
  837. config ARCH_NOMADIK
  838. bool "STMicroelectronics Nomadik"
  839. select ARM_AMBA
  840. select ARM_VIC
  841. select CPU_ARM926T
  842. select CLKDEV_LOOKUP
  843. select GENERIC_CLOCKEVENTS
  844. select MIGHT_HAVE_CACHE_L2X0
  845. select ARCH_REQUIRE_GPIOLIB
  846. help
  847. Support for the Nomadik platform by ST-Ericsson
  848. config ARCH_DAVINCI
  849. bool "TI DaVinci"
  850. select GENERIC_CLOCKEVENTS
  851. select ARCH_REQUIRE_GPIOLIB
  852. select ZONE_DMA
  853. select HAVE_IDE
  854. select CLKDEV_LOOKUP
  855. select GENERIC_ALLOCATOR
  856. select GENERIC_IRQ_CHIP
  857. select ARCH_HAS_HOLES_MEMORYMODEL
  858. help
  859. Support for TI's DaVinci platform.
  860. config ARCH_OMAP
  861. bool "TI OMAP"
  862. select HAVE_CLK
  863. select ARCH_REQUIRE_GPIOLIB
  864. select ARCH_HAS_CPUFREQ
  865. select CLKSRC_MMIO
  866. select GENERIC_CLOCKEVENTS
  867. select ARCH_HAS_HOLES_MEMORYMODEL
  868. help
  869. Support for TI's OMAP platform (OMAP1/2/3/4).
  870. config PLAT_SPEAR
  871. bool "ST SPEAr"
  872. select ARM_AMBA
  873. select ARCH_REQUIRE_GPIOLIB
  874. select CLKDEV_LOOKUP
  875. select CLKSRC_MMIO
  876. select GENERIC_CLOCKEVENTS
  877. select HAVE_CLK
  878. help
  879. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  880. config ARCH_VT8500
  881. bool "VIA/WonderMedia 85xx"
  882. select CPU_ARM926T
  883. select GENERIC_GPIO
  884. select ARCH_HAS_CPUFREQ
  885. select GENERIC_CLOCKEVENTS
  886. select ARCH_REQUIRE_GPIOLIB
  887. select HAVE_PWM
  888. help
  889. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  890. config ARCH_ZYNQ
  891. bool "Xilinx Zynq ARM Cortex A9 Platform"
  892. select CPU_V7
  893. select GENERIC_CLOCKEVENTS
  894. select CLKDEV_LOOKUP
  895. select ARM_GIC
  896. select ARM_AMBA
  897. select ICST
  898. select MIGHT_HAVE_CACHE_L2X0
  899. select USE_OF
  900. help
  901. Support for Xilinx Zynq ARM Cortex A9 Platform
  902. endchoice
  903. #
  904. # This is sorted alphabetically by mach-* pathname. However, plat-*
  905. # Kconfigs may be included either alphabetically (according to the
  906. # plat- suffix) or along side the corresponding mach-* source.
  907. #
  908. source "arch/arm/mach-at91/Kconfig"
  909. source "arch/arm/mach-bcmring/Kconfig"
  910. source "arch/arm/mach-clps711x/Kconfig"
  911. source "arch/arm/mach-cns3xxx/Kconfig"
  912. source "arch/arm/mach-davinci/Kconfig"
  913. source "arch/arm/mach-dove/Kconfig"
  914. source "arch/arm/mach-ep93xx/Kconfig"
  915. source "arch/arm/mach-footbridge/Kconfig"
  916. source "arch/arm/mach-gemini/Kconfig"
  917. source "arch/arm/mach-h720x/Kconfig"
  918. source "arch/arm/mach-integrator/Kconfig"
  919. source "arch/arm/mach-iop32x/Kconfig"
  920. source "arch/arm/mach-iop33x/Kconfig"
  921. source "arch/arm/mach-iop13xx/Kconfig"
  922. source "arch/arm/mach-ixp4xx/Kconfig"
  923. source "arch/arm/mach-ixp2000/Kconfig"
  924. source "arch/arm/mach-ixp23xx/Kconfig"
  925. source "arch/arm/mach-kirkwood/Kconfig"
  926. source "arch/arm/mach-ks8695/Kconfig"
  927. source "arch/arm/mach-lpc32xx/Kconfig"
  928. source "arch/arm/mach-msm/Kconfig"
  929. source "arch/arm/mach-mv78xx0/Kconfig"
  930. source "arch/arm/plat-mxc/Kconfig"
  931. source "arch/arm/mach-mxs/Kconfig"
  932. source "arch/arm/mach-netx/Kconfig"
  933. source "arch/arm/mach-nomadik/Kconfig"
  934. source "arch/arm/plat-nomadik/Kconfig"
  935. source "arch/arm/plat-omap/Kconfig"
  936. source "arch/arm/mach-omap1/Kconfig"
  937. source "arch/arm/mach-omap2/Kconfig"
  938. source "arch/arm/mach-orion5x/Kconfig"
  939. source "arch/arm/mach-pxa/Kconfig"
  940. source "arch/arm/plat-pxa/Kconfig"
  941. source "arch/arm/mach-mmp/Kconfig"
  942. source "arch/arm/mach-realview/Kconfig"
  943. source "arch/arm/mach-sa1100/Kconfig"
  944. source "arch/arm/plat-samsung/Kconfig"
  945. source "arch/arm/plat-s3c24xx/Kconfig"
  946. source "arch/arm/plat-s5p/Kconfig"
  947. source "arch/arm/plat-spear/Kconfig"
  948. source "arch/arm/mach-s3c24xx/Kconfig"
  949. if ARCH_S3C24XX
  950. source "arch/arm/mach-s3c2412/Kconfig"
  951. source "arch/arm/mach-s3c2440/Kconfig"
  952. endif
  953. if ARCH_S3C64XX
  954. source "arch/arm/mach-s3c64xx/Kconfig"
  955. endif
  956. source "arch/arm/mach-s5p64x0/Kconfig"
  957. source "arch/arm/mach-s5pc100/Kconfig"
  958. source "arch/arm/mach-s5pv210/Kconfig"
  959. source "arch/arm/mach-exynos/Kconfig"
  960. source "arch/arm/mach-shmobile/Kconfig"
  961. source "arch/arm/mach-tegra/Kconfig"
  962. source "arch/arm/mach-u300/Kconfig"
  963. source "arch/arm/mach-ux500/Kconfig"
  964. source "arch/arm/mach-versatile/Kconfig"
  965. source "arch/arm/mach-vexpress/Kconfig"
  966. source "arch/arm/plat-versatile/Kconfig"
  967. source "arch/arm/mach-vt8500/Kconfig"
  968. source "arch/arm/mach-w90x900/Kconfig"
  969. # Definitions to make life easier
  970. config ARCH_ACORN
  971. bool
  972. config PLAT_IOP
  973. bool
  974. select GENERIC_CLOCKEVENTS
  975. config PLAT_ORION
  976. bool
  977. select CLKSRC_MMIO
  978. select GENERIC_IRQ_CHIP
  979. config PLAT_PXA
  980. bool
  981. config PLAT_VERSATILE
  982. bool
  983. config ARM_TIMER_SP804
  984. bool
  985. select CLKSRC_MMIO
  986. select HAVE_SCHED_CLOCK
  987. source arch/arm/mm/Kconfig
  988. config ARM_NR_BANKS
  989. int
  990. default 16 if ARCH_EP93XX
  991. default 8
  992. config IWMMXT
  993. bool "Enable iWMMXt support"
  994. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  995. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  996. help
  997. Enable support for iWMMXt context switching at run time if
  998. running on a CPU that supports it.
  999. config XSCALE_PMU
  1000. bool
  1001. depends on CPU_XSCALE
  1002. default y
  1003. config CPU_HAS_PMU
  1004. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  1005. (!ARCH_OMAP3 || OMAP3_EMU)
  1006. default y
  1007. bool
  1008. config MULTI_IRQ_HANDLER
  1009. bool
  1010. help
  1011. Allow each machine to specify it's own IRQ handler at run time.
  1012. if !MMU
  1013. source "arch/arm/Kconfig-nommu"
  1014. endif
  1015. config ARM_ERRATA_411920
  1016. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1017. depends on CPU_V6 || CPU_V6K
  1018. help
  1019. Invalidation of the Instruction Cache operation can
  1020. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1021. It does not affect the MPCore. This option enables the ARM Ltd.
  1022. recommended workaround.
  1023. config ARM_ERRATA_430973
  1024. bool "ARM errata: Stale prediction on replaced interworking branch"
  1025. depends on CPU_V7
  1026. help
  1027. This option enables the workaround for the 430973 Cortex-A8
  1028. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1029. interworking branch is replaced with another code sequence at the
  1030. same virtual address, whether due to self-modifying code or virtual
  1031. to physical address re-mapping, Cortex-A8 does not recover from the
  1032. stale interworking branch prediction. This results in Cortex-A8
  1033. executing the new code sequence in the incorrect ARM or Thumb state.
  1034. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1035. and also flushes the branch target cache at every context switch.
  1036. Note that setting specific bits in the ACTLR register may not be
  1037. available in non-secure mode.
  1038. config ARM_ERRATA_458693
  1039. bool "ARM errata: Processor deadlock when a false hazard is created"
  1040. depends on CPU_V7
  1041. help
  1042. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1043. erratum. For very specific sequences of memory operations, it is
  1044. possible for a hazard condition intended for a cache line to instead
  1045. be incorrectly associated with a different cache line. This false
  1046. hazard might then cause a processor deadlock. The workaround enables
  1047. the L1 caching of the NEON accesses and disables the PLD instruction
  1048. in the ACTLR register. Note that setting specific bits in the ACTLR
  1049. register may not be available in non-secure mode.
  1050. config ARM_ERRATA_460075
  1051. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1052. depends on CPU_V7
  1053. help
  1054. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1055. erratum. Any asynchronous access to the L2 cache may encounter a
  1056. situation in which recent store transactions to the L2 cache are lost
  1057. and overwritten with stale memory contents from external memory. The
  1058. workaround disables the write-allocate mode for the L2 cache via the
  1059. ACTLR register. Note that setting specific bits in the ACTLR register
  1060. may not be available in non-secure mode.
  1061. config ARM_ERRATA_742230
  1062. bool "ARM errata: DMB operation may be faulty"
  1063. depends on CPU_V7 && SMP
  1064. help
  1065. This option enables the workaround for the 742230 Cortex-A9
  1066. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1067. between two write operations may not ensure the correct visibility
  1068. ordering of the two writes. This workaround sets a specific bit in
  1069. the diagnostic register of the Cortex-A9 which causes the DMB
  1070. instruction to behave as a DSB, ensuring the correct behaviour of
  1071. the two writes.
  1072. config ARM_ERRATA_742231
  1073. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1074. depends on CPU_V7 && SMP
  1075. help
  1076. This option enables the workaround for the 742231 Cortex-A9
  1077. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1078. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1079. accessing some data located in the same cache line, may get corrupted
  1080. data due to bad handling of the address hazard when the line gets
  1081. replaced from one of the CPUs at the same time as another CPU is
  1082. accessing it. This workaround sets specific bits in the diagnostic
  1083. register of the Cortex-A9 which reduces the linefill issuing
  1084. capabilities of the processor.
  1085. config PL310_ERRATA_588369
  1086. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1087. depends on CACHE_L2X0
  1088. help
  1089. The PL310 L2 cache controller implements three types of Clean &
  1090. Invalidate maintenance operations: by Physical Address
  1091. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1092. They are architecturally defined to behave as the execution of a
  1093. clean operation followed immediately by an invalidate operation,
  1094. both performing to the same memory location. This functionality
  1095. is not correctly implemented in PL310 as clean lines are not
  1096. invalidated as a result of these operations.
  1097. config ARM_ERRATA_720789
  1098. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1099. depends on CPU_V7
  1100. help
  1101. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1102. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1103. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1104. As a consequence of this erratum, some TLB entries which should be
  1105. invalidated are not, resulting in an incoherency in the system page
  1106. tables. The workaround changes the TLB flushing routines to invalidate
  1107. entries regardless of the ASID.
  1108. config PL310_ERRATA_727915
  1109. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1110. depends on CACHE_L2X0
  1111. help
  1112. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1113. operation (offset 0x7FC). This operation runs in background so that
  1114. PL310 can handle normal accesses while it is in progress. Under very
  1115. rare circumstances, due to this erratum, write data can be lost when
  1116. PL310 treats a cacheable write transaction during a Clean &
  1117. Invalidate by Way operation.
  1118. config ARM_ERRATA_743622
  1119. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1120. depends on CPU_V7
  1121. help
  1122. This option enables the workaround for the 743622 Cortex-A9
  1123. (r2p*) erratum. Under very rare conditions, a faulty
  1124. optimisation in the Cortex-A9 Store Buffer may lead to data
  1125. corruption. This workaround sets a specific bit in the diagnostic
  1126. register of the Cortex-A9 which disables the Store Buffer
  1127. optimisation, preventing the defect from occurring. This has no
  1128. visible impact on the overall performance or power consumption of the
  1129. processor.
  1130. config ARM_ERRATA_751472
  1131. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1132. depends on CPU_V7
  1133. help
  1134. This option enables the workaround for the 751472 Cortex-A9 (prior
  1135. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1136. completion of a following broadcasted operation if the second
  1137. operation is received by a CPU before the ICIALLUIS has completed,
  1138. potentially leading to corrupted entries in the cache or TLB.
  1139. config PL310_ERRATA_753970
  1140. bool "PL310 errata: cache sync operation may be faulty"
  1141. depends on CACHE_PL310
  1142. help
  1143. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1144. Under some condition the effect of cache sync operation on
  1145. the store buffer still remains when the operation completes.
  1146. This means that the store buffer is always asked to drain and
  1147. this prevents it from merging any further writes. The workaround
  1148. is to replace the normal offset of cache sync operation (0x730)
  1149. by another offset targeting an unmapped PL310 register 0x740.
  1150. This has the same effect as the cache sync operation: store buffer
  1151. drain and waiting for all buffers empty.
  1152. config ARM_ERRATA_754322
  1153. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1154. depends on CPU_V7
  1155. help
  1156. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1157. r3p*) erratum. A speculative memory access may cause a page table walk
  1158. which starts prior to an ASID switch but completes afterwards. This
  1159. can populate the micro-TLB with a stale entry which may be hit with
  1160. the new ASID. This workaround places two dsb instructions in the mm
  1161. switching code so that no page table walks can cross the ASID switch.
  1162. config ARM_ERRATA_754327
  1163. bool "ARM errata: no automatic Store Buffer drain"
  1164. depends on CPU_V7 && SMP
  1165. help
  1166. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1167. r2p0) erratum. The Store Buffer does not have any automatic draining
  1168. mechanism and therefore a livelock may occur if an external agent
  1169. continuously polls a memory location waiting to observe an update.
  1170. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1171. written polling loops from denying visibility of updates to memory.
  1172. config ARM_ERRATA_364296
  1173. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1174. depends on CPU_V6 && !SMP
  1175. help
  1176. This options enables the workaround for the 364296 ARM1136
  1177. r0p2 erratum (possible cache data corruption with
  1178. hit-under-miss enabled). It sets the undocumented bit 31 in
  1179. the auxiliary control register and the FI bit in the control
  1180. register, thus disabling hit-under-miss without putting the
  1181. processor into full low interrupt latency mode. ARM11MPCore
  1182. is not affected.
  1183. config ARM_ERRATA_764369
  1184. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1185. depends on CPU_V7 && SMP
  1186. help
  1187. This option enables the workaround for erratum 764369
  1188. affecting Cortex-A9 MPCore with two or more processors (all
  1189. current revisions). Under certain timing circumstances, a data
  1190. cache line maintenance operation by MVA targeting an Inner
  1191. Shareable memory region may fail to proceed up to either the
  1192. Point of Coherency or to the Point of Unification of the
  1193. system. This workaround adds a DSB instruction before the
  1194. relevant cache maintenance functions and sets a specific bit
  1195. in the diagnostic control register of the SCU.
  1196. config PL310_ERRATA_769419
  1197. bool "PL310 errata: no automatic Store Buffer drain"
  1198. depends on CACHE_L2X0
  1199. help
  1200. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1201. not automatically drain. This can cause normal, non-cacheable
  1202. writes to be retained when the memory system is idle, leading
  1203. to suboptimal I/O performance for drivers using coherent DMA.
  1204. This option adds a write barrier to the cpu_idle loop so that,
  1205. on systems with an outer cache, the store buffer is drained
  1206. explicitly.
  1207. endmenu
  1208. source "arch/arm/common/Kconfig"
  1209. menu "Bus support"
  1210. config ARM_AMBA
  1211. bool
  1212. config ISA
  1213. bool
  1214. help
  1215. Find out whether you have ISA slots on your motherboard. ISA is the
  1216. name of a bus system, i.e. the way the CPU talks to the other stuff
  1217. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1218. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1219. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1220. # Select ISA DMA controller support
  1221. config ISA_DMA
  1222. bool
  1223. select ISA_DMA_API
  1224. # Select ISA DMA interface
  1225. config ISA_DMA_API
  1226. bool
  1227. config PCI
  1228. bool "PCI support" if MIGHT_HAVE_PCI
  1229. help
  1230. Find out whether you have a PCI motherboard. PCI is the name of a
  1231. bus system, i.e. the way the CPU talks to the other stuff inside
  1232. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1233. VESA. If you have PCI, say Y, otherwise N.
  1234. config PCI_DOMAINS
  1235. bool
  1236. depends on PCI
  1237. config PCI_NANOENGINE
  1238. bool "BSE nanoEngine PCI support"
  1239. depends on SA1100_NANOENGINE
  1240. help
  1241. Enable PCI on the BSE nanoEngine board.
  1242. config PCI_SYSCALL
  1243. def_bool PCI
  1244. # Select the host bridge type
  1245. config PCI_HOST_VIA82C505
  1246. bool
  1247. depends on PCI && ARCH_SHARK
  1248. default y
  1249. config PCI_HOST_ITE8152
  1250. bool
  1251. depends on PCI && MACH_ARMCORE
  1252. default y
  1253. select DMABOUNCE
  1254. source "drivers/pci/Kconfig"
  1255. source "drivers/pcmcia/Kconfig"
  1256. endmenu
  1257. menu "Kernel Features"
  1258. source "kernel/time/Kconfig"
  1259. config HAVE_SMP
  1260. bool
  1261. help
  1262. This option should be selected by machines which have an SMP-
  1263. capable CPU.
  1264. The only effect of this option is to make the SMP-related
  1265. options available to the user for configuration.
  1266. config SMP
  1267. bool "Symmetric Multi-Processing"
  1268. depends on CPU_V6K || CPU_V7
  1269. depends on GENERIC_CLOCKEVENTS
  1270. depends on HAVE_SMP
  1271. depends on MMU
  1272. select USE_GENERIC_SMP_HELPERS
  1273. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1274. help
  1275. This enables support for systems with more than one CPU. If you have
  1276. a system with only one CPU, like most personal computers, say N. If
  1277. you have a system with more than one CPU, say Y.
  1278. If you say N here, the kernel will run on single and multiprocessor
  1279. machines, but will use only one CPU of a multiprocessor machine. If
  1280. you say Y here, the kernel will run on many, but not all, single
  1281. processor machines. On a single processor machine, the kernel will
  1282. run faster if you say N here.
  1283. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1284. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1285. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1286. If you don't know what to do here, say N.
  1287. config SMP_ON_UP
  1288. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1289. depends on EXPERIMENTAL
  1290. depends on SMP && !XIP_KERNEL
  1291. default y
  1292. help
  1293. SMP kernels contain instructions which fail on non-SMP processors.
  1294. Enabling this option allows the kernel to modify itself to make
  1295. these instructions safe. Disabling it allows about 1K of space
  1296. savings.
  1297. If you don't know what to do here, say Y.
  1298. config ARM_CPU_TOPOLOGY
  1299. bool "Support cpu topology definition"
  1300. depends on SMP && CPU_V7
  1301. default y
  1302. help
  1303. Support ARM cpu topology definition. The MPIDR register defines
  1304. affinity between processors which is then used to describe the cpu
  1305. topology of an ARM System.
  1306. config SCHED_MC
  1307. bool "Multi-core scheduler support"
  1308. depends on ARM_CPU_TOPOLOGY
  1309. help
  1310. Multi-core scheduler support improves the CPU scheduler's decision
  1311. making when dealing with multi-core CPU chips at a cost of slightly
  1312. increased overhead in some places. If unsure say N here.
  1313. config SCHED_SMT
  1314. bool "SMT scheduler support"
  1315. depends on ARM_CPU_TOPOLOGY
  1316. help
  1317. Improves the CPU scheduler's decision making when dealing with
  1318. MultiThreading at a cost of slightly increased overhead in some
  1319. places. If unsure say N here.
  1320. config HAVE_ARM_SCU
  1321. bool
  1322. help
  1323. This option enables support for the ARM system coherency unit
  1324. config HAVE_ARM_TWD
  1325. bool
  1326. depends on SMP
  1327. select TICK_ONESHOT
  1328. help
  1329. This options enables support for the ARM timer and watchdog unit
  1330. choice
  1331. prompt "Memory split"
  1332. default VMSPLIT_3G
  1333. help
  1334. Select the desired split between kernel and user memory.
  1335. If you are not absolutely sure what you are doing, leave this
  1336. option alone!
  1337. config VMSPLIT_3G
  1338. bool "3G/1G user/kernel split"
  1339. config VMSPLIT_2G
  1340. bool "2G/2G user/kernel split"
  1341. config VMSPLIT_1G
  1342. bool "1G/3G user/kernel split"
  1343. endchoice
  1344. config PAGE_OFFSET
  1345. hex
  1346. default 0x40000000 if VMSPLIT_1G
  1347. default 0x80000000 if VMSPLIT_2G
  1348. default 0xC0000000
  1349. config NR_CPUS
  1350. int "Maximum number of CPUs (2-32)"
  1351. range 2 32
  1352. depends on SMP
  1353. default "4"
  1354. config HOTPLUG_CPU
  1355. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1356. depends on SMP && HOTPLUG && EXPERIMENTAL
  1357. help
  1358. Say Y here to experiment with turning CPUs off and on. CPUs
  1359. can be controlled through /sys/devices/system/cpu.
  1360. config LOCAL_TIMERS
  1361. bool "Use local timer interrupts"
  1362. depends on SMP
  1363. default y
  1364. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1365. help
  1366. Enable support for local timers on SMP platforms, rather then the
  1367. legacy IPI broadcast method. Local timers allows the system
  1368. accounting to be spread across the timer interval, preventing a
  1369. "thundering herd" at every timer tick.
  1370. config ARCH_NR_GPIO
  1371. int
  1372. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1373. default 355 if ARCH_U8500
  1374. default 264 if MACH_H4700
  1375. default 0
  1376. help
  1377. Maximum number of GPIOs in the system.
  1378. If unsure, leave the default value.
  1379. source kernel/Kconfig.preempt
  1380. config HZ
  1381. int
  1382. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1383. ARCH_S5PV210 || ARCH_EXYNOS4
  1384. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1385. default AT91_TIMER_HZ if ARCH_AT91
  1386. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1387. default 100
  1388. config THUMB2_KERNEL
  1389. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1390. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1391. select AEABI
  1392. select ARM_ASM_UNIFIED
  1393. select ARM_UNWIND
  1394. help
  1395. By enabling this option, the kernel will be compiled in
  1396. Thumb-2 mode. A compiler/assembler that understand the unified
  1397. ARM-Thumb syntax is needed.
  1398. If unsure, say N.
  1399. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1400. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1401. depends on THUMB2_KERNEL && MODULES
  1402. default y
  1403. help
  1404. Various binutils versions can resolve Thumb-2 branches to
  1405. locally-defined, preemptible global symbols as short-range "b.n"
  1406. branch instructions.
  1407. This is a problem, because there's no guarantee the final
  1408. destination of the symbol, or any candidate locations for a
  1409. trampoline, are within range of the branch. For this reason, the
  1410. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1411. relocation in modules at all, and it makes little sense to add
  1412. support.
  1413. The symptom is that the kernel fails with an "unsupported
  1414. relocation" error when loading some modules.
  1415. Until fixed tools are available, passing
  1416. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1417. code which hits this problem, at the cost of a bit of extra runtime
  1418. stack usage in some cases.
  1419. The problem is described in more detail at:
  1420. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1421. Only Thumb-2 kernels are affected.
  1422. Unless you are sure your tools don't have this problem, say Y.
  1423. config ARM_ASM_UNIFIED
  1424. bool
  1425. config AEABI
  1426. bool "Use the ARM EABI to compile the kernel"
  1427. help
  1428. This option allows for the kernel to be compiled using the latest
  1429. ARM ABI (aka EABI). This is only useful if you are using a user
  1430. space environment that is also compiled with EABI.
  1431. Since there are major incompatibilities between the legacy ABI and
  1432. EABI, especially with regard to structure member alignment, this
  1433. option also changes the kernel syscall calling convention to
  1434. disambiguate both ABIs and allow for backward compatibility support
  1435. (selected with CONFIG_OABI_COMPAT).
  1436. To use this you need GCC version 4.0.0 or later.
  1437. config OABI_COMPAT
  1438. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1439. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1440. default y
  1441. help
  1442. This option preserves the old syscall interface along with the
  1443. new (ARM EABI) one. It also provides a compatibility layer to
  1444. intercept syscalls that have structure arguments which layout
  1445. in memory differs between the legacy ABI and the new ARM EABI
  1446. (only for non "thumb" binaries). This option adds a tiny
  1447. overhead to all syscalls and produces a slightly larger kernel.
  1448. If you know you'll be using only pure EABI user space then you
  1449. can say N here. If this option is not selected and you attempt
  1450. to execute a legacy ABI binary then the result will be
  1451. UNPREDICTABLE (in fact it can be predicted that it won't work
  1452. at all). If in doubt say Y.
  1453. config ARCH_HAS_HOLES_MEMORYMODEL
  1454. bool
  1455. config ARCH_SPARSEMEM_ENABLE
  1456. bool
  1457. config ARCH_SPARSEMEM_DEFAULT
  1458. def_bool ARCH_SPARSEMEM_ENABLE
  1459. config ARCH_SELECT_MEMORY_MODEL
  1460. def_bool ARCH_SPARSEMEM_ENABLE
  1461. config HAVE_ARCH_PFN_VALID
  1462. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1463. config HIGHMEM
  1464. bool "High Memory Support"
  1465. depends on MMU
  1466. help
  1467. The address space of ARM processors is only 4 Gigabytes large
  1468. and it has to accommodate user address space, kernel address
  1469. space as well as some memory mapped IO. That means that, if you
  1470. have a large amount of physical memory and/or IO, not all of the
  1471. memory can be "permanently mapped" by the kernel. The physical
  1472. memory that is not permanently mapped is called "high memory".
  1473. Depending on the selected kernel/user memory split, minimum
  1474. vmalloc space and actual amount of RAM, you may not need this
  1475. option which should result in a slightly faster kernel.
  1476. If unsure, say n.
  1477. config HIGHPTE
  1478. bool "Allocate 2nd-level pagetables from highmem"
  1479. depends on HIGHMEM
  1480. config HW_PERF_EVENTS
  1481. bool "Enable hardware performance counter support for perf events"
  1482. depends on PERF_EVENTS && CPU_HAS_PMU
  1483. default y
  1484. help
  1485. Enable hardware performance counter support for perf events. If
  1486. disabled, perf events will use software events only.
  1487. source "mm/Kconfig"
  1488. config FORCE_MAX_ZONEORDER
  1489. int "Maximum zone order" if ARCH_SHMOBILE
  1490. range 11 64 if ARCH_SHMOBILE
  1491. default "9" if SA1111
  1492. default "11"
  1493. help
  1494. The kernel memory allocator divides physically contiguous memory
  1495. blocks into "zones", where each zone is a power of two number of
  1496. pages. This option selects the largest power of two that the kernel
  1497. keeps in the memory allocator. If you need to allocate very large
  1498. blocks of physically contiguous memory, then you may need to
  1499. increase this value.
  1500. This config option is actually maximum order plus one. For example,
  1501. a value of 11 means that the largest free memory block is 2^10 pages.
  1502. config LEDS
  1503. bool "Timer and CPU usage LEDs"
  1504. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1505. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1506. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1507. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1508. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1509. ARCH_AT91 || ARCH_DAVINCI || \
  1510. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1511. help
  1512. If you say Y here, the LEDs on your machine will be used
  1513. to provide useful information about your current system status.
  1514. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1515. be able to select which LEDs are active using the options below. If
  1516. you are compiling a kernel for the EBSA-110 or the LART however, the
  1517. red LED will simply flash regularly to indicate that the system is
  1518. still functional. It is safe to say Y here if you have a CATS
  1519. system, but the driver will do nothing.
  1520. config LEDS_TIMER
  1521. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1522. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1523. || MACH_OMAP_PERSEUS2
  1524. depends on LEDS
  1525. depends on !GENERIC_CLOCKEVENTS
  1526. default y if ARCH_EBSA110
  1527. help
  1528. If you say Y here, one of the system LEDs (the green one on the
  1529. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1530. will flash regularly to indicate that the system is still
  1531. operational. This is mainly useful to kernel hackers who are
  1532. debugging unstable kernels.
  1533. The LART uses the same LED for both Timer LED and CPU usage LED
  1534. functions. You may choose to use both, but the Timer LED function
  1535. will overrule the CPU usage LED.
  1536. config LEDS_CPU
  1537. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1538. !ARCH_OMAP) \
  1539. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1540. || MACH_OMAP_PERSEUS2
  1541. depends on LEDS
  1542. help
  1543. If you say Y here, the red LED will be used to give a good real
  1544. time indication of CPU usage, by lighting whenever the idle task
  1545. is not currently executing.
  1546. The LART uses the same LED for both Timer LED and CPU usage LED
  1547. functions. You may choose to use both, but the Timer LED function
  1548. will overrule the CPU usage LED.
  1549. config ALIGNMENT_TRAP
  1550. bool
  1551. depends on CPU_CP15_MMU
  1552. default y if !ARCH_EBSA110
  1553. select HAVE_PROC_CPU if PROC_FS
  1554. help
  1555. ARM processors cannot fetch/store information which is not
  1556. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1557. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1558. fetch/store instructions will be emulated in software if you say
  1559. here, which has a severe performance impact. This is necessary for
  1560. correct operation of some network protocols. With an IP-only
  1561. configuration it is safe to say N, otherwise say Y.
  1562. config UACCESS_WITH_MEMCPY
  1563. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1564. depends on MMU && EXPERIMENTAL
  1565. default y if CPU_FEROCEON
  1566. help
  1567. Implement faster copy_to_user and clear_user methods for CPU
  1568. cores where a 8-word STM instruction give significantly higher
  1569. memory write throughput than a sequence of individual 32bit stores.
  1570. A possible side effect is a slight increase in scheduling latency
  1571. between threads sharing the same address space if they invoke
  1572. such copy operations with large buffers.
  1573. However, if the CPU data cache is using a write-allocate mode,
  1574. this option is unlikely to provide any performance gain.
  1575. config SECCOMP
  1576. bool
  1577. prompt "Enable seccomp to safely compute untrusted bytecode"
  1578. ---help---
  1579. This kernel feature is useful for number crunching applications
  1580. that may need to compute untrusted bytecode during their
  1581. execution. By using pipes or other transports made available to
  1582. the process as file descriptors supporting the read/write
  1583. syscalls, it's possible to isolate those applications in
  1584. their own address space using seccomp. Once seccomp is
  1585. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1586. and the task is only allowed to execute a few safe syscalls
  1587. defined by each seccomp mode.
  1588. config CC_STACKPROTECTOR
  1589. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1590. depends on EXPERIMENTAL
  1591. help
  1592. This option turns on the -fstack-protector GCC feature. This
  1593. feature puts, at the beginning of functions, a canary value on
  1594. the stack just before the return address, and validates
  1595. the value just before actually returning. Stack based buffer
  1596. overflows (that need to overwrite this return address) now also
  1597. overwrite the canary, which gets detected and the attack is then
  1598. neutralized via a kernel panic.
  1599. This feature requires gcc version 4.2 or above.
  1600. config DEPRECATED_PARAM_STRUCT
  1601. bool "Provide old way to pass kernel parameters"
  1602. help
  1603. This was deprecated in 2001 and announced to live on for 5 years.
  1604. Some old boot loaders still use this way.
  1605. endmenu
  1606. menu "Boot options"
  1607. config USE_OF
  1608. bool "Flattened Device Tree support"
  1609. select OF
  1610. select OF_EARLY_FLATTREE
  1611. select IRQ_DOMAIN
  1612. help
  1613. Include support for flattened device tree machine descriptions.
  1614. # Compressed boot loader in ROM. Yes, we really want to ask about
  1615. # TEXT and BSS so we preserve their values in the config files.
  1616. config ZBOOT_ROM_TEXT
  1617. hex "Compressed ROM boot loader base address"
  1618. default "0"
  1619. help
  1620. The physical address at which the ROM-able zImage is to be
  1621. placed in the target. Platforms which normally make use of
  1622. ROM-able zImage formats normally set this to a suitable
  1623. value in their defconfig file.
  1624. If ZBOOT_ROM is not enabled, this has no effect.
  1625. config ZBOOT_ROM_BSS
  1626. hex "Compressed ROM boot loader BSS address"
  1627. default "0"
  1628. help
  1629. The base address of an area of read/write memory in the target
  1630. for the ROM-able zImage which must be available while the
  1631. decompressor is running. It must be large enough to hold the
  1632. entire decompressed kernel plus an additional 128 KiB.
  1633. Platforms which normally make use of ROM-able zImage formats
  1634. normally set this to a suitable value in their defconfig file.
  1635. If ZBOOT_ROM is not enabled, this has no effect.
  1636. config ZBOOT_ROM
  1637. bool "Compressed boot loader in ROM/flash"
  1638. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1639. help
  1640. Say Y here if you intend to execute your compressed kernel image
  1641. (zImage) directly from ROM or flash. If unsure, say N.
  1642. choice
  1643. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1644. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1645. default ZBOOT_ROM_NONE
  1646. help
  1647. Include experimental SD/MMC loading code in the ROM-able zImage.
  1648. With this enabled it is possible to write the the ROM-able zImage
  1649. kernel image to an MMC or SD card and boot the kernel straight
  1650. from the reset vector. At reset the processor Mask ROM will load
  1651. the first part of the the ROM-able zImage which in turn loads the
  1652. rest the kernel image to RAM.
  1653. config ZBOOT_ROM_NONE
  1654. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1655. help
  1656. Do not load image from SD or MMC
  1657. config ZBOOT_ROM_MMCIF
  1658. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1659. help
  1660. Load image from MMCIF hardware block.
  1661. config ZBOOT_ROM_SH_MOBILE_SDHI
  1662. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1663. help
  1664. Load image from SDHI hardware block
  1665. endchoice
  1666. config ARM_APPENDED_DTB
  1667. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1668. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1669. help
  1670. With this option, the boot code will look for a device tree binary
  1671. (DTB) appended to zImage
  1672. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1673. This is meant as a backward compatibility convenience for those
  1674. systems with a bootloader that can't be upgraded to accommodate
  1675. the documented boot protocol using a device tree.
  1676. Beware that there is very little in terms of protection against
  1677. this option being confused by leftover garbage in memory that might
  1678. look like a DTB header after a reboot if no actual DTB is appended
  1679. to zImage. Do not leave this option active in a production kernel
  1680. if you don't intend to always append a DTB. Proper passing of the
  1681. location into r2 of a bootloader provided DTB is always preferable
  1682. to this option.
  1683. config ARM_ATAG_DTB_COMPAT
  1684. bool "Supplement the appended DTB with traditional ATAG information"
  1685. depends on ARM_APPENDED_DTB
  1686. help
  1687. Some old bootloaders can't be updated to a DTB capable one, yet
  1688. they provide ATAGs with memory configuration, the ramdisk address,
  1689. the kernel cmdline string, etc. Such information is dynamically
  1690. provided by the bootloader and can't always be stored in a static
  1691. DTB. To allow a device tree enabled kernel to be used with such
  1692. bootloaders, this option allows zImage to extract the information
  1693. from the ATAG list and store it at run time into the appended DTB.
  1694. config CMDLINE
  1695. string "Default kernel command string"
  1696. default ""
  1697. help
  1698. On some architectures (EBSA110 and CATS), there is currently no way
  1699. for the boot loader to pass arguments to the kernel. For these
  1700. architectures, you should supply some command-line options at build
  1701. time by entering them here. As a minimum, you should specify the
  1702. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1703. choice
  1704. prompt "Kernel command line type" if CMDLINE != ""
  1705. default CMDLINE_FROM_BOOTLOADER
  1706. config CMDLINE_FROM_BOOTLOADER
  1707. bool "Use bootloader kernel arguments if available"
  1708. help
  1709. Uses the command-line options passed by the boot loader. If
  1710. the boot loader doesn't provide any, the default kernel command
  1711. string provided in CMDLINE will be used.
  1712. config CMDLINE_EXTEND
  1713. bool "Extend bootloader kernel arguments"
  1714. help
  1715. The command-line arguments provided by the boot loader will be
  1716. appended to the default kernel command string.
  1717. config CMDLINE_FORCE
  1718. bool "Always use the default kernel command string"
  1719. help
  1720. Always use the default kernel command string, even if the boot
  1721. loader passes other arguments to the kernel.
  1722. This is useful if you cannot or don't want to change the
  1723. command-line options your boot loader passes to the kernel.
  1724. endchoice
  1725. config XIP_KERNEL
  1726. bool "Kernel Execute-In-Place from ROM"
  1727. depends on !ZBOOT_ROM && !ARM_LPAE
  1728. help
  1729. Execute-In-Place allows the kernel to run from non-volatile storage
  1730. directly addressable by the CPU, such as NOR flash. This saves RAM
  1731. space since the text section of the kernel is not loaded from flash
  1732. to RAM. Read-write sections, such as the data section and stack,
  1733. are still copied to RAM. The XIP kernel is not compressed since
  1734. it has to run directly from flash, so it will take more space to
  1735. store it. The flash address used to link the kernel object files,
  1736. and for storing it, is configuration dependent. Therefore, if you
  1737. say Y here, you must know the proper physical address where to
  1738. store the kernel image depending on your own flash memory usage.
  1739. Also note that the make target becomes "make xipImage" rather than
  1740. "make zImage" or "make Image". The final kernel binary to put in
  1741. ROM memory will be arch/arm/boot/xipImage.
  1742. If unsure, say N.
  1743. config XIP_PHYS_ADDR
  1744. hex "XIP Kernel Physical Location"
  1745. depends on XIP_KERNEL
  1746. default "0x00080000"
  1747. help
  1748. This is the physical address in your flash memory the kernel will
  1749. be linked for and stored to. This address is dependent on your
  1750. own flash usage.
  1751. config KEXEC
  1752. bool "Kexec system call (EXPERIMENTAL)"
  1753. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1754. help
  1755. kexec is a system call that implements the ability to shutdown your
  1756. current kernel, and to start another kernel. It is like a reboot
  1757. but it is independent of the system firmware. And like a reboot
  1758. you can start any kernel with it, not just Linux.
  1759. It is an ongoing process to be certain the hardware in a machine
  1760. is properly shutdown, so do not be surprised if this code does not
  1761. initially work for you. It may help to enable device hotplugging
  1762. support.
  1763. config ATAGS_PROC
  1764. bool "Export atags in procfs"
  1765. depends on KEXEC
  1766. default y
  1767. help
  1768. Should the atags used to boot the kernel be exported in an "atags"
  1769. file in procfs. Useful with kexec.
  1770. config CRASH_DUMP
  1771. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1772. depends on EXPERIMENTAL
  1773. help
  1774. Generate crash dump after being started by kexec. This should
  1775. be normally only set in special crash dump kernels which are
  1776. loaded in the main kernel with kexec-tools into a specially
  1777. reserved region and then later executed after a crash by
  1778. kdump/kexec. The crash dump kernel must be compiled to a
  1779. memory address not used by the main kernel
  1780. For more details see Documentation/kdump/kdump.txt
  1781. config AUTO_ZRELADDR
  1782. bool "Auto calculation of the decompressed kernel image address"
  1783. depends on !ZBOOT_ROM && !ARCH_U300
  1784. help
  1785. ZRELADDR is the physical address where the decompressed kernel
  1786. image will be placed. If AUTO_ZRELADDR is selected, the address
  1787. will be determined at run-time by masking the current IP with
  1788. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1789. from start of memory.
  1790. endmenu
  1791. menu "CPU Power Management"
  1792. if ARCH_HAS_CPUFREQ
  1793. source "drivers/cpufreq/Kconfig"
  1794. config CPU_FREQ_IMX
  1795. tristate "CPUfreq driver for i.MX CPUs"
  1796. depends on ARCH_MXC && CPU_FREQ
  1797. help
  1798. This enables the CPUfreq driver for i.MX CPUs.
  1799. config CPU_FREQ_SA1100
  1800. bool
  1801. config CPU_FREQ_SA1110
  1802. bool
  1803. config CPU_FREQ_INTEGRATOR
  1804. tristate "CPUfreq driver for ARM Integrator CPUs"
  1805. depends on ARCH_INTEGRATOR && CPU_FREQ
  1806. default y
  1807. help
  1808. This enables the CPUfreq driver for ARM Integrator CPUs.
  1809. For details, take a look at <file:Documentation/cpu-freq>.
  1810. If in doubt, say Y.
  1811. config CPU_FREQ_PXA
  1812. bool
  1813. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1814. default y
  1815. select CPU_FREQ_TABLE
  1816. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1817. config CPU_FREQ_S3C
  1818. bool
  1819. help
  1820. Internal configuration node for common cpufreq on Samsung SoC
  1821. config CPU_FREQ_S3C24XX
  1822. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1823. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1824. select CPU_FREQ_S3C
  1825. help
  1826. This enables the CPUfreq driver for the Samsung S3C24XX family
  1827. of CPUs.
  1828. For details, take a look at <file:Documentation/cpu-freq>.
  1829. If in doubt, say N.
  1830. config CPU_FREQ_S3C24XX_PLL
  1831. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1832. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1833. help
  1834. Compile in support for changing the PLL frequency from the
  1835. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1836. after a frequency change, so by default it is not enabled.
  1837. This also means that the PLL tables for the selected CPU(s) will
  1838. be built which may increase the size of the kernel image.
  1839. config CPU_FREQ_S3C24XX_DEBUG
  1840. bool "Debug CPUfreq Samsung driver core"
  1841. depends on CPU_FREQ_S3C24XX
  1842. help
  1843. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1844. config CPU_FREQ_S3C24XX_IODEBUG
  1845. bool "Debug CPUfreq Samsung driver IO timing"
  1846. depends on CPU_FREQ_S3C24XX
  1847. help
  1848. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1849. config CPU_FREQ_S3C24XX_DEBUGFS
  1850. bool "Export debugfs for CPUFreq"
  1851. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1852. help
  1853. Export status information via debugfs.
  1854. endif
  1855. source "drivers/cpuidle/Kconfig"
  1856. endmenu
  1857. menu "Floating point emulation"
  1858. comment "At least one emulation must be selected"
  1859. config FPE_NWFPE
  1860. bool "NWFPE math emulation"
  1861. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1862. ---help---
  1863. Say Y to include the NWFPE floating point emulator in the kernel.
  1864. This is necessary to run most binaries. Linux does not currently
  1865. support floating point hardware so you need to say Y here even if
  1866. your machine has an FPA or floating point co-processor podule.
  1867. You may say N here if you are going to load the Acorn FPEmulator
  1868. early in the bootup.
  1869. config FPE_NWFPE_XP
  1870. bool "Support extended precision"
  1871. depends on FPE_NWFPE
  1872. help
  1873. Say Y to include 80-bit support in the kernel floating-point
  1874. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1875. Note that gcc does not generate 80-bit operations by default,
  1876. so in most cases this option only enlarges the size of the
  1877. floating point emulator without any good reason.
  1878. You almost surely want to say N here.
  1879. config FPE_FASTFPE
  1880. bool "FastFPE math emulation (EXPERIMENTAL)"
  1881. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1882. ---help---
  1883. Say Y here to include the FAST floating point emulator in the kernel.
  1884. This is an experimental much faster emulator which now also has full
  1885. precision for the mantissa. It does not support any exceptions.
  1886. It is very simple, and approximately 3-6 times faster than NWFPE.
  1887. It should be sufficient for most programs. It may be not suitable
  1888. for scientific calculations, but you have to check this for yourself.
  1889. If you do not feel you need a faster FP emulation you should better
  1890. choose NWFPE.
  1891. config VFP
  1892. bool "VFP-format floating point maths"
  1893. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1894. help
  1895. Say Y to include VFP support code in the kernel. This is needed
  1896. if your hardware includes a VFP unit.
  1897. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1898. release notes and additional status information.
  1899. Say N if your target does not have VFP hardware.
  1900. config VFPv3
  1901. bool
  1902. depends on VFP
  1903. default y if CPU_V7
  1904. config NEON
  1905. bool "Advanced SIMD (NEON) Extension support"
  1906. depends on VFPv3 && CPU_V7
  1907. help
  1908. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1909. Extension.
  1910. endmenu
  1911. menu "Userspace binary formats"
  1912. source "fs/Kconfig.binfmt"
  1913. config ARTHUR
  1914. tristate "RISC OS personality"
  1915. depends on !AEABI
  1916. help
  1917. Say Y here to include the kernel code necessary if you want to run
  1918. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1919. experimental; if this sounds frightening, say N and sleep in peace.
  1920. You can also say M here to compile this support as a module (which
  1921. will be called arthur).
  1922. endmenu
  1923. menu "Power management options"
  1924. source "kernel/power/Kconfig"
  1925. config ARCH_SUSPEND_POSSIBLE
  1926. depends on !ARCH_S5PC100
  1927. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1928. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
  1929. def_bool y
  1930. config ARM_CPU_SUSPEND
  1931. def_bool PM_SLEEP
  1932. endmenu
  1933. source "net/Kconfig"
  1934. source "drivers/Kconfig"
  1935. source "fs/Kconfig"
  1936. source "arch/arm/Kconfig.debug"
  1937. source "security/Kconfig"
  1938. source "crypto/Kconfig"
  1939. source "lib/Kconfig"