init.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639
  1. /* $Id: init.c,v 1.209 2002/02/09 19:49:31 davem Exp $
  2. * arch/sparc64/mm/init.c
  3. *
  4. * Copyright (C) 1996-1999 David S. Miller (davem@caip.rutgers.edu)
  5. * Copyright (C) 1997-1999 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
  6. */
  7. #include <linux/config.h>
  8. #include <linux/module.h>
  9. #include <linux/kernel.h>
  10. #include <linux/sched.h>
  11. #include <linux/string.h>
  12. #include <linux/init.h>
  13. #include <linux/bootmem.h>
  14. #include <linux/mm.h>
  15. #include <linux/hugetlb.h>
  16. #include <linux/slab.h>
  17. #include <linux/initrd.h>
  18. #include <linux/swap.h>
  19. #include <linux/pagemap.h>
  20. #include <linux/fs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/kprobes.h>
  23. #include <linux/cache.h>
  24. #include <linux/sort.h>
  25. #include <asm/head.h>
  26. #include <asm/system.h>
  27. #include <asm/page.h>
  28. #include <asm/pgalloc.h>
  29. #include <asm/pgtable.h>
  30. #include <asm/oplib.h>
  31. #include <asm/iommu.h>
  32. #include <asm/io.h>
  33. #include <asm/uaccess.h>
  34. #include <asm/mmu_context.h>
  35. #include <asm/tlbflush.h>
  36. #include <asm/dma.h>
  37. #include <asm/starfire.h>
  38. #include <asm/tlb.h>
  39. #include <asm/spitfire.h>
  40. #include <asm/sections.h>
  41. #include <asm/tsb.h>
  42. #include <asm/hypervisor.h>
  43. extern void device_scan(void);
  44. #define MAX_BANKS 32
  45. static struct linux_prom64_registers pavail[MAX_BANKS] __initdata;
  46. static struct linux_prom64_registers pavail_rescan[MAX_BANKS] __initdata;
  47. static int pavail_ents __initdata;
  48. static int pavail_rescan_ents __initdata;
  49. static int cmp_p64(const void *a, const void *b)
  50. {
  51. const struct linux_prom64_registers *x = a, *y = b;
  52. if (x->phys_addr > y->phys_addr)
  53. return 1;
  54. if (x->phys_addr < y->phys_addr)
  55. return -1;
  56. return 0;
  57. }
  58. static void __init read_obp_memory(const char *property,
  59. struct linux_prom64_registers *regs,
  60. int *num_ents)
  61. {
  62. int node = prom_finddevice("/memory");
  63. int prop_size = prom_getproplen(node, property);
  64. int ents, ret, i;
  65. ents = prop_size / sizeof(struct linux_prom64_registers);
  66. if (ents > MAX_BANKS) {
  67. prom_printf("The machine has more %s property entries than "
  68. "this kernel can support (%d).\n",
  69. property, MAX_BANKS);
  70. prom_halt();
  71. }
  72. ret = prom_getproperty(node, property, (char *) regs, prop_size);
  73. if (ret == -1) {
  74. prom_printf("Couldn't get %s property from /memory.\n");
  75. prom_halt();
  76. }
  77. *num_ents = ents;
  78. /* Sanitize what we got from the firmware, by page aligning
  79. * everything.
  80. */
  81. for (i = 0; i < ents; i++) {
  82. unsigned long base, size;
  83. base = regs[i].phys_addr;
  84. size = regs[i].reg_size;
  85. size &= PAGE_MASK;
  86. if (base & ~PAGE_MASK) {
  87. unsigned long new_base = PAGE_ALIGN(base);
  88. size -= new_base - base;
  89. if ((long) size < 0L)
  90. size = 0UL;
  91. base = new_base;
  92. }
  93. regs[i].phys_addr = base;
  94. regs[i].reg_size = size;
  95. }
  96. sort(regs, ents, sizeof(struct linux_prom64_registers),
  97. cmp_p64, NULL);
  98. }
  99. unsigned long *sparc64_valid_addr_bitmap __read_mostly;
  100. /* Ugly, but necessary... -DaveM */
  101. unsigned long phys_base __read_mostly;
  102. unsigned long kern_base __read_mostly;
  103. unsigned long kern_size __read_mostly;
  104. unsigned long pfn_base __read_mostly;
  105. unsigned long kern_linear_pte_xor __read_mostly;
  106. /* get_new_mmu_context() uses "cache + 1". */
  107. DEFINE_SPINLOCK(ctx_alloc_lock);
  108. unsigned long tlb_context_cache = CTX_FIRST_VERSION - 1;
  109. #define CTX_BMAP_SLOTS (1UL << (CTX_NR_BITS - 6))
  110. unsigned long mmu_context_bmap[CTX_BMAP_SLOTS];
  111. /* References to special section boundaries */
  112. extern char _start[], _end[];
  113. /* Initial ramdisk setup */
  114. extern unsigned long sparc_ramdisk_image64;
  115. extern unsigned int sparc_ramdisk_image;
  116. extern unsigned int sparc_ramdisk_size;
  117. struct page *mem_map_zero __read_mostly;
  118. unsigned int sparc64_highest_unlocked_tlb_ent __read_mostly;
  119. unsigned long sparc64_kern_pri_context __read_mostly;
  120. unsigned long sparc64_kern_pri_nuc_bits __read_mostly;
  121. unsigned long sparc64_kern_sec_context __read_mostly;
  122. int bigkernel = 0;
  123. kmem_cache_t *pgtable_cache __read_mostly;
  124. static void zero_ctor(void *addr, kmem_cache_t *cache, unsigned long flags)
  125. {
  126. clear_page(addr);
  127. }
  128. void pgtable_cache_init(void)
  129. {
  130. pgtable_cache = kmem_cache_create("pgtable_cache",
  131. PAGE_SIZE, PAGE_SIZE,
  132. SLAB_HWCACHE_ALIGN |
  133. SLAB_MUST_HWCACHE_ALIGN,
  134. zero_ctor,
  135. NULL);
  136. if (!pgtable_cache) {
  137. prom_printf("pgtable_cache_init(): Could not create!\n");
  138. prom_halt();
  139. }
  140. }
  141. #ifdef CONFIG_DEBUG_DCFLUSH
  142. atomic_t dcpage_flushes = ATOMIC_INIT(0);
  143. #ifdef CONFIG_SMP
  144. atomic_t dcpage_flushes_xcall = ATOMIC_INIT(0);
  145. #endif
  146. #endif
  147. __inline__ void flush_dcache_page_impl(struct page *page)
  148. {
  149. #ifdef CONFIG_DEBUG_DCFLUSH
  150. atomic_inc(&dcpage_flushes);
  151. #endif
  152. #ifdef DCACHE_ALIASING_POSSIBLE
  153. __flush_dcache_page(page_address(page),
  154. ((tlb_type == spitfire) &&
  155. page_mapping(page) != NULL));
  156. #else
  157. if (page_mapping(page) != NULL &&
  158. tlb_type == spitfire)
  159. __flush_icache_page(__pa(page_address(page)));
  160. #endif
  161. }
  162. #define PG_dcache_dirty PG_arch_1
  163. #define PG_dcache_cpu_shift 24
  164. #define PG_dcache_cpu_mask (256 - 1)
  165. #if NR_CPUS > 256
  166. #error D-cache dirty tracking and thread_info->cpu need fixing for > 256 cpus
  167. #endif
  168. #define dcache_dirty_cpu(page) \
  169. (((page)->flags >> PG_dcache_cpu_shift) & PG_dcache_cpu_mask)
  170. static __inline__ void set_dcache_dirty(struct page *page, int this_cpu)
  171. {
  172. unsigned long mask = this_cpu;
  173. unsigned long non_cpu_bits;
  174. non_cpu_bits = ~(PG_dcache_cpu_mask << PG_dcache_cpu_shift);
  175. mask = (mask << PG_dcache_cpu_shift) | (1UL << PG_dcache_dirty);
  176. __asm__ __volatile__("1:\n\t"
  177. "ldx [%2], %%g7\n\t"
  178. "and %%g7, %1, %%g1\n\t"
  179. "or %%g1, %0, %%g1\n\t"
  180. "casx [%2], %%g7, %%g1\n\t"
  181. "cmp %%g7, %%g1\n\t"
  182. "membar #StoreLoad | #StoreStore\n\t"
  183. "bne,pn %%xcc, 1b\n\t"
  184. " nop"
  185. : /* no outputs */
  186. : "r" (mask), "r" (non_cpu_bits), "r" (&page->flags)
  187. : "g1", "g7");
  188. }
  189. static __inline__ void clear_dcache_dirty_cpu(struct page *page, unsigned long cpu)
  190. {
  191. unsigned long mask = (1UL << PG_dcache_dirty);
  192. __asm__ __volatile__("! test_and_clear_dcache_dirty\n"
  193. "1:\n\t"
  194. "ldx [%2], %%g7\n\t"
  195. "srlx %%g7, %4, %%g1\n\t"
  196. "and %%g1, %3, %%g1\n\t"
  197. "cmp %%g1, %0\n\t"
  198. "bne,pn %%icc, 2f\n\t"
  199. " andn %%g7, %1, %%g1\n\t"
  200. "casx [%2], %%g7, %%g1\n\t"
  201. "cmp %%g7, %%g1\n\t"
  202. "membar #StoreLoad | #StoreStore\n\t"
  203. "bne,pn %%xcc, 1b\n\t"
  204. " nop\n"
  205. "2:"
  206. : /* no outputs */
  207. : "r" (cpu), "r" (mask), "r" (&page->flags),
  208. "i" (PG_dcache_cpu_mask),
  209. "i" (PG_dcache_cpu_shift)
  210. : "g1", "g7");
  211. }
  212. static inline void tsb_insert(struct tsb *ent, unsigned long tag, unsigned long pte)
  213. {
  214. unsigned long tsb_addr = (unsigned long) ent;
  215. if (tlb_type == cheetah_plus || tlb_type == hypervisor)
  216. tsb_addr = __pa(tsb_addr);
  217. __tsb_insert(tsb_addr, tag, pte);
  218. }
  219. unsigned long _PAGE_ALL_SZ_BITS __read_mostly;
  220. unsigned long _PAGE_SZBITS __read_mostly;
  221. void update_mmu_cache(struct vm_area_struct *vma, unsigned long address, pte_t pte)
  222. {
  223. struct mm_struct *mm;
  224. struct page *page;
  225. unsigned long pfn;
  226. unsigned long pg_flags;
  227. pfn = pte_pfn(pte);
  228. if (pfn_valid(pfn) &&
  229. (page = pfn_to_page(pfn), page_mapping(page)) &&
  230. ((pg_flags = page->flags) & (1UL << PG_dcache_dirty))) {
  231. int cpu = ((pg_flags >> PG_dcache_cpu_shift) &
  232. PG_dcache_cpu_mask);
  233. int this_cpu = get_cpu();
  234. /* This is just to optimize away some function calls
  235. * in the SMP case.
  236. */
  237. if (cpu == this_cpu)
  238. flush_dcache_page_impl(page);
  239. else
  240. smp_flush_dcache_page_impl(page, cpu);
  241. clear_dcache_dirty_cpu(page, cpu);
  242. put_cpu();
  243. }
  244. mm = vma->vm_mm;
  245. if ((pte_val(pte) & _PAGE_ALL_SZ_BITS) == _PAGE_SZBITS) {
  246. struct tsb *tsb;
  247. unsigned long tag;
  248. tsb = &mm->context.tsb[(address >> PAGE_SHIFT) &
  249. (mm->context.tsb_nentries - 1UL)];
  250. tag = (address >> 22UL) | CTX_HWBITS(mm->context) << 48UL;
  251. tsb_insert(tsb, tag, pte_val(pte));
  252. }
  253. }
  254. void flush_dcache_page(struct page *page)
  255. {
  256. struct address_space *mapping;
  257. int this_cpu;
  258. /* Do not bother with the expensive D-cache flush if it
  259. * is merely the zero page. The 'bigcore' testcase in GDB
  260. * causes this case to run millions of times.
  261. */
  262. if (page == ZERO_PAGE(0))
  263. return;
  264. this_cpu = get_cpu();
  265. mapping = page_mapping(page);
  266. if (mapping && !mapping_mapped(mapping)) {
  267. int dirty = test_bit(PG_dcache_dirty, &page->flags);
  268. if (dirty) {
  269. int dirty_cpu = dcache_dirty_cpu(page);
  270. if (dirty_cpu == this_cpu)
  271. goto out;
  272. smp_flush_dcache_page_impl(page, dirty_cpu);
  273. }
  274. set_dcache_dirty(page, this_cpu);
  275. } else {
  276. /* We could delay the flush for the !page_mapping
  277. * case too. But that case is for exec env/arg
  278. * pages and those are %99 certainly going to get
  279. * faulted into the tlb (and thus flushed) anyways.
  280. */
  281. flush_dcache_page_impl(page);
  282. }
  283. out:
  284. put_cpu();
  285. }
  286. void __kprobes flush_icache_range(unsigned long start, unsigned long end)
  287. {
  288. /* Cheetah and Hypervisor platform cpus have coherent I-cache. */
  289. if (tlb_type == spitfire) {
  290. unsigned long kaddr;
  291. for (kaddr = start; kaddr < end; kaddr += PAGE_SIZE)
  292. __flush_icache_page(__get_phys(kaddr));
  293. }
  294. }
  295. unsigned long page_to_pfn(struct page *page)
  296. {
  297. return (unsigned long) ((page - mem_map) + pfn_base);
  298. }
  299. struct page *pfn_to_page(unsigned long pfn)
  300. {
  301. return (mem_map + (pfn - pfn_base));
  302. }
  303. void show_mem(void)
  304. {
  305. printk("Mem-info:\n");
  306. show_free_areas();
  307. printk("Free swap: %6ldkB\n",
  308. nr_swap_pages << (PAGE_SHIFT-10));
  309. printk("%ld pages of RAM\n", num_physpages);
  310. printk("%d free pages\n", nr_free_pages());
  311. }
  312. void mmu_info(struct seq_file *m)
  313. {
  314. if (tlb_type == cheetah)
  315. seq_printf(m, "MMU Type\t: Cheetah\n");
  316. else if (tlb_type == cheetah_plus)
  317. seq_printf(m, "MMU Type\t: Cheetah+\n");
  318. else if (tlb_type == spitfire)
  319. seq_printf(m, "MMU Type\t: Spitfire\n");
  320. else if (tlb_type == hypervisor)
  321. seq_printf(m, "MMU Type\t: Hypervisor (sun4v)\n");
  322. else
  323. seq_printf(m, "MMU Type\t: ???\n");
  324. #ifdef CONFIG_DEBUG_DCFLUSH
  325. seq_printf(m, "DCPageFlushes\t: %d\n",
  326. atomic_read(&dcpage_flushes));
  327. #ifdef CONFIG_SMP
  328. seq_printf(m, "DCPageFlushesXC\t: %d\n",
  329. atomic_read(&dcpage_flushes_xcall));
  330. #endif /* CONFIG_SMP */
  331. #endif /* CONFIG_DEBUG_DCFLUSH */
  332. }
  333. struct linux_prom_translation {
  334. unsigned long virt;
  335. unsigned long size;
  336. unsigned long data;
  337. };
  338. /* Exported for kernel TLB miss handling in ktlb.S */
  339. struct linux_prom_translation prom_trans[512] __read_mostly;
  340. unsigned int prom_trans_ents __read_mostly;
  341. /* Exported for SMP bootup purposes. */
  342. unsigned long kern_locked_tte_data;
  343. /* The obp translations are saved based on 8k pagesize, since obp can
  344. * use a mixture of pagesizes. Misses to the LOW_OBP_ADDRESS ->
  345. * HI_OBP_ADDRESS range are handled in ktlb.S.
  346. */
  347. static inline int in_obp_range(unsigned long vaddr)
  348. {
  349. return (vaddr >= LOW_OBP_ADDRESS &&
  350. vaddr < HI_OBP_ADDRESS);
  351. }
  352. static int cmp_ptrans(const void *a, const void *b)
  353. {
  354. const struct linux_prom_translation *x = a, *y = b;
  355. if (x->virt > y->virt)
  356. return 1;
  357. if (x->virt < y->virt)
  358. return -1;
  359. return 0;
  360. }
  361. /* Read OBP translations property into 'prom_trans[]'. */
  362. static void __init read_obp_translations(void)
  363. {
  364. int n, node, ents, first, last, i;
  365. node = prom_finddevice("/virtual-memory");
  366. n = prom_getproplen(node, "translations");
  367. if (unlikely(n == 0 || n == -1)) {
  368. prom_printf("prom_mappings: Couldn't get size.\n");
  369. prom_halt();
  370. }
  371. if (unlikely(n > sizeof(prom_trans))) {
  372. prom_printf("prom_mappings: Size %Zd is too big.\n", n);
  373. prom_halt();
  374. }
  375. if ((n = prom_getproperty(node, "translations",
  376. (char *)&prom_trans[0],
  377. sizeof(prom_trans))) == -1) {
  378. prom_printf("prom_mappings: Couldn't get property.\n");
  379. prom_halt();
  380. }
  381. n = n / sizeof(struct linux_prom_translation);
  382. ents = n;
  383. sort(prom_trans, ents, sizeof(struct linux_prom_translation),
  384. cmp_ptrans, NULL);
  385. /* Now kick out all the non-OBP entries. */
  386. for (i = 0; i < ents; i++) {
  387. if (in_obp_range(prom_trans[i].virt))
  388. break;
  389. }
  390. first = i;
  391. for (; i < ents; i++) {
  392. if (!in_obp_range(prom_trans[i].virt))
  393. break;
  394. }
  395. last = i;
  396. for (i = 0; i < (last - first); i++) {
  397. struct linux_prom_translation *src = &prom_trans[i + first];
  398. struct linux_prom_translation *dest = &prom_trans[i];
  399. *dest = *src;
  400. }
  401. for (; i < ents; i++) {
  402. struct linux_prom_translation *dest = &prom_trans[i];
  403. dest->virt = dest->size = dest->data = 0x0UL;
  404. }
  405. prom_trans_ents = last - first;
  406. if (tlb_type == spitfire) {
  407. /* Clear diag TTE bits. */
  408. for (i = 0; i < prom_trans_ents; i++)
  409. prom_trans[i].data &= ~0x0003fe0000000000UL;
  410. }
  411. }
  412. static void __init hypervisor_tlb_lock(unsigned long vaddr,
  413. unsigned long pte,
  414. unsigned long mmu)
  415. {
  416. register unsigned long func asm("%o5");
  417. register unsigned long arg0 asm("%o0");
  418. register unsigned long arg1 asm("%o1");
  419. register unsigned long arg2 asm("%o2");
  420. register unsigned long arg3 asm("%o3");
  421. func = HV_FAST_MMU_MAP_PERM_ADDR;
  422. arg0 = vaddr;
  423. arg1 = 0;
  424. arg2 = pte;
  425. arg3 = mmu;
  426. __asm__ __volatile__("ta 0x80"
  427. : "=&r" (func), "=&r" (arg0),
  428. "=&r" (arg1), "=&r" (arg2),
  429. "=&r" (arg3)
  430. : "0" (func), "1" (arg0), "2" (arg1),
  431. "3" (arg2), "4" (arg3));
  432. }
  433. static unsigned long kern_large_tte(unsigned long paddr);
  434. static void __init remap_kernel(void)
  435. {
  436. unsigned long phys_page, tte_vaddr, tte_data;
  437. int tlb_ent = sparc64_highest_locked_tlbent();
  438. tte_vaddr = (unsigned long) KERNBASE;
  439. phys_page = (prom_boot_mapping_phys_low >> 22UL) << 22UL;
  440. tte_data = kern_large_tte(phys_page);
  441. kern_locked_tte_data = tte_data;
  442. /* Now lock us into the TLBs via Hypervisor or OBP. */
  443. if (tlb_type == hypervisor) {
  444. hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_DMMU);
  445. hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_IMMU);
  446. if (bigkernel) {
  447. tte_vaddr += 0x400000;
  448. tte_data += 0x400000;
  449. hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_DMMU);
  450. hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_IMMU);
  451. }
  452. } else {
  453. prom_dtlb_load(tlb_ent, tte_data, tte_vaddr);
  454. prom_itlb_load(tlb_ent, tte_data, tte_vaddr);
  455. if (bigkernel) {
  456. tlb_ent -= 1;
  457. prom_dtlb_load(tlb_ent,
  458. tte_data + 0x400000,
  459. tte_vaddr + 0x400000);
  460. prom_itlb_load(tlb_ent,
  461. tte_data + 0x400000,
  462. tte_vaddr + 0x400000);
  463. }
  464. sparc64_highest_unlocked_tlb_ent = tlb_ent - 1;
  465. }
  466. if (tlb_type == cheetah_plus) {
  467. sparc64_kern_pri_context = (CTX_CHEETAH_PLUS_CTX0 |
  468. CTX_CHEETAH_PLUS_NUC);
  469. sparc64_kern_pri_nuc_bits = CTX_CHEETAH_PLUS_NUC;
  470. sparc64_kern_sec_context = CTX_CHEETAH_PLUS_CTX0;
  471. }
  472. }
  473. static void __init inherit_prom_mappings(void)
  474. {
  475. read_obp_translations();
  476. /* Now fixup OBP's idea about where we really are mapped. */
  477. prom_printf("Remapping the kernel... ");
  478. remap_kernel();
  479. prom_printf("done.\n");
  480. }
  481. void prom_world(int enter)
  482. {
  483. if (!enter)
  484. set_fs((mm_segment_t) { get_thread_current_ds() });
  485. __asm__ __volatile__("flushw");
  486. }
  487. #ifdef DCACHE_ALIASING_POSSIBLE
  488. void __flush_dcache_range(unsigned long start, unsigned long end)
  489. {
  490. unsigned long va;
  491. if (tlb_type == spitfire) {
  492. int n = 0;
  493. for (va = start; va < end; va += 32) {
  494. spitfire_put_dcache_tag(va & 0x3fe0, 0x0);
  495. if (++n >= 512)
  496. break;
  497. }
  498. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  499. start = __pa(start);
  500. end = __pa(end);
  501. for (va = start; va < end; va += 32)
  502. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  503. "membar #Sync"
  504. : /* no outputs */
  505. : "r" (va),
  506. "i" (ASI_DCACHE_INVALIDATE));
  507. }
  508. }
  509. #endif /* DCACHE_ALIASING_POSSIBLE */
  510. /* Caller does TLB context flushing on local CPU if necessary.
  511. * The caller also ensures that CTX_VALID(mm->context) is false.
  512. *
  513. * We must be careful about boundary cases so that we never
  514. * let the user have CTX 0 (nucleus) or we ever use a CTX
  515. * version of zero (and thus NO_CONTEXT would not be caught
  516. * by version mis-match tests in mmu_context.h).
  517. */
  518. void get_new_mmu_context(struct mm_struct *mm)
  519. {
  520. unsigned long ctx, new_ctx;
  521. unsigned long orig_pgsz_bits;
  522. spin_lock(&ctx_alloc_lock);
  523. orig_pgsz_bits = (mm->context.sparc64_ctx_val & CTX_PGSZ_MASK);
  524. ctx = (tlb_context_cache + 1) & CTX_NR_MASK;
  525. new_ctx = find_next_zero_bit(mmu_context_bmap, 1 << CTX_NR_BITS, ctx);
  526. if (new_ctx >= (1 << CTX_NR_BITS)) {
  527. new_ctx = find_next_zero_bit(mmu_context_bmap, ctx, 1);
  528. if (new_ctx >= ctx) {
  529. int i;
  530. new_ctx = (tlb_context_cache & CTX_VERSION_MASK) +
  531. CTX_FIRST_VERSION;
  532. if (new_ctx == 1)
  533. new_ctx = CTX_FIRST_VERSION;
  534. /* Don't call memset, for 16 entries that's just
  535. * plain silly...
  536. */
  537. mmu_context_bmap[0] = 3;
  538. mmu_context_bmap[1] = 0;
  539. mmu_context_bmap[2] = 0;
  540. mmu_context_bmap[3] = 0;
  541. for (i = 4; i < CTX_BMAP_SLOTS; i += 4) {
  542. mmu_context_bmap[i + 0] = 0;
  543. mmu_context_bmap[i + 1] = 0;
  544. mmu_context_bmap[i + 2] = 0;
  545. mmu_context_bmap[i + 3] = 0;
  546. }
  547. goto out;
  548. }
  549. }
  550. mmu_context_bmap[new_ctx>>6] |= (1UL << (new_ctx & 63));
  551. new_ctx |= (tlb_context_cache & CTX_VERSION_MASK);
  552. out:
  553. tlb_context_cache = new_ctx;
  554. mm->context.sparc64_ctx_val = new_ctx | orig_pgsz_bits;
  555. spin_unlock(&ctx_alloc_lock);
  556. }
  557. void sparc_ultra_dump_itlb(void)
  558. {
  559. int slot;
  560. if (tlb_type == spitfire) {
  561. printk ("Contents of itlb: ");
  562. for (slot = 0; slot < 14; slot++) printk (" ");
  563. printk ("%2x:%016lx,%016lx\n",
  564. 0,
  565. spitfire_get_itlb_tag(0), spitfire_get_itlb_data(0));
  566. for (slot = 1; slot < 64; slot+=3) {
  567. printk ("%2x:%016lx,%016lx %2x:%016lx,%016lx %2x:%016lx,%016lx\n",
  568. slot,
  569. spitfire_get_itlb_tag(slot), spitfire_get_itlb_data(slot),
  570. slot+1,
  571. spitfire_get_itlb_tag(slot+1), spitfire_get_itlb_data(slot+1),
  572. slot+2,
  573. spitfire_get_itlb_tag(slot+2), spitfire_get_itlb_data(slot+2));
  574. }
  575. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  576. printk ("Contents of itlb0:\n");
  577. for (slot = 0; slot < 16; slot+=2) {
  578. printk ("%2x:%016lx,%016lx %2x:%016lx,%016lx\n",
  579. slot,
  580. cheetah_get_litlb_tag(slot), cheetah_get_litlb_data(slot),
  581. slot+1,
  582. cheetah_get_litlb_tag(slot+1), cheetah_get_litlb_data(slot+1));
  583. }
  584. printk ("Contents of itlb2:\n");
  585. for (slot = 0; slot < 128; slot+=2) {
  586. printk ("%2x:%016lx,%016lx %2x:%016lx,%016lx\n",
  587. slot,
  588. cheetah_get_itlb_tag(slot), cheetah_get_itlb_data(slot),
  589. slot+1,
  590. cheetah_get_itlb_tag(slot+1), cheetah_get_itlb_data(slot+1));
  591. }
  592. }
  593. }
  594. void sparc_ultra_dump_dtlb(void)
  595. {
  596. int slot;
  597. if (tlb_type == spitfire) {
  598. printk ("Contents of dtlb: ");
  599. for (slot = 0; slot < 14; slot++) printk (" ");
  600. printk ("%2x:%016lx,%016lx\n", 0,
  601. spitfire_get_dtlb_tag(0), spitfire_get_dtlb_data(0));
  602. for (slot = 1; slot < 64; slot+=3) {
  603. printk ("%2x:%016lx,%016lx %2x:%016lx,%016lx %2x:%016lx,%016lx\n",
  604. slot,
  605. spitfire_get_dtlb_tag(slot), spitfire_get_dtlb_data(slot),
  606. slot+1,
  607. spitfire_get_dtlb_tag(slot+1), spitfire_get_dtlb_data(slot+1),
  608. slot+2,
  609. spitfire_get_dtlb_tag(slot+2), spitfire_get_dtlb_data(slot+2));
  610. }
  611. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  612. printk ("Contents of dtlb0:\n");
  613. for (slot = 0; slot < 16; slot+=2) {
  614. printk ("%2x:%016lx,%016lx %2x:%016lx,%016lx\n",
  615. slot,
  616. cheetah_get_ldtlb_tag(slot), cheetah_get_ldtlb_data(slot),
  617. slot+1,
  618. cheetah_get_ldtlb_tag(slot+1), cheetah_get_ldtlb_data(slot+1));
  619. }
  620. printk ("Contents of dtlb2:\n");
  621. for (slot = 0; slot < 512; slot+=2) {
  622. printk ("%2x:%016lx,%016lx %2x:%016lx,%016lx\n",
  623. slot,
  624. cheetah_get_dtlb_tag(slot, 2), cheetah_get_dtlb_data(slot, 2),
  625. slot+1,
  626. cheetah_get_dtlb_tag(slot+1, 2), cheetah_get_dtlb_data(slot+1, 2));
  627. }
  628. if (tlb_type == cheetah_plus) {
  629. printk ("Contents of dtlb3:\n");
  630. for (slot = 0; slot < 512; slot+=2) {
  631. printk ("%2x:%016lx,%016lx %2x:%016lx,%016lx\n",
  632. slot,
  633. cheetah_get_dtlb_tag(slot, 3), cheetah_get_dtlb_data(slot, 3),
  634. slot+1,
  635. cheetah_get_dtlb_tag(slot+1, 3), cheetah_get_dtlb_data(slot+1, 3));
  636. }
  637. }
  638. }
  639. }
  640. extern unsigned long cmdline_memory_size;
  641. unsigned long __init bootmem_init(unsigned long *pages_avail)
  642. {
  643. unsigned long bootmap_size, start_pfn, end_pfn;
  644. unsigned long end_of_phys_memory = 0UL;
  645. unsigned long bootmap_pfn, bytes_avail, size;
  646. int i;
  647. #ifdef CONFIG_DEBUG_BOOTMEM
  648. prom_printf("bootmem_init: Scan pavail, ");
  649. #endif
  650. bytes_avail = 0UL;
  651. for (i = 0; i < pavail_ents; i++) {
  652. end_of_phys_memory = pavail[i].phys_addr +
  653. pavail[i].reg_size;
  654. bytes_avail += pavail[i].reg_size;
  655. if (cmdline_memory_size) {
  656. if (bytes_avail > cmdline_memory_size) {
  657. unsigned long slack = bytes_avail - cmdline_memory_size;
  658. bytes_avail -= slack;
  659. end_of_phys_memory -= slack;
  660. pavail[i].reg_size -= slack;
  661. if ((long)pavail[i].reg_size <= 0L) {
  662. pavail[i].phys_addr = 0xdeadbeefUL;
  663. pavail[i].reg_size = 0UL;
  664. pavail_ents = i;
  665. } else {
  666. pavail[i+1].reg_size = 0Ul;
  667. pavail[i+1].phys_addr = 0xdeadbeefUL;
  668. pavail_ents = i + 1;
  669. }
  670. break;
  671. }
  672. }
  673. }
  674. *pages_avail = bytes_avail >> PAGE_SHIFT;
  675. /* Start with page aligned address of last symbol in kernel
  676. * image. The kernel is hard mapped below PAGE_OFFSET in a
  677. * 4MB locked TLB translation.
  678. */
  679. start_pfn = PAGE_ALIGN(kern_base + kern_size) >> PAGE_SHIFT;
  680. bootmap_pfn = start_pfn;
  681. end_pfn = end_of_phys_memory >> PAGE_SHIFT;
  682. #ifdef CONFIG_BLK_DEV_INITRD
  683. /* Now have to check initial ramdisk, so that bootmap does not overwrite it */
  684. if (sparc_ramdisk_image || sparc_ramdisk_image64) {
  685. unsigned long ramdisk_image = sparc_ramdisk_image ?
  686. sparc_ramdisk_image : sparc_ramdisk_image64;
  687. if (ramdisk_image >= (unsigned long)_end - 2 * PAGE_SIZE)
  688. ramdisk_image -= KERNBASE;
  689. initrd_start = ramdisk_image + phys_base;
  690. initrd_end = initrd_start + sparc_ramdisk_size;
  691. if (initrd_end > end_of_phys_memory) {
  692. printk(KERN_CRIT "initrd extends beyond end of memory "
  693. "(0x%016lx > 0x%016lx)\ndisabling initrd\n",
  694. initrd_end, end_of_phys_memory);
  695. initrd_start = 0;
  696. }
  697. if (initrd_start) {
  698. if (initrd_start >= (start_pfn << PAGE_SHIFT) &&
  699. initrd_start < (start_pfn << PAGE_SHIFT) + 2 * PAGE_SIZE)
  700. bootmap_pfn = PAGE_ALIGN (initrd_end) >> PAGE_SHIFT;
  701. }
  702. }
  703. #endif
  704. /* Initialize the boot-time allocator. */
  705. max_pfn = max_low_pfn = end_pfn;
  706. min_low_pfn = pfn_base;
  707. #ifdef CONFIG_DEBUG_BOOTMEM
  708. prom_printf("init_bootmem(min[%lx], bootmap[%lx], max[%lx])\n",
  709. min_low_pfn, bootmap_pfn, max_low_pfn);
  710. #endif
  711. bootmap_size = init_bootmem_node(NODE_DATA(0), bootmap_pfn, pfn_base, end_pfn);
  712. /* Now register the available physical memory with the
  713. * allocator.
  714. */
  715. for (i = 0; i < pavail_ents; i++) {
  716. #ifdef CONFIG_DEBUG_BOOTMEM
  717. prom_printf("free_bootmem(pavail:%d): base[%lx] size[%lx]\n",
  718. i, pavail[i].phys_addr, pavail[i].reg_size);
  719. #endif
  720. free_bootmem(pavail[i].phys_addr, pavail[i].reg_size);
  721. }
  722. #ifdef CONFIG_BLK_DEV_INITRD
  723. if (initrd_start) {
  724. size = initrd_end - initrd_start;
  725. /* Resert the initrd image area. */
  726. #ifdef CONFIG_DEBUG_BOOTMEM
  727. prom_printf("reserve_bootmem(initrd): base[%llx] size[%lx]\n",
  728. initrd_start, initrd_end);
  729. #endif
  730. reserve_bootmem(initrd_start, size);
  731. *pages_avail -= PAGE_ALIGN(size) >> PAGE_SHIFT;
  732. initrd_start += PAGE_OFFSET;
  733. initrd_end += PAGE_OFFSET;
  734. }
  735. #endif
  736. /* Reserve the kernel text/data/bss. */
  737. #ifdef CONFIG_DEBUG_BOOTMEM
  738. prom_printf("reserve_bootmem(kernel): base[%lx] size[%lx]\n", kern_base, kern_size);
  739. #endif
  740. reserve_bootmem(kern_base, kern_size);
  741. *pages_avail -= PAGE_ALIGN(kern_size) >> PAGE_SHIFT;
  742. /* Reserve the bootmem map. We do not account for it
  743. * in pages_avail because we will release that memory
  744. * in free_all_bootmem.
  745. */
  746. size = bootmap_size;
  747. #ifdef CONFIG_DEBUG_BOOTMEM
  748. prom_printf("reserve_bootmem(bootmap): base[%lx] size[%lx]\n",
  749. (bootmap_pfn << PAGE_SHIFT), size);
  750. #endif
  751. reserve_bootmem((bootmap_pfn << PAGE_SHIFT), size);
  752. *pages_avail -= PAGE_ALIGN(size) >> PAGE_SHIFT;
  753. return end_pfn;
  754. }
  755. #ifdef CONFIG_DEBUG_PAGEALLOC
  756. static unsigned long kernel_map_range(unsigned long pstart, unsigned long pend, pgprot_t prot)
  757. {
  758. unsigned long vstart = PAGE_OFFSET + pstart;
  759. unsigned long vend = PAGE_OFFSET + pend;
  760. unsigned long alloc_bytes = 0UL;
  761. if ((vstart & ~PAGE_MASK) || (vend & ~PAGE_MASK)) {
  762. prom_printf("kernel_map: Unaligned physmem[%lx:%lx]\n",
  763. vstart, vend);
  764. prom_halt();
  765. }
  766. while (vstart < vend) {
  767. unsigned long this_end, paddr = __pa(vstart);
  768. pgd_t *pgd = pgd_offset_k(vstart);
  769. pud_t *pud;
  770. pmd_t *pmd;
  771. pte_t *pte;
  772. pud = pud_offset(pgd, vstart);
  773. if (pud_none(*pud)) {
  774. pmd_t *new;
  775. new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
  776. alloc_bytes += PAGE_SIZE;
  777. pud_populate(&init_mm, pud, new);
  778. }
  779. pmd = pmd_offset(pud, vstart);
  780. if (!pmd_present(*pmd)) {
  781. pte_t *new;
  782. new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE);
  783. alloc_bytes += PAGE_SIZE;
  784. pmd_populate_kernel(&init_mm, pmd, new);
  785. }
  786. pte = pte_offset_kernel(pmd, vstart);
  787. this_end = (vstart + PMD_SIZE) & PMD_MASK;
  788. if (this_end > vend)
  789. this_end = vend;
  790. while (vstart < this_end) {
  791. pte_val(*pte) = (paddr | pgprot_val(prot));
  792. vstart += PAGE_SIZE;
  793. paddr += PAGE_SIZE;
  794. pte++;
  795. }
  796. }
  797. return alloc_bytes;
  798. }
  799. static struct linux_prom64_registers pall[MAX_BANKS] __initdata;
  800. static int pall_ents __initdata;
  801. extern unsigned int kvmap_linear_patch[1];
  802. static void __init kernel_physical_mapping_init(void)
  803. {
  804. unsigned long i, mem_alloced = 0UL;
  805. read_obp_memory("reg", &pall[0], &pall_ents);
  806. for (i = 0; i < pall_ents; i++) {
  807. unsigned long phys_start, phys_end;
  808. phys_start = pall[i].phys_addr;
  809. phys_end = phys_start + pall[i].reg_size;
  810. mem_alloced += kernel_map_range(phys_start, phys_end,
  811. PAGE_KERNEL);
  812. }
  813. printk("Allocated %ld bytes for kernel page tables.\n",
  814. mem_alloced);
  815. kvmap_linear_patch[0] = 0x01000000; /* nop */
  816. flushi(&kvmap_linear_patch[0]);
  817. __flush_tlb_all();
  818. }
  819. void kernel_map_pages(struct page *page, int numpages, int enable)
  820. {
  821. unsigned long phys_start = page_to_pfn(page) << PAGE_SHIFT;
  822. unsigned long phys_end = phys_start + (numpages * PAGE_SIZE);
  823. kernel_map_range(phys_start, phys_end,
  824. (enable ? PAGE_KERNEL : __pgprot(0)));
  825. flush_tsb_kernel_range(PAGE_OFFSET + phys_start,
  826. PAGE_OFFSET + phys_end);
  827. /* we should perform an IPI and flush all tlbs,
  828. * but that can deadlock->flush only current cpu.
  829. */
  830. __flush_tlb_kernel_range(PAGE_OFFSET + phys_start,
  831. PAGE_OFFSET + phys_end);
  832. }
  833. #endif
  834. unsigned long __init find_ecache_flush_span(unsigned long size)
  835. {
  836. int i;
  837. for (i = 0; i < pavail_ents; i++) {
  838. if (pavail[i].reg_size >= size)
  839. return pavail[i].phys_addr;
  840. }
  841. return ~0UL;
  842. }
  843. static void __init tsb_phys_patch(void)
  844. {
  845. struct tsb_ldquad_phys_patch_entry *pquad;
  846. struct tsb_phys_patch_entry *p;
  847. pquad = &__tsb_ldquad_phys_patch;
  848. while (pquad < &__tsb_ldquad_phys_patch_end) {
  849. unsigned long addr = pquad->addr;
  850. if (tlb_type == hypervisor)
  851. *(unsigned int *) addr = pquad->sun4v_insn;
  852. else
  853. *(unsigned int *) addr = pquad->sun4u_insn;
  854. wmb();
  855. __asm__ __volatile__("flush %0"
  856. : /* no outputs */
  857. : "r" (addr));
  858. pquad++;
  859. }
  860. p = &__tsb_phys_patch;
  861. while (p < &__tsb_phys_patch_end) {
  862. unsigned long addr = p->addr;
  863. *(unsigned int *) addr = p->insn;
  864. wmb();
  865. __asm__ __volatile__("flush %0"
  866. : /* no outputs */
  867. : "r" (addr));
  868. p++;
  869. }
  870. }
  871. /* Don't mark as init, we give this to the Hypervisor. */
  872. static struct hv_tsb_descr ktsb_descr[2];
  873. extern struct tsb swapper_tsb[KERNEL_TSB_NENTRIES];
  874. static void __init sun4v_ktsb_init(void)
  875. {
  876. unsigned long ktsb_pa;
  877. ktsb_pa = kern_base + ((unsigned long)&swapper_tsb[0] - KERNBASE);
  878. switch (PAGE_SIZE) {
  879. case 8 * 1024:
  880. default:
  881. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_8K;
  882. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_8K;
  883. break;
  884. case 64 * 1024:
  885. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_64K;
  886. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_64K;
  887. break;
  888. case 512 * 1024:
  889. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_512K;
  890. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_512K;
  891. break;
  892. case 4 * 1024 * 1024:
  893. ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_4MB;
  894. ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_4MB;
  895. break;
  896. };
  897. ktsb_descr[0].assoc = 0;
  898. ktsb_descr[0].num_ttes = KERNEL_TSB_NENTRIES;
  899. ktsb_descr[0].ctx_idx = 0;
  900. ktsb_descr[0].tsb_base = ktsb_pa;
  901. ktsb_descr[0].resv = 0;
  902. /* XXX When we have a kernel large page size TSB, describe
  903. * XXX it in ktsb_descr[1] here.
  904. */
  905. }
  906. void __cpuinit sun4v_ktsb_register(void)
  907. {
  908. register unsigned long func asm("%o5");
  909. register unsigned long arg0 asm("%o0");
  910. register unsigned long arg1 asm("%o1");
  911. unsigned long pa;
  912. pa = kern_base + ((unsigned long)&ktsb_descr[0] - KERNBASE);
  913. func = HV_FAST_MMU_TSB_CTX0;
  914. /* XXX set arg0 to 2 when we use ktsb_descr[1], see above XXX */
  915. arg0 = 1;
  916. arg1 = pa;
  917. __asm__ __volatile__("ta %6"
  918. : "=&r" (func), "=&r" (arg0), "=&r" (arg1)
  919. : "0" (func), "1" (arg0), "2" (arg1),
  920. "i" (HV_FAST_TRAP));
  921. }
  922. /* paging_init() sets up the page tables */
  923. extern void cheetah_ecache_flush_init(void);
  924. extern void sun4v_patch_tlb_handlers(void);
  925. static unsigned long last_valid_pfn;
  926. pgd_t swapper_pg_dir[2048];
  927. static void sun4u_pgprot_init(void);
  928. static void sun4v_pgprot_init(void);
  929. void __init paging_init(void)
  930. {
  931. unsigned long end_pfn, pages_avail, shift;
  932. unsigned long real_end, i;
  933. kern_base = (prom_boot_mapping_phys_low >> 22UL) << 22UL;
  934. kern_size = (unsigned long)&_end - (unsigned long)KERNBASE;
  935. if (tlb_type == hypervisor)
  936. sun4v_pgprot_init();
  937. else
  938. sun4u_pgprot_init();
  939. if (tlb_type == cheetah_plus ||
  940. tlb_type == hypervisor)
  941. tsb_phys_patch();
  942. if (tlb_type == hypervisor) {
  943. sun4v_patch_tlb_handlers();
  944. sun4v_ktsb_init();
  945. }
  946. /* Find available physical memory... */
  947. read_obp_memory("available", &pavail[0], &pavail_ents);
  948. phys_base = 0xffffffffffffffffUL;
  949. for (i = 0; i < pavail_ents; i++)
  950. phys_base = min(phys_base, pavail[i].phys_addr);
  951. pfn_base = phys_base >> PAGE_SHIFT;
  952. set_bit(0, mmu_context_bmap);
  953. shift = kern_base + PAGE_OFFSET - ((unsigned long)KERNBASE);
  954. real_end = (unsigned long)_end;
  955. if ((real_end > ((unsigned long)KERNBASE + 0x400000)))
  956. bigkernel = 1;
  957. if ((real_end > ((unsigned long)KERNBASE + 0x800000))) {
  958. prom_printf("paging_init: Kernel > 8MB, too large.\n");
  959. prom_halt();
  960. }
  961. /* Set kernel pgd to upper alias so physical page computations
  962. * work.
  963. */
  964. init_mm.pgd += ((shift) / (sizeof(pgd_t)));
  965. memset(swapper_low_pmd_dir, 0, sizeof(swapper_low_pmd_dir));
  966. /* Now can init the kernel/bad page tables. */
  967. pud_set(pud_offset(&swapper_pg_dir[0], 0),
  968. swapper_low_pmd_dir + (shift / sizeof(pgd_t)));
  969. inherit_prom_mappings();
  970. /* Ok, we can use our TLB miss and window trap handlers safely. */
  971. setup_tba();
  972. __flush_tlb_all();
  973. if (tlb_type == hypervisor)
  974. sun4v_ktsb_register();
  975. /* Setup bootmem... */
  976. pages_avail = 0;
  977. last_valid_pfn = end_pfn = bootmem_init(&pages_avail);
  978. #ifdef CONFIG_DEBUG_PAGEALLOC
  979. kernel_physical_mapping_init();
  980. #endif
  981. {
  982. unsigned long zones_size[MAX_NR_ZONES];
  983. unsigned long zholes_size[MAX_NR_ZONES];
  984. unsigned long npages;
  985. int znum;
  986. for (znum = 0; znum < MAX_NR_ZONES; znum++)
  987. zones_size[znum] = zholes_size[znum] = 0;
  988. npages = end_pfn - pfn_base;
  989. zones_size[ZONE_DMA] = npages;
  990. zholes_size[ZONE_DMA] = npages - pages_avail;
  991. free_area_init_node(0, &contig_page_data, zones_size,
  992. phys_base >> PAGE_SHIFT, zholes_size);
  993. }
  994. device_scan();
  995. }
  996. static void __init taint_real_pages(void)
  997. {
  998. int i;
  999. read_obp_memory("available", &pavail_rescan[0], &pavail_rescan_ents);
  1000. /* Find changes discovered in the physmem available rescan and
  1001. * reserve the lost portions in the bootmem maps.
  1002. */
  1003. for (i = 0; i < pavail_ents; i++) {
  1004. unsigned long old_start, old_end;
  1005. old_start = pavail[i].phys_addr;
  1006. old_end = old_start +
  1007. pavail[i].reg_size;
  1008. while (old_start < old_end) {
  1009. int n;
  1010. for (n = 0; pavail_rescan_ents; n++) {
  1011. unsigned long new_start, new_end;
  1012. new_start = pavail_rescan[n].phys_addr;
  1013. new_end = new_start +
  1014. pavail_rescan[n].reg_size;
  1015. if (new_start <= old_start &&
  1016. new_end >= (old_start + PAGE_SIZE)) {
  1017. set_bit(old_start >> 22,
  1018. sparc64_valid_addr_bitmap);
  1019. goto do_next_page;
  1020. }
  1021. }
  1022. reserve_bootmem(old_start, PAGE_SIZE);
  1023. do_next_page:
  1024. old_start += PAGE_SIZE;
  1025. }
  1026. }
  1027. }
  1028. void __init mem_init(void)
  1029. {
  1030. unsigned long codepages, datapages, initpages;
  1031. unsigned long addr, last;
  1032. int i;
  1033. i = last_valid_pfn >> ((22 - PAGE_SHIFT) + 6);
  1034. i += 1;
  1035. sparc64_valid_addr_bitmap = (unsigned long *) alloc_bootmem(i << 3);
  1036. if (sparc64_valid_addr_bitmap == NULL) {
  1037. prom_printf("mem_init: Cannot alloc valid_addr_bitmap.\n");
  1038. prom_halt();
  1039. }
  1040. memset(sparc64_valid_addr_bitmap, 0, i << 3);
  1041. addr = PAGE_OFFSET + kern_base;
  1042. last = PAGE_ALIGN(kern_size) + addr;
  1043. while (addr < last) {
  1044. set_bit(__pa(addr) >> 22, sparc64_valid_addr_bitmap);
  1045. addr += PAGE_SIZE;
  1046. }
  1047. taint_real_pages();
  1048. max_mapnr = last_valid_pfn - pfn_base;
  1049. high_memory = __va(last_valid_pfn << PAGE_SHIFT);
  1050. #ifdef CONFIG_DEBUG_BOOTMEM
  1051. prom_printf("mem_init: Calling free_all_bootmem().\n");
  1052. #endif
  1053. totalram_pages = num_physpages = free_all_bootmem() - 1;
  1054. /*
  1055. * Set up the zero page, mark it reserved, so that page count
  1056. * is not manipulated when freeing the page from user ptes.
  1057. */
  1058. mem_map_zero = alloc_pages(GFP_KERNEL|__GFP_ZERO, 0);
  1059. if (mem_map_zero == NULL) {
  1060. prom_printf("paging_init: Cannot alloc zero page.\n");
  1061. prom_halt();
  1062. }
  1063. SetPageReserved(mem_map_zero);
  1064. codepages = (((unsigned long) _etext) - ((unsigned long) _start));
  1065. codepages = PAGE_ALIGN(codepages) >> PAGE_SHIFT;
  1066. datapages = (((unsigned long) _edata) - ((unsigned long) _etext));
  1067. datapages = PAGE_ALIGN(datapages) >> PAGE_SHIFT;
  1068. initpages = (((unsigned long) __init_end) - ((unsigned long) __init_begin));
  1069. initpages = PAGE_ALIGN(initpages) >> PAGE_SHIFT;
  1070. printk("Memory: %uk available (%ldk kernel code, %ldk data, %ldk init) [%016lx,%016lx]\n",
  1071. nr_free_pages() << (PAGE_SHIFT-10),
  1072. codepages << (PAGE_SHIFT-10),
  1073. datapages << (PAGE_SHIFT-10),
  1074. initpages << (PAGE_SHIFT-10),
  1075. PAGE_OFFSET, (last_valid_pfn << PAGE_SHIFT));
  1076. if (tlb_type == cheetah || tlb_type == cheetah_plus)
  1077. cheetah_ecache_flush_init();
  1078. }
  1079. void free_initmem(void)
  1080. {
  1081. unsigned long addr, initend;
  1082. /*
  1083. * The init section is aligned to 8k in vmlinux.lds. Page align for >8k pagesizes.
  1084. */
  1085. addr = PAGE_ALIGN((unsigned long)(__init_begin));
  1086. initend = (unsigned long)(__init_end) & PAGE_MASK;
  1087. for (; addr < initend; addr += PAGE_SIZE) {
  1088. unsigned long page;
  1089. struct page *p;
  1090. page = (addr +
  1091. ((unsigned long) __va(kern_base)) -
  1092. ((unsigned long) KERNBASE));
  1093. memset((void *)addr, 0xcc, PAGE_SIZE);
  1094. p = virt_to_page(page);
  1095. ClearPageReserved(p);
  1096. set_page_count(p, 1);
  1097. __free_page(p);
  1098. num_physpages++;
  1099. totalram_pages++;
  1100. }
  1101. }
  1102. #ifdef CONFIG_BLK_DEV_INITRD
  1103. void free_initrd_mem(unsigned long start, unsigned long end)
  1104. {
  1105. if (start < end)
  1106. printk ("Freeing initrd memory: %ldk freed\n", (end - start) >> 10);
  1107. for (; start < end; start += PAGE_SIZE) {
  1108. struct page *p = virt_to_page(start);
  1109. ClearPageReserved(p);
  1110. set_page_count(p, 1);
  1111. __free_page(p);
  1112. num_physpages++;
  1113. totalram_pages++;
  1114. }
  1115. }
  1116. #endif
  1117. #define _PAGE_CACHE_4U (_PAGE_CP_4U | _PAGE_CV_4U)
  1118. #define _PAGE_CACHE_4V (_PAGE_CP_4V | _PAGE_CV_4V)
  1119. #define __DIRTY_BITS_4U (_PAGE_MODIFIED_4U | _PAGE_WRITE_4U | _PAGE_W_4U)
  1120. #define __DIRTY_BITS_4V (_PAGE_MODIFIED_4V | _PAGE_WRITE_4V | _PAGE_W_4V)
  1121. #define __ACCESS_BITS_4U (_PAGE_ACCESSED_4U | _PAGE_READ_4U | _PAGE_R)
  1122. #define __ACCESS_BITS_4V (_PAGE_ACCESSED_4V | _PAGE_READ_4V | _PAGE_R)
  1123. pgprot_t PAGE_KERNEL __read_mostly;
  1124. EXPORT_SYMBOL(PAGE_KERNEL);
  1125. pgprot_t PAGE_KERNEL_LOCKED __read_mostly;
  1126. pgprot_t PAGE_COPY __read_mostly;
  1127. pgprot_t PAGE_EXEC __read_mostly;
  1128. unsigned long pg_iobits __read_mostly;
  1129. unsigned long _PAGE_IE __read_mostly;
  1130. unsigned long _PAGE_E __read_mostly;
  1131. unsigned long _PAGE_CACHE __read_mostly;
  1132. static void prot_init_common(unsigned long page_none,
  1133. unsigned long page_shared,
  1134. unsigned long page_copy,
  1135. unsigned long page_readonly,
  1136. unsigned long page_exec_bit)
  1137. {
  1138. PAGE_COPY = __pgprot(page_copy);
  1139. protection_map[0x0] = __pgprot(page_none);
  1140. protection_map[0x1] = __pgprot(page_readonly & ~page_exec_bit);
  1141. protection_map[0x2] = __pgprot(page_copy & ~page_exec_bit);
  1142. protection_map[0x3] = __pgprot(page_copy & ~page_exec_bit);
  1143. protection_map[0x4] = __pgprot(page_readonly);
  1144. protection_map[0x5] = __pgprot(page_readonly);
  1145. protection_map[0x6] = __pgprot(page_copy);
  1146. protection_map[0x7] = __pgprot(page_copy);
  1147. protection_map[0x8] = __pgprot(page_none);
  1148. protection_map[0x9] = __pgprot(page_readonly & ~page_exec_bit);
  1149. protection_map[0xa] = __pgprot(page_shared & ~page_exec_bit);
  1150. protection_map[0xb] = __pgprot(page_shared & ~page_exec_bit);
  1151. protection_map[0xc] = __pgprot(page_readonly);
  1152. protection_map[0xd] = __pgprot(page_readonly);
  1153. protection_map[0xe] = __pgprot(page_shared);
  1154. protection_map[0xf] = __pgprot(page_shared);
  1155. }
  1156. static void __init sun4u_pgprot_init(void)
  1157. {
  1158. unsigned long page_none, page_shared, page_copy, page_readonly;
  1159. unsigned long page_exec_bit;
  1160. PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID |
  1161. _PAGE_CACHE_4U | _PAGE_P_4U |
  1162. __ACCESS_BITS_4U | __DIRTY_BITS_4U |
  1163. _PAGE_EXEC_4U);
  1164. PAGE_KERNEL_LOCKED = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID |
  1165. _PAGE_CACHE_4U | _PAGE_P_4U |
  1166. __ACCESS_BITS_4U | __DIRTY_BITS_4U |
  1167. _PAGE_EXEC_4U | _PAGE_L_4U);
  1168. PAGE_EXEC = __pgprot(_PAGE_EXEC_4U);
  1169. _PAGE_IE = _PAGE_IE_4U;
  1170. _PAGE_E = _PAGE_E_4U;
  1171. _PAGE_CACHE = _PAGE_CACHE_4U;
  1172. pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4U | __DIRTY_BITS_4U |
  1173. __ACCESS_BITS_4U | _PAGE_E_4U);
  1174. kern_linear_pte_xor = (_PAGE_VALID | _PAGE_SZ4MB_4U) ^
  1175. 0xfffff80000000000;
  1176. kern_linear_pte_xor |= (_PAGE_CP_4U | _PAGE_CV_4U |
  1177. _PAGE_P_4U | _PAGE_W_4U);
  1178. _PAGE_SZBITS = _PAGE_SZBITS_4U;
  1179. _PAGE_ALL_SZ_BITS = (_PAGE_SZ4MB_4U | _PAGE_SZ512K_4U |
  1180. _PAGE_SZ64K_4U | _PAGE_SZ8K_4U |
  1181. _PAGE_SZ32MB_4U | _PAGE_SZ256MB_4U);
  1182. page_none = _PAGE_PRESENT_4U | _PAGE_ACCESSED_4U | _PAGE_CACHE_4U;
  1183. page_shared = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1184. __ACCESS_BITS_4U | _PAGE_WRITE_4U | _PAGE_EXEC_4U);
  1185. page_copy = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1186. __ACCESS_BITS_4U | _PAGE_EXEC_4U);
  1187. page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U |
  1188. __ACCESS_BITS_4U | _PAGE_EXEC_4U);
  1189. page_exec_bit = _PAGE_EXEC_4U;
  1190. prot_init_common(page_none, page_shared, page_copy, page_readonly,
  1191. page_exec_bit);
  1192. }
  1193. static void __init sun4v_pgprot_init(void)
  1194. {
  1195. unsigned long page_none, page_shared, page_copy, page_readonly;
  1196. unsigned long page_exec_bit;
  1197. PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4V | _PAGE_VALID |
  1198. _PAGE_CACHE_4V | _PAGE_P_4V |
  1199. __ACCESS_BITS_4V | __DIRTY_BITS_4V |
  1200. _PAGE_EXEC_4V);
  1201. PAGE_KERNEL_LOCKED = PAGE_KERNEL;
  1202. PAGE_EXEC = __pgprot(_PAGE_EXEC_4V);
  1203. _PAGE_IE = _PAGE_IE_4V;
  1204. _PAGE_E = _PAGE_E_4V;
  1205. _PAGE_CACHE = _PAGE_CACHE_4V;
  1206. kern_linear_pte_xor = (_PAGE_VALID | _PAGE_SZ4MB_4V) ^
  1207. 0xfffff80000000000;
  1208. kern_linear_pte_xor |= (_PAGE_CP_4V | _PAGE_CV_4V |
  1209. _PAGE_P_4V | _PAGE_W_4V);
  1210. pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4V | __DIRTY_BITS_4V |
  1211. __ACCESS_BITS_4V | _PAGE_E_4V);
  1212. _PAGE_SZBITS = _PAGE_SZBITS_4V;
  1213. _PAGE_ALL_SZ_BITS = (_PAGE_SZ16GB_4V | _PAGE_SZ2GB_4V |
  1214. _PAGE_SZ256MB_4V | _PAGE_SZ32MB_4V |
  1215. _PAGE_SZ4MB_4V | _PAGE_SZ512K_4V |
  1216. _PAGE_SZ64K_4V | _PAGE_SZ8K_4V);
  1217. page_none = _PAGE_PRESENT_4V | _PAGE_ACCESSED_4V | _PAGE_CACHE_4V;
  1218. page_shared = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1219. __ACCESS_BITS_4V | _PAGE_WRITE_4V | _PAGE_EXEC_4V);
  1220. page_copy = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1221. __ACCESS_BITS_4V | _PAGE_EXEC_4V);
  1222. page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V |
  1223. __ACCESS_BITS_4V | _PAGE_EXEC_4V);
  1224. page_exec_bit = _PAGE_EXEC_4V;
  1225. prot_init_common(page_none, page_shared, page_copy, page_readonly,
  1226. page_exec_bit);
  1227. }
  1228. unsigned long pte_sz_bits(unsigned long sz)
  1229. {
  1230. if (tlb_type == hypervisor) {
  1231. switch (sz) {
  1232. case 8 * 1024:
  1233. default:
  1234. return _PAGE_SZ8K_4V;
  1235. case 64 * 1024:
  1236. return _PAGE_SZ64K_4V;
  1237. case 512 * 1024:
  1238. return _PAGE_SZ512K_4V;
  1239. case 4 * 1024 * 1024:
  1240. return _PAGE_SZ4MB_4V;
  1241. };
  1242. } else {
  1243. switch (sz) {
  1244. case 8 * 1024:
  1245. default:
  1246. return _PAGE_SZ8K_4U;
  1247. case 64 * 1024:
  1248. return _PAGE_SZ64K_4U;
  1249. case 512 * 1024:
  1250. return _PAGE_SZ512K_4U;
  1251. case 4 * 1024 * 1024:
  1252. return _PAGE_SZ4MB_4U;
  1253. };
  1254. }
  1255. }
  1256. pte_t mk_pte_io(unsigned long page, pgprot_t prot, int space, unsigned long page_size)
  1257. {
  1258. pte_t pte;
  1259. pte_val(pte) = page | pgprot_val(pgprot_noncached(prot));
  1260. pte_val(pte) |= (((unsigned long)space) << 32);
  1261. pte_val(pte) |= pte_sz_bits(page_size);
  1262. return pte;
  1263. }
  1264. static unsigned long kern_large_tte(unsigned long paddr)
  1265. {
  1266. unsigned long val;
  1267. val = (_PAGE_VALID | _PAGE_SZ4MB_4U |
  1268. _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_P_4U |
  1269. _PAGE_EXEC_4U | _PAGE_L_4U | _PAGE_W_4U);
  1270. if (tlb_type == hypervisor)
  1271. val = (_PAGE_VALID | _PAGE_SZ4MB_4V |
  1272. _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_P_4V |
  1273. _PAGE_EXEC_4V | _PAGE_W_4V);
  1274. return val | paddr;
  1275. }
  1276. /*
  1277. * Translate PROM's mapping we capture at boot time into physical address.
  1278. * The second parameter is only set from prom_callback() invocations.
  1279. */
  1280. unsigned long prom_virt_to_phys(unsigned long promva, int *error)
  1281. {
  1282. unsigned long mask;
  1283. int i;
  1284. mask = _PAGE_PADDR_4U;
  1285. if (tlb_type == hypervisor)
  1286. mask = _PAGE_PADDR_4V;
  1287. for (i = 0; i < prom_trans_ents; i++) {
  1288. struct linux_prom_translation *p = &prom_trans[i];
  1289. if (promva >= p->virt &&
  1290. promva < (p->virt + p->size)) {
  1291. unsigned long base = p->data & mask;
  1292. if (error)
  1293. *error = 0;
  1294. return base + (promva & (8192 - 1));
  1295. }
  1296. }
  1297. if (error)
  1298. *error = 1;
  1299. return 0UL;
  1300. }
  1301. /* XXX We should kill off this ugly thing at so me point. XXX */
  1302. unsigned long sun4u_get_pte(unsigned long addr)
  1303. {
  1304. pgd_t *pgdp;
  1305. pud_t *pudp;
  1306. pmd_t *pmdp;
  1307. pte_t *ptep;
  1308. unsigned long mask = _PAGE_PADDR_4U;
  1309. if (tlb_type == hypervisor)
  1310. mask = _PAGE_PADDR_4V;
  1311. if (addr >= PAGE_OFFSET)
  1312. return addr & mask;
  1313. if ((addr >= LOW_OBP_ADDRESS) && (addr < HI_OBP_ADDRESS))
  1314. return prom_virt_to_phys(addr, NULL);
  1315. pgdp = pgd_offset_k(addr);
  1316. pudp = pud_offset(pgdp, addr);
  1317. pmdp = pmd_offset(pudp, addr);
  1318. ptep = pte_offset_kernel(pmdp, addr);
  1319. return pte_val(*ptep) & mask;
  1320. }
  1321. /* If not locked, zap it. */
  1322. void __flush_tlb_all(void)
  1323. {
  1324. unsigned long pstate;
  1325. int i;
  1326. __asm__ __volatile__("flushw\n\t"
  1327. "rdpr %%pstate, %0\n\t"
  1328. "wrpr %0, %1, %%pstate"
  1329. : "=r" (pstate)
  1330. : "i" (PSTATE_IE));
  1331. if (tlb_type == spitfire) {
  1332. for (i = 0; i < 64; i++) {
  1333. /* Spitfire Errata #32 workaround */
  1334. /* NOTE: Always runs on spitfire, so no
  1335. * cheetah+ page size encodings.
  1336. */
  1337. __asm__ __volatile__("stxa %0, [%1] %2\n\t"
  1338. "flush %%g6"
  1339. : /* No outputs */
  1340. : "r" (0),
  1341. "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU));
  1342. if (!(spitfire_get_dtlb_data(i) & _PAGE_L_4U)) {
  1343. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  1344. "membar #Sync"
  1345. : /* no outputs */
  1346. : "r" (TLB_TAG_ACCESS), "i" (ASI_DMMU));
  1347. spitfire_put_dtlb_data(i, 0x0UL);
  1348. }
  1349. /* Spitfire Errata #32 workaround */
  1350. /* NOTE: Always runs on spitfire, so no
  1351. * cheetah+ page size encodings.
  1352. */
  1353. __asm__ __volatile__("stxa %0, [%1] %2\n\t"
  1354. "flush %%g6"
  1355. : /* No outputs */
  1356. : "r" (0),
  1357. "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU));
  1358. if (!(spitfire_get_itlb_data(i) & _PAGE_L_4U)) {
  1359. __asm__ __volatile__("stxa %%g0, [%0] %1\n\t"
  1360. "membar #Sync"
  1361. : /* no outputs */
  1362. : "r" (TLB_TAG_ACCESS), "i" (ASI_IMMU));
  1363. spitfire_put_itlb_data(i, 0x0UL);
  1364. }
  1365. }
  1366. } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
  1367. cheetah_flush_dtlb_all();
  1368. cheetah_flush_itlb_all();
  1369. }
  1370. __asm__ __volatile__("wrpr %0, 0, %%pstate"
  1371. : : "r" (pstate));
  1372. }