powerdomain.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209
  1. /*
  2. * OMAP2/3 powerdomain control
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2009 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #ifndef ASM_ARM_ARCH_OMAP_POWERDOMAIN
  14. #define ASM_ARM_ARCH_OMAP_POWERDOMAIN
  15. #include <linux/types.h>
  16. #include <linux/list.h>
  17. #include <asm/atomic.h>
  18. #include <plat/cpu.h>
  19. /* Powerdomain basic power states */
  20. #define PWRDM_POWER_OFF 0x0
  21. #define PWRDM_POWER_RET 0x1
  22. #define PWRDM_POWER_INACTIVE 0x2
  23. #define PWRDM_POWER_ON 0x3
  24. #define PWRDM_MAX_PWRSTS 4
  25. /* Powerdomain allowable state bitfields */
  26. #define PWRSTS_ON (1 << PWRDM_POWER_ON)
  27. #define PWRSTS_OFF (1 << PWRDM_POWER_OFF)
  28. #define PWRSTS_OFF_ON ((1 << PWRDM_POWER_OFF) | \
  29. (1 << PWRDM_POWER_ON))
  30. #define PWRSTS_OFF_RET ((1 << PWRDM_POWER_OFF) | \
  31. (1 << PWRDM_POWER_RET))
  32. #define PWRSTS_RET_ON ((1 << PWRDM_POWER_RET) | \
  33. (1 << PWRDM_POWER_ON))
  34. #define PWRSTS_OFF_RET_ON (PWRSTS_OFF_RET | (1 << PWRDM_POWER_ON))
  35. /* Powerdomain flags */
  36. #define PWRDM_HAS_HDWR_SAR (1 << 0) /* hardware save-and-restore support */
  37. #define PWRDM_HAS_MPU_QUIRK (1 << 1) /* MPU pwr domain has MEM bank 0 bits
  38. * in MEM bank 1 position. This is
  39. * true for OMAP3430
  40. */
  41. #define PWRDM_HAS_LOWPOWERSTATECHANGE (1 << 2) /*
  42. * support to transition from a
  43. * sleep state to a lower sleep
  44. * state without waking up the
  45. * powerdomain
  46. */
  47. /*
  48. * Number of memory banks that are power-controllable. On OMAP4430, the
  49. * maximum is 5.
  50. */
  51. #define PWRDM_MAX_MEM_BANKS 5
  52. /*
  53. * Maximum number of clockdomains that can be associated with a powerdomain.
  54. * CORE powerdomain on OMAP4 is the worst case
  55. */
  56. #define PWRDM_MAX_CLKDMS 9
  57. /* XXX A completely arbitrary number. What is reasonable here? */
  58. #define PWRDM_TRANSITION_BAILOUT 100000
  59. struct clockdomain;
  60. struct powerdomain;
  61. /**
  62. * struct powerdomain - OMAP powerdomain
  63. * @name: Powerdomain name
  64. * @omap_chip: represents the OMAP chip types containing this pwrdm
  65. * @prcm_offs: the address offset from CM_BASE/PRM_BASE
  66. * @pwrsts: Possible powerdomain power states
  67. * @pwrsts_logic_ret: Possible logic power states when pwrdm in RETENTION
  68. * @flags: Powerdomain flags
  69. * @banks: Number of software-controllable memory banks in this powerdomain
  70. * @pwrsts_mem_ret: Possible memory bank pwrstates when pwrdm in RETENTION
  71. * @pwrsts_mem_on: Possible memory bank pwrstates when pwrdm in ON
  72. * @pwrdm_clkdms: Clockdomains in this powerdomain
  73. * @node: list_head linking all powerdomains
  74. * @state:
  75. * @state_counter:
  76. * @timer:
  77. * @state_timer:
  78. */
  79. struct powerdomain {
  80. const char *name;
  81. const struct omap_chip_id omap_chip;
  82. const s16 prcm_offs;
  83. const u8 pwrsts;
  84. const u8 pwrsts_logic_ret;
  85. const u8 flags;
  86. const u8 banks;
  87. const u8 pwrsts_mem_ret[PWRDM_MAX_MEM_BANKS];
  88. const u8 pwrsts_mem_on[PWRDM_MAX_MEM_BANKS];
  89. struct clockdomain *pwrdm_clkdms[PWRDM_MAX_CLKDMS];
  90. struct list_head node;
  91. int state;
  92. unsigned state_counter[PWRDM_MAX_PWRSTS];
  93. unsigned ret_logic_off_counter;
  94. unsigned ret_mem_off_counter[PWRDM_MAX_MEM_BANKS];
  95. #ifdef CONFIG_PM_DEBUG
  96. s64 timer;
  97. s64 state_timer[PWRDM_MAX_PWRSTS];
  98. #endif
  99. };
  100. /**
  101. * struct pwrdm_ops - Arch specfic function implementations
  102. * @pwrdm_set_next_pwrst: Set the target power state for a pd
  103. * @pwrdm_read_next_pwrst: Read the target power state set for a pd
  104. * @pwrdm_read_pwrst: Read the current power state of a pd
  105. * @pwrdm_read_prev_pwrst: Read the prev power state entered by the pd
  106. * @pwrdm_set_logic_retst: Set the logic state in RET for a pd
  107. * @pwrdm_set_mem_onst: Set the Memory state in ON for a pd
  108. * @pwrdm_set_mem_retst: Set the Memory state in RET for a pd
  109. * @pwrdm_read_logic_pwrst: Read the current logic state of a pd
  110. * @pwrdm_read_prev_logic_pwrst: Read the previous logic state entered by a pd
  111. * @pwrdm_read_logic_retst: Read the logic state in RET for a pd
  112. * @pwrdm_read_mem_pwrst: Read the current memory state of a pd
  113. * @pwrdm_read_prev_mem_pwrst: Read the previous memory state entered by a pd
  114. * @pwrdm_read_mem_retst: Read the memory state in RET for a pd
  115. * @pwrdm_clear_all_prev_pwrst: Clear all previous power states logged for a pd
  116. * @pwrdm_enable_hdwr_sar: Enable Hardware Save-Restore feature for the pd
  117. * @pwrdm_disable_hdwr_sar: Disable Hardware Save-Restore feature for a pd
  118. * @pwrdm_set_lowpwrstchange: Enable pd transitions from a shallow to deep sleep
  119. * @pwrdm_wait_transition: Wait for a pd state transition to complete
  120. */
  121. struct pwrdm_ops {
  122. int (*pwrdm_set_next_pwrst)(struct powerdomain *pwrdm, u8 pwrst);
  123. int (*pwrdm_read_next_pwrst)(struct powerdomain *pwrdm);
  124. int (*pwrdm_read_pwrst)(struct powerdomain *pwrdm);
  125. int (*pwrdm_read_prev_pwrst)(struct powerdomain *pwrdm);
  126. int (*pwrdm_set_logic_retst)(struct powerdomain *pwrdm, u8 pwrst);
  127. int (*pwrdm_set_mem_onst)(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  128. int (*pwrdm_set_mem_retst)(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  129. int (*pwrdm_read_logic_pwrst)(struct powerdomain *pwrdm);
  130. int (*pwrdm_read_prev_logic_pwrst)(struct powerdomain *pwrdm);
  131. int (*pwrdm_read_logic_retst)(struct powerdomain *pwrdm);
  132. int (*pwrdm_read_mem_pwrst)(struct powerdomain *pwrdm, u8 bank);
  133. int (*pwrdm_read_prev_mem_pwrst)(struct powerdomain *pwrdm, u8 bank);
  134. int (*pwrdm_read_mem_retst)(struct powerdomain *pwrdm, u8 bank);
  135. int (*pwrdm_clear_all_prev_pwrst)(struct powerdomain *pwrdm);
  136. int (*pwrdm_enable_hdwr_sar)(struct powerdomain *pwrdm);
  137. int (*pwrdm_disable_hdwr_sar)(struct powerdomain *pwrdm);
  138. int (*pwrdm_set_lowpwrstchange)(struct powerdomain *pwrdm);
  139. int (*pwrdm_wait_transition)(struct powerdomain *pwrdm);
  140. };
  141. void pwrdm_fw_init(void);
  142. void pwrdm_init(struct powerdomain **pwrdm_list, struct pwrdm_ops *custom_funcs);
  143. struct powerdomain *pwrdm_lookup(const char *name);
  144. int pwrdm_for_each(int (*fn)(struct powerdomain *pwrdm, void *user),
  145. void *user);
  146. int pwrdm_for_each_nolock(int (*fn)(struct powerdomain *pwrdm, void *user),
  147. void *user);
  148. int pwrdm_add_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
  149. int pwrdm_del_clkdm(struct powerdomain *pwrdm, struct clockdomain *clkdm);
  150. int pwrdm_for_each_clkdm(struct powerdomain *pwrdm,
  151. int (*fn)(struct powerdomain *pwrdm,
  152. struct clockdomain *clkdm));
  153. int pwrdm_get_mem_bank_count(struct powerdomain *pwrdm);
  154. int pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst);
  155. int pwrdm_read_next_pwrst(struct powerdomain *pwrdm);
  156. int pwrdm_read_pwrst(struct powerdomain *pwrdm);
  157. int pwrdm_read_prev_pwrst(struct powerdomain *pwrdm);
  158. int pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm);
  159. int pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst);
  160. int pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  161. int pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank, u8 pwrst);
  162. int pwrdm_read_logic_pwrst(struct powerdomain *pwrdm);
  163. int pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm);
  164. int pwrdm_read_logic_retst(struct powerdomain *pwrdm);
  165. int pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
  166. int pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
  167. int pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank);
  168. int pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm);
  169. int pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm);
  170. bool pwrdm_has_hdwr_sar(struct powerdomain *pwrdm);
  171. int pwrdm_wait_transition(struct powerdomain *pwrdm);
  172. int pwrdm_state_switch(struct powerdomain *pwrdm);
  173. int pwrdm_clkdm_state_switch(struct clockdomain *clkdm);
  174. int pwrdm_pre_transition(void);
  175. int pwrdm_post_transition(void);
  176. int pwrdm_set_lowpwrstchange(struct powerdomain *pwrdm);
  177. #endif