smsc95xx.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2008 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/bitrev.h>
  29. #include <linux/crc16.h>
  30. #include <linux/crc32.h>
  31. #include <linux/usb/usbnet.h>
  32. #include <linux/slab.h>
  33. #include "smsc95xx.h"
  34. #define SMSC_CHIPNAME "smsc95xx"
  35. #define SMSC_DRIVER_VERSION "1.0.4"
  36. #define HS_USB_PKT_SIZE (512)
  37. #define FS_USB_PKT_SIZE (64)
  38. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  39. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  40. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  41. #define MAX_SINGLE_PACKET_SIZE (2048)
  42. #define LAN95XX_EEPROM_MAGIC (0x9500)
  43. #define EEPROM_MAC_OFFSET (0x01)
  44. #define DEFAULT_TX_CSUM_ENABLE (true)
  45. #define DEFAULT_RX_CSUM_ENABLE (true)
  46. #define SMSC95XX_INTERNAL_PHY_ID (1)
  47. #define SMSC95XX_TX_OVERHEAD (8)
  48. #define SMSC95XX_TX_OVERHEAD_CSUM (12)
  49. #define SUPPORTED_WAKE (WAKE_PHY | WAKE_UCAST | WAKE_BCAST | \
  50. WAKE_MCAST | WAKE_ARP | WAKE_MAGIC)
  51. #define FEATURE_8_WAKEUP_FILTERS (0x01)
  52. #define FEATURE_PHY_NLP_CROSSOVER (0x02)
  53. #define FEATURE_AUTOSUSPEND (0x04)
  54. #define check_warn(ret, fmt, args...) \
  55. ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
  56. #define check_warn_return(ret, fmt, args...) \
  57. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
  58. #define check_warn_goto_done(ret, fmt, args...) \
  59. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
  60. struct smsc95xx_priv {
  61. u32 mac_cr;
  62. u32 hash_hi;
  63. u32 hash_lo;
  64. u32 wolopts;
  65. spinlock_t mac_cr_lock;
  66. u8 features;
  67. };
  68. static bool turbo_mode = true;
  69. module_param(turbo_mode, bool, 0644);
  70. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  71. static int __must_check __smsc95xx_read_reg(struct usbnet *dev, u32 index,
  72. u32 *data, int in_pm)
  73. {
  74. u32 buf;
  75. int ret;
  76. int (*fn)(struct usbnet *, u8, u8, u16, u16, void *, u16);
  77. BUG_ON(!dev);
  78. if (!in_pm)
  79. fn = usbnet_read_cmd;
  80. else
  81. fn = usbnet_read_cmd_nopm;
  82. ret = fn(dev, USB_VENDOR_REQUEST_READ_REGISTER, USB_DIR_IN
  83. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  84. 0, index, &buf, 4);
  85. if (unlikely(ret < 0))
  86. netdev_warn(dev->net, "Failed to read reg index 0x%08x: %d\n",
  87. index, ret);
  88. le32_to_cpus(&buf);
  89. *data = buf;
  90. return ret;
  91. }
  92. static int __must_check __smsc95xx_write_reg(struct usbnet *dev, u32 index,
  93. u32 data, int in_pm)
  94. {
  95. u32 buf;
  96. int ret;
  97. int (*fn)(struct usbnet *, u8, u8, u16, u16, const void *, u16);
  98. BUG_ON(!dev);
  99. if (!in_pm)
  100. fn = usbnet_write_cmd;
  101. else
  102. fn = usbnet_write_cmd_nopm;
  103. buf = data;
  104. cpu_to_le32s(&buf);
  105. ret = fn(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, USB_DIR_OUT
  106. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  107. 0, index, &buf, 4);
  108. if (unlikely(ret < 0))
  109. netdev_warn(dev->net, "Failed to write reg index 0x%08x: %d\n",
  110. index, ret);
  111. return ret;
  112. }
  113. static int __must_check smsc95xx_read_reg_nopm(struct usbnet *dev, u32 index,
  114. u32 *data)
  115. {
  116. return __smsc95xx_read_reg(dev, index, data, 1);
  117. }
  118. static int __must_check smsc95xx_write_reg_nopm(struct usbnet *dev, u32 index,
  119. u32 data)
  120. {
  121. return __smsc95xx_write_reg(dev, index, data, 1);
  122. }
  123. static int __must_check smsc95xx_read_reg(struct usbnet *dev, u32 index,
  124. u32 *data)
  125. {
  126. return __smsc95xx_read_reg(dev, index, data, 0);
  127. }
  128. static int __must_check smsc95xx_write_reg(struct usbnet *dev, u32 index,
  129. u32 data)
  130. {
  131. return __smsc95xx_write_reg(dev, index, data, 0);
  132. }
  133. /* Loop until the read is completed with timeout
  134. * called with phy_mutex held */
  135. static int __must_check __smsc95xx_phy_wait_not_busy(struct usbnet *dev,
  136. int in_pm)
  137. {
  138. unsigned long start_time = jiffies;
  139. u32 val;
  140. int ret;
  141. do {
  142. ret = __smsc95xx_read_reg(dev, MII_ADDR, &val, in_pm);
  143. check_warn_return(ret, "Error reading MII_ACCESS\n");
  144. if (!(val & MII_BUSY_))
  145. return 0;
  146. } while (!time_after(jiffies, start_time + HZ));
  147. return -EIO;
  148. }
  149. static int __smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx,
  150. int in_pm)
  151. {
  152. struct usbnet *dev = netdev_priv(netdev);
  153. u32 val, addr;
  154. int ret;
  155. mutex_lock(&dev->phy_mutex);
  156. /* confirm MII not busy */
  157. ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
  158. check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_read\n");
  159. /* set the address, index & direction (read from PHY) */
  160. phy_id &= dev->mii.phy_id_mask;
  161. idx &= dev->mii.reg_num_mask;
  162. addr = (phy_id << 11) | (idx << 6) | MII_READ_ | MII_BUSY_;
  163. ret = __smsc95xx_write_reg(dev, MII_ADDR, addr, in_pm);
  164. check_warn_goto_done(ret, "Error writing MII_ADDR\n");
  165. ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
  166. check_warn_goto_done(ret, "Timed out reading MII reg %02X\n", idx);
  167. ret = __smsc95xx_read_reg(dev, MII_DATA, &val, in_pm);
  168. check_warn_goto_done(ret, "Error reading MII_DATA\n");
  169. ret = (u16)(val & 0xFFFF);
  170. done:
  171. mutex_unlock(&dev->phy_mutex);
  172. return ret;
  173. }
  174. static void __smsc95xx_mdio_write(struct net_device *netdev, int phy_id,
  175. int idx, int regval, int in_pm)
  176. {
  177. struct usbnet *dev = netdev_priv(netdev);
  178. u32 val, addr;
  179. int ret;
  180. mutex_lock(&dev->phy_mutex);
  181. /* confirm MII not busy */
  182. ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
  183. check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_write\n");
  184. val = regval;
  185. ret = __smsc95xx_write_reg(dev, MII_DATA, val, in_pm);
  186. check_warn_goto_done(ret, "Error writing MII_DATA\n");
  187. /* set the address, index & direction (write to PHY) */
  188. phy_id &= dev->mii.phy_id_mask;
  189. idx &= dev->mii.reg_num_mask;
  190. addr = (phy_id << 11) | (idx << 6) | MII_WRITE_ | MII_BUSY_;
  191. ret = __smsc95xx_write_reg(dev, MII_ADDR, addr, in_pm);
  192. check_warn_goto_done(ret, "Error writing MII_ADDR\n");
  193. ret = __smsc95xx_phy_wait_not_busy(dev, in_pm);
  194. check_warn_goto_done(ret, "Timed out writing MII reg %02X\n", idx);
  195. done:
  196. mutex_unlock(&dev->phy_mutex);
  197. }
  198. static int smsc95xx_mdio_read_nopm(struct net_device *netdev, int phy_id,
  199. int idx)
  200. {
  201. return __smsc95xx_mdio_read(netdev, phy_id, idx, 1);
  202. }
  203. static void smsc95xx_mdio_write_nopm(struct net_device *netdev, int phy_id,
  204. int idx, int regval)
  205. {
  206. __smsc95xx_mdio_write(netdev, phy_id, idx, regval, 1);
  207. }
  208. static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  209. {
  210. return __smsc95xx_mdio_read(netdev, phy_id, idx, 0);
  211. }
  212. static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  213. int regval)
  214. {
  215. __smsc95xx_mdio_write(netdev, phy_id, idx, regval, 0);
  216. }
  217. static int __must_check smsc95xx_wait_eeprom(struct usbnet *dev)
  218. {
  219. unsigned long start_time = jiffies;
  220. u32 val;
  221. int ret;
  222. do {
  223. ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
  224. check_warn_return(ret, "Error reading E2P_CMD\n");
  225. if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_))
  226. break;
  227. udelay(40);
  228. } while (!time_after(jiffies, start_time + HZ));
  229. if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) {
  230. netdev_warn(dev->net, "EEPROM read operation timeout\n");
  231. return -EIO;
  232. }
  233. return 0;
  234. }
  235. static int __must_check smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev)
  236. {
  237. unsigned long start_time = jiffies;
  238. u32 val;
  239. int ret;
  240. do {
  241. ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
  242. check_warn_return(ret, "Error reading E2P_CMD\n");
  243. if (!(val & E2P_CMD_BUSY_))
  244. return 0;
  245. udelay(40);
  246. } while (!time_after(jiffies, start_time + HZ));
  247. netdev_warn(dev->net, "EEPROM is busy\n");
  248. return -EIO;
  249. }
  250. static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  251. u8 *data)
  252. {
  253. u32 val;
  254. int i, ret;
  255. BUG_ON(!dev);
  256. BUG_ON(!data);
  257. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  258. if (ret)
  259. return ret;
  260. for (i = 0; i < length; i++) {
  261. val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_);
  262. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  263. check_warn_return(ret, "Error writing E2P_CMD\n");
  264. ret = smsc95xx_wait_eeprom(dev);
  265. if (ret < 0)
  266. return ret;
  267. ret = smsc95xx_read_reg(dev, E2P_DATA, &val);
  268. check_warn_return(ret, "Error reading E2P_DATA\n");
  269. data[i] = val & 0xFF;
  270. offset++;
  271. }
  272. return 0;
  273. }
  274. static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  275. u8 *data)
  276. {
  277. u32 val;
  278. int i, ret;
  279. BUG_ON(!dev);
  280. BUG_ON(!data);
  281. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  282. if (ret)
  283. return ret;
  284. /* Issue write/erase enable command */
  285. val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_;
  286. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  287. check_warn_return(ret, "Error writing E2P_DATA\n");
  288. ret = smsc95xx_wait_eeprom(dev);
  289. if (ret < 0)
  290. return ret;
  291. for (i = 0; i < length; i++) {
  292. /* Fill data register */
  293. val = data[i];
  294. ret = smsc95xx_write_reg(dev, E2P_DATA, val);
  295. check_warn_return(ret, "Error writing E2P_DATA\n");
  296. /* Send "write" command */
  297. val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_);
  298. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  299. check_warn_return(ret, "Error writing E2P_CMD\n");
  300. ret = smsc95xx_wait_eeprom(dev);
  301. if (ret < 0)
  302. return ret;
  303. offset++;
  304. }
  305. return 0;
  306. }
  307. static int __must_check smsc95xx_write_reg_async(struct usbnet *dev, u16 index,
  308. u32 *data)
  309. {
  310. const u16 size = 4;
  311. int ret;
  312. ret = usbnet_write_cmd_async(dev, USB_VENDOR_REQUEST_WRITE_REGISTER,
  313. USB_DIR_OUT | USB_TYPE_VENDOR |
  314. USB_RECIP_DEVICE,
  315. 0, index, data, size);
  316. if (ret < 0)
  317. netdev_warn(dev->net, "Error write async cmd, sts=%d\n",
  318. ret);
  319. return ret;
  320. }
  321. /* returns hash bit number for given MAC address
  322. * example:
  323. * 01 00 5E 00 00 01 -> returns bit number 31 */
  324. static unsigned int smsc95xx_hash(char addr[ETH_ALEN])
  325. {
  326. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  327. }
  328. static void smsc95xx_set_multicast(struct net_device *netdev)
  329. {
  330. struct usbnet *dev = netdev_priv(netdev);
  331. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  332. unsigned long flags;
  333. int ret;
  334. pdata->hash_hi = 0;
  335. pdata->hash_lo = 0;
  336. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  337. if (dev->net->flags & IFF_PROMISC) {
  338. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n");
  339. pdata->mac_cr |= MAC_CR_PRMS_;
  340. pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  341. } else if (dev->net->flags & IFF_ALLMULTI) {
  342. netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n");
  343. pdata->mac_cr |= MAC_CR_MCPAS_;
  344. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  345. } else if (!netdev_mc_empty(dev->net)) {
  346. struct netdev_hw_addr *ha;
  347. pdata->mac_cr |= MAC_CR_HPFILT_;
  348. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  349. netdev_for_each_mc_addr(ha, netdev) {
  350. u32 bitnum = smsc95xx_hash(ha->addr);
  351. u32 mask = 0x01 << (bitnum & 0x1F);
  352. if (bitnum & 0x20)
  353. pdata->hash_hi |= mask;
  354. else
  355. pdata->hash_lo |= mask;
  356. }
  357. netif_dbg(dev, drv, dev->net, "HASHH=0x%08X, HASHL=0x%08X\n",
  358. pdata->hash_hi, pdata->hash_lo);
  359. } else {
  360. netif_dbg(dev, drv, dev->net, "receive own packets only\n");
  361. pdata->mac_cr &=
  362. ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  363. }
  364. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  365. /* Initiate async writes, as we can't wait for completion here */
  366. ret = smsc95xx_write_reg_async(dev, HASHH, &pdata->hash_hi);
  367. check_warn(ret, "failed to initiate async write to HASHH\n");
  368. ret = smsc95xx_write_reg_async(dev, HASHL, &pdata->hash_lo);
  369. check_warn(ret, "failed to initiate async write to HASHL\n");
  370. ret = smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr);
  371. check_warn(ret, "failed to initiate async write to MAC_CR\n");
  372. }
  373. static int smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex,
  374. u16 lcladv, u16 rmtadv)
  375. {
  376. u32 flow, afc_cfg = 0;
  377. int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg);
  378. check_warn_return(ret, "Error reading AFC_CFG\n");
  379. if (duplex == DUPLEX_FULL) {
  380. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  381. if (cap & FLOW_CTRL_RX)
  382. flow = 0xFFFF0002;
  383. else
  384. flow = 0;
  385. if (cap & FLOW_CTRL_TX)
  386. afc_cfg |= 0xF;
  387. else
  388. afc_cfg &= ~0xF;
  389. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n",
  390. cap & FLOW_CTRL_RX ? "enabled" : "disabled",
  391. cap & FLOW_CTRL_TX ? "enabled" : "disabled");
  392. } else {
  393. netif_dbg(dev, link, dev->net, "half duplex\n");
  394. flow = 0;
  395. afc_cfg |= 0xF;
  396. }
  397. ret = smsc95xx_write_reg(dev, FLOW, flow);
  398. check_warn_return(ret, "Error writing FLOW\n");
  399. ret = smsc95xx_write_reg(dev, AFC_CFG, afc_cfg);
  400. check_warn_return(ret, "Error writing AFC_CFG\n");
  401. return 0;
  402. }
  403. static int smsc95xx_link_reset(struct usbnet *dev)
  404. {
  405. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  406. struct mii_if_info *mii = &dev->mii;
  407. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  408. unsigned long flags;
  409. u16 lcladv, rmtadv;
  410. int ret;
  411. /* clear interrupt status */
  412. ret = smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
  413. check_warn_return(ret, "Error reading PHY_INT_SRC\n");
  414. ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
  415. check_warn_return(ret, "Error writing INT_STS\n");
  416. mii_check_media(mii, 1, 1);
  417. mii_ethtool_gset(&dev->mii, &ecmd);
  418. lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  419. rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  420. netif_dbg(dev, link, dev->net,
  421. "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n",
  422. ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv);
  423. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  424. if (ecmd.duplex != DUPLEX_FULL) {
  425. pdata->mac_cr &= ~MAC_CR_FDPX_;
  426. pdata->mac_cr |= MAC_CR_RCVOWN_;
  427. } else {
  428. pdata->mac_cr &= ~MAC_CR_RCVOWN_;
  429. pdata->mac_cr |= MAC_CR_FDPX_;
  430. }
  431. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  432. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  433. check_warn_return(ret, "Error writing MAC_CR\n");
  434. ret = smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  435. check_warn_return(ret, "Error updating PHY flow control\n");
  436. return 0;
  437. }
  438. static void smsc95xx_status(struct usbnet *dev, struct urb *urb)
  439. {
  440. u32 intdata;
  441. if (urb->actual_length != 4) {
  442. netdev_warn(dev->net, "unexpected urb length %d\n",
  443. urb->actual_length);
  444. return;
  445. }
  446. memcpy(&intdata, urb->transfer_buffer, 4);
  447. le32_to_cpus(&intdata);
  448. netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata);
  449. if (intdata & INT_ENP_PHY_INT_)
  450. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  451. else
  452. netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n",
  453. intdata);
  454. }
  455. /* Enable or disable Tx & Rx checksum offload engines */
  456. static int smsc95xx_set_features(struct net_device *netdev,
  457. netdev_features_t features)
  458. {
  459. struct usbnet *dev = netdev_priv(netdev);
  460. u32 read_buf;
  461. int ret;
  462. ret = smsc95xx_read_reg(dev, COE_CR, &read_buf);
  463. check_warn_return(ret, "Failed to read COE_CR: %d\n", ret);
  464. if (features & NETIF_F_HW_CSUM)
  465. read_buf |= Tx_COE_EN_;
  466. else
  467. read_buf &= ~Tx_COE_EN_;
  468. if (features & NETIF_F_RXCSUM)
  469. read_buf |= Rx_COE_EN_;
  470. else
  471. read_buf &= ~Rx_COE_EN_;
  472. ret = smsc95xx_write_reg(dev, COE_CR, read_buf);
  473. check_warn_return(ret, "Failed to write COE_CR: %d\n", ret);
  474. netif_dbg(dev, hw, dev->net, "COE_CR = 0x%08x\n", read_buf);
  475. return 0;
  476. }
  477. static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net)
  478. {
  479. return MAX_EEPROM_SIZE;
  480. }
  481. static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev,
  482. struct ethtool_eeprom *ee, u8 *data)
  483. {
  484. struct usbnet *dev = netdev_priv(netdev);
  485. ee->magic = LAN95XX_EEPROM_MAGIC;
  486. return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data);
  487. }
  488. static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev,
  489. struct ethtool_eeprom *ee, u8 *data)
  490. {
  491. struct usbnet *dev = netdev_priv(netdev);
  492. if (ee->magic != LAN95XX_EEPROM_MAGIC) {
  493. netdev_warn(dev->net, "EEPROM: magic value mismatch, magic = 0x%x\n",
  494. ee->magic);
  495. return -EINVAL;
  496. }
  497. return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data);
  498. }
  499. static int smsc95xx_ethtool_getregslen(struct net_device *netdev)
  500. {
  501. /* all smsc95xx registers */
  502. return COE_CR - ID_REV + 1;
  503. }
  504. static void
  505. smsc95xx_ethtool_getregs(struct net_device *netdev, struct ethtool_regs *regs,
  506. void *buf)
  507. {
  508. struct usbnet *dev = netdev_priv(netdev);
  509. unsigned int i, j;
  510. int retval;
  511. u32 *data = buf;
  512. retval = smsc95xx_read_reg(dev, ID_REV, &regs->version);
  513. if (retval < 0) {
  514. netdev_warn(netdev, "REGS: cannot read ID_REV\n");
  515. return;
  516. }
  517. for (i = ID_REV, j = 0; i <= COE_CR; i += (sizeof(u32)), j++) {
  518. retval = smsc95xx_read_reg(dev, i, &data[j]);
  519. if (retval < 0) {
  520. netdev_warn(netdev, "REGS: cannot read reg[%x]\n", i);
  521. return;
  522. }
  523. }
  524. }
  525. static void smsc95xx_ethtool_get_wol(struct net_device *net,
  526. struct ethtool_wolinfo *wolinfo)
  527. {
  528. struct usbnet *dev = netdev_priv(net);
  529. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  530. wolinfo->supported = SUPPORTED_WAKE;
  531. wolinfo->wolopts = pdata->wolopts;
  532. }
  533. static int smsc95xx_ethtool_set_wol(struct net_device *net,
  534. struct ethtool_wolinfo *wolinfo)
  535. {
  536. struct usbnet *dev = netdev_priv(net);
  537. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  538. int ret;
  539. pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE;
  540. ret = device_set_wakeup_enable(&dev->udev->dev, pdata->wolopts);
  541. check_warn_return(ret, "device_set_wakeup_enable error %d\n", ret);
  542. return 0;
  543. }
  544. static const struct ethtool_ops smsc95xx_ethtool_ops = {
  545. .get_link = usbnet_get_link,
  546. .nway_reset = usbnet_nway_reset,
  547. .get_drvinfo = usbnet_get_drvinfo,
  548. .get_msglevel = usbnet_get_msglevel,
  549. .set_msglevel = usbnet_set_msglevel,
  550. .get_settings = usbnet_get_settings,
  551. .set_settings = usbnet_set_settings,
  552. .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len,
  553. .get_eeprom = smsc95xx_ethtool_get_eeprom,
  554. .set_eeprom = smsc95xx_ethtool_set_eeprom,
  555. .get_regs_len = smsc95xx_ethtool_getregslen,
  556. .get_regs = smsc95xx_ethtool_getregs,
  557. .get_wol = smsc95xx_ethtool_get_wol,
  558. .set_wol = smsc95xx_ethtool_set_wol,
  559. };
  560. static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  561. {
  562. struct usbnet *dev = netdev_priv(netdev);
  563. if (!netif_running(netdev))
  564. return -EINVAL;
  565. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  566. }
  567. static void smsc95xx_init_mac_address(struct usbnet *dev)
  568. {
  569. /* try reading mac address from EEPROM */
  570. if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  571. dev->net->dev_addr) == 0) {
  572. if (is_valid_ether_addr(dev->net->dev_addr)) {
  573. /* eeprom values are valid so use them */
  574. netif_dbg(dev, ifup, dev->net, "MAC address read from EEPROM\n");
  575. return;
  576. }
  577. }
  578. /* no eeprom, or eeprom values are invalid. generate random MAC */
  579. eth_hw_addr_random(dev->net);
  580. netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n");
  581. }
  582. static int smsc95xx_set_mac_address(struct usbnet *dev)
  583. {
  584. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  585. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  586. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  587. int ret;
  588. ret = smsc95xx_write_reg(dev, ADDRL, addr_lo);
  589. check_warn_return(ret, "Failed to write ADDRL: %d\n", ret);
  590. ret = smsc95xx_write_reg(dev, ADDRH, addr_hi);
  591. check_warn_return(ret, "Failed to write ADDRH: %d\n", ret);
  592. return 0;
  593. }
  594. /* starts the TX path */
  595. static int smsc95xx_start_tx_path(struct usbnet *dev)
  596. {
  597. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  598. unsigned long flags;
  599. int ret;
  600. /* Enable Tx at MAC */
  601. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  602. pdata->mac_cr |= MAC_CR_TXEN_;
  603. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  604. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  605. check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
  606. /* Enable Tx at SCSRs */
  607. ret = smsc95xx_write_reg(dev, TX_CFG, TX_CFG_ON_);
  608. check_warn_return(ret, "Failed to write TX_CFG: %d\n", ret);
  609. return 0;
  610. }
  611. /* Starts the Receive path */
  612. static int smsc95xx_start_rx_path(struct usbnet *dev, int in_pm)
  613. {
  614. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  615. unsigned long flags;
  616. int ret;
  617. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  618. pdata->mac_cr |= MAC_CR_RXEN_;
  619. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  620. ret = __smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr, in_pm);
  621. check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
  622. return 0;
  623. }
  624. static int smsc95xx_phy_initialize(struct usbnet *dev)
  625. {
  626. int bmcr, ret, timeout = 0;
  627. /* Initialize MII structure */
  628. dev->mii.dev = dev->net;
  629. dev->mii.mdio_read = smsc95xx_mdio_read;
  630. dev->mii.mdio_write = smsc95xx_mdio_write;
  631. dev->mii.phy_id_mask = 0x1f;
  632. dev->mii.reg_num_mask = 0x1f;
  633. dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID;
  634. /* reset phy and wait for reset to complete */
  635. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  636. do {
  637. msleep(10);
  638. bmcr = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
  639. timeout++;
  640. } while ((bmcr & BMCR_RESET) && (timeout < 100));
  641. if (timeout >= 100) {
  642. netdev_warn(dev->net, "timeout on PHY Reset");
  643. return -EIO;
  644. }
  645. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  646. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  647. ADVERTISE_PAUSE_ASYM);
  648. /* read to clear */
  649. ret = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  650. check_warn_return(ret, "Failed to read PHY_INT_SRC during init\n");
  651. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  652. PHY_INT_MASK_DEFAULT_);
  653. mii_nway_restart(&dev->mii);
  654. netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n");
  655. return 0;
  656. }
  657. static int smsc95xx_reset(struct usbnet *dev)
  658. {
  659. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  660. u32 read_buf, write_buf, burst_cap;
  661. int ret = 0, timeout;
  662. netif_dbg(dev, ifup, dev->net, "entering smsc95xx_reset\n");
  663. ret = smsc95xx_write_reg(dev, HW_CFG, HW_CFG_LRST_);
  664. check_warn_return(ret, "Failed to write HW_CFG_LRST_ bit in HW_CFG\n");
  665. timeout = 0;
  666. do {
  667. msleep(10);
  668. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  669. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  670. timeout++;
  671. } while ((read_buf & HW_CFG_LRST_) && (timeout < 100));
  672. if (timeout >= 100) {
  673. netdev_warn(dev->net, "timeout waiting for completion of Lite Reset\n");
  674. return ret;
  675. }
  676. ret = smsc95xx_write_reg(dev, PM_CTRL, PM_CTL_PHY_RST_);
  677. check_warn_return(ret, "Failed to write PM_CTRL: %d\n", ret);
  678. timeout = 0;
  679. do {
  680. msleep(10);
  681. ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf);
  682. check_warn_return(ret, "Failed to read PM_CTRL: %d\n", ret);
  683. timeout++;
  684. } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100));
  685. if (timeout >= 100) {
  686. netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
  687. return ret;
  688. }
  689. ret = smsc95xx_set_mac_address(dev);
  690. if (ret < 0)
  691. return ret;
  692. netif_dbg(dev, ifup, dev->net, "MAC Address: %pM\n",
  693. dev->net->dev_addr);
  694. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  695. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  696. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG : 0x%08x\n",
  697. read_buf);
  698. read_buf |= HW_CFG_BIR_;
  699. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  700. check_warn_return(ret, "Failed to write HW_CFG_BIR_ bit in HW_CFG\n");
  701. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  702. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  703. netif_dbg(dev, ifup, dev->net,
  704. "Read Value from HW_CFG after writing HW_CFG_BIR_: 0x%08x\n",
  705. read_buf);
  706. if (!turbo_mode) {
  707. burst_cap = 0;
  708. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  709. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  710. burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  711. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  712. } else {
  713. burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  714. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  715. }
  716. netif_dbg(dev, ifup, dev->net, "rx_urb_size=%ld\n",
  717. (ulong)dev->rx_urb_size);
  718. ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap);
  719. check_warn_return(ret, "Failed to write BURST_CAP: %d\n", ret);
  720. ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf);
  721. check_warn_return(ret, "Failed to read BURST_CAP: %d\n", ret);
  722. netif_dbg(dev, ifup, dev->net,
  723. "Read Value from BURST_CAP after writing: 0x%08x\n",
  724. read_buf);
  725. ret = smsc95xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  726. check_warn_return(ret, "Failed to write BULK_IN_DLY: %d\n", ret);
  727. ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf);
  728. check_warn_return(ret, "Failed to read BULK_IN_DLY: %d\n", ret);
  729. netif_dbg(dev, ifup, dev->net,
  730. "Read Value from BULK_IN_DLY after writing: 0x%08x\n",
  731. read_buf);
  732. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  733. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  734. netif_dbg(dev, ifup, dev->net, "Read Value from HW_CFG: 0x%08x\n",
  735. read_buf);
  736. if (turbo_mode)
  737. read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_);
  738. read_buf &= ~HW_CFG_RXDOFF_;
  739. /* set Rx data offset=2, Make IP header aligns on word boundary. */
  740. read_buf |= NET_IP_ALIGN << 9;
  741. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  742. check_warn_return(ret, "Failed to write HW_CFG: %d\n", ret);
  743. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  744. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  745. netif_dbg(dev, ifup, dev->net,
  746. "Read Value from HW_CFG after writing: 0x%08x\n", read_buf);
  747. ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
  748. check_warn_return(ret, "Failed to write INT_STS: %d\n", ret);
  749. ret = smsc95xx_read_reg(dev, ID_REV, &read_buf);
  750. check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
  751. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", read_buf);
  752. /* Configure GPIO pins as LED outputs */
  753. write_buf = LED_GPIO_CFG_SPD_LED | LED_GPIO_CFG_LNK_LED |
  754. LED_GPIO_CFG_FDX_LED;
  755. ret = smsc95xx_write_reg(dev, LED_GPIO_CFG, write_buf);
  756. check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d\n", ret);
  757. /* Init Tx */
  758. ret = smsc95xx_write_reg(dev, FLOW, 0);
  759. check_warn_return(ret, "Failed to write FLOW: %d\n", ret);
  760. ret = smsc95xx_write_reg(dev, AFC_CFG, AFC_CFG_DEFAULT);
  761. check_warn_return(ret, "Failed to write AFC_CFG: %d\n", ret);
  762. /* Don't need mac_cr_lock during initialisation */
  763. ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr);
  764. check_warn_return(ret, "Failed to read MAC_CR: %d\n", ret);
  765. /* Init Rx */
  766. /* Set Vlan */
  767. ret = smsc95xx_write_reg(dev, VLAN1, (u32)ETH_P_8021Q);
  768. check_warn_return(ret, "Failed to write VLAN1: %d\n", ret);
  769. /* Enable or disable checksum offload engines */
  770. ret = smsc95xx_set_features(dev->net, dev->net->features);
  771. check_warn_return(ret, "Failed to set checksum offload features\n");
  772. smsc95xx_set_multicast(dev->net);
  773. ret = smsc95xx_phy_initialize(dev);
  774. check_warn_return(ret, "Failed to init PHY\n");
  775. ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf);
  776. check_warn_return(ret, "Failed to read INT_EP_CTL: %d\n", ret);
  777. /* enable PHY interrupts */
  778. read_buf |= INT_EP_CTL_PHY_INT_;
  779. ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf);
  780. check_warn_return(ret, "Failed to write INT_EP_CTL: %d\n", ret);
  781. ret = smsc95xx_start_tx_path(dev);
  782. check_warn_return(ret, "Failed to start TX path\n");
  783. ret = smsc95xx_start_rx_path(dev, 0);
  784. check_warn_return(ret, "Failed to start RX path\n");
  785. netif_dbg(dev, ifup, dev->net, "smsc95xx_reset, return 0\n");
  786. return 0;
  787. }
  788. static const struct net_device_ops smsc95xx_netdev_ops = {
  789. .ndo_open = usbnet_open,
  790. .ndo_stop = usbnet_stop,
  791. .ndo_start_xmit = usbnet_start_xmit,
  792. .ndo_tx_timeout = usbnet_tx_timeout,
  793. .ndo_change_mtu = usbnet_change_mtu,
  794. .ndo_set_mac_address = eth_mac_addr,
  795. .ndo_validate_addr = eth_validate_addr,
  796. .ndo_do_ioctl = smsc95xx_ioctl,
  797. .ndo_set_rx_mode = smsc95xx_set_multicast,
  798. .ndo_set_features = smsc95xx_set_features,
  799. };
  800. static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf)
  801. {
  802. struct smsc95xx_priv *pdata = NULL;
  803. u32 val;
  804. int ret;
  805. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  806. ret = usbnet_get_endpoints(dev, intf);
  807. check_warn_return(ret, "usbnet_get_endpoints failed: %d\n", ret);
  808. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv),
  809. GFP_KERNEL);
  810. pdata = (struct smsc95xx_priv *)(dev->data[0]);
  811. if (!pdata) {
  812. netdev_warn(dev->net, "Unable to allocate struct smsc95xx_priv\n");
  813. return -ENOMEM;
  814. }
  815. spin_lock_init(&pdata->mac_cr_lock);
  816. if (DEFAULT_TX_CSUM_ENABLE)
  817. dev->net->features |= NETIF_F_HW_CSUM;
  818. if (DEFAULT_RX_CSUM_ENABLE)
  819. dev->net->features |= NETIF_F_RXCSUM;
  820. dev->net->hw_features = NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
  821. smsc95xx_init_mac_address(dev);
  822. /* Init all registers */
  823. ret = smsc95xx_reset(dev);
  824. /* detect device revision as different features may be available */
  825. ret = smsc95xx_read_reg(dev, ID_REV, &val);
  826. check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
  827. val >>= 16;
  828. if ((val == ID_REV_CHIP_ID_9500A_) || (val == ID_REV_CHIP_ID_9530_) ||
  829. (val == ID_REV_CHIP_ID_89530_) || (val == ID_REV_CHIP_ID_9730_))
  830. pdata->features = (FEATURE_8_WAKEUP_FILTERS |
  831. FEATURE_PHY_NLP_CROSSOVER |
  832. FEATURE_AUTOSUSPEND);
  833. else if (val == ID_REV_CHIP_ID_9512_)
  834. pdata->features = FEATURE_8_WAKEUP_FILTERS;
  835. dev->net->netdev_ops = &smsc95xx_netdev_ops;
  836. dev->net->ethtool_ops = &smsc95xx_ethtool_ops;
  837. dev->net->flags |= IFF_MULTICAST;
  838. dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD_CSUM;
  839. dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
  840. return 0;
  841. }
  842. static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  843. {
  844. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  845. if (pdata) {
  846. netif_dbg(dev, ifdown, dev->net, "free pdata\n");
  847. kfree(pdata);
  848. pdata = NULL;
  849. dev->data[0] = 0;
  850. }
  851. }
  852. static u16 smsc_crc(const u8 *buffer, size_t len, int filter)
  853. {
  854. return bitrev16(crc16(0xFFFF, buffer, len)) << ((filter % 2) * 16);
  855. }
  856. static int smsc95xx_enable_phy_wakeup_interrupts(struct usbnet *dev, u16 mask)
  857. {
  858. struct mii_if_info *mii = &dev->mii;
  859. int ret;
  860. netdev_dbg(dev->net, "enabling PHY wakeup interrupts\n");
  861. /* read to clear */
  862. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_SRC);
  863. check_warn_return(ret, "Error reading PHY_INT_SRC\n");
  864. /* enable interrupt source */
  865. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_INT_MASK);
  866. check_warn_return(ret, "Error reading PHY_INT_MASK\n");
  867. ret |= mask;
  868. smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_INT_MASK, ret);
  869. return 0;
  870. }
  871. static int smsc95xx_link_ok_nopm(struct usbnet *dev)
  872. {
  873. struct mii_if_info *mii = &dev->mii;
  874. int ret;
  875. /* first, a dummy read, needed to latch some MII phys */
  876. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
  877. check_warn_return(ret, "Error reading MII_BMSR\n");
  878. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, MII_BMSR);
  879. check_warn_return(ret, "Error reading MII_BMSR\n");
  880. return !!(ret & BMSR_LSTATUS);
  881. }
  882. static int smsc95xx_enter_suspend0(struct usbnet *dev)
  883. {
  884. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  885. u32 val;
  886. int ret;
  887. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  888. check_warn_return(ret, "Error reading PM_CTRL\n");
  889. val &= (~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_));
  890. val |= PM_CTL_SUS_MODE_0;
  891. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  892. check_warn_return(ret, "Error writing PM_CTRL\n");
  893. /* clear wol status */
  894. val &= ~PM_CTL_WUPS_;
  895. val |= PM_CTL_WUPS_WOL_;
  896. /* enable energy detection */
  897. if (pdata->wolopts & WAKE_PHY)
  898. val |= PM_CTL_WUPS_ED_;
  899. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  900. check_warn_return(ret, "Error writing PM_CTRL\n");
  901. /* read back PM_CTRL */
  902. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  903. check_warn_return(ret, "Error reading PM_CTRL\n");
  904. return 0;
  905. }
  906. static int smsc95xx_enter_suspend1(struct usbnet *dev)
  907. {
  908. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  909. struct mii_if_info *mii = &dev->mii;
  910. u32 val;
  911. int ret;
  912. /* reconfigure link pulse detection timing for
  913. * compatibility with non-standard link partners
  914. */
  915. if (pdata->features & FEATURE_PHY_NLP_CROSSOVER)
  916. smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_EDPD_CONFIG,
  917. PHY_EDPD_CONFIG_DEFAULT);
  918. /* enable energy detect power-down mode */
  919. ret = smsc95xx_mdio_read_nopm(dev->net, mii->phy_id, PHY_MODE_CTRL_STS);
  920. check_warn_return(ret, "Error reading PHY_MODE_CTRL_STS\n");
  921. ret |= MODE_CTRL_STS_EDPWRDOWN_;
  922. smsc95xx_mdio_write_nopm(dev->net, mii->phy_id, PHY_MODE_CTRL_STS, ret);
  923. /* enter SUSPEND1 mode */
  924. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  925. check_warn_return(ret, "Error reading PM_CTRL\n");
  926. val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_);
  927. val |= PM_CTL_SUS_MODE_1;
  928. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  929. check_warn_return(ret, "Error writing PM_CTRL\n");
  930. /* clear wol status, enable energy detection */
  931. val &= ~PM_CTL_WUPS_;
  932. val |= (PM_CTL_WUPS_ED_ | PM_CTL_ED_EN_);
  933. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  934. check_warn_return(ret, "Error writing PM_CTRL\n");
  935. return 0;
  936. }
  937. static int smsc95xx_enter_suspend2(struct usbnet *dev)
  938. {
  939. u32 val;
  940. int ret;
  941. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  942. check_warn_return(ret, "Error reading PM_CTRL\n");
  943. val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_);
  944. val |= PM_CTL_SUS_MODE_2;
  945. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  946. check_warn_return(ret, "Error writing PM_CTRL\n");
  947. return 0;
  948. }
  949. static int smsc95xx_suspend(struct usb_interface *intf, pm_message_t message)
  950. {
  951. struct usbnet *dev = usb_get_intfdata(intf);
  952. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  953. u32 val, link_up;
  954. int ret;
  955. ret = usbnet_suspend(intf, message);
  956. check_warn_return(ret, "usbnet_suspend error\n");
  957. /* determine if link is up using only _nopm functions */
  958. link_up = smsc95xx_link_ok_nopm(dev);
  959. /* if no wol options set, or if link is down and we're not waking on
  960. * PHY activity, enter lowest power SUSPEND2 mode
  961. */
  962. if (!(pdata->wolopts & SUPPORTED_WAKE) ||
  963. !(link_up || (pdata->wolopts & WAKE_PHY))) {
  964. netdev_info(dev->net, "entering SUSPEND2 mode\n");
  965. /* disable energy detect (link up) & wake up events */
  966. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  967. check_warn_goto_done(ret, "Error reading WUCSR\n");
  968. val &= ~(WUCSR_MPEN_ | WUCSR_WAKE_EN_);
  969. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  970. check_warn_goto_done(ret, "Error writing WUCSR\n");
  971. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  972. check_warn_goto_done(ret, "Error reading PM_CTRL\n");
  973. val &= ~(PM_CTL_ED_EN_ | PM_CTL_WOL_EN_);
  974. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  975. check_warn_goto_done(ret, "Error writing PM_CTRL\n");
  976. ret = smsc95xx_enter_suspend2(dev);
  977. goto done;
  978. }
  979. if (pdata->wolopts & WAKE_PHY) {
  980. ret = smsc95xx_enable_phy_wakeup_interrupts(dev,
  981. (PHY_INT_MASK_ANEG_COMP_ | PHY_INT_MASK_LINK_DOWN_));
  982. check_warn_goto_done(ret, "error enabling PHY wakeup ints\n");
  983. /* if link is down then configure EDPD and enter SUSPEND1,
  984. * otherwise enter SUSPEND0 below
  985. */
  986. if (!link_up) {
  987. netdev_info(dev->net, "entering SUSPEND1 mode\n");
  988. ret = smsc95xx_enter_suspend1(dev);
  989. goto done;
  990. }
  991. }
  992. if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
  993. u32 *filter_mask = kzalloc(sizeof(u32) * 32, GFP_KERNEL);
  994. u32 command[2];
  995. u32 offset[2];
  996. u32 crc[4];
  997. int wuff_filter_count =
  998. (pdata->features & FEATURE_8_WAKEUP_FILTERS) ?
  999. LAN9500A_WUFF_NUM : LAN9500_WUFF_NUM;
  1000. int i, filter = 0;
  1001. if (!filter_mask) {
  1002. netdev_warn(dev->net, "Unable to allocate filter_mask\n");
  1003. ret = -ENOMEM;
  1004. goto done;
  1005. }
  1006. memset(command, 0, sizeof(command));
  1007. memset(offset, 0, sizeof(offset));
  1008. memset(crc, 0, sizeof(crc));
  1009. if (pdata->wolopts & WAKE_BCAST) {
  1010. const u8 bcast[] = {0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF};
  1011. netdev_info(dev->net, "enabling broadcast detection\n");
  1012. filter_mask[filter * 4] = 0x003F;
  1013. filter_mask[filter * 4 + 1] = 0x00;
  1014. filter_mask[filter * 4 + 2] = 0x00;
  1015. filter_mask[filter * 4 + 3] = 0x00;
  1016. command[filter/4] |= 0x05UL << ((filter % 4) * 8);
  1017. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  1018. crc[filter/2] |= smsc_crc(bcast, 6, filter);
  1019. filter++;
  1020. }
  1021. if (pdata->wolopts & WAKE_MCAST) {
  1022. const u8 mcast[] = {0x01, 0x00, 0x5E};
  1023. netdev_info(dev->net, "enabling multicast detection\n");
  1024. filter_mask[filter * 4] = 0x0007;
  1025. filter_mask[filter * 4 + 1] = 0x00;
  1026. filter_mask[filter * 4 + 2] = 0x00;
  1027. filter_mask[filter * 4 + 3] = 0x00;
  1028. command[filter/4] |= 0x09UL << ((filter % 4) * 8);
  1029. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  1030. crc[filter/2] |= smsc_crc(mcast, 3, filter);
  1031. filter++;
  1032. }
  1033. if (pdata->wolopts & WAKE_ARP) {
  1034. const u8 arp[] = {0x08, 0x06};
  1035. netdev_info(dev->net, "enabling ARP detection\n");
  1036. filter_mask[filter * 4] = 0x0003;
  1037. filter_mask[filter * 4 + 1] = 0x00;
  1038. filter_mask[filter * 4 + 2] = 0x00;
  1039. filter_mask[filter * 4 + 3] = 0x00;
  1040. command[filter/4] |= 0x05UL << ((filter % 4) * 8);
  1041. offset[filter/4] |= 0x0C << ((filter % 4) * 8);
  1042. crc[filter/2] |= smsc_crc(arp, 2, filter);
  1043. filter++;
  1044. }
  1045. if (pdata->wolopts & WAKE_UCAST) {
  1046. netdev_info(dev->net, "enabling unicast detection\n");
  1047. filter_mask[filter * 4] = 0x003F;
  1048. filter_mask[filter * 4 + 1] = 0x00;
  1049. filter_mask[filter * 4 + 2] = 0x00;
  1050. filter_mask[filter * 4 + 3] = 0x00;
  1051. command[filter/4] |= 0x01UL << ((filter % 4) * 8);
  1052. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  1053. crc[filter/2] |= smsc_crc(dev->net->dev_addr, ETH_ALEN, filter);
  1054. filter++;
  1055. }
  1056. for (i = 0; i < (wuff_filter_count * 4); i++) {
  1057. ret = smsc95xx_write_reg_nopm(dev, WUFF, filter_mask[i]);
  1058. if (ret < 0)
  1059. kfree(filter_mask);
  1060. check_warn_goto_done(ret, "Error writing WUFF\n");
  1061. }
  1062. kfree(filter_mask);
  1063. for (i = 0; i < (wuff_filter_count / 4); i++) {
  1064. ret = smsc95xx_write_reg_nopm(dev, WUFF, command[i]);
  1065. check_warn_goto_done(ret, "Error writing WUFF\n");
  1066. }
  1067. for (i = 0; i < (wuff_filter_count / 4); i++) {
  1068. ret = smsc95xx_write_reg_nopm(dev, WUFF, offset[i]);
  1069. check_warn_goto_done(ret, "Error writing WUFF\n");
  1070. }
  1071. for (i = 0; i < (wuff_filter_count / 2); i++) {
  1072. ret = smsc95xx_write_reg_nopm(dev, WUFF, crc[i]);
  1073. check_warn_goto_done(ret, "Error writing WUFF\n");
  1074. }
  1075. /* clear any pending pattern match packet status */
  1076. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1077. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1078. val |= WUCSR_WUFR_;
  1079. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1080. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1081. }
  1082. if (pdata->wolopts & WAKE_MAGIC) {
  1083. /* clear any pending magic packet status */
  1084. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1085. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1086. val |= WUCSR_MPR_;
  1087. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1088. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1089. }
  1090. /* enable/disable wakeup sources */
  1091. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1092. check_warn_goto_done(ret, "Error reading WUCSR\n");
  1093. if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
  1094. netdev_info(dev->net, "enabling pattern match wakeup\n");
  1095. val |= WUCSR_WAKE_EN_;
  1096. } else {
  1097. netdev_info(dev->net, "disabling pattern match wakeup\n");
  1098. val &= ~WUCSR_WAKE_EN_;
  1099. }
  1100. if (pdata->wolopts & WAKE_MAGIC) {
  1101. netdev_info(dev->net, "enabling magic packet wakeup\n");
  1102. val |= WUCSR_MPEN_;
  1103. } else {
  1104. netdev_info(dev->net, "disabling magic packet wakeup\n");
  1105. val &= ~WUCSR_MPEN_;
  1106. }
  1107. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1108. check_warn_goto_done(ret, "Error writing WUCSR\n");
  1109. /* enable wol wakeup source */
  1110. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1111. check_warn_goto_done(ret, "Error reading PM_CTRL\n");
  1112. val |= PM_CTL_WOL_EN_;
  1113. /* phy energy detect wakeup source */
  1114. if (pdata->wolopts & WAKE_PHY)
  1115. val |= PM_CTL_ED_EN_;
  1116. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1117. check_warn_goto_done(ret, "Error writing PM_CTRL\n");
  1118. /* enable receiver to enable frame reception */
  1119. smsc95xx_start_rx_path(dev, 1);
  1120. /* some wol options are enabled, so enter SUSPEND0 */
  1121. netdev_info(dev->net, "entering SUSPEND0 mode\n");
  1122. ret = smsc95xx_enter_suspend0(dev);
  1123. done:
  1124. if (ret)
  1125. usbnet_resume(intf);
  1126. return ret;
  1127. }
  1128. static int smsc95xx_resume(struct usb_interface *intf)
  1129. {
  1130. struct usbnet *dev = usb_get_intfdata(intf);
  1131. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  1132. int ret;
  1133. u32 val;
  1134. BUG_ON(!dev);
  1135. if (pdata->wolopts) {
  1136. /* clear wake-up sources */
  1137. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1138. check_warn_return(ret, "Error reading WUCSR\n");
  1139. val &= ~(WUCSR_WAKE_EN_ | WUCSR_MPEN_);
  1140. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1141. check_warn_return(ret, "Error writing WUCSR\n");
  1142. /* clear wake-up status */
  1143. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1144. check_warn_return(ret, "Error reading PM_CTRL\n");
  1145. val &= ~PM_CTL_WOL_EN_;
  1146. val |= PM_CTL_WUPS_;
  1147. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1148. check_warn_return(ret, "Error writing PM_CTRL\n");
  1149. }
  1150. ret = usbnet_resume(intf);
  1151. check_warn_return(ret, "usbnet_resume error\n");
  1152. return 0;
  1153. }
  1154. static void smsc95xx_rx_csum_offload(struct sk_buff *skb)
  1155. {
  1156. skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2);
  1157. skb->ip_summed = CHECKSUM_COMPLETE;
  1158. skb_trim(skb, skb->len - 2);
  1159. }
  1160. static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  1161. {
  1162. while (skb->len > 0) {
  1163. u32 header, align_count;
  1164. struct sk_buff *ax_skb;
  1165. unsigned char *packet;
  1166. u16 size;
  1167. memcpy(&header, skb->data, sizeof(header));
  1168. le32_to_cpus(&header);
  1169. skb_pull(skb, 4 + NET_IP_ALIGN);
  1170. packet = skb->data;
  1171. /* get the packet length */
  1172. size = (u16)((header & RX_STS_FL_) >> 16);
  1173. align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4;
  1174. if (unlikely(header & RX_STS_ES_)) {
  1175. netif_dbg(dev, rx_err, dev->net,
  1176. "Error header=0x%08x\n", header);
  1177. dev->net->stats.rx_errors++;
  1178. dev->net->stats.rx_dropped++;
  1179. if (header & RX_STS_CRC_) {
  1180. dev->net->stats.rx_crc_errors++;
  1181. } else {
  1182. if (header & (RX_STS_TL_ | RX_STS_RF_))
  1183. dev->net->stats.rx_frame_errors++;
  1184. if ((header & RX_STS_LE_) &&
  1185. (!(header & RX_STS_FT_)))
  1186. dev->net->stats.rx_length_errors++;
  1187. }
  1188. } else {
  1189. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  1190. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  1191. netif_dbg(dev, rx_err, dev->net,
  1192. "size err header=0x%08x\n", header);
  1193. return 0;
  1194. }
  1195. /* last frame in this batch */
  1196. if (skb->len == size) {
  1197. if (dev->net->features & NETIF_F_RXCSUM)
  1198. smsc95xx_rx_csum_offload(skb);
  1199. skb_trim(skb, skb->len - 4); /* remove fcs */
  1200. skb->truesize = size + sizeof(struct sk_buff);
  1201. return 1;
  1202. }
  1203. ax_skb = skb_clone(skb, GFP_ATOMIC);
  1204. if (unlikely(!ax_skb)) {
  1205. netdev_warn(dev->net, "Error allocating skb\n");
  1206. return 0;
  1207. }
  1208. ax_skb->len = size;
  1209. ax_skb->data = packet;
  1210. skb_set_tail_pointer(ax_skb, size);
  1211. if (dev->net->features & NETIF_F_RXCSUM)
  1212. smsc95xx_rx_csum_offload(ax_skb);
  1213. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  1214. ax_skb->truesize = size + sizeof(struct sk_buff);
  1215. usbnet_skb_return(dev, ax_skb);
  1216. }
  1217. skb_pull(skb, size);
  1218. /* padding bytes before the next frame starts */
  1219. if (skb->len)
  1220. skb_pull(skb, align_count);
  1221. }
  1222. if (unlikely(skb->len < 0)) {
  1223. netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len);
  1224. return 0;
  1225. }
  1226. return 1;
  1227. }
  1228. static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb)
  1229. {
  1230. u16 low_16 = (u16)skb_checksum_start_offset(skb);
  1231. u16 high_16 = low_16 + skb->csum_offset;
  1232. return (high_16 << 16) | low_16;
  1233. }
  1234. static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev,
  1235. struct sk_buff *skb, gfp_t flags)
  1236. {
  1237. bool csum = skb->ip_summed == CHECKSUM_PARTIAL;
  1238. int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD;
  1239. u32 tx_cmd_a, tx_cmd_b;
  1240. /* We do not advertise SG, so skbs should be already linearized */
  1241. BUG_ON(skb_shinfo(skb)->nr_frags);
  1242. if (skb_headroom(skb) < overhead) {
  1243. struct sk_buff *skb2 = skb_copy_expand(skb,
  1244. overhead, 0, flags);
  1245. dev_kfree_skb_any(skb);
  1246. skb = skb2;
  1247. if (!skb)
  1248. return NULL;
  1249. }
  1250. if (csum) {
  1251. if (skb->len <= 45) {
  1252. /* workaround - hardware tx checksum does not work
  1253. * properly with extremely small packets */
  1254. long csstart = skb_checksum_start_offset(skb);
  1255. __wsum calc = csum_partial(skb->data + csstart,
  1256. skb->len - csstart, 0);
  1257. *((__sum16 *)(skb->data + csstart
  1258. + skb->csum_offset)) = csum_fold(calc);
  1259. csum = false;
  1260. } else {
  1261. u32 csum_preamble = smsc95xx_calc_csum_preamble(skb);
  1262. skb_push(skb, 4);
  1263. cpu_to_le32s(&csum_preamble);
  1264. memcpy(skb->data, &csum_preamble, 4);
  1265. }
  1266. }
  1267. skb_push(skb, 4);
  1268. tx_cmd_b = (u32)(skb->len - 4);
  1269. if (csum)
  1270. tx_cmd_b |= TX_CMD_B_CSUM_ENABLE;
  1271. cpu_to_le32s(&tx_cmd_b);
  1272. memcpy(skb->data, &tx_cmd_b, 4);
  1273. skb_push(skb, 4);
  1274. tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ |
  1275. TX_CMD_A_LAST_SEG_;
  1276. cpu_to_le32s(&tx_cmd_a);
  1277. memcpy(skb->data, &tx_cmd_a, 4);
  1278. return skb;
  1279. }
  1280. static const struct driver_info smsc95xx_info = {
  1281. .description = "smsc95xx USB 2.0 Ethernet",
  1282. .bind = smsc95xx_bind,
  1283. .unbind = smsc95xx_unbind,
  1284. .link_reset = smsc95xx_link_reset,
  1285. .reset = smsc95xx_reset,
  1286. .rx_fixup = smsc95xx_rx_fixup,
  1287. .tx_fixup = smsc95xx_tx_fixup,
  1288. .status = smsc95xx_status,
  1289. .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
  1290. };
  1291. static const struct usb_device_id products[] = {
  1292. {
  1293. /* SMSC9500 USB Ethernet Device */
  1294. USB_DEVICE(0x0424, 0x9500),
  1295. .driver_info = (unsigned long) &smsc95xx_info,
  1296. },
  1297. {
  1298. /* SMSC9505 USB Ethernet Device */
  1299. USB_DEVICE(0x0424, 0x9505),
  1300. .driver_info = (unsigned long) &smsc95xx_info,
  1301. },
  1302. {
  1303. /* SMSC9500A USB Ethernet Device */
  1304. USB_DEVICE(0x0424, 0x9E00),
  1305. .driver_info = (unsigned long) &smsc95xx_info,
  1306. },
  1307. {
  1308. /* SMSC9505A USB Ethernet Device */
  1309. USB_DEVICE(0x0424, 0x9E01),
  1310. .driver_info = (unsigned long) &smsc95xx_info,
  1311. },
  1312. {
  1313. /* SMSC9512/9514 USB Hub & Ethernet Device */
  1314. USB_DEVICE(0x0424, 0xec00),
  1315. .driver_info = (unsigned long) &smsc95xx_info,
  1316. },
  1317. {
  1318. /* SMSC9500 USB Ethernet Device (SAL10) */
  1319. USB_DEVICE(0x0424, 0x9900),
  1320. .driver_info = (unsigned long) &smsc95xx_info,
  1321. },
  1322. {
  1323. /* SMSC9505 USB Ethernet Device (SAL10) */
  1324. USB_DEVICE(0x0424, 0x9901),
  1325. .driver_info = (unsigned long) &smsc95xx_info,
  1326. },
  1327. {
  1328. /* SMSC9500A USB Ethernet Device (SAL10) */
  1329. USB_DEVICE(0x0424, 0x9902),
  1330. .driver_info = (unsigned long) &smsc95xx_info,
  1331. },
  1332. {
  1333. /* SMSC9505A USB Ethernet Device (SAL10) */
  1334. USB_DEVICE(0x0424, 0x9903),
  1335. .driver_info = (unsigned long) &smsc95xx_info,
  1336. },
  1337. {
  1338. /* SMSC9512/9514 USB Hub & Ethernet Device (SAL10) */
  1339. USB_DEVICE(0x0424, 0x9904),
  1340. .driver_info = (unsigned long) &smsc95xx_info,
  1341. },
  1342. {
  1343. /* SMSC9500A USB Ethernet Device (HAL) */
  1344. USB_DEVICE(0x0424, 0x9905),
  1345. .driver_info = (unsigned long) &smsc95xx_info,
  1346. },
  1347. {
  1348. /* SMSC9505A USB Ethernet Device (HAL) */
  1349. USB_DEVICE(0x0424, 0x9906),
  1350. .driver_info = (unsigned long) &smsc95xx_info,
  1351. },
  1352. {
  1353. /* SMSC9500 USB Ethernet Device (Alternate ID) */
  1354. USB_DEVICE(0x0424, 0x9907),
  1355. .driver_info = (unsigned long) &smsc95xx_info,
  1356. },
  1357. {
  1358. /* SMSC9500A USB Ethernet Device (Alternate ID) */
  1359. USB_DEVICE(0x0424, 0x9908),
  1360. .driver_info = (unsigned long) &smsc95xx_info,
  1361. },
  1362. {
  1363. /* SMSC9512/9514 USB Hub & Ethernet Device (Alternate ID) */
  1364. USB_DEVICE(0x0424, 0x9909),
  1365. .driver_info = (unsigned long) &smsc95xx_info,
  1366. },
  1367. {
  1368. /* SMSC LAN9530 USB Ethernet Device */
  1369. USB_DEVICE(0x0424, 0x9530),
  1370. .driver_info = (unsigned long) &smsc95xx_info,
  1371. },
  1372. {
  1373. /* SMSC LAN9730 USB Ethernet Device */
  1374. USB_DEVICE(0x0424, 0x9730),
  1375. .driver_info = (unsigned long) &smsc95xx_info,
  1376. },
  1377. {
  1378. /* SMSC LAN89530 USB Ethernet Device */
  1379. USB_DEVICE(0x0424, 0x9E08),
  1380. .driver_info = (unsigned long) &smsc95xx_info,
  1381. },
  1382. { }, /* END */
  1383. };
  1384. MODULE_DEVICE_TABLE(usb, products);
  1385. static struct usb_driver smsc95xx_driver = {
  1386. .name = "smsc95xx",
  1387. .id_table = products,
  1388. .probe = usbnet_probe,
  1389. .suspend = smsc95xx_suspend,
  1390. .resume = smsc95xx_resume,
  1391. .reset_resume = smsc95xx_resume,
  1392. .disconnect = usbnet_disconnect,
  1393. .disable_hub_initiated_lpm = 1,
  1394. };
  1395. module_usb_driver(smsc95xx_driver);
  1396. MODULE_AUTHOR("Nancy Lin");
  1397. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
  1398. MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices");
  1399. MODULE_LICENSE("GPL");