sky2.c 114 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/debugfs.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.18"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define RX_SKB_ALIGN 8
  61. #define TX_RING_SIZE 512
  62. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  63. #define TX_MIN_PENDING 64
  64. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  65. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  66. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  67. #define TX_WATCHDOG (5 * HZ)
  68. #define NAPI_WEIGHT 64
  69. #define PHY_RETRIES 1000
  70. #define SKY2_EEPROM_MAGIC 0x9955aabb
  71. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  72. static const u32 default_msg =
  73. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  74. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  75. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  76. static int debug = -1; /* defaults above */
  77. module_param(debug, int, 0);
  78. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  79. static int copybreak __read_mostly = 128;
  80. module_param(copybreak, int, 0);
  81. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  82. static int disable_msi = 0;
  83. module_param(disable_msi, int, 0);
  84. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  85. static const struct pci_device_id sky2_id_table[] = {
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { 0 }
  120. };
  121. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  122. /* Avoid conditionals by using array */
  123. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  124. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  125. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  126. /* This driver supports yukon2 chipset only */
  127. static const char *yukon2_name[] = {
  128. "XL", /* 0xb3 */
  129. "EC Ultra", /* 0xb4 */
  130. "Extreme", /* 0xb5 */
  131. "EC", /* 0xb6 */
  132. "FE", /* 0xb7 */
  133. "FE+", /* 0xb8 */
  134. };
  135. static void sky2_set_multicast(struct net_device *dev);
  136. /* Access to external PHY */
  137. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  138. {
  139. int i;
  140. gma_write16(hw, port, GM_SMI_DATA, val);
  141. gma_write16(hw, port, GM_SMI_CTRL,
  142. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  143. for (i = 0; i < PHY_RETRIES; i++) {
  144. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  145. return 0;
  146. udelay(1);
  147. }
  148. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  149. return -ETIMEDOUT;
  150. }
  151. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  152. {
  153. int i;
  154. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  155. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  156. for (i = 0; i < PHY_RETRIES; i++) {
  157. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  158. *val = gma_read16(hw, port, GM_SMI_DATA);
  159. return 0;
  160. }
  161. udelay(1);
  162. }
  163. return -ETIMEDOUT;
  164. }
  165. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  166. {
  167. u16 v;
  168. if (__gm_phy_read(hw, port, reg, &v) != 0)
  169. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  170. return v;
  171. }
  172. static void sky2_power_on(struct sky2_hw *hw)
  173. {
  174. /* switch power to VCC (WA for VAUX problem) */
  175. sky2_write8(hw, B0_POWER_CTRL,
  176. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  177. /* disable Core Clock Division, */
  178. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  179. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  180. /* enable bits are inverted */
  181. sky2_write8(hw, B2_Y2_CLK_GATE,
  182. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  183. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  184. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  185. else
  186. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  187. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  188. u32 reg;
  189. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  190. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  191. /* set all bits to 0 except bits 15..12 and 8 */
  192. reg &= P_ASPM_CONTROL_MSK;
  193. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  194. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  195. /* set all bits to 0 except bits 28 & 27 */
  196. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  197. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  198. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  199. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  200. reg = sky2_read32(hw, B2_GP_IO);
  201. reg |= GLB_GPIO_STAT_RACE_DIS;
  202. sky2_write32(hw, B2_GP_IO, reg);
  203. sky2_read32(hw, B2_GP_IO);
  204. }
  205. }
  206. static void sky2_power_aux(struct sky2_hw *hw)
  207. {
  208. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  209. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  210. else
  211. /* enable bits are inverted */
  212. sky2_write8(hw, B2_Y2_CLK_GATE,
  213. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  214. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  215. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  216. /* switch power to VAUX */
  217. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  218. sky2_write8(hw, B0_POWER_CTRL,
  219. (PC_VAUX_ENA | PC_VCC_ENA |
  220. PC_VAUX_ON | PC_VCC_OFF));
  221. }
  222. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  223. {
  224. u16 reg;
  225. /* disable all GMAC IRQ's */
  226. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  227. /* disable PHY IRQs */
  228. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  229. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  230. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  231. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  232. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  233. reg = gma_read16(hw, port, GM_RX_CTRL);
  234. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  235. gma_write16(hw, port, GM_RX_CTRL, reg);
  236. }
  237. /* flow control to advertise bits */
  238. static const u16 copper_fc_adv[] = {
  239. [FC_NONE] = 0,
  240. [FC_TX] = PHY_M_AN_ASP,
  241. [FC_RX] = PHY_M_AN_PC,
  242. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  243. };
  244. /* flow control to advertise bits when using 1000BaseX */
  245. static const u16 fiber_fc_adv[] = {
  246. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  247. [FC_TX] = PHY_M_P_ASYM_MD_X,
  248. [FC_RX] = PHY_M_P_SYM_MD_X,
  249. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  250. };
  251. /* flow control to GMA disable bits */
  252. static const u16 gm_fc_disable[] = {
  253. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  254. [FC_TX] = GM_GPCR_FC_RX_DIS,
  255. [FC_RX] = GM_GPCR_FC_TX_DIS,
  256. [FC_BOTH] = 0,
  257. };
  258. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  259. {
  260. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  261. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  262. if (sky2->autoneg == AUTONEG_ENABLE &&
  263. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  264. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  265. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  266. PHY_M_EC_MAC_S_MSK);
  267. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  268. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  269. if (hw->chip_id == CHIP_ID_YUKON_EC)
  270. /* set downshift counter to 3x and enable downshift */
  271. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  272. else
  273. /* set master & slave downshift counter to 1x */
  274. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  275. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  276. }
  277. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  278. if (sky2_is_copper(hw)) {
  279. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  280. /* enable automatic crossover */
  281. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  282. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  283. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  284. u16 spec;
  285. /* Enable Class A driver for FE+ A0 */
  286. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  287. spec |= PHY_M_FESC_SEL_CL_A;
  288. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  289. }
  290. } else {
  291. /* disable energy detect */
  292. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  293. /* enable automatic crossover */
  294. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  295. /* downshift on PHY 88E1112 and 88E1149 is changed */
  296. if (sky2->autoneg == AUTONEG_ENABLE
  297. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  298. /* set downshift counter to 3x and enable downshift */
  299. ctrl &= ~PHY_M_PC_DSC_MSK;
  300. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  301. }
  302. }
  303. } else {
  304. /* workaround for deviation #4.88 (CRC errors) */
  305. /* disable Automatic Crossover */
  306. ctrl &= ~PHY_M_PC_MDIX_MSK;
  307. }
  308. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  309. /* special setup for PHY 88E1112 Fiber */
  310. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  311. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  312. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  313. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  314. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  315. ctrl &= ~PHY_M_MAC_MD_MSK;
  316. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  317. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  318. if (hw->pmd_type == 'P') {
  319. /* select page 1 to access Fiber registers */
  320. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  321. /* for SFP-module set SIGDET polarity to low */
  322. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  323. ctrl |= PHY_M_FIB_SIGD_POL;
  324. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  325. }
  326. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  327. }
  328. ctrl = PHY_CT_RESET;
  329. ct1000 = 0;
  330. adv = PHY_AN_CSMA;
  331. reg = 0;
  332. if (sky2->autoneg == AUTONEG_ENABLE) {
  333. if (sky2_is_copper(hw)) {
  334. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  335. ct1000 |= PHY_M_1000C_AFD;
  336. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  337. ct1000 |= PHY_M_1000C_AHD;
  338. if (sky2->advertising & ADVERTISED_100baseT_Full)
  339. adv |= PHY_M_AN_100_FD;
  340. if (sky2->advertising & ADVERTISED_100baseT_Half)
  341. adv |= PHY_M_AN_100_HD;
  342. if (sky2->advertising & ADVERTISED_10baseT_Full)
  343. adv |= PHY_M_AN_10_FD;
  344. if (sky2->advertising & ADVERTISED_10baseT_Half)
  345. adv |= PHY_M_AN_10_HD;
  346. adv |= copper_fc_adv[sky2->flow_mode];
  347. } else { /* special defines for FIBER (88E1040S only) */
  348. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  349. adv |= PHY_M_AN_1000X_AFD;
  350. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  351. adv |= PHY_M_AN_1000X_AHD;
  352. adv |= fiber_fc_adv[sky2->flow_mode];
  353. }
  354. /* Restart Auto-negotiation */
  355. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  356. } else {
  357. /* forced speed/duplex settings */
  358. ct1000 = PHY_M_1000C_MSE;
  359. /* Disable auto update for duplex flow control and speed */
  360. reg |= GM_GPCR_AU_ALL_DIS;
  361. switch (sky2->speed) {
  362. case SPEED_1000:
  363. ctrl |= PHY_CT_SP1000;
  364. reg |= GM_GPCR_SPEED_1000;
  365. break;
  366. case SPEED_100:
  367. ctrl |= PHY_CT_SP100;
  368. reg |= GM_GPCR_SPEED_100;
  369. break;
  370. }
  371. if (sky2->duplex == DUPLEX_FULL) {
  372. reg |= GM_GPCR_DUP_FULL;
  373. ctrl |= PHY_CT_DUP_MD;
  374. } else if (sky2->speed < SPEED_1000)
  375. sky2->flow_mode = FC_NONE;
  376. reg |= gm_fc_disable[sky2->flow_mode];
  377. /* Forward pause packets to GMAC? */
  378. if (sky2->flow_mode & FC_RX)
  379. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  380. else
  381. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  382. }
  383. gma_write16(hw, port, GM_GP_CTRL, reg);
  384. if (hw->flags & SKY2_HW_GIGABIT)
  385. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  386. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  387. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  388. /* Setup Phy LED's */
  389. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  390. ledover = 0;
  391. switch (hw->chip_id) {
  392. case CHIP_ID_YUKON_FE:
  393. /* on 88E3082 these bits are at 11..9 (shifted left) */
  394. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  395. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  396. /* delete ACT LED control bits */
  397. ctrl &= ~PHY_M_FELP_LED1_MSK;
  398. /* change ACT LED control to blink mode */
  399. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  400. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  401. break;
  402. case CHIP_ID_YUKON_FE_P:
  403. /* Enable Link Partner Next Page */
  404. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  405. ctrl |= PHY_M_PC_ENA_LIP_NP;
  406. /* disable Energy Detect and enable scrambler */
  407. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  408. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  409. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  410. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  411. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  412. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  413. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  414. break;
  415. case CHIP_ID_YUKON_XL:
  416. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  417. /* select page 3 to access LED control register */
  418. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  419. /* set LED Function Control register */
  420. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  421. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  422. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  423. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  424. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  425. /* set Polarity Control register */
  426. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  427. (PHY_M_POLC_LS1_P_MIX(4) |
  428. PHY_M_POLC_IS0_P_MIX(4) |
  429. PHY_M_POLC_LOS_CTRL(2) |
  430. PHY_M_POLC_INIT_CTRL(2) |
  431. PHY_M_POLC_STA1_CTRL(2) |
  432. PHY_M_POLC_STA0_CTRL(2)));
  433. /* restore page register */
  434. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  435. break;
  436. case CHIP_ID_YUKON_EC_U:
  437. case CHIP_ID_YUKON_EX:
  438. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  439. /* select page 3 to access LED control register */
  440. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  441. /* set LED Function Control register */
  442. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  443. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  444. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  445. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  446. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  447. /* set Blink Rate in LED Timer Control Register */
  448. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  449. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  450. /* restore page register */
  451. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  452. break;
  453. default:
  454. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  455. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  456. /* turn off the Rx LED (LED_RX) */
  457. ledover &= ~PHY_M_LED_MO_RX;
  458. }
  459. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  460. hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
  461. /* apply fixes in PHY AFE */
  462. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  463. /* increase differential signal amplitude in 10BASE-T */
  464. gm_phy_write(hw, port, 0x18, 0xaa99);
  465. gm_phy_write(hw, port, 0x17, 0x2011);
  466. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  467. gm_phy_write(hw, port, 0x18, 0xa204);
  468. gm_phy_write(hw, port, 0x17, 0x2002);
  469. /* set page register to 0 */
  470. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  471. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  472. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  473. /* apply workaround for integrated resistors calibration */
  474. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  475. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  476. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  477. /* no effect on Yukon-XL */
  478. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  479. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  480. /* turn on 100 Mbps LED (LED_LINK100) */
  481. ledover |= PHY_M_LED_MO_100;
  482. }
  483. if (ledover)
  484. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  485. }
  486. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  487. if (sky2->autoneg == AUTONEG_ENABLE)
  488. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  489. else
  490. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  491. }
  492. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  493. {
  494. u32 reg1;
  495. static const u32 phy_power[]
  496. = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  497. /* looks like this XL is back asswards .. */
  498. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  499. onoff = !onoff;
  500. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  501. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  502. if (onoff)
  503. /* Turn off phy power saving */
  504. reg1 &= ~phy_power[port];
  505. else
  506. reg1 |= phy_power[port];
  507. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  508. sky2_pci_read32(hw, PCI_DEV_REG1);
  509. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  510. udelay(100);
  511. }
  512. /* Force a renegotiation */
  513. static void sky2_phy_reinit(struct sky2_port *sky2)
  514. {
  515. spin_lock_bh(&sky2->phy_lock);
  516. sky2_phy_init(sky2->hw, sky2->port);
  517. spin_unlock_bh(&sky2->phy_lock);
  518. }
  519. /* Put device in state to listen for Wake On Lan */
  520. static void sky2_wol_init(struct sky2_port *sky2)
  521. {
  522. struct sky2_hw *hw = sky2->hw;
  523. unsigned port = sky2->port;
  524. enum flow_control save_mode;
  525. u16 ctrl;
  526. u32 reg1;
  527. /* Bring hardware out of reset */
  528. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  529. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  530. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  531. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  532. /* Force to 10/100
  533. * sky2_reset will re-enable on resume
  534. */
  535. save_mode = sky2->flow_mode;
  536. ctrl = sky2->advertising;
  537. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  538. sky2->flow_mode = FC_NONE;
  539. sky2_phy_power(hw, port, 1);
  540. sky2_phy_reinit(sky2);
  541. sky2->flow_mode = save_mode;
  542. sky2->advertising = ctrl;
  543. /* Set GMAC to no flow control and auto update for speed/duplex */
  544. gma_write16(hw, port, GM_GP_CTRL,
  545. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  546. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  547. /* Set WOL address */
  548. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  549. sky2->netdev->dev_addr, ETH_ALEN);
  550. /* Turn on appropriate WOL control bits */
  551. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  552. ctrl = 0;
  553. if (sky2->wol & WAKE_PHY)
  554. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  555. else
  556. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  557. if (sky2->wol & WAKE_MAGIC)
  558. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  559. else
  560. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  561. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  562. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  563. /* Turn on legacy PCI-Express PME mode */
  564. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  565. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  566. reg1 |= PCI_Y2_PME_LEGACY;
  567. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  568. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  569. /* block receiver */
  570. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  571. }
  572. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  573. {
  574. struct net_device *dev = hw->dev[port];
  575. if (dev->mtu <= ETH_DATA_LEN)
  576. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  577. TX_JUMBO_DIS | TX_STFW_ENA);
  578. else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  579. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  580. TX_STFW_ENA | TX_JUMBO_ENA);
  581. else {
  582. /* set Tx GMAC FIFO Almost Empty Threshold */
  583. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  584. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  585. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  586. TX_JUMBO_ENA | TX_STFW_DIS);
  587. /* Can't do offload because of lack of store/forward */
  588. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  589. }
  590. }
  591. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  592. {
  593. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  594. u16 reg;
  595. u32 rx_reg;
  596. int i;
  597. const u8 *addr = hw->dev[port]->dev_addr;
  598. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  599. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  600. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  601. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  602. /* WA DEV_472 -- looks like crossed wires on port 2 */
  603. /* clear GMAC 1 Control reset */
  604. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  605. do {
  606. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  607. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  608. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  609. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  610. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  611. }
  612. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  613. /* Enable Transmit FIFO Underrun */
  614. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  615. spin_lock_bh(&sky2->phy_lock);
  616. sky2_phy_init(hw, port);
  617. spin_unlock_bh(&sky2->phy_lock);
  618. /* MIB clear */
  619. reg = gma_read16(hw, port, GM_PHY_ADDR);
  620. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  621. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  622. gma_read16(hw, port, i);
  623. gma_write16(hw, port, GM_PHY_ADDR, reg);
  624. /* transmit control */
  625. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  626. /* receive control reg: unicast + multicast + no FCS */
  627. gma_write16(hw, port, GM_RX_CTRL,
  628. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  629. /* transmit flow control */
  630. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  631. /* transmit parameter */
  632. gma_write16(hw, port, GM_TX_PARAM,
  633. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  634. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  635. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  636. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  637. /* serial mode register */
  638. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  639. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  640. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  641. reg |= GM_SMOD_JUMBO_ENA;
  642. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  643. /* virtual address for data */
  644. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  645. /* physical address: used for pause frames */
  646. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  647. /* ignore counter overflows */
  648. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  649. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  650. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  651. /* Configure Rx MAC FIFO */
  652. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  653. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  654. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  655. hw->chip_id == CHIP_ID_YUKON_FE_P)
  656. rx_reg |= GMF_RX_OVER_ON;
  657. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  658. /* Flush Rx MAC FIFO on any flow control or error */
  659. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  660. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  661. reg = RX_GMF_FL_THR_DEF + 1;
  662. /* Another magic mystery workaround from sk98lin */
  663. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  664. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  665. reg = 0x178;
  666. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  667. /* Configure Tx MAC FIFO */
  668. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  669. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  670. /* On chips without ram buffer, pause is controled by MAC level */
  671. if (sky2_read8(hw, B2_E_0) == 0) {
  672. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  673. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  674. sky2_set_tx_stfwd(hw, port);
  675. }
  676. }
  677. /* Assign Ram Buffer allocation to queue */
  678. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  679. {
  680. u32 end;
  681. /* convert from K bytes to qwords used for hw register */
  682. start *= 1024/8;
  683. space *= 1024/8;
  684. end = start + space - 1;
  685. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  686. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  687. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  688. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  689. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  690. if (q == Q_R1 || q == Q_R2) {
  691. u32 tp = space - space/4;
  692. /* On receive queue's set the thresholds
  693. * give receiver priority when > 3/4 full
  694. * send pause when down to 2K
  695. */
  696. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  697. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  698. tp = space - 2048/8;
  699. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  700. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  701. } else {
  702. /* Enable store & forward on Tx queue's because
  703. * Tx FIFO is only 1K on Yukon
  704. */
  705. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  706. }
  707. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  708. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  709. }
  710. /* Setup Bus Memory Interface */
  711. static void sky2_qset(struct sky2_hw *hw, u16 q)
  712. {
  713. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  714. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  715. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  716. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  717. }
  718. /* Setup prefetch unit registers. This is the interface between
  719. * hardware and driver list elements
  720. */
  721. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  722. u64 addr, u32 last)
  723. {
  724. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  725. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  726. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  727. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  728. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  729. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  730. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  731. }
  732. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  733. {
  734. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  735. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  736. le->ctrl = 0;
  737. return le;
  738. }
  739. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  740. struct sky2_tx_le *le)
  741. {
  742. return sky2->tx_ring + (le - sky2->tx_le);
  743. }
  744. /* Update chip's next pointer */
  745. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  746. {
  747. /* Make sure write' to descriptors are complete before we tell hardware */
  748. wmb();
  749. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  750. /* Synchronize I/O on since next processor may write to tail */
  751. mmiowb();
  752. }
  753. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  754. {
  755. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  756. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  757. le->ctrl = 0;
  758. return le;
  759. }
  760. /* Build description to hardware for one receive segment */
  761. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  762. dma_addr_t map, unsigned len)
  763. {
  764. struct sky2_rx_le *le;
  765. u32 hi = upper_32_bits(map);
  766. if (sky2->rx_addr64 != hi) {
  767. le = sky2_next_rx(sky2);
  768. le->addr = cpu_to_le32(hi);
  769. le->opcode = OP_ADDR64 | HW_OWNER;
  770. sky2->rx_addr64 = upper_32_bits(map + len);
  771. }
  772. le = sky2_next_rx(sky2);
  773. le->addr = cpu_to_le32((u32) map);
  774. le->length = cpu_to_le16(len);
  775. le->opcode = op | HW_OWNER;
  776. }
  777. /* Build description to hardware for one possibly fragmented skb */
  778. static void sky2_rx_submit(struct sky2_port *sky2,
  779. const struct rx_ring_info *re)
  780. {
  781. int i;
  782. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  783. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  784. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  785. }
  786. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  787. unsigned size)
  788. {
  789. struct sk_buff *skb = re->skb;
  790. int i;
  791. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  792. pci_unmap_len_set(re, data_size, size);
  793. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  794. re->frag_addr[i] = pci_map_page(pdev,
  795. skb_shinfo(skb)->frags[i].page,
  796. skb_shinfo(skb)->frags[i].page_offset,
  797. skb_shinfo(skb)->frags[i].size,
  798. PCI_DMA_FROMDEVICE);
  799. }
  800. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  801. {
  802. struct sk_buff *skb = re->skb;
  803. int i;
  804. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  805. PCI_DMA_FROMDEVICE);
  806. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  807. pci_unmap_page(pdev, re->frag_addr[i],
  808. skb_shinfo(skb)->frags[i].size,
  809. PCI_DMA_FROMDEVICE);
  810. }
  811. /* Tell chip where to start receive checksum.
  812. * Actually has two checksums, but set both same to avoid possible byte
  813. * order problems.
  814. */
  815. static void rx_set_checksum(struct sky2_port *sky2)
  816. {
  817. struct sky2_rx_le *le = sky2_next_rx(sky2);
  818. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  819. le->ctrl = 0;
  820. le->opcode = OP_TCPSTART | HW_OWNER;
  821. sky2_write32(sky2->hw,
  822. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  823. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  824. }
  825. /*
  826. * The RX Stop command will not work for Yukon-2 if the BMU does not
  827. * reach the end of packet and since we can't make sure that we have
  828. * incoming data, we must reset the BMU while it is not doing a DMA
  829. * transfer. Since it is possible that the RX path is still active,
  830. * the RX RAM buffer will be stopped first, so any possible incoming
  831. * data will not trigger a DMA. After the RAM buffer is stopped, the
  832. * BMU is polled until any DMA in progress is ended and only then it
  833. * will be reset.
  834. */
  835. static void sky2_rx_stop(struct sky2_port *sky2)
  836. {
  837. struct sky2_hw *hw = sky2->hw;
  838. unsigned rxq = rxqaddr[sky2->port];
  839. int i;
  840. /* disable the RAM Buffer receive queue */
  841. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  842. for (i = 0; i < 0xffff; i++)
  843. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  844. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  845. goto stopped;
  846. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  847. sky2->netdev->name);
  848. stopped:
  849. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  850. /* reset the Rx prefetch unit */
  851. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  852. mmiowb();
  853. }
  854. /* Clean out receive buffer area, assumes receiver hardware stopped */
  855. static void sky2_rx_clean(struct sky2_port *sky2)
  856. {
  857. unsigned i;
  858. memset(sky2->rx_le, 0, RX_LE_BYTES);
  859. for (i = 0; i < sky2->rx_pending; i++) {
  860. struct rx_ring_info *re = sky2->rx_ring + i;
  861. if (re->skb) {
  862. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  863. kfree_skb(re->skb);
  864. re->skb = NULL;
  865. }
  866. }
  867. }
  868. /* Basic MII support */
  869. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  870. {
  871. struct mii_ioctl_data *data = if_mii(ifr);
  872. struct sky2_port *sky2 = netdev_priv(dev);
  873. struct sky2_hw *hw = sky2->hw;
  874. int err = -EOPNOTSUPP;
  875. if (!netif_running(dev))
  876. return -ENODEV; /* Phy still in reset */
  877. switch (cmd) {
  878. case SIOCGMIIPHY:
  879. data->phy_id = PHY_ADDR_MARV;
  880. /* fallthru */
  881. case SIOCGMIIREG: {
  882. u16 val = 0;
  883. spin_lock_bh(&sky2->phy_lock);
  884. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  885. spin_unlock_bh(&sky2->phy_lock);
  886. data->val_out = val;
  887. break;
  888. }
  889. case SIOCSMIIREG:
  890. if (!capable(CAP_NET_ADMIN))
  891. return -EPERM;
  892. spin_lock_bh(&sky2->phy_lock);
  893. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  894. data->val_in);
  895. spin_unlock_bh(&sky2->phy_lock);
  896. break;
  897. }
  898. return err;
  899. }
  900. #ifdef SKY2_VLAN_TAG_USED
  901. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  902. {
  903. struct sky2_port *sky2 = netdev_priv(dev);
  904. struct sky2_hw *hw = sky2->hw;
  905. u16 port = sky2->port;
  906. netif_tx_lock_bh(dev);
  907. netif_poll_disable(sky2->hw->dev[0]);
  908. sky2->vlgrp = grp;
  909. if (grp) {
  910. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  911. RX_VLAN_STRIP_ON);
  912. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  913. TX_VLAN_TAG_ON);
  914. } else {
  915. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  916. RX_VLAN_STRIP_OFF);
  917. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  918. TX_VLAN_TAG_OFF);
  919. }
  920. netif_poll_enable(sky2->hw->dev[0]);
  921. netif_tx_unlock_bh(dev);
  922. }
  923. #endif
  924. /*
  925. * Allocate an skb for receiving. If the MTU is large enough
  926. * make the skb non-linear with a fragment list of pages.
  927. *
  928. * It appears the hardware has a bug in the FIFO logic that
  929. * cause it to hang if the FIFO gets overrun and the receive buffer
  930. * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
  931. * aligned except if slab debugging is enabled.
  932. */
  933. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  934. {
  935. struct sk_buff *skb;
  936. unsigned long p;
  937. int i;
  938. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
  939. if (!skb)
  940. goto nomem;
  941. p = (unsigned long) skb->data;
  942. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  943. for (i = 0; i < sky2->rx_nfrags; i++) {
  944. struct page *page = alloc_page(GFP_ATOMIC);
  945. if (!page)
  946. goto free_partial;
  947. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  948. }
  949. return skb;
  950. free_partial:
  951. kfree_skb(skb);
  952. nomem:
  953. return NULL;
  954. }
  955. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  956. {
  957. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  958. }
  959. /*
  960. * Allocate and setup receiver buffer pool.
  961. * Normal case this ends up creating one list element for skb
  962. * in the receive ring. Worst case if using large MTU and each
  963. * allocation falls on a different 64 bit region, that results
  964. * in 6 list elements per ring entry.
  965. * One element is used for checksum enable/disable, and one
  966. * extra to avoid wrap.
  967. */
  968. static int sky2_rx_start(struct sky2_port *sky2)
  969. {
  970. struct sky2_hw *hw = sky2->hw;
  971. struct rx_ring_info *re;
  972. unsigned rxq = rxqaddr[sky2->port];
  973. unsigned i, size, space, thresh;
  974. sky2->rx_put = sky2->rx_next = 0;
  975. sky2_qset(hw, rxq);
  976. /* On PCI express lowering the watermark gives better performance */
  977. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  978. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  979. /* These chips have no ram buffer?
  980. * MAC Rx RAM Read is controlled by hardware */
  981. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  982. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  983. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  984. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  985. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  986. if (!(hw->flags & SKY2_HW_NEW_LE))
  987. rx_set_checksum(sky2);
  988. /* Space needed for frame data + headers rounded up */
  989. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  990. /* Stopping point for hardware truncation */
  991. thresh = (size - 8) / sizeof(u32);
  992. /* Account for overhead of skb - to avoid order > 0 allocation */
  993. space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
  994. + sizeof(struct skb_shared_info);
  995. sky2->rx_nfrags = space >> PAGE_SHIFT;
  996. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  997. if (sky2->rx_nfrags != 0) {
  998. /* Compute residue after pages */
  999. space = sky2->rx_nfrags << PAGE_SHIFT;
  1000. if (space < size)
  1001. size -= space;
  1002. else
  1003. size = 0;
  1004. /* Optimize to handle small packets and headers */
  1005. if (size < copybreak)
  1006. size = copybreak;
  1007. if (size < ETH_HLEN)
  1008. size = ETH_HLEN;
  1009. }
  1010. sky2->rx_data_size = size;
  1011. /* Fill Rx ring */
  1012. for (i = 0; i < sky2->rx_pending; i++) {
  1013. re = sky2->rx_ring + i;
  1014. re->skb = sky2_rx_alloc(sky2);
  1015. if (!re->skb)
  1016. goto nomem;
  1017. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1018. sky2_rx_submit(sky2, re);
  1019. }
  1020. /*
  1021. * The receiver hangs if it receives frames larger than the
  1022. * packet buffer. As a workaround, truncate oversize frames, but
  1023. * the register is limited to 9 bits, so if you do frames > 2052
  1024. * you better get the MTU right!
  1025. */
  1026. if (thresh > 0x1ff)
  1027. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1028. else {
  1029. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1030. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1031. }
  1032. /* Tell chip about available buffers */
  1033. sky2_rx_update(sky2, rxq);
  1034. return 0;
  1035. nomem:
  1036. sky2_rx_clean(sky2);
  1037. return -ENOMEM;
  1038. }
  1039. /* Bring up network interface. */
  1040. static int sky2_up(struct net_device *dev)
  1041. {
  1042. struct sky2_port *sky2 = netdev_priv(dev);
  1043. struct sky2_hw *hw = sky2->hw;
  1044. unsigned port = sky2->port;
  1045. u32 imask, ramsize;
  1046. int cap, err = -ENOMEM;
  1047. struct net_device *otherdev = hw->dev[sky2->port^1];
  1048. /*
  1049. * On dual port PCI-X card, there is an problem where status
  1050. * can be received out of order due to split transactions
  1051. */
  1052. if (otherdev && netif_running(otherdev) &&
  1053. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1054. struct sky2_port *osky2 = netdev_priv(otherdev);
  1055. u16 cmd;
  1056. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1057. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1058. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1059. sky2->rx_csum = 0;
  1060. osky2->rx_csum = 0;
  1061. }
  1062. if (netif_msg_ifup(sky2))
  1063. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1064. netif_carrier_off(dev);
  1065. /* must be power of 2 */
  1066. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1067. TX_RING_SIZE *
  1068. sizeof(struct sky2_tx_le),
  1069. &sky2->tx_le_map);
  1070. if (!sky2->tx_le)
  1071. goto err_out;
  1072. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1073. GFP_KERNEL);
  1074. if (!sky2->tx_ring)
  1075. goto err_out;
  1076. sky2->tx_prod = sky2->tx_cons = 0;
  1077. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1078. &sky2->rx_le_map);
  1079. if (!sky2->rx_le)
  1080. goto err_out;
  1081. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1082. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1083. GFP_KERNEL);
  1084. if (!sky2->rx_ring)
  1085. goto err_out;
  1086. sky2_phy_power(hw, port, 1);
  1087. sky2_mac_init(hw, port);
  1088. /* Register is number of 4K blocks on internal RAM buffer. */
  1089. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1090. if (ramsize > 0) {
  1091. u32 rxspace;
  1092. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1093. if (ramsize < 16)
  1094. rxspace = ramsize / 2;
  1095. else
  1096. rxspace = 8 + (2*(ramsize - 16))/3;
  1097. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1098. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1099. /* Make sure SyncQ is disabled */
  1100. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1101. RB_RST_SET);
  1102. }
  1103. sky2_qset(hw, txqaddr[port]);
  1104. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1105. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1106. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1107. /* Set almost empty threshold */
  1108. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1109. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1110. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1111. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1112. TX_RING_SIZE - 1);
  1113. err = sky2_rx_start(sky2);
  1114. if (err)
  1115. goto err_out;
  1116. /* Enable interrupts from phy/mac for port */
  1117. imask = sky2_read32(hw, B0_IMSK);
  1118. imask |= portirq_msk[port];
  1119. sky2_write32(hw, B0_IMSK, imask);
  1120. return 0;
  1121. err_out:
  1122. if (sky2->rx_le) {
  1123. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1124. sky2->rx_le, sky2->rx_le_map);
  1125. sky2->rx_le = NULL;
  1126. }
  1127. if (sky2->tx_le) {
  1128. pci_free_consistent(hw->pdev,
  1129. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1130. sky2->tx_le, sky2->tx_le_map);
  1131. sky2->tx_le = NULL;
  1132. }
  1133. kfree(sky2->tx_ring);
  1134. kfree(sky2->rx_ring);
  1135. sky2->tx_ring = NULL;
  1136. sky2->rx_ring = NULL;
  1137. return err;
  1138. }
  1139. /* Modular subtraction in ring */
  1140. static inline int tx_dist(unsigned tail, unsigned head)
  1141. {
  1142. return (head - tail) & (TX_RING_SIZE - 1);
  1143. }
  1144. /* Number of list elements available for next tx */
  1145. static inline int tx_avail(const struct sky2_port *sky2)
  1146. {
  1147. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1148. }
  1149. /* Estimate of number of transmit list elements required */
  1150. static unsigned tx_le_req(const struct sk_buff *skb)
  1151. {
  1152. unsigned count;
  1153. count = sizeof(dma_addr_t) / sizeof(u32);
  1154. count += skb_shinfo(skb)->nr_frags * count;
  1155. if (skb_is_gso(skb))
  1156. ++count;
  1157. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1158. ++count;
  1159. return count;
  1160. }
  1161. /*
  1162. * Put one packet in ring for transmit.
  1163. * A single packet can generate multiple list elements, and
  1164. * the number of ring elements will probably be less than the number
  1165. * of list elements used.
  1166. */
  1167. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1168. {
  1169. struct sky2_port *sky2 = netdev_priv(dev);
  1170. struct sky2_hw *hw = sky2->hw;
  1171. struct sky2_tx_le *le = NULL;
  1172. struct tx_ring_info *re;
  1173. unsigned i, len;
  1174. dma_addr_t mapping;
  1175. u32 addr64;
  1176. u16 mss;
  1177. u8 ctrl;
  1178. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1179. return NETDEV_TX_BUSY;
  1180. if (unlikely(netif_msg_tx_queued(sky2)))
  1181. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1182. dev->name, sky2->tx_prod, skb->len);
  1183. len = skb_headlen(skb);
  1184. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1185. addr64 = upper_32_bits(mapping);
  1186. /* Send high bits if changed or crosses boundary */
  1187. if (addr64 != sky2->tx_addr64 ||
  1188. upper_32_bits(mapping + len) != sky2->tx_addr64) {
  1189. le = get_tx_le(sky2);
  1190. le->addr = cpu_to_le32(addr64);
  1191. le->opcode = OP_ADDR64 | HW_OWNER;
  1192. sky2->tx_addr64 = upper_32_bits(mapping + len);
  1193. }
  1194. /* Check for TCP Segmentation Offload */
  1195. mss = skb_shinfo(skb)->gso_size;
  1196. if (mss != 0) {
  1197. if (!(hw->flags & SKY2_HW_NEW_LE))
  1198. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1199. if (mss != sky2->tx_last_mss) {
  1200. le = get_tx_le(sky2);
  1201. le->addr = cpu_to_le32(mss);
  1202. if (hw->flags & SKY2_HW_NEW_LE)
  1203. le->opcode = OP_MSS | HW_OWNER;
  1204. else
  1205. le->opcode = OP_LRGLEN | HW_OWNER;
  1206. sky2->tx_last_mss = mss;
  1207. }
  1208. }
  1209. ctrl = 0;
  1210. #ifdef SKY2_VLAN_TAG_USED
  1211. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1212. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1213. if (!le) {
  1214. le = get_tx_le(sky2);
  1215. le->addr = 0;
  1216. le->opcode = OP_VLAN|HW_OWNER;
  1217. } else
  1218. le->opcode |= OP_VLAN;
  1219. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1220. ctrl |= INS_VLAN;
  1221. }
  1222. #endif
  1223. /* Handle TCP checksum offload */
  1224. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1225. /* On Yukon EX (some versions) encoding change. */
  1226. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1227. ctrl |= CALSUM; /* auto checksum */
  1228. else {
  1229. const unsigned offset = skb_transport_offset(skb);
  1230. u32 tcpsum;
  1231. tcpsum = offset << 16; /* sum start */
  1232. tcpsum |= offset + skb->csum_offset; /* sum write */
  1233. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1234. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1235. ctrl |= UDPTCP;
  1236. if (tcpsum != sky2->tx_tcpsum) {
  1237. sky2->tx_tcpsum = tcpsum;
  1238. le = get_tx_le(sky2);
  1239. le->addr = cpu_to_le32(tcpsum);
  1240. le->length = 0; /* initial checksum value */
  1241. le->ctrl = 1; /* one packet */
  1242. le->opcode = OP_TCPLISW | HW_OWNER;
  1243. }
  1244. }
  1245. }
  1246. le = get_tx_le(sky2);
  1247. le->addr = cpu_to_le32((u32) mapping);
  1248. le->length = cpu_to_le16(len);
  1249. le->ctrl = ctrl;
  1250. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1251. re = tx_le_re(sky2, le);
  1252. re->skb = skb;
  1253. pci_unmap_addr_set(re, mapaddr, mapping);
  1254. pci_unmap_len_set(re, maplen, len);
  1255. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1256. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1257. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1258. frag->size, PCI_DMA_TODEVICE);
  1259. addr64 = upper_32_bits(mapping);
  1260. if (addr64 != sky2->tx_addr64) {
  1261. le = get_tx_le(sky2);
  1262. le->addr = cpu_to_le32(addr64);
  1263. le->ctrl = 0;
  1264. le->opcode = OP_ADDR64 | HW_OWNER;
  1265. sky2->tx_addr64 = addr64;
  1266. }
  1267. le = get_tx_le(sky2);
  1268. le->addr = cpu_to_le32((u32) mapping);
  1269. le->length = cpu_to_le16(frag->size);
  1270. le->ctrl = ctrl;
  1271. le->opcode = OP_BUFFER | HW_OWNER;
  1272. re = tx_le_re(sky2, le);
  1273. re->skb = skb;
  1274. pci_unmap_addr_set(re, mapaddr, mapping);
  1275. pci_unmap_len_set(re, maplen, frag->size);
  1276. }
  1277. le->ctrl |= EOP;
  1278. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1279. netif_stop_queue(dev);
  1280. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1281. dev->trans_start = jiffies;
  1282. return NETDEV_TX_OK;
  1283. }
  1284. /*
  1285. * Free ring elements from starting at tx_cons until "done"
  1286. *
  1287. * NB: the hardware will tell us about partial completion of multi-part
  1288. * buffers so make sure not to free skb to early.
  1289. */
  1290. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1291. {
  1292. struct net_device *dev = sky2->netdev;
  1293. struct pci_dev *pdev = sky2->hw->pdev;
  1294. unsigned idx;
  1295. BUG_ON(done >= TX_RING_SIZE);
  1296. for (idx = sky2->tx_cons; idx != done;
  1297. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1298. struct sky2_tx_le *le = sky2->tx_le + idx;
  1299. struct tx_ring_info *re = sky2->tx_ring + idx;
  1300. switch(le->opcode & ~HW_OWNER) {
  1301. case OP_LARGESEND:
  1302. case OP_PACKET:
  1303. pci_unmap_single(pdev,
  1304. pci_unmap_addr(re, mapaddr),
  1305. pci_unmap_len(re, maplen),
  1306. PCI_DMA_TODEVICE);
  1307. break;
  1308. case OP_BUFFER:
  1309. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1310. pci_unmap_len(re, maplen),
  1311. PCI_DMA_TODEVICE);
  1312. break;
  1313. }
  1314. if (le->ctrl & EOP) {
  1315. if (unlikely(netif_msg_tx_done(sky2)))
  1316. printk(KERN_DEBUG "%s: tx done %u\n",
  1317. dev->name, idx);
  1318. sky2->net_stats.tx_packets++;
  1319. sky2->net_stats.tx_bytes += re->skb->len;
  1320. dev_kfree_skb_any(re->skb);
  1321. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1322. }
  1323. }
  1324. sky2->tx_cons = idx;
  1325. smp_mb();
  1326. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1327. netif_wake_queue(dev);
  1328. }
  1329. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1330. static void sky2_tx_clean(struct net_device *dev)
  1331. {
  1332. struct sky2_port *sky2 = netdev_priv(dev);
  1333. netif_tx_lock_bh(dev);
  1334. sky2_tx_complete(sky2, sky2->tx_prod);
  1335. netif_tx_unlock_bh(dev);
  1336. }
  1337. /* Network shutdown */
  1338. static int sky2_down(struct net_device *dev)
  1339. {
  1340. struct sky2_port *sky2 = netdev_priv(dev);
  1341. struct sky2_hw *hw = sky2->hw;
  1342. unsigned port = sky2->port;
  1343. u16 ctrl;
  1344. u32 imask;
  1345. /* Never really got started! */
  1346. if (!sky2->tx_le)
  1347. return 0;
  1348. if (netif_msg_ifdown(sky2))
  1349. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1350. /* Stop more packets from being queued */
  1351. netif_stop_queue(dev);
  1352. /* Disable port IRQ */
  1353. imask = sky2_read32(hw, B0_IMSK);
  1354. imask &= ~portirq_msk[port];
  1355. sky2_write32(hw, B0_IMSK, imask);
  1356. sky2_gmac_reset(hw, port);
  1357. /* Stop transmitter */
  1358. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1359. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1360. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1361. RB_RST_SET | RB_DIS_OP_MD);
  1362. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1363. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1364. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1365. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1366. /* Workaround shared GMAC reset */
  1367. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1368. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1369. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1370. /* Disable Force Sync bit and Enable Alloc bit */
  1371. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1372. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1373. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1374. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1375. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1376. /* Reset the PCI FIFO of the async Tx queue */
  1377. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1378. BMU_RST_SET | BMU_FIFO_RST);
  1379. /* Reset the Tx prefetch units */
  1380. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1381. PREF_UNIT_RST_SET);
  1382. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1383. sky2_rx_stop(sky2);
  1384. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1385. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1386. sky2_phy_power(hw, port, 0);
  1387. netif_carrier_off(dev);
  1388. /* turn off LED's */
  1389. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1390. synchronize_irq(hw->pdev->irq);
  1391. sky2_tx_clean(dev);
  1392. sky2_rx_clean(sky2);
  1393. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1394. sky2->rx_le, sky2->rx_le_map);
  1395. kfree(sky2->rx_ring);
  1396. pci_free_consistent(hw->pdev,
  1397. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1398. sky2->tx_le, sky2->tx_le_map);
  1399. kfree(sky2->tx_ring);
  1400. sky2->tx_le = NULL;
  1401. sky2->rx_le = NULL;
  1402. sky2->rx_ring = NULL;
  1403. sky2->tx_ring = NULL;
  1404. return 0;
  1405. }
  1406. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1407. {
  1408. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1409. return SPEED_1000;
  1410. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1411. if (aux & PHY_M_PS_SPEED_100)
  1412. return SPEED_100;
  1413. else
  1414. return SPEED_10;
  1415. }
  1416. switch (aux & PHY_M_PS_SPEED_MSK) {
  1417. case PHY_M_PS_SPEED_1000:
  1418. return SPEED_1000;
  1419. case PHY_M_PS_SPEED_100:
  1420. return SPEED_100;
  1421. default:
  1422. return SPEED_10;
  1423. }
  1424. }
  1425. static void sky2_link_up(struct sky2_port *sky2)
  1426. {
  1427. struct sky2_hw *hw = sky2->hw;
  1428. unsigned port = sky2->port;
  1429. u16 reg;
  1430. static const char *fc_name[] = {
  1431. [FC_NONE] = "none",
  1432. [FC_TX] = "tx",
  1433. [FC_RX] = "rx",
  1434. [FC_BOTH] = "both",
  1435. };
  1436. /* enable Rx/Tx */
  1437. reg = gma_read16(hw, port, GM_GP_CTRL);
  1438. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1439. gma_write16(hw, port, GM_GP_CTRL, reg);
  1440. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1441. netif_carrier_on(sky2->netdev);
  1442. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1443. /* Turn on link LED */
  1444. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1445. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1446. if (hw->flags & SKY2_HW_NEWER_PHY) {
  1447. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1448. u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
  1449. switch(sky2->speed) {
  1450. case SPEED_10:
  1451. led |= PHY_M_LEDC_INIT_CTRL(7);
  1452. break;
  1453. case SPEED_100:
  1454. led |= PHY_M_LEDC_STA1_CTRL(7);
  1455. break;
  1456. case SPEED_1000:
  1457. led |= PHY_M_LEDC_STA0_CTRL(7);
  1458. break;
  1459. }
  1460. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1461. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
  1462. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1463. }
  1464. if (netif_msg_link(sky2))
  1465. printk(KERN_INFO PFX
  1466. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1467. sky2->netdev->name, sky2->speed,
  1468. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1469. fc_name[sky2->flow_status]);
  1470. }
  1471. static void sky2_link_down(struct sky2_port *sky2)
  1472. {
  1473. struct sky2_hw *hw = sky2->hw;
  1474. unsigned port = sky2->port;
  1475. u16 reg;
  1476. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1477. reg = gma_read16(hw, port, GM_GP_CTRL);
  1478. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1479. gma_write16(hw, port, GM_GP_CTRL, reg);
  1480. netif_carrier_off(sky2->netdev);
  1481. /* Turn on link LED */
  1482. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1483. if (netif_msg_link(sky2))
  1484. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1485. sky2_phy_init(hw, port);
  1486. }
  1487. static enum flow_control sky2_flow(int rx, int tx)
  1488. {
  1489. if (rx)
  1490. return tx ? FC_BOTH : FC_RX;
  1491. else
  1492. return tx ? FC_TX : FC_NONE;
  1493. }
  1494. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1495. {
  1496. struct sky2_hw *hw = sky2->hw;
  1497. unsigned port = sky2->port;
  1498. u16 advert, lpa;
  1499. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1500. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1501. if (lpa & PHY_M_AN_RF) {
  1502. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1503. return -1;
  1504. }
  1505. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1506. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1507. sky2->netdev->name);
  1508. return -1;
  1509. }
  1510. sky2->speed = sky2_phy_speed(hw, aux);
  1511. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1512. /* Since the pause result bits seem to in different positions on
  1513. * different chips. look at registers.
  1514. */
  1515. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1516. /* Shift for bits in fiber PHY */
  1517. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1518. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1519. if (advert & ADVERTISE_1000XPAUSE)
  1520. advert |= ADVERTISE_PAUSE_CAP;
  1521. if (advert & ADVERTISE_1000XPSE_ASYM)
  1522. advert |= ADVERTISE_PAUSE_ASYM;
  1523. if (lpa & LPA_1000XPAUSE)
  1524. lpa |= LPA_PAUSE_CAP;
  1525. if (lpa & LPA_1000XPAUSE_ASYM)
  1526. lpa |= LPA_PAUSE_ASYM;
  1527. }
  1528. sky2->flow_status = FC_NONE;
  1529. if (advert & ADVERTISE_PAUSE_CAP) {
  1530. if (lpa & LPA_PAUSE_CAP)
  1531. sky2->flow_status = FC_BOTH;
  1532. else if (advert & ADVERTISE_PAUSE_ASYM)
  1533. sky2->flow_status = FC_RX;
  1534. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1535. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1536. sky2->flow_status = FC_TX;
  1537. }
  1538. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1539. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1540. sky2->flow_status = FC_NONE;
  1541. if (sky2->flow_status & FC_TX)
  1542. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1543. else
  1544. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1545. return 0;
  1546. }
  1547. /* Interrupt from PHY */
  1548. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1549. {
  1550. struct net_device *dev = hw->dev[port];
  1551. struct sky2_port *sky2 = netdev_priv(dev);
  1552. u16 istatus, phystat;
  1553. if (!netif_running(dev))
  1554. return;
  1555. spin_lock(&sky2->phy_lock);
  1556. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1557. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1558. if (netif_msg_intr(sky2))
  1559. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1560. sky2->netdev->name, istatus, phystat);
  1561. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1562. if (sky2_autoneg_done(sky2, phystat) == 0)
  1563. sky2_link_up(sky2);
  1564. goto out;
  1565. }
  1566. if (istatus & PHY_M_IS_LSP_CHANGE)
  1567. sky2->speed = sky2_phy_speed(hw, phystat);
  1568. if (istatus & PHY_M_IS_DUP_CHANGE)
  1569. sky2->duplex =
  1570. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1571. if (istatus & PHY_M_IS_LST_CHANGE) {
  1572. if (phystat & PHY_M_PS_LINK_UP)
  1573. sky2_link_up(sky2);
  1574. else
  1575. sky2_link_down(sky2);
  1576. }
  1577. out:
  1578. spin_unlock(&sky2->phy_lock);
  1579. }
  1580. /* Transmit timeout is only called if we are running, carrier is up
  1581. * and tx queue is full (stopped).
  1582. */
  1583. static void sky2_tx_timeout(struct net_device *dev)
  1584. {
  1585. struct sky2_port *sky2 = netdev_priv(dev);
  1586. struct sky2_hw *hw = sky2->hw;
  1587. if (netif_msg_timer(sky2))
  1588. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1589. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1590. dev->name, sky2->tx_cons, sky2->tx_prod,
  1591. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1592. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1593. /* can't restart safely under softirq */
  1594. schedule_work(&hw->restart_work);
  1595. }
  1596. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1597. {
  1598. struct sky2_port *sky2 = netdev_priv(dev);
  1599. struct sky2_hw *hw = sky2->hw;
  1600. unsigned port = sky2->port;
  1601. int err;
  1602. u16 ctl, mode;
  1603. u32 imask;
  1604. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1605. return -EINVAL;
  1606. if (new_mtu > ETH_DATA_LEN &&
  1607. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1608. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1609. return -EINVAL;
  1610. if (!netif_running(dev)) {
  1611. dev->mtu = new_mtu;
  1612. return 0;
  1613. }
  1614. imask = sky2_read32(hw, B0_IMSK);
  1615. sky2_write32(hw, B0_IMSK, 0);
  1616. dev->trans_start = jiffies; /* prevent tx timeout */
  1617. netif_stop_queue(dev);
  1618. netif_poll_disable(hw->dev[0]);
  1619. synchronize_irq(hw->pdev->irq);
  1620. if (sky2_read8(hw, B2_E_0) == 0)
  1621. sky2_set_tx_stfwd(hw, port);
  1622. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1623. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1624. sky2_rx_stop(sky2);
  1625. sky2_rx_clean(sky2);
  1626. dev->mtu = new_mtu;
  1627. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1628. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1629. if (dev->mtu > ETH_DATA_LEN)
  1630. mode |= GM_SMOD_JUMBO_ENA;
  1631. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1632. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1633. err = sky2_rx_start(sky2);
  1634. sky2_write32(hw, B0_IMSK, imask);
  1635. if (err)
  1636. dev_close(dev);
  1637. else {
  1638. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1639. netif_poll_enable(hw->dev[0]);
  1640. netif_wake_queue(dev);
  1641. }
  1642. return err;
  1643. }
  1644. /* For small just reuse existing skb for next receive */
  1645. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1646. const struct rx_ring_info *re,
  1647. unsigned length)
  1648. {
  1649. struct sk_buff *skb;
  1650. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1651. if (likely(skb)) {
  1652. skb_reserve(skb, 2);
  1653. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1654. length, PCI_DMA_FROMDEVICE);
  1655. skb_copy_from_linear_data(re->skb, skb->data, length);
  1656. skb->ip_summed = re->skb->ip_summed;
  1657. skb->csum = re->skb->csum;
  1658. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1659. length, PCI_DMA_FROMDEVICE);
  1660. re->skb->ip_summed = CHECKSUM_NONE;
  1661. skb_put(skb, length);
  1662. }
  1663. return skb;
  1664. }
  1665. /* Adjust length of skb with fragments to match received data */
  1666. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1667. unsigned int length)
  1668. {
  1669. int i, num_frags;
  1670. unsigned int size;
  1671. /* put header into skb */
  1672. size = min(length, hdr_space);
  1673. skb->tail += size;
  1674. skb->len += size;
  1675. length -= size;
  1676. num_frags = skb_shinfo(skb)->nr_frags;
  1677. for (i = 0; i < num_frags; i++) {
  1678. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1679. if (length == 0) {
  1680. /* don't need this page */
  1681. __free_page(frag->page);
  1682. --skb_shinfo(skb)->nr_frags;
  1683. } else {
  1684. size = min(length, (unsigned) PAGE_SIZE);
  1685. frag->size = size;
  1686. skb->data_len += size;
  1687. skb->truesize += size;
  1688. skb->len += size;
  1689. length -= size;
  1690. }
  1691. }
  1692. }
  1693. /* Normal packet - take skb from ring element and put in a new one */
  1694. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1695. struct rx_ring_info *re,
  1696. unsigned int length)
  1697. {
  1698. struct sk_buff *skb, *nskb;
  1699. unsigned hdr_space = sky2->rx_data_size;
  1700. /* Don't be tricky about reusing pages (yet) */
  1701. nskb = sky2_rx_alloc(sky2);
  1702. if (unlikely(!nskb))
  1703. return NULL;
  1704. skb = re->skb;
  1705. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1706. prefetch(skb->data);
  1707. re->skb = nskb;
  1708. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1709. if (skb_shinfo(skb)->nr_frags)
  1710. skb_put_frags(skb, hdr_space, length);
  1711. else
  1712. skb_put(skb, length);
  1713. return skb;
  1714. }
  1715. /*
  1716. * Receive one packet.
  1717. * For larger packets, get new buffer.
  1718. */
  1719. static struct sk_buff *sky2_receive(struct net_device *dev,
  1720. u16 length, u32 status)
  1721. {
  1722. struct sky2_port *sky2 = netdev_priv(dev);
  1723. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1724. struct sk_buff *skb = NULL;
  1725. u16 count = (status & GMR_FS_LEN) >> 16;
  1726. #ifdef SKY2_VLAN_TAG_USED
  1727. /* Account for vlan tag */
  1728. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1729. count -= VLAN_HLEN;
  1730. #endif
  1731. if (unlikely(netif_msg_rx_status(sky2)))
  1732. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1733. dev->name, sky2->rx_next, status, length);
  1734. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1735. prefetch(sky2->rx_ring + sky2->rx_next);
  1736. if (length < ETH_ZLEN || length > sky2->rx_data_size)
  1737. goto len_error;
  1738. /* This chip has hardware problems that generates bogus status.
  1739. * So do only marginal checking and expect higher level protocols
  1740. * to handle crap frames.
  1741. */
  1742. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1743. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1744. length != count)
  1745. goto okay;
  1746. if (status & GMR_FS_ANY_ERR)
  1747. goto error;
  1748. if (!(status & GMR_FS_RX_OK))
  1749. goto resubmit;
  1750. /* if length reported by DMA does not match PHY, packet was truncated */
  1751. if (length != count)
  1752. goto len_error;
  1753. okay:
  1754. if (length < copybreak)
  1755. skb = receive_copy(sky2, re, length);
  1756. else
  1757. skb = receive_new(sky2, re, length);
  1758. resubmit:
  1759. sky2_rx_submit(sky2, re);
  1760. return skb;
  1761. len_error:
  1762. /* Truncation of overlength packets
  1763. causes PHY length to not match MAC length */
  1764. ++sky2->net_stats.rx_length_errors;
  1765. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1766. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1767. dev->name, status, length);
  1768. goto resubmit;
  1769. error:
  1770. ++sky2->net_stats.rx_errors;
  1771. if (status & GMR_FS_RX_FF_OV) {
  1772. sky2->net_stats.rx_over_errors++;
  1773. goto resubmit;
  1774. }
  1775. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1776. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1777. dev->name, status, length);
  1778. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1779. sky2->net_stats.rx_length_errors++;
  1780. if (status & GMR_FS_FRAGMENT)
  1781. sky2->net_stats.rx_frame_errors++;
  1782. if (status & GMR_FS_CRC_ERR)
  1783. sky2->net_stats.rx_crc_errors++;
  1784. goto resubmit;
  1785. }
  1786. /* Transmit complete */
  1787. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1788. {
  1789. struct sky2_port *sky2 = netdev_priv(dev);
  1790. if (netif_running(dev)) {
  1791. netif_tx_lock(dev);
  1792. sky2_tx_complete(sky2, last);
  1793. netif_tx_unlock(dev);
  1794. }
  1795. }
  1796. /* Process status response ring */
  1797. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1798. {
  1799. int work_done = 0;
  1800. unsigned rx[2] = { 0, 0 };
  1801. u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1802. rmb();
  1803. while (hw->st_idx != hwidx) {
  1804. struct sky2_port *sky2;
  1805. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1806. unsigned port = le->css & CSS_LINK_BIT;
  1807. struct net_device *dev;
  1808. struct sk_buff *skb;
  1809. u32 status;
  1810. u16 length;
  1811. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1812. dev = hw->dev[port];
  1813. sky2 = netdev_priv(dev);
  1814. length = le16_to_cpu(le->length);
  1815. status = le32_to_cpu(le->status);
  1816. switch (le->opcode & ~HW_OWNER) {
  1817. case OP_RXSTAT:
  1818. ++rx[port];
  1819. skb = sky2_receive(dev, length, status);
  1820. if (unlikely(!skb)) {
  1821. sky2->net_stats.rx_dropped++;
  1822. break;
  1823. }
  1824. /* This chip reports checksum status differently */
  1825. if (hw->flags & SKY2_HW_NEW_LE) {
  1826. if (sky2->rx_csum &&
  1827. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1828. (le->css & CSS_TCPUDPCSOK))
  1829. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1830. else
  1831. skb->ip_summed = CHECKSUM_NONE;
  1832. }
  1833. skb->protocol = eth_type_trans(skb, dev);
  1834. sky2->net_stats.rx_packets++;
  1835. sky2->net_stats.rx_bytes += skb->len;
  1836. dev->last_rx = jiffies;
  1837. #ifdef SKY2_VLAN_TAG_USED
  1838. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1839. vlan_hwaccel_receive_skb(skb,
  1840. sky2->vlgrp,
  1841. be16_to_cpu(sky2->rx_tag));
  1842. } else
  1843. #endif
  1844. netif_receive_skb(skb);
  1845. /* Stop after net poll weight */
  1846. if (++work_done >= to_do)
  1847. goto exit_loop;
  1848. break;
  1849. #ifdef SKY2_VLAN_TAG_USED
  1850. case OP_RXVLAN:
  1851. sky2->rx_tag = length;
  1852. break;
  1853. case OP_RXCHKSVLAN:
  1854. sky2->rx_tag = length;
  1855. /* fall through */
  1856. #endif
  1857. case OP_RXCHKS:
  1858. if (!sky2->rx_csum)
  1859. break;
  1860. /* If this happens then driver assuming wrong format */
  1861. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1862. if (net_ratelimit())
  1863. printk(KERN_NOTICE "%s: unexpected"
  1864. " checksum status\n",
  1865. dev->name);
  1866. break;
  1867. }
  1868. /* Both checksum counters are programmed to start at
  1869. * the same offset, so unless there is a problem they
  1870. * should match. This failure is an early indication that
  1871. * hardware receive checksumming won't work.
  1872. */
  1873. if (likely(status >> 16 == (status & 0xffff))) {
  1874. skb = sky2->rx_ring[sky2->rx_next].skb;
  1875. skb->ip_summed = CHECKSUM_COMPLETE;
  1876. skb->csum = status & 0xffff;
  1877. } else {
  1878. printk(KERN_NOTICE PFX "%s: hardware receive "
  1879. "checksum problem (status = %#x)\n",
  1880. dev->name, status);
  1881. sky2->rx_csum = 0;
  1882. sky2_write32(sky2->hw,
  1883. Q_ADDR(rxqaddr[port], Q_CSR),
  1884. BMU_DIS_RX_CHKSUM);
  1885. }
  1886. break;
  1887. case OP_TXINDEXLE:
  1888. /* TX index reports status for both ports */
  1889. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1890. sky2_tx_done(hw->dev[0], status & 0xfff);
  1891. if (hw->dev[1])
  1892. sky2_tx_done(hw->dev[1],
  1893. ((status >> 24) & 0xff)
  1894. | (u16)(length & 0xf) << 8);
  1895. break;
  1896. default:
  1897. if (net_ratelimit())
  1898. printk(KERN_WARNING PFX
  1899. "unknown status opcode 0x%x\n", le->opcode);
  1900. }
  1901. }
  1902. /* Fully processed status ring so clear irq */
  1903. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1904. exit_loop:
  1905. if (rx[0])
  1906. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  1907. if (rx[1])
  1908. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  1909. return work_done;
  1910. }
  1911. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1912. {
  1913. struct net_device *dev = hw->dev[port];
  1914. if (net_ratelimit())
  1915. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1916. dev->name, status);
  1917. if (status & Y2_IS_PAR_RD1) {
  1918. if (net_ratelimit())
  1919. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1920. dev->name);
  1921. /* Clear IRQ */
  1922. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1923. }
  1924. if (status & Y2_IS_PAR_WR1) {
  1925. if (net_ratelimit())
  1926. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1927. dev->name);
  1928. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1929. }
  1930. if (status & Y2_IS_PAR_MAC1) {
  1931. if (net_ratelimit())
  1932. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1933. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1934. }
  1935. if (status & Y2_IS_PAR_RX1) {
  1936. if (net_ratelimit())
  1937. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1938. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1939. }
  1940. if (status & Y2_IS_TCP_TXA1) {
  1941. if (net_ratelimit())
  1942. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1943. dev->name);
  1944. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1945. }
  1946. }
  1947. static void sky2_hw_intr(struct sky2_hw *hw)
  1948. {
  1949. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1950. if (status & Y2_IS_TIST_OV)
  1951. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1952. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1953. u16 pci_err;
  1954. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1955. if (net_ratelimit())
  1956. dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
  1957. pci_err);
  1958. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1959. sky2_pci_write16(hw, PCI_STATUS,
  1960. pci_err | PCI_STATUS_ERROR_BITS);
  1961. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1962. }
  1963. if (status & Y2_IS_PCI_EXP) {
  1964. /* PCI-Express uncorrectable Error occurred */
  1965. u32 pex_err;
  1966. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1967. if (net_ratelimit())
  1968. dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
  1969. pex_err);
  1970. /* clear the interrupt */
  1971. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1972. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1973. 0xffffffffUL);
  1974. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1975. if (pex_err & PEX_FATAL_ERRORS) {
  1976. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1977. hwmsk &= ~Y2_IS_PCI_EXP;
  1978. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1979. }
  1980. }
  1981. if (status & Y2_HWE_L1_MASK)
  1982. sky2_hw_error(hw, 0, status);
  1983. status >>= 8;
  1984. if (status & Y2_HWE_L1_MASK)
  1985. sky2_hw_error(hw, 1, status);
  1986. }
  1987. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1988. {
  1989. struct net_device *dev = hw->dev[port];
  1990. struct sky2_port *sky2 = netdev_priv(dev);
  1991. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1992. if (netif_msg_intr(sky2))
  1993. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1994. dev->name, status);
  1995. if (status & GM_IS_RX_CO_OV)
  1996. gma_read16(hw, port, GM_RX_IRQ_SRC);
  1997. if (status & GM_IS_TX_CO_OV)
  1998. gma_read16(hw, port, GM_TX_IRQ_SRC);
  1999. if (status & GM_IS_RX_FF_OR) {
  2000. ++sky2->net_stats.rx_fifo_errors;
  2001. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2002. }
  2003. if (status & GM_IS_TX_FF_UR) {
  2004. ++sky2->net_stats.tx_fifo_errors;
  2005. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2006. }
  2007. }
  2008. /* This should never happen it is a bug. */
  2009. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2010. u16 q, unsigned ring_size)
  2011. {
  2012. struct net_device *dev = hw->dev[port];
  2013. struct sky2_port *sky2 = netdev_priv(dev);
  2014. unsigned idx;
  2015. const u64 *le = (q == Q_R1 || q == Q_R2)
  2016. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2017. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2018. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2019. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2020. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2021. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2022. }
  2023. static int sky2_rx_hung(struct net_device *dev)
  2024. {
  2025. struct sky2_port *sky2 = netdev_priv(dev);
  2026. struct sky2_hw *hw = sky2->hw;
  2027. unsigned port = sky2->port;
  2028. unsigned rxq = rxqaddr[port];
  2029. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2030. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2031. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2032. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2033. /* If idle and MAC or PCI is stuck */
  2034. if (sky2->check.last == dev->last_rx &&
  2035. ((mac_rp == sky2->check.mac_rp &&
  2036. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2037. /* Check if the PCI RX hang */
  2038. (fifo_rp == sky2->check.fifo_rp &&
  2039. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2040. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2041. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2042. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2043. return 1;
  2044. } else {
  2045. sky2->check.last = dev->last_rx;
  2046. sky2->check.mac_rp = mac_rp;
  2047. sky2->check.mac_lev = mac_lev;
  2048. sky2->check.fifo_rp = fifo_rp;
  2049. sky2->check.fifo_lev = fifo_lev;
  2050. return 0;
  2051. }
  2052. }
  2053. static void sky2_watchdog(unsigned long arg)
  2054. {
  2055. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2056. struct net_device *dev;
  2057. /* Check for lost IRQ once a second */
  2058. if (sky2_read32(hw, B0_ISRC)) {
  2059. dev = hw->dev[0];
  2060. if (__netif_rx_schedule_prep(dev))
  2061. __netif_rx_schedule(dev);
  2062. } else {
  2063. int i, active = 0;
  2064. for (i = 0; i < hw->ports; i++) {
  2065. dev = hw->dev[i];
  2066. if (!netif_running(dev))
  2067. continue;
  2068. ++active;
  2069. /* For chips with Rx FIFO, check if stuck */
  2070. if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
  2071. sky2_rx_hung(dev)) {
  2072. pr_info(PFX "%s: receiver hang detected\n",
  2073. dev->name);
  2074. schedule_work(&hw->restart_work);
  2075. return;
  2076. }
  2077. }
  2078. if (active == 0)
  2079. return;
  2080. }
  2081. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2082. }
  2083. /* Hardware/software error handling */
  2084. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2085. {
  2086. if (net_ratelimit())
  2087. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2088. if (status & Y2_IS_HW_ERR)
  2089. sky2_hw_intr(hw);
  2090. if (status & Y2_IS_IRQ_MAC1)
  2091. sky2_mac_intr(hw, 0);
  2092. if (status & Y2_IS_IRQ_MAC2)
  2093. sky2_mac_intr(hw, 1);
  2094. if (status & Y2_IS_CHK_RX1)
  2095. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2096. if (status & Y2_IS_CHK_RX2)
  2097. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2098. if (status & Y2_IS_CHK_TXA1)
  2099. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2100. if (status & Y2_IS_CHK_TXA2)
  2101. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2102. }
  2103. static int sky2_poll(struct net_device *dev0, int *budget)
  2104. {
  2105. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  2106. int work_done;
  2107. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2108. if (unlikely(status & Y2_IS_ERROR))
  2109. sky2_err_intr(hw, status);
  2110. if (status & Y2_IS_IRQ_PHY1)
  2111. sky2_phy_intr(hw, 0);
  2112. if (status & Y2_IS_IRQ_PHY2)
  2113. sky2_phy_intr(hw, 1);
  2114. work_done = sky2_status_intr(hw, min(dev0->quota, *budget));
  2115. *budget -= work_done;
  2116. dev0->quota -= work_done;
  2117. /* More work? */
  2118. if (hw->st_idx != sky2_read16(hw, STAT_PUT_IDX))
  2119. return 1;
  2120. /* Bug/Errata workaround?
  2121. * Need to kick the TX irq moderation timer.
  2122. */
  2123. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2124. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2125. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2126. }
  2127. netif_rx_complete(dev0);
  2128. sky2_read32(hw, B0_Y2_SP_LISR);
  2129. return 0;
  2130. }
  2131. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2132. {
  2133. struct sky2_hw *hw = dev_id;
  2134. struct net_device *dev0 = hw->dev[0];
  2135. u32 status;
  2136. /* Reading this mask interrupts as side effect */
  2137. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2138. if (status == 0 || status == ~0)
  2139. return IRQ_NONE;
  2140. prefetch(&hw->st_le[hw->st_idx]);
  2141. if (likely(__netif_rx_schedule_prep(dev0)))
  2142. __netif_rx_schedule(dev0);
  2143. return IRQ_HANDLED;
  2144. }
  2145. #ifdef CONFIG_NET_POLL_CONTROLLER
  2146. static void sky2_netpoll(struct net_device *dev)
  2147. {
  2148. struct sky2_port *sky2 = netdev_priv(dev);
  2149. struct net_device *dev0 = sky2->hw->dev[0];
  2150. if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
  2151. __netif_rx_schedule(dev0);
  2152. }
  2153. #endif
  2154. /* Chip internal frequency for clock calculations */
  2155. static u32 sky2_mhz(const struct sky2_hw *hw)
  2156. {
  2157. switch (hw->chip_id) {
  2158. case CHIP_ID_YUKON_EC:
  2159. case CHIP_ID_YUKON_EC_U:
  2160. case CHIP_ID_YUKON_EX:
  2161. return 125;
  2162. case CHIP_ID_YUKON_FE:
  2163. return 100;
  2164. case CHIP_ID_YUKON_FE_P:
  2165. return 50;
  2166. case CHIP_ID_YUKON_XL:
  2167. return 156;
  2168. default:
  2169. BUG();
  2170. }
  2171. }
  2172. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2173. {
  2174. return sky2_mhz(hw) * us;
  2175. }
  2176. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2177. {
  2178. return clk / sky2_mhz(hw);
  2179. }
  2180. static int __devinit sky2_init(struct sky2_hw *hw)
  2181. {
  2182. u8 t8;
  2183. /* Enable all clocks */
  2184. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2185. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2186. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2187. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2188. switch(hw->chip_id) {
  2189. case CHIP_ID_YUKON_XL:
  2190. hw->flags = SKY2_HW_GIGABIT
  2191. | SKY2_HW_NEWER_PHY;
  2192. if (hw->chip_rev < 3)
  2193. hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
  2194. break;
  2195. case CHIP_ID_YUKON_EC_U:
  2196. hw->flags = SKY2_HW_GIGABIT
  2197. | SKY2_HW_NEWER_PHY
  2198. | SKY2_HW_ADV_POWER_CTL;
  2199. break;
  2200. case CHIP_ID_YUKON_EX:
  2201. hw->flags = SKY2_HW_GIGABIT
  2202. | SKY2_HW_NEWER_PHY
  2203. | SKY2_HW_NEW_LE
  2204. | SKY2_HW_ADV_POWER_CTL;
  2205. /* New transmit checksum */
  2206. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2207. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2208. break;
  2209. case CHIP_ID_YUKON_EC:
  2210. /* This rev is really old, and requires untested workarounds */
  2211. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2212. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2213. return -EOPNOTSUPP;
  2214. }
  2215. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
  2216. break;
  2217. case CHIP_ID_YUKON_FE:
  2218. break;
  2219. case CHIP_ID_YUKON_FE_P:
  2220. hw->flags = SKY2_HW_NEWER_PHY
  2221. | SKY2_HW_NEW_LE
  2222. | SKY2_HW_AUTO_TX_SUM
  2223. | SKY2_HW_ADV_POWER_CTL;
  2224. break;
  2225. default:
  2226. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2227. hw->chip_id);
  2228. return -EOPNOTSUPP;
  2229. }
  2230. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2231. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2232. hw->flags |= SKY2_HW_FIBRE_PHY;
  2233. hw->ports = 1;
  2234. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2235. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2236. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2237. ++hw->ports;
  2238. }
  2239. return 0;
  2240. }
  2241. static void sky2_reset(struct sky2_hw *hw)
  2242. {
  2243. u16 status;
  2244. int i;
  2245. /* disable ASF */
  2246. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2247. status = sky2_read16(hw, HCU_CCSR);
  2248. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2249. HCU_CCSR_UC_STATE_MSK);
  2250. sky2_write16(hw, HCU_CCSR, status);
  2251. } else
  2252. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2253. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2254. /* do a SW reset */
  2255. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2256. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2257. /* clear PCI errors, if any */
  2258. status = sky2_pci_read16(hw, PCI_STATUS);
  2259. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2260. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  2261. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2262. /* clear any PEX errors */
  2263. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  2264. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  2265. sky2_power_on(hw);
  2266. for (i = 0; i < hw->ports; i++) {
  2267. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2268. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2269. if (hw->chip_id == CHIP_ID_YUKON_EX)
  2270. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2271. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2272. | GMC_BYP_RETR_ON);
  2273. }
  2274. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2275. /* Clear I2C IRQ noise */
  2276. sky2_write32(hw, B2_I2C_IRQ, 1);
  2277. /* turn off hardware timer (unused) */
  2278. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2279. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2280. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2281. /* Turn off descriptor polling */
  2282. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2283. /* Turn off receive timestamp */
  2284. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2285. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2286. /* enable the Tx Arbiters */
  2287. for (i = 0; i < hw->ports; i++)
  2288. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2289. /* Initialize ram interface */
  2290. for (i = 0; i < hw->ports; i++) {
  2291. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2292. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2293. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2294. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2295. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2296. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2297. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2298. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2299. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2300. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2301. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2302. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2303. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2304. }
  2305. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  2306. for (i = 0; i < hw->ports; i++)
  2307. sky2_gmac_reset(hw, i);
  2308. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2309. hw->st_idx = 0;
  2310. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2311. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2312. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2313. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2314. /* Set the list last index */
  2315. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2316. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2317. sky2_write8(hw, STAT_FIFO_WM, 16);
  2318. /* set Status-FIFO ISR watermark */
  2319. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2320. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2321. else
  2322. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2323. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2324. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2325. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2326. /* enable status unit */
  2327. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2328. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2329. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2330. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2331. }
  2332. static void sky2_restart(struct work_struct *work)
  2333. {
  2334. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2335. struct net_device *dev;
  2336. int i, err;
  2337. rtnl_lock();
  2338. sky2_write32(hw, B0_IMSK, 0);
  2339. sky2_read32(hw, B0_IMSK);
  2340. netif_poll_disable(hw->dev[0]);
  2341. for (i = 0; i < hw->ports; i++) {
  2342. dev = hw->dev[i];
  2343. if (netif_running(dev))
  2344. sky2_down(dev);
  2345. }
  2346. sky2_reset(hw);
  2347. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2348. netif_poll_enable(hw->dev[0]);
  2349. for (i = 0; i < hw->ports; i++) {
  2350. dev = hw->dev[i];
  2351. if (netif_running(dev)) {
  2352. err = sky2_up(dev);
  2353. if (err) {
  2354. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2355. dev->name, err);
  2356. dev_close(dev);
  2357. }
  2358. }
  2359. }
  2360. rtnl_unlock();
  2361. }
  2362. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2363. {
  2364. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2365. }
  2366. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2367. {
  2368. const struct sky2_port *sky2 = netdev_priv(dev);
  2369. wol->supported = sky2_wol_supported(sky2->hw);
  2370. wol->wolopts = sky2->wol;
  2371. }
  2372. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2373. {
  2374. struct sky2_port *sky2 = netdev_priv(dev);
  2375. struct sky2_hw *hw = sky2->hw;
  2376. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2377. return -EOPNOTSUPP;
  2378. sky2->wol = wol->wolopts;
  2379. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2380. hw->chip_id == CHIP_ID_YUKON_EX ||
  2381. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2382. sky2_write32(hw, B0_CTST, sky2->wol
  2383. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2384. if (!netif_running(dev))
  2385. sky2_wol_init(sky2);
  2386. return 0;
  2387. }
  2388. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2389. {
  2390. if (sky2_is_copper(hw)) {
  2391. u32 modes = SUPPORTED_10baseT_Half
  2392. | SUPPORTED_10baseT_Full
  2393. | SUPPORTED_100baseT_Half
  2394. | SUPPORTED_100baseT_Full
  2395. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2396. if (hw->flags & SKY2_HW_GIGABIT)
  2397. modes |= SUPPORTED_1000baseT_Half
  2398. | SUPPORTED_1000baseT_Full;
  2399. return modes;
  2400. } else
  2401. return SUPPORTED_1000baseT_Half
  2402. | SUPPORTED_1000baseT_Full
  2403. | SUPPORTED_Autoneg
  2404. | SUPPORTED_FIBRE;
  2405. }
  2406. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2407. {
  2408. struct sky2_port *sky2 = netdev_priv(dev);
  2409. struct sky2_hw *hw = sky2->hw;
  2410. ecmd->transceiver = XCVR_INTERNAL;
  2411. ecmd->supported = sky2_supported_modes(hw);
  2412. ecmd->phy_address = PHY_ADDR_MARV;
  2413. if (sky2_is_copper(hw)) {
  2414. ecmd->port = PORT_TP;
  2415. ecmd->speed = sky2->speed;
  2416. } else {
  2417. ecmd->speed = SPEED_1000;
  2418. ecmd->port = PORT_FIBRE;
  2419. }
  2420. ecmd->advertising = sky2->advertising;
  2421. ecmd->autoneg = sky2->autoneg;
  2422. ecmd->duplex = sky2->duplex;
  2423. return 0;
  2424. }
  2425. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2426. {
  2427. struct sky2_port *sky2 = netdev_priv(dev);
  2428. const struct sky2_hw *hw = sky2->hw;
  2429. u32 supported = sky2_supported_modes(hw);
  2430. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2431. ecmd->advertising = supported;
  2432. sky2->duplex = -1;
  2433. sky2->speed = -1;
  2434. } else {
  2435. u32 setting;
  2436. switch (ecmd->speed) {
  2437. case SPEED_1000:
  2438. if (ecmd->duplex == DUPLEX_FULL)
  2439. setting = SUPPORTED_1000baseT_Full;
  2440. else if (ecmd->duplex == DUPLEX_HALF)
  2441. setting = SUPPORTED_1000baseT_Half;
  2442. else
  2443. return -EINVAL;
  2444. break;
  2445. case SPEED_100:
  2446. if (ecmd->duplex == DUPLEX_FULL)
  2447. setting = SUPPORTED_100baseT_Full;
  2448. else if (ecmd->duplex == DUPLEX_HALF)
  2449. setting = SUPPORTED_100baseT_Half;
  2450. else
  2451. return -EINVAL;
  2452. break;
  2453. case SPEED_10:
  2454. if (ecmd->duplex == DUPLEX_FULL)
  2455. setting = SUPPORTED_10baseT_Full;
  2456. else if (ecmd->duplex == DUPLEX_HALF)
  2457. setting = SUPPORTED_10baseT_Half;
  2458. else
  2459. return -EINVAL;
  2460. break;
  2461. default:
  2462. return -EINVAL;
  2463. }
  2464. if ((setting & supported) == 0)
  2465. return -EINVAL;
  2466. sky2->speed = ecmd->speed;
  2467. sky2->duplex = ecmd->duplex;
  2468. }
  2469. sky2->autoneg = ecmd->autoneg;
  2470. sky2->advertising = ecmd->advertising;
  2471. if (netif_running(dev)) {
  2472. sky2_phy_reinit(sky2);
  2473. sky2_set_multicast(dev);
  2474. }
  2475. return 0;
  2476. }
  2477. static void sky2_get_drvinfo(struct net_device *dev,
  2478. struct ethtool_drvinfo *info)
  2479. {
  2480. struct sky2_port *sky2 = netdev_priv(dev);
  2481. strcpy(info->driver, DRV_NAME);
  2482. strcpy(info->version, DRV_VERSION);
  2483. strcpy(info->fw_version, "N/A");
  2484. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2485. }
  2486. static const struct sky2_stat {
  2487. char name[ETH_GSTRING_LEN];
  2488. u16 offset;
  2489. } sky2_stats[] = {
  2490. { "tx_bytes", GM_TXO_OK_HI },
  2491. { "rx_bytes", GM_RXO_OK_HI },
  2492. { "tx_broadcast", GM_TXF_BC_OK },
  2493. { "rx_broadcast", GM_RXF_BC_OK },
  2494. { "tx_multicast", GM_TXF_MC_OK },
  2495. { "rx_multicast", GM_RXF_MC_OK },
  2496. { "tx_unicast", GM_TXF_UC_OK },
  2497. { "rx_unicast", GM_RXF_UC_OK },
  2498. { "tx_mac_pause", GM_TXF_MPAUSE },
  2499. { "rx_mac_pause", GM_RXF_MPAUSE },
  2500. { "collisions", GM_TXF_COL },
  2501. { "late_collision",GM_TXF_LAT_COL },
  2502. { "aborted", GM_TXF_ABO_COL },
  2503. { "single_collisions", GM_TXF_SNG_COL },
  2504. { "multi_collisions", GM_TXF_MUL_COL },
  2505. { "rx_short", GM_RXF_SHT },
  2506. { "rx_runt", GM_RXE_FRAG },
  2507. { "rx_64_byte_packets", GM_RXF_64B },
  2508. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2509. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2510. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2511. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2512. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2513. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2514. { "rx_too_long", GM_RXF_LNG_ERR },
  2515. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2516. { "rx_jabber", GM_RXF_JAB_PKT },
  2517. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2518. { "tx_64_byte_packets", GM_TXF_64B },
  2519. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2520. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2521. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2522. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2523. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2524. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2525. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2526. };
  2527. static u32 sky2_get_rx_csum(struct net_device *dev)
  2528. {
  2529. struct sky2_port *sky2 = netdev_priv(dev);
  2530. return sky2->rx_csum;
  2531. }
  2532. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2533. {
  2534. struct sky2_port *sky2 = netdev_priv(dev);
  2535. sky2->rx_csum = data;
  2536. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2537. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2538. return 0;
  2539. }
  2540. static u32 sky2_get_msglevel(struct net_device *netdev)
  2541. {
  2542. struct sky2_port *sky2 = netdev_priv(netdev);
  2543. return sky2->msg_enable;
  2544. }
  2545. static int sky2_nway_reset(struct net_device *dev)
  2546. {
  2547. struct sky2_port *sky2 = netdev_priv(dev);
  2548. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2549. return -EINVAL;
  2550. sky2_phy_reinit(sky2);
  2551. sky2_set_multicast(dev);
  2552. return 0;
  2553. }
  2554. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2555. {
  2556. struct sky2_hw *hw = sky2->hw;
  2557. unsigned port = sky2->port;
  2558. int i;
  2559. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2560. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2561. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2562. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2563. for (i = 2; i < count; i++)
  2564. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2565. }
  2566. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2567. {
  2568. struct sky2_port *sky2 = netdev_priv(netdev);
  2569. sky2->msg_enable = value;
  2570. }
  2571. static int sky2_get_stats_count(struct net_device *dev)
  2572. {
  2573. return ARRAY_SIZE(sky2_stats);
  2574. }
  2575. static void sky2_get_ethtool_stats(struct net_device *dev,
  2576. struct ethtool_stats *stats, u64 * data)
  2577. {
  2578. struct sky2_port *sky2 = netdev_priv(dev);
  2579. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2580. }
  2581. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2582. {
  2583. int i;
  2584. switch (stringset) {
  2585. case ETH_SS_STATS:
  2586. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2587. memcpy(data + i * ETH_GSTRING_LEN,
  2588. sky2_stats[i].name, ETH_GSTRING_LEN);
  2589. break;
  2590. }
  2591. }
  2592. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2593. {
  2594. struct sky2_port *sky2 = netdev_priv(dev);
  2595. return &sky2->net_stats;
  2596. }
  2597. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2598. {
  2599. struct sky2_port *sky2 = netdev_priv(dev);
  2600. struct sky2_hw *hw = sky2->hw;
  2601. unsigned port = sky2->port;
  2602. const struct sockaddr *addr = p;
  2603. if (!is_valid_ether_addr(addr->sa_data))
  2604. return -EADDRNOTAVAIL;
  2605. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2606. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2607. dev->dev_addr, ETH_ALEN);
  2608. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2609. dev->dev_addr, ETH_ALEN);
  2610. /* virtual address for data */
  2611. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2612. /* physical address: used for pause frames */
  2613. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2614. return 0;
  2615. }
  2616. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2617. {
  2618. u32 bit;
  2619. bit = ether_crc(ETH_ALEN, addr) & 63;
  2620. filter[bit >> 3] |= 1 << (bit & 7);
  2621. }
  2622. static void sky2_set_multicast(struct net_device *dev)
  2623. {
  2624. struct sky2_port *sky2 = netdev_priv(dev);
  2625. struct sky2_hw *hw = sky2->hw;
  2626. unsigned port = sky2->port;
  2627. struct dev_mc_list *list = dev->mc_list;
  2628. u16 reg;
  2629. u8 filter[8];
  2630. int rx_pause;
  2631. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2632. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2633. memset(filter, 0, sizeof(filter));
  2634. reg = gma_read16(hw, port, GM_RX_CTRL);
  2635. reg |= GM_RXCR_UCF_ENA;
  2636. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2637. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2638. else if (dev->flags & IFF_ALLMULTI)
  2639. memset(filter, 0xff, sizeof(filter));
  2640. else if (dev->mc_count == 0 && !rx_pause)
  2641. reg &= ~GM_RXCR_MCF_ENA;
  2642. else {
  2643. int i;
  2644. reg |= GM_RXCR_MCF_ENA;
  2645. if (rx_pause)
  2646. sky2_add_filter(filter, pause_mc_addr);
  2647. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2648. sky2_add_filter(filter, list->dmi_addr);
  2649. }
  2650. gma_write16(hw, port, GM_MC_ADDR_H1,
  2651. (u16) filter[0] | ((u16) filter[1] << 8));
  2652. gma_write16(hw, port, GM_MC_ADDR_H2,
  2653. (u16) filter[2] | ((u16) filter[3] << 8));
  2654. gma_write16(hw, port, GM_MC_ADDR_H3,
  2655. (u16) filter[4] | ((u16) filter[5] << 8));
  2656. gma_write16(hw, port, GM_MC_ADDR_H4,
  2657. (u16) filter[6] | ((u16) filter[7] << 8));
  2658. gma_write16(hw, port, GM_RX_CTRL, reg);
  2659. }
  2660. /* Can have one global because blinking is controlled by
  2661. * ethtool and that is always under RTNL mutex
  2662. */
  2663. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2664. {
  2665. u16 pg;
  2666. switch (hw->chip_id) {
  2667. case CHIP_ID_YUKON_XL:
  2668. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2669. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2670. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2671. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2672. PHY_M_LEDC_INIT_CTRL(7) |
  2673. PHY_M_LEDC_STA1_CTRL(7) |
  2674. PHY_M_LEDC_STA0_CTRL(7))
  2675. : 0);
  2676. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2677. break;
  2678. default:
  2679. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2680. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2681. on ? PHY_M_LED_ALL : 0);
  2682. }
  2683. }
  2684. /* blink LED's for finding board */
  2685. static int sky2_phys_id(struct net_device *dev, u32 data)
  2686. {
  2687. struct sky2_port *sky2 = netdev_priv(dev);
  2688. struct sky2_hw *hw = sky2->hw;
  2689. unsigned port = sky2->port;
  2690. u16 ledctrl, ledover = 0;
  2691. long ms;
  2692. int interrupted;
  2693. int onoff = 1;
  2694. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2695. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2696. else
  2697. ms = data * 1000;
  2698. /* save initial values */
  2699. spin_lock_bh(&sky2->phy_lock);
  2700. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2701. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2702. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2703. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2704. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2705. } else {
  2706. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2707. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2708. }
  2709. interrupted = 0;
  2710. while (!interrupted && ms > 0) {
  2711. sky2_led(hw, port, onoff);
  2712. onoff = !onoff;
  2713. spin_unlock_bh(&sky2->phy_lock);
  2714. interrupted = msleep_interruptible(250);
  2715. spin_lock_bh(&sky2->phy_lock);
  2716. ms -= 250;
  2717. }
  2718. /* resume regularly scheduled programming */
  2719. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2720. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2721. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2722. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2723. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2724. } else {
  2725. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2726. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2727. }
  2728. spin_unlock_bh(&sky2->phy_lock);
  2729. return 0;
  2730. }
  2731. static void sky2_get_pauseparam(struct net_device *dev,
  2732. struct ethtool_pauseparam *ecmd)
  2733. {
  2734. struct sky2_port *sky2 = netdev_priv(dev);
  2735. switch (sky2->flow_mode) {
  2736. case FC_NONE:
  2737. ecmd->tx_pause = ecmd->rx_pause = 0;
  2738. break;
  2739. case FC_TX:
  2740. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2741. break;
  2742. case FC_RX:
  2743. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2744. break;
  2745. case FC_BOTH:
  2746. ecmd->tx_pause = ecmd->rx_pause = 1;
  2747. }
  2748. ecmd->autoneg = sky2->autoneg;
  2749. }
  2750. static int sky2_set_pauseparam(struct net_device *dev,
  2751. struct ethtool_pauseparam *ecmd)
  2752. {
  2753. struct sky2_port *sky2 = netdev_priv(dev);
  2754. sky2->autoneg = ecmd->autoneg;
  2755. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2756. if (netif_running(dev))
  2757. sky2_phy_reinit(sky2);
  2758. return 0;
  2759. }
  2760. static int sky2_get_coalesce(struct net_device *dev,
  2761. struct ethtool_coalesce *ecmd)
  2762. {
  2763. struct sky2_port *sky2 = netdev_priv(dev);
  2764. struct sky2_hw *hw = sky2->hw;
  2765. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2766. ecmd->tx_coalesce_usecs = 0;
  2767. else {
  2768. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2769. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2770. }
  2771. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2772. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2773. ecmd->rx_coalesce_usecs = 0;
  2774. else {
  2775. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2776. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2777. }
  2778. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2779. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2780. ecmd->rx_coalesce_usecs_irq = 0;
  2781. else {
  2782. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2783. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2784. }
  2785. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2786. return 0;
  2787. }
  2788. /* Note: this affect both ports */
  2789. static int sky2_set_coalesce(struct net_device *dev,
  2790. struct ethtool_coalesce *ecmd)
  2791. {
  2792. struct sky2_port *sky2 = netdev_priv(dev);
  2793. struct sky2_hw *hw = sky2->hw;
  2794. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2795. if (ecmd->tx_coalesce_usecs > tmax ||
  2796. ecmd->rx_coalesce_usecs > tmax ||
  2797. ecmd->rx_coalesce_usecs_irq > tmax)
  2798. return -EINVAL;
  2799. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2800. return -EINVAL;
  2801. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2802. return -EINVAL;
  2803. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2804. return -EINVAL;
  2805. if (ecmd->tx_coalesce_usecs == 0)
  2806. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2807. else {
  2808. sky2_write32(hw, STAT_TX_TIMER_INI,
  2809. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2810. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2811. }
  2812. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2813. if (ecmd->rx_coalesce_usecs == 0)
  2814. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2815. else {
  2816. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2817. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2818. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2819. }
  2820. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2821. if (ecmd->rx_coalesce_usecs_irq == 0)
  2822. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2823. else {
  2824. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2825. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2826. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2827. }
  2828. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2829. return 0;
  2830. }
  2831. static void sky2_get_ringparam(struct net_device *dev,
  2832. struct ethtool_ringparam *ering)
  2833. {
  2834. struct sky2_port *sky2 = netdev_priv(dev);
  2835. ering->rx_max_pending = RX_MAX_PENDING;
  2836. ering->rx_mini_max_pending = 0;
  2837. ering->rx_jumbo_max_pending = 0;
  2838. ering->tx_max_pending = TX_RING_SIZE - 1;
  2839. ering->rx_pending = sky2->rx_pending;
  2840. ering->rx_mini_pending = 0;
  2841. ering->rx_jumbo_pending = 0;
  2842. ering->tx_pending = sky2->tx_pending;
  2843. }
  2844. static int sky2_set_ringparam(struct net_device *dev,
  2845. struct ethtool_ringparam *ering)
  2846. {
  2847. struct sky2_port *sky2 = netdev_priv(dev);
  2848. int err = 0;
  2849. if (ering->rx_pending > RX_MAX_PENDING ||
  2850. ering->rx_pending < 8 ||
  2851. ering->tx_pending < MAX_SKB_TX_LE ||
  2852. ering->tx_pending > TX_RING_SIZE - 1)
  2853. return -EINVAL;
  2854. if (netif_running(dev))
  2855. sky2_down(dev);
  2856. sky2->rx_pending = ering->rx_pending;
  2857. sky2->tx_pending = ering->tx_pending;
  2858. if (netif_running(dev)) {
  2859. err = sky2_up(dev);
  2860. if (err)
  2861. dev_close(dev);
  2862. else
  2863. sky2_set_multicast(dev);
  2864. }
  2865. return err;
  2866. }
  2867. static int sky2_get_regs_len(struct net_device *dev)
  2868. {
  2869. return 0x4000;
  2870. }
  2871. /*
  2872. * Returns copy of control register region
  2873. * Note: ethtool_get_regs always provides full size (16k) buffer
  2874. */
  2875. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2876. void *p)
  2877. {
  2878. const struct sky2_port *sky2 = netdev_priv(dev);
  2879. const void __iomem *io = sky2->hw->regs;
  2880. regs->version = 1;
  2881. memset(p, 0, regs->len);
  2882. memcpy_fromio(p, io, B3_RAM_ADDR);
  2883. /* skip diagnostic ram region */
  2884. memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);
  2885. /* copy GMAC registers */
  2886. memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
  2887. if (sky2->hw->ports > 1)
  2888. memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);
  2889. }
  2890. /* In order to do Jumbo packets on these chips, need to turn off the
  2891. * transmit store/forward. Therefore checksum offload won't work.
  2892. */
  2893. static int no_tx_offload(struct net_device *dev)
  2894. {
  2895. const struct sky2_port *sky2 = netdev_priv(dev);
  2896. const struct sky2_hw *hw = sky2->hw;
  2897. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  2898. }
  2899. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  2900. {
  2901. if (data && no_tx_offload(dev))
  2902. return -EINVAL;
  2903. return ethtool_op_set_tx_csum(dev, data);
  2904. }
  2905. static int sky2_set_tso(struct net_device *dev, u32 data)
  2906. {
  2907. if (data && no_tx_offload(dev))
  2908. return -EINVAL;
  2909. return ethtool_op_set_tso(dev, data);
  2910. }
  2911. static int sky2_get_eeprom_len(struct net_device *dev)
  2912. {
  2913. struct sky2_port *sky2 = netdev_priv(dev);
  2914. u16 reg2;
  2915. reg2 = sky2_pci_read32(sky2->hw, PCI_DEV_REG2);
  2916. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  2917. }
  2918. static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
  2919. {
  2920. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  2921. while (!(sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F))
  2922. cpu_relax();
  2923. return sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  2924. }
  2925. static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
  2926. {
  2927. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  2928. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  2929. do {
  2930. cpu_relax();
  2931. } while (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F);
  2932. }
  2933. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  2934. u8 *data)
  2935. {
  2936. struct sky2_port *sky2 = netdev_priv(dev);
  2937. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  2938. int length = eeprom->len;
  2939. u16 offset = eeprom->offset;
  2940. if (!cap)
  2941. return -EINVAL;
  2942. eeprom->magic = SKY2_EEPROM_MAGIC;
  2943. while (length > 0) {
  2944. u32 val = sky2_vpd_read(sky2->hw, cap, offset);
  2945. int n = min_t(int, length, sizeof(val));
  2946. memcpy(data, &val, n);
  2947. length -= n;
  2948. data += n;
  2949. offset += n;
  2950. }
  2951. return 0;
  2952. }
  2953. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  2954. u8 *data)
  2955. {
  2956. struct sky2_port *sky2 = netdev_priv(dev);
  2957. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  2958. int length = eeprom->len;
  2959. u16 offset = eeprom->offset;
  2960. if (!cap)
  2961. return -EINVAL;
  2962. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  2963. return -EINVAL;
  2964. while (length > 0) {
  2965. u32 val;
  2966. int n = min_t(int, length, sizeof(val));
  2967. if (n < sizeof(val))
  2968. val = sky2_vpd_read(sky2->hw, cap, offset);
  2969. memcpy(&val, data, n);
  2970. sky2_vpd_write(sky2->hw, cap, offset, val);
  2971. length -= n;
  2972. data += n;
  2973. offset += n;
  2974. }
  2975. return 0;
  2976. }
  2977. static const struct ethtool_ops sky2_ethtool_ops = {
  2978. .get_settings = sky2_get_settings,
  2979. .set_settings = sky2_set_settings,
  2980. .get_drvinfo = sky2_get_drvinfo,
  2981. .get_wol = sky2_get_wol,
  2982. .set_wol = sky2_set_wol,
  2983. .get_msglevel = sky2_get_msglevel,
  2984. .set_msglevel = sky2_set_msglevel,
  2985. .nway_reset = sky2_nway_reset,
  2986. .get_regs_len = sky2_get_regs_len,
  2987. .get_regs = sky2_get_regs,
  2988. .get_link = ethtool_op_get_link,
  2989. .get_eeprom_len = sky2_get_eeprom_len,
  2990. .get_eeprom = sky2_get_eeprom,
  2991. .set_eeprom = sky2_set_eeprom,
  2992. .get_sg = ethtool_op_get_sg,
  2993. .set_sg = ethtool_op_set_sg,
  2994. .get_tx_csum = ethtool_op_get_tx_csum,
  2995. .set_tx_csum = sky2_set_tx_csum,
  2996. .get_tso = ethtool_op_get_tso,
  2997. .set_tso = sky2_set_tso,
  2998. .get_rx_csum = sky2_get_rx_csum,
  2999. .set_rx_csum = sky2_set_rx_csum,
  3000. .get_strings = sky2_get_strings,
  3001. .get_coalesce = sky2_get_coalesce,
  3002. .set_coalesce = sky2_set_coalesce,
  3003. .get_ringparam = sky2_get_ringparam,
  3004. .set_ringparam = sky2_set_ringparam,
  3005. .get_pauseparam = sky2_get_pauseparam,
  3006. .set_pauseparam = sky2_set_pauseparam,
  3007. .phys_id = sky2_phys_id,
  3008. .get_stats_count = sky2_get_stats_count,
  3009. .get_ethtool_stats = sky2_get_ethtool_stats,
  3010. };
  3011. #ifdef CONFIG_SKY2_DEBUG
  3012. static struct dentry *sky2_debug;
  3013. static int sky2_debug_show(struct seq_file *seq, void *v)
  3014. {
  3015. struct net_device *dev = seq->private;
  3016. const struct sky2_port *sky2 = netdev_priv(dev);
  3017. const struct sky2_hw *hw = sky2->hw;
  3018. unsigned port = sky2->port;
  3019. unsigned idx, last;
  3020. int sop;
  3021. if (!netif_running(dev))
  3022. return -ENETDOWN;
  3023. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3024. sky2_read32(hw, B0_ISRC),
  3025. sky2_read32(hw, B0_IMSK),
  3026. sky2_read32(hw, B0_Y2_SP_ICR));
  3027. netif_poll_disable(hw->dev[0]);
  3028. last = sky2_read16(hw, STAT_PUT_IDX);
  3029. if (hw->st_idx == last)
  3030. seq_puts(seq, "Status ring (empty)\n");
  3031. else {
  3032. seq_puts(seq, "Status ring\n");
  3033. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3034. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3035. const struct sky2_status_le *le = hw->st_le + idx;
  3036. seq_printf(seq, "[%d] %#x %d %#x\n",
  3037. idx, le->opcode, le->length, le->status);
  3038. }
  3039. seq_puts(seq, "\n");
  3040. }
  3041. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3042. sky2->tx_cons, sky2->tx_prod,
  3043. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3044. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3045. /* Dump contents of tx ring */
  3046. sop = 1;
  3047. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3048. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3049. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3050. u32 a = le32_to_cpu(le->addr);
  3051. if (sop)
  3052. seq_printf(seq, "%u:", idx);
  3053. sop = 0;
  3054. switch(le->opcode & ~HW_OWNER) {
  3055. case OP_ADDR64:
  3056. seq_printf(seq, " %#x:", a);
  3057. break;
  3058. case OP_LRGLEN:
  3059. seq_printf(seq, " mtu=%d", a);
  3060. break;
  3061. case OP_VLAN:
  3062. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3063. break;
  3064. case OP_TCPLISW:
  3065. seq_printf(seq, " csum=%#x", a);
  3066. break;
  3067. case OP_LARGESEND:
  3068. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3069. break;
  3070. case OP_PACKET:
  3071. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3072. break;
  3073. case OP_BUFFER:
  3074. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3075. break;
  3076. default:
  3077. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3078. a, le16_to_cpu(le->length));
  3079. }
  3080. if (le->ctrl & EOP) {
  3081. seq_putc(seq, '\n');
  3082. sop = 1;
  3083. }
  3084. }
  3085. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3086. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3087. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3088. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3089. netif_poll_enable(hw->dev[0]);
  3090. return 0;
  3091. }
  3092. static int sky2_debug_open(struct inode *inode, struct file *file)
  3093. {
  3094. return single_open(file, sky2_debug_show, inode->i_private);
  3095. }
  3096. static const struct file_operations sky2_debug_fops = {
  3097. .owner = THIS_MODULE,
  3098. .open = sky2_debug_open,
  3099. .read = seq_read,
  3100. .llseek = seq_lseek,
  3101. .release = single_release,
  3102. };
  3103. /*
  3104. * Use network device events to create/remove/rename
  3105. * debugfs file entries
  3106. */
  3107. static int sky2_device_event(struct notifier_block *unused,
  3108. unsigned long event, void *ptr)
  3109. {
  3110. struct net_device *dev = ptr;
  3111. if (dev->open == sky2_up) {
  3112. struct sky2_port *sky2 = netdev_priv(dev);
  3113. switch(event) {
  3114. case NETDEV_CHANGENAME:
  3115. if (!netif_running(dev))
  3116. break;
  3117. /* fallthrough */
  3118. case NETDEV_DOWN:
  3119. case NETDEV_GOING_DOWN:
  3120. if (sky2->debugfs) {
  3121. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3122. dev->name);
  3123. debugfs_remove(sky2->debugfs);
  3124. sky2->debugfs = NULL;
  3125. }
  3126. if (event != NETDEV_CHANGENAME)
  3127. break;
  3128. /* fallthrough for changename */
  3129. case NETDEV_UP:
  3130. if (sky2_debug) {
  3131. struct dentry *d;
  3132. d = debugfs_create_file(dev->name, S_IRUGO,
  3133. sky2_debug, dev,
  3134. &sky2_debug_fops);
  3135. if (d == NULL || IS_ERR(d))
  3136. printk(KERN_INFO PFX
  3137. "%s: debugfs create failed\n",
  3138. dev->name);
  3139. else
  3140. sky2->debugfs = d;
  3141. }
  3142. break;
  3143. }
  3144. }
  3145. return NOTIFY_DONE;
  3146. }
  3147. static struct notifier_block sky2_notifier = {
  3148. .notifier_call = sky2_device_event,
  3149. };
  3150. static __init void sky2_debug_init(void)
  3151. {
  3152. struct dentry *ent;
  3153. ent = debugfs_create_dir("sky2", NULL);
  3154. if (!ent || IS_ERR(ent))
  3155. return;
  3156. sky2_debug = ent;
  3157. register_netdevice_notifier(&sky2_notifier);
  3158. }
  3159. static __exit void sky2_debug_cleanup(void)
  3160. {
  3161. if (sky2_debug) {
  3162. unregister_netdevice_notifier(&sky2_notifier);
  3163. debugfs_remove(sky2_debug);
  3164. sky2_debug = NULL;
  3165. }
  3166. }
  3167. #else
  3168. #define sky2_debug_init()
  3169. #define sky2_debug_cleanup()
  3170. #endif
  3171. /* Initialize network device */
  3172. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3173. unsigned port,
  3174. int highmem, int wol)
  3175. {
  3176. struct sky2_port *sky2;
  3177. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3178. if (!dev) {
  3179. dev_err(&hw->pdev->dev, "etherdev alloc failed");
  3180. return NULL;
  3181. }
  3182. SET_MODULE_OWNER(dev);
  3183. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3184. dev->irq = hw->pdev->irq;
  3185. dev->open = sky2_up;
  3186. dev->stop = sky2_down;
  3187. dev->do_ioctl = sky2_ioctl;
  3188. dev->hard_start_xmit = sky2_xmit_frame;
  3189. dev->get_stats = sky2_get_stats;
  3190. dev->set_multicast_list = sky2_set_multicast;
  3191. dev->set_mac_address = sky2_set_mac_address;
  3192. dev->change_mtu = sky2_change_mtu;
  3193. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3194. dev->tx_timeout = sky2_tx_timeout;
  3195. dev->watchdog_timeo = TX_WATCHDOG;
  3196. if (port == 0)
  3197. dev->poll = sky2_poll;
  3198. dev->weight = NAPI_WEIGHT;
  3199. #ifdef CONFIG_NET_POLL_CONTROLLER
  3200. /* Network console (only works on port 0)
  3201. * because netpoll makes assumptions about NAPI
  3202. */
  3203. if (port == 0)
  3204. dev->poll_controller = sky2_netpoll;
  3205. #endif
  3206. sky2 = netdev_priv(dev);
  3207. sky2->netdev = dev;
  3208. sky2->hw = hw;
  3209. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3210. /* Auto speed and flow control */
  3211. sky2->autoneg = AUTONEG_ENABLE;
  3212. sky2->flow_mode = FC_BOTH;
  3213. sky2->duplex = -1;
  3214. sky2->speed = -1;
  3215. sky2->advertising = sky2_supported_modes(hw);
  3216. sky2->rx_csum = 1;
  3217. sky2->wol = wol;
  3218. spin_lock_init(&sky2->phy_lock);
  3219. sky2->tx_pending = TX_DEF_PENDING;
  3220. sky2->rx_pending = RX_DEF_PENDING;
  3221. hw->dev[port] = dev;
  3222. sky2->port = port;
  3223. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3224. if (highmem)
  3225. dev->features |= NETIF_F_HIGHDMA;
  3226. #ifdef SKY2_VLAN_TAG_USED
  3227. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3228. dev->vlan_rx_register = sky2_vlan_rx_register;
  3229. #endif
  3230. /* read the mac address */
  3231. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3232. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3233. return dev;
  3234. }
  3235. static void __devinit sky2_show_addr(struct net_device *dev)
  3236. {
  3237. const struct sky2_port *sky2 = netdev_priv(dev);
  3238. if (netif_msg_probe(sky2))
  3239. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  3240. dev->name,
  3241. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  3242. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  3243. }
  3244. /* Handle software interrupt used during MSI test */
  3245. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3246. {
  3247. struct sky2_hw *hw = dev_id;
  3248. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3249. if (status == 0)
  3250. return IRQ_NONE;
  3251. if (status & Y2_IS_IRQ_SW) {
  3252. hw->flags |= SKY2_HW_USE_MSI;
  3253. wake_up(&hw->msi_wait);
  3254. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3255. }
  3256. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3257. return IRQ_HANDLED;
  3258. }
  3259. /* Test interrupt path by forcing a a software IRQ */
  3260. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3261. {
  3262. struct pci_dev *pdev = hw->pdev;
  3263. int err;
  3264. init_waitqueue_head (&hw->msi_wait);
  3265. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3266. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3267. if (err) {
  3268. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3269. return err;
  3270. }
  3271. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3272. sky2_read8(hw, B0_CTST);
  3273. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3274. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3275. /* MSI test failed, go back to INTx mode */
  3276. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3277. "switching to INTx mode.\n");
  3278. err = -EOPNOTSUPP;
  3279. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3280. }
  3281. sky2_write32(hw, B0_IMSK, 0);
  3282. sky2_read32(hw, B0_IMSK);
  3283. free_irq(pdev->irq, hw);
  3284. return err;
  3285. }
  3286. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3287. {
  3288. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3289. u16 value;
  3290. if (!pm)
  3291. return 0;
  3292. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3293. return 0;
  3294. return value & PCI_PM_CTRL_PME_ENABLE;
  3295. }
  3296. static int __devinit sky2_probe(struct pci_dev *pdev,
  3297. const struct pci_device_id *ent)
  3298. {
  3299. struct net_device *dev;
  3300. struct sky2_hw *hw;
  3301. int err, using_dac = 0, wol_default;
  3302. err = pci_enable_device(pdev);
  3303. if (err) {
  3304. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3305. goto err_out;
  3306. }
  3307. err = pci_request_regions(pdev, DRV_NAME);
  3308. if (err) {
  3309. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3310. goto err_out_disable;
  3311. }
  3312. pci_set_master(pdev);
  3313. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3314. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3315. using_dac = 1;
  3316. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3317. if (err < 0) {
  3318. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3319. "for consistent allocations\n");
  3320. goto err_out_free_regions;
  3321. }
  3322. } else {
  3323. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3324. if (err) {
  3325. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3326. goto err_out_free_regions;
  3327. }
  3328. }
  3329. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3330. err = -ENOMEM;
  3331. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3332. if (!hw) {
  3333. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3334. goto err_out_free_regions;
  3335. }
  3336. hw->pdev = pdev;
  3337. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3338. if (!hw->regs) {
  3339. dev_err(&pdev->dev, "cannot map device registers\n");
  3340. goto err_out_free_hw;
  3341. }
  3342. #ifdef __BIG_ENDIAN
  3343. /* The sk98lin vendor driver uses hardware byte swapping but
  3344. * this driver uses software swapping.
  3345. */
  3346. {
  3347. u32 reg;
  3348. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3349. reg &= ~PCI_REV_DESC;
  3350. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3351. }
  3352. #endif
  3353. /* ring for status responses */
  3354. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  3355. &hw->st_dma);
  3356. if (!hw->st_le)
  3357. goto err_out_iounmap;
  3358. err = sky2_init(hw);
  3359. if (err)
  3360. goto err_out_iounmap;
  3361. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  3362. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3363. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  3364. hw->chip_id, hw->chip_rev);
  3365. sky2_reset(hw);
  3366. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3367. if (!dev) {
  3368. err = -ENOMEM;
  3369. goto err_out_free_pci;
  3370. }
  3371. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3372. err = sky2_test_msi(hw);
  3373. if (err == -EOPNOTSUPP)
  3374. pci_disable_msi(pdev);
  3375. else if (err)
  3376. goto err_out_free_netdev;
  3377. }
  3378. err = register_netdev(dev);
  3379. if (err) {
  3380. dev_err(&pdev->dev, "cannot register net device\n");
  3381. goto err_out_free_netdev;
  3382. }
  3383. err = request_irq(pdev->irq, sky2_intr,
  3384. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3385. dev->name, hw);
  3386. if (err) {
  3387. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3388. goto err_out_unregister;
  3389. }
  3390. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3391. sky2_show_addr(dev);
  3392. if (hw->ports > 1) {
  3393. struct net_device *dev1;
  3394. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3395. if (!dev1)
  3396. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3397. else if ((err = register_netdev(dev1))) {
  3398. dev_warn(&pdev->dev,
  3399. "register of second port failed (%d)\n", err);
  3400. hw->dev[1] = NULL;
  3401. free_netdev(dev1);
  3402. } else
  3403. sky2_show_addr(dev1);
  3404. }
  3405. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3406. INIT_WORK(&hw->restart_work, sky2_restart);
  3407. pci_set_drvdata(pdev, hw);
  3408. return 0;
  3409. err_out_unregister:
  3410. if (hw->flags & SKY2_HW_USE_MSI)
  3411. pci_disable_msi(pdev);
  3412. unregister_netdev(dev);
  3413. err_out_free_netdev:
  3414. free_netdev(dev);
  3415. err_out_free_pci:
  3416. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3417. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3418. err_out_iounmap:
  3419. iounmap(hw->regs);
  3420. err_out_free_hw:
  3421. kfree(hw);
  3422. err_out_free_regions:
  3423. pci_release_regions(pdev);
  3424. err_out_disable:
  3425. pci_disable_device(pdev);
  3426. err_out:
  3427. pci_set_drvdata(pdev, NULL);
  3428. return err;
  3429. }
  3430. static void __devexit sky2_remove(struct pci_dev *pdev)
  3431. {
  3432. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3433. struct net_device *dev0, *dev1;
  3434. if (!hw)
  3435. return;
  3436. del_timer_sync(&hw->watchdog_timer);
  3437. flush_scheduled_work();
  3438. sky2_write32(hw, B0_IMSK, 0);
  3439. synchronize_irq(hw->pdev->irq);
  3440. dev0 = hw->dev[0];
  3441. dev1 = hw->dev[1];
  3442. if (dev1)
  3443. unregister_netdev(dev1);
  3444. unregister_netdev(dev0);
  3445. sky2_power_aux(hw);
  3446. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3447. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3448. sky2_read8(hw, B0_CTST);
  3449. free_irq(pdev->irq, hw);
  3450. if (hw->flags & SKY2_HW_USE_MSI)
  3451. pci_disable_msi(pdev);
  3452. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3453. pci_release_regions(pdev);
  3454. pci_disable_device(pdev);
  3455. if (dev1)
  3456. free_netdev(dev1);
  3457. free_netdev(dev0);
  3458. iounmap(hw->regs);
  3459. kfree(hw);
  3460. pci_set_drvdata(pdev, NULL);
  3461. }
  3462. #ifdef CONFIG_PM
  3463. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3464. {
  3465. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3466. int i, wol = 0;
  3467. if (!hw)
  3468. return 0;
  3469. netif_poll_disable(hw->dev[0]);
  3470. for (i = 0; i < hw->ports; i++) {
  3471. struct net_device *dev = hw->dev[i];
  3472. struct sky2_port *sky2 = netdev_priv(dev);
  3473. if (netif_running(dev))
  3474. sky2_down(dev);
  3475. if (sky2->wol)
  3476. sky2_wol_init(sky2);
  3477. wol |= sky2->wol;
  3478. }
  3479. sky2_write32(hw, B0_IMSK, 0);
  3480. sky2_power_aux(hw);
  3481. pci_save_state(pdev);
  3482. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3483. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3484. return 0;
  3485. }
  3486. static int sky2_resume(struct pci_dev *pdev)
  3487. {
  3488. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3489. int i, err;
  3490. if (!hw)
  3491. return 0;
  3492. err = pci_set_power_state(pdev, PCI_D0);
  3493. if (err)
  3494. goto out;
  3495. err = pci_restore_state(pdev);
  3496. if (err)
  3497. goto out;
  3498. pci_enable_wake(pdev, PCI_D0, 0);
  3499. /* Re-enable all clocks */
  3500. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3501. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3502. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3503. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3504. sky2_reset(hw);
  3505. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3506. for (i = 0; i < hw->ports; i++) {
  3507. struct net_device *dev = hw->dev[i];
  3508. if (netif_running(dev)) {
  3509. err = sky2_up(dev);
  3510. if (err) {
  3511. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3512. dev->name, err);
  3513. dev_close(dev);
  3514. goto out;
  3515. }
  3516. sky2_set_multicast(dev);
  3517. }
  3518. }
  3519. netif_poll_enable(hw->dev[0]);
  3520. return 0;
  3521. out:
  3522. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3523. pci_disable_device(pdev);
  3524. return err;
  3525. }
  3526. #endif
  3527. static void sky2_shutdown(struct pci_dev *pdev)
  3528. {
  3529. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3530. int i, wol = 0;
  3531. if (!hw)
  3532. return;
  3533. netif_poll_disable(hw->dev[0]);
  3534. for (i = 0; i < hw->ports; i++) {
  3535. struct net_device *dev = hw->dev[i];
  3536. struct sky2_port *sky2 = netdev_priv(dev);
  3537. if (sky2->wol) {
  3538. wol = 1;
  3539. sky2_wol_init(sky2);
  3540. }
  3541. }
  3542. if (wol)
  3543. sky2_power_aux(hw);
  3544. pci_enable_wake(pdev, PCI_D3hot, wol);
  3545. pci_enable_wake(pdev, PCI_D3cold, wol);
  3546. pci_disable_device(pdev);
  3547. pci_set_power_state(pdev, PCI_D3hot);
  3548. }
  3549. static struct pci_driver sky2_driver = {
  3550. .name = DRV_NAME,
  3551. .id_table = sky2_id_table,
  3552. .probe = sky2_probe,
  3553. .remove = __devexit_p(sky2_remove),
  3554. #ifdef CONFIG_PM
  3555. .suspend = sky2_suspend,
  3556. .resume = sky2_resume,
  3557. #endif
  3558. .shutdown = sky2_shutdown,
  3559. };
  3560. static int __init sky2_init_module(void)
  3561. {
  3562. sky2_debug_init();
  3563. return pci_register_driver(&sky2_driver);
  3564. }
  3565. static void __exit sky2_cleanup_module(void)
  3566. {
  3567. pci_unregister_driver(&sky2_driver);
  3568. sky2_debug_cleanup();
  3569. }
  3570. module_init(sky2_init_module);
  3571. module_exit(sky2_cleanup_module);
  3572. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3573. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3574. MODULE_LICENSE("GPL");
  3575. MODULE_VERSION(DRV_VERSION);