rt2800pci.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208
  1. /*
  2. Copyright (C) 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  4. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  5. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  6. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  7. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  8. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  9. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  10. <http://rt2x00.serialmonkey.com>
  11. This program is free software; you can redistribute it and/or modify
  12. it under the terms of the GNU General Public License as published by
  13. the Free Software Foundation; either version 2 of the License, or
  14. (at your option) any later version.
  15. This program is distributed in the hope that it will be useful,
  16. but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. GNU General Public License for more details.
  19. You should have received a copy of the GNU General Public License
  20. along with this program; if not, write to the
  21. Free Software Foundation, Inc.,
  22. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. */
  24. /*
  25. Module: rt2800pci
  26. Abstract: rt2800pci device specific routines.
  27. Supported chipsets: RT2800E & RT2800ED.
  28. */
  29. #include <linux/crc-ccitt.h>
  30. #include <linux/delay.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/init.h>
  33. #include <linux/kernel.h>
  34. #include <linux/module.h>
  35. #include <linux/pci.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/eeprom_93cx6.h>
  38. #include "rt2x00.h"
  39. #include "rt2x00pci.h"
  40. #include "rt2x00soc.h"
  41. #include "rt2800lib.h"
  42. #include "rt2800.h"
  43. #include "rt2800pci.h"
  44. /*
  45. * Allow hardware encryption to be disabled.
  46. */
  47. static int modparam_nohwcrypt = 1;
  48. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  49. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  50. static void rt2800pci_mcu_status(struct rt2x00_dev *rt2x00dev, const u8 token)
  51. {
  52. unsigned int i;
  53. u32 reg;
  54. /*
  55. * SOC devices don't support MCU requests.
  56. */
  57. if (rt2x00_is_soc(rt2x00dev))
  58. return;
  59. for (i = 0; i < 200; i++) {
  60. rt2800_register_read(rt2x00dev, H2M_MAILBOX_CID, &reg);
  61. if ((rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD0) == token) ||
  62. (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD1) == token) ||
  63. (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD2) == token) ||
  64. (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD3) == token))
  65. break;
  66. udelay(REGISTER_BUSY_DELAY);
  67. }
  68. if (i == 200)
  69. ERROR(rt2x00dev, "MCU request failed, no response from hardware\n");
  70. rt2800_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
  71. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
  72. }
  73. #ifdef CONFIG_RT2800PCI_SOC
  74. static void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
  75. {
  76. u32 *base_addr = (u32 *) KSEG1ADDR(0x1F040000); /* XXX for RT3052 */
  77. memcpy_fromio(rt2x00dev->eeprom, base_addr, EEPROM_SIZE);
  78. }
  79. #else
  80. static inline void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
  81. {
  82. }
  83. #endif /* CONFIG_RT2800PCI_SOC */
  84. #ifdef CONFIG_RT2800PCI_PCI
  85. static void rt2800pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  86. {
  87. struct rt2x00_dev *rt2x00dev = eeprom->data;
  88. u32 reg;
  89. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  90. eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
  91. eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
  92. eeprom->reg_data_clock =
  93. !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
  94. eeprom->reg_chip_select =
  95. !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
  96. }
  97. static void rt2800pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  98. {
  99. struct rt2x00_dev *rt2x00dev = eeprom->data;
  100. u32 reg = 0;
  101. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
  102. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
  103. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
  104. !!eeprom->reg_data_clock);
  105. rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
  106. !!eeprom->reg_chip_select);
  107. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  108. }
  109. static void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
  110. {
  111. struct eeprom_93cx6 eeprom;
  112. u32 reg;
  113. rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
  114. eeprom.data = rt2x00dev;
  115. eeprom.register_read = rt2800pci_eepromregister_read;
  116. eeprom.register_write = rt2800pci_eepromregister_write;
  117. eeprom.width = !rt2x00_get_field32(reg, E2PROM_CSR_TYPE) ?
  118. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  119. eeprom.reg_data_in = 0;
  120. eeprom.reg_data_out = 0;
  121. eeprom.reg_data_clock = 0;
  122. eeprom.reg_chip_select = 0;
  123. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  124. EEPROM_SIZE / sizeof(u16));
  125. }
  126. static int rt2800pci_efuse_detect(struct rt2x00_dev *rt2x00dev)
  127. {
  128. return rt2800_efuse_detect(rt2x00dev);
  129. }
  130. static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  131. {
  132. rt2800_read_eeprom_efuse(rt2x00dev);
  133. }
  134. #else
  135. static inline void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
  136. {
  137. }
  138. static inline int rt2800pci_efuse_detect(struct rt2x00_dev *rt2x00dev)
  139. {
  140. return 0;
  141. }
  142. static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  143. {
  144. }
  145. #endif /* CONFIG_RT2800PCI_PCI */
  146. /*
  147. * Firmware functions
  148. */
  149. static char *rt2800pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
  150. {
  151. return FIRMWARE_RT2860;
  152. }
  153. static int rt2800pci_check_firmware(struct rt2x00_dev *rt2x00dev,
  154. const u8 *data, const size_t len)
  155. {
  156. u16 fw_crc;
  157. u16 crc;
  158. /*
  159. * Only support 8kb firmware files.
  160. */
  161. if (len != 8192)
  162. return FW_BAD_LENGTH;
  163. /*
  164. * The last 2 bytes in the firmware array are the crc checksum itself,
  165. * this means that we should never pass those 2 bytes to the crc
  166. * algorithm.
  167. */
  168. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  169. /*
  170. * Use the crc ccitt algorithm.
  171. * This will return the same value as the legacy driver which
  172. * used bit ordering reversion on the both the firmware bytes
  173. * before input input as well as on the final output.
  174. * Obviously using crc ccitt directly is much more efficient.
  175. */
  176. crc = crc_ccitt(~0, data, len - 2);
  177. /*
  178. * There is a small difference between the crc-itu-t + bitrev and
  179. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  180. * will be swapped, use swab16 to convert the crc to the correct
  181. * value.
  182. */
  183. crc = swab16(crc);
  184. return (fw_crc == crc) ? FW_OK : FW_BAD_CRC;
  185. }
  186. static int rt2800pci_load_firmware(struct rt2x00_dev *rt2x00dev,
  187. const u8 *data, const size_t len)
  188. {
  189. unsigned int i;
  190. u32 reg;
  191. /*
  192. * Wait for stable hardware.
  193. */
  194. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  195. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  196. if (reg && reg != ~0)
  197. break;
  198. msleep(1);
  199. }
  200. if (i == REGISTER_BUSY_COUNT) {
  201. ERROR(rt2x00dev, "Unstable hardware.\n");
  202. return -EBUSY;
  203. }
  204. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  205. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  206. /*
  207. * Disable DMA, will be reenabled later when enabling
  208. * the radio.
  209. */
  210. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  211. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  212. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  213. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  214. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  215. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  216. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  217. /*
  218. * enable Host program ram write selection
  219. */
  220. reg = 0;
  221. rt2x00_set_field32(&reg, PBF_SYS_CTRL_HOST_RAM_WRITE, 1);
  222. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, reg);
  223. /*
  224. * Write firmware to device.
  225. */
  226. rt2800_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
  227. data, len);
  228. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000);
  229. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001);
  230. /*
  231. * Wait for device to stabilize.
  232. */
  233. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  234. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  235. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  236. break;
  237. msleep(1);
  238. }
  239. if (i == REGISTER_BUSY_COUNT) {
  240. ERROR(rt2x00dev, "PBF system register not ready.\n");
  241. return -EBUSY;
  242. }
  243. /*
  244. * Disable interrupts
  245. */
  246. rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_RADIO_IRQ_OFF);
  247. /*
  248. * Initialize BBP R/W access agent
  249. */
  250. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  251. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  252. return 0;
  253. }
  254. /*
  255. * Initialization functions.
  256. */
  257. static bool rt2800pci_get_entry_state(struct queue_entry *entry)
  258. {
  259. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  260. u32 word;
  261. if (entry->queue->qid == QID_RX) {
  262. rt2x00_desc_read(entry_priv->desc, 1, &word);
  263. return (!rt2x00_get_field32(word, RXD_W1_DMA_DONE));
  264. } else {
  265. rt2x00_desc_read(entry_priv->desc, 1, &word);
  266. return (!rt2x00_get_field32(word, TXD_W1_DMA_DONE));
  267. }
  268. }
  269. static void rt2800pci_clear_entry(struct queue_entry *entry)
  270. {
  271. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  272. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  273. u32 word;
  274. if (entry->queue->qid == QID_RX) {
  275. rt2x00_desc_read(entry_priv->desc, 0, &word);
  276. rt2x00_set_field32(&word, RXD_W0_SDP0, skbdesc->skb_dma);
  277. rt2x00_desc_write(entry_priv->desc, 0, word);
  278. rt2x00_desc_read(entry_priv->desc, 1, &word);
  279. rt2x00_set_field32(&word, RXD_W1_DMA_DONE, 0);
  280. rt2x00_desc_write(entry_priv->desc, 1, word);
  281. } else {
  282. rt2x00_desc_read(entry_priv->desc, 1, &word);
  283. rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 1);
  284. rt2x00_desc_write(entry_priv->desc, 1, word);
  285. }
  286. }
  287. static int rt2800pci_init_queues(struct rt2x00_dev *rt2x00dev)
  288. {
  289. struct queue_entry_priv_pci *entry_priv;
  290. u32 reg;
  291. /*
  292. * Initialize registers.
  293. */
  294. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  295. rt2800_register_write(rt2x00dev, TX_BASE_PTR0, entry_priv->desc_dma);
  296. rt2800_register_write(rt2x00dev, TX_MAX_CNT0, rt2x00dev->tx[0].limit);
  297. rt2800_register_write(rt2x00dev, TX_CTX_IDX0, 0);
  298. rt2800_register_write(rt2x00dev, TX_DTX_IDX0, 0);
  299. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  300. rt2800_register_write(rt2x00dev, TX_BASE_PTR1, entry_priv->desc_dma);
  301. rt2800_register_write(rt2x00dev, TX_MAX_CNT1, rt2x00dev->tx[1].limit);
  302. rt2800_register_write(rt2x00dev, TX_CTX_IDX1, 0);
  303. rt2800_register_write(rt2x00dev, TX_DTX_IDX1, 0);
  304. entry_priv = rt2x00dev->tx[2].entries[0].priv_data;
  305. rt2800_register_write(rt2x00dev, TX_BASE_PTR2, entry_priv->desc_dma);
  306. rt2800_register_write(rt2x00dev, TX_MAX_CNT2, rt2x00dev->tx[2].limit);
  307. rt2800_register_write(rt2x00dev, TX_CTX_IDX2, 0);
  308. rt2800_register_write(rt2x00dev, TX_DTX_IDX2, 0);
  309. entry_priv = rt2x00dev->tx[3].entries[0].priv_data;
  310. rt2800_register_write(rt2x00dev, TX_BASE_PTR3, entry_priv->desc_dma);
  311. rt2800_register_write(rt2x00dev, TX_MAX_CNT3, rt2x00dev->tx[3].limit);
  312. rt2800_register_write(rt2x00dev, TX_CTX_IDX3, 0);
  313. rt2800_register_write(rt2x00dev, TX_DTX_IDX3, 0);
  314. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  315. rt2800_register_write(rt2x00dev, RX_BASE_PTR, entry_priv->desc_dma);
  316. rt2800_register_write(rt2x00dev, RX_MAX_CNT, rt2x00dev->rx[0].limit);
  317. rt2800_register_write(rt2x00dev, RX_CRX_IDX, rt2x00dev->rx[0].limit - 1);
  318. rt2800_register_write(rt2x00dev, RX_DRX_IDX, 0);
  319. /*
  320. * Enable global DMA configuration
  321. */
  322. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  323. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  324. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  325. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  326. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  327. rt2800_register_write(rt2x00dev, DELAY_INT_CFG, 0);
  328. return 0;
  329. }
  330. /*
  331. * Device state switch handlers.
  332. */
  333. static void rt2800pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  334. enum dev_state state)
  335. {
  336. u32 reg;
  337. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  338. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX,
  339. (state == STATE_RADIO_RX_ON) ||
  340. (state == STATE_RADIO_RX_ON_LINK));
  341. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  342. }
  343. static void rt2800pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  344. enum dev_state state)
  345. {
  346. int mask = (state == STATE_RADIO_IRQ_ON);
  347. u32 reg;
  348. /*
  349. * When interrupts are being enabled, the interrupt registers
  350. * should clear the register to assure a clean state.
  351. */
  352. if (state == STATE_RADIO_IRQ_ON) {
  353. rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
  354. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
  355. }
  356. rt2800_register_read(rt2x00dev, INT_MASK_CSR, &reg);
  357. rt2x00_set_field32(&reg, INT_MASK_CSR_RXDELAYINT, mask);
  358. rt2x00_set_field32(&reg, INT_MASK_CSR_TXDELAYINT, mask);
  359. rt2x00_set_field32(&reg, INT_MASK_CSR_RX_DONE, mask);
  360. rt2x00_set_field32(&reg, INT_MASK_CSR_AC0_DMA_DONE, mask);
  361. rt2x00_set_field32(&reg, INT_MASK_CSR_AC1_DMA_DONE, mask);
  362. rt2x00_set_field32(&reg, INT_MASK_CSR_AC2_DMA_DONE, mask);
  363. rt2x00_set_field32(&reg, INT_MASK_CSR_AC3_DMA_DONE, mask);
  364. rt2x00_set_field32(&reg, INT_MASK_CSR_HCCA_DMA_DONE, mask);
  365. rt2x00_set_field32(&reg, INT_MASK_CSR_MGMT_DMA_DONE, mask);
  366. rt2x00_set_field32(&reg, INT_MASK_CSR_MCU_COMMAND, mask);
  367. rt2x00_set_field32(&reg, INT_MASK_CSR_RXTX_COHERENT, mask);
  368. rt2x00_set_field32(&reg, INT_MASK_CSR_TBTT, mask);
  369. rt2x00_set_field32(&reg, INT_MASK_CSR_PRE_TBTT, mask);
  370. rt2x00_set_field32(&reg, INT_MASK_CSR_TX_FIFO_STATUS, mask);
  371. rt2x00_set_field32(&reg, INT_MASK_CSR_AUTO_WAKEUP, mask);
  372. rt2x00_set_field32(&reg, INT_MASK_CSR_GPTIMER, mask);
  373. rt2x00_set_field32(&reg, INT_MASK_CSR_RX_COHERENT, mask);
  374. rt2x00_set_field32(&reg, INT_MASK_CSR_TX_COHERENT, mask);
  375. rt2800_register_write(rt2x00dev, INT_MASK_CSR, reg);
  376. }
  377. static int rt2800pci_init_registers(struct rt2x00_dev *rt2x00dev)
  378. {
  379. u32 reg;
  380. /*
  381. * Reset DMA indexes
  382. */
  383. rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
  384. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
  385. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
  386. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
  387. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
  388. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
  389. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
  390. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
  391. rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
  392. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
  393. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
  394. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  395. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  396. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
  397. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
  398. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  399. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  400. return 0;
  401. }
  402. static int rt2800pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  403. {
  404. u32 reg;
  405. u16 word;
  406. /*
  407. * Initialize all registers.
  408. */
  409. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  410. rt2800pci_init_queues(rt2x00dev) ||
  411. rt2800_init_registers(rt2x00dev) ||
  412. rt2800_wait_wpdma_ready(rt2x00dev) ||
  413. rt2800_init_bbp(rt2x00dev) ||
  414. rt2800_init_rfcsr(rt2x00dev)))
  415. return -EIO;
  416. /*
  417. * Send signal to firmware during boot time.
  418. */
  419. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  420. /*
  421. * Enable RX.
  422. */
  423. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  424. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  425. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  426. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  427. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  428. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  429. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  430. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 2);
  431. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  432. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  433. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  434. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  435. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  436. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  437. /*
  438. * Initialize LED control
  439. */
  440. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED1, &word);
  441. rt2800_mcu_request(rt2x00dev, MCU_LED_1, 0xff,
  442. word & 0xff, (word >> 8) & 0xff);
  443. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED2, &word);
  444. rt2800_mcu_request(rt2x00dev, MCU_LED_2, 0xff,
  445. word & 0xff, (word >> 8) & 0xff);
  446. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED3, &word);
  447. rt2800_mcu_request(rt2x00dev, MCU_LED_3, 0xff,
  448. word & 0xff, (word >> 8) & 0xff);
  449. return 0;
  450. }
  451. static void rt2800pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  452. {
  453. u32 reg;
  454. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  455. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  456. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  457. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  458. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  459. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  460. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  461. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0);
  462. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
  463. rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
  464. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001280);
  465. rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
  466. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
  467. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
  468. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
  469. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
  470. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
  471. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
  472. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
  473. rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
  474. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
  475. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
  476. /* Wait for DMA, ignore error */
  477. rt2800_wait_wpdma_ready(rt2x00dev);
  478. }
  479. static int rt2800pci_set_state(struct rt2x00_dev *rt2x00dev,
  480. enum dev_state state)
  481. {
  482. /*
  483. * Always put the device to sleep (even when we intend to wakeup!)
  484. * if the device is booting and wasn't asleep it will return
  485. * failure when attempting to wakeup.
  486. */
  487. rt2800_mcu_request(rt2x00dev, MCU_SLEEP, 0xff, 0, 2);
  488. if (state == STATE_AWAKE) {
  489. rt2800_mcu_request(rt2x00dev, MCU_WAKEUP, TOKEN_WAKUP, 0, 0);
  490. rt2800pci_mcu_status(rt2x00dev, TOKEN_WAKUP);
  491. }
  492. return 0;
  493. }
  494. static int rt2800pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  495. enum dev_state state)
  496. {
  497. int retval = 0;
  498. switch (state) {
  499. case STATE_RADIO_ON:
  500. /*
  501. * Before the radio can be enabled, the device first has
  502. * to be woken up. After that it needs a bit of time
  503. * to be fully awake and then the radio can be enabled.
  504. */
  505. rt2800pci_set_state(rt2x00dev, STATE_AWAKE);
  506. msleep(1);
  507. retval = rt2800pci_enable_radio(rt2x00dev);
  508. break;
  509. case STATE_RADIO_OFF:
  510. /*
  511. * After the radio has been disabled, the device should
  512. * be put to sleep for powersaving.
  513. */
  514. rt2800pci_disable_radio(rt2x00dev);
  515. rt2800pci_set_state(rt2x00dev, STATE_SLEEP);
  516. break;
  517. case STATE_RADIO_RX_ON:
  518. case STATE_RADIO_RX_ON_LINK:
  519. case STATE_RADIO_RX_OFF:
  520. case STATE_RADIO_RX_OFF_LINK:
  521. rt2800pci_toggle_rx(rt2x00dev, state);
  522. break;
  523. case STATE_RADIO_IRQ_ON:
  524. case STATE_RADIO_IRQ_OFF:
  525. rt2800pci_toggle_irq(rt2x00dev, state);
  526. break;
  527. case STATE_DEEP_SLEEP:
  528. case STATE_SLEEP:
  529. case STATE_STANDBY:
  530. case STATE_AWAKE:
  531. retval = rt2800pci_set_state(rt2x00dev, state);
  532. break;
  533. default:
  534. retval = -ENOTSUPP;
  535. break;
  536. }
  537. if (unlikely(retval))
  538. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  539. state, retval);
  540. return retval;
  541. }
  542. /*
  543. * TX descriptor initialization
  544. */
  545. static void rt2800pci_write_tx_datadesc(struct queue_entry* entry,
  546. struct txentry_desc *txdesc)
  547. {
  548. rt2800_write_txwi((__le32 *) entry->skb->data, txdesc);
  549. }
  550. static void rt2800pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  551. struct sk_buff *skb,
  552. struct txentry_desc *txdesc)
  553. {
  554. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  555. struct queue_entry_priv_pci *entry_priv = skbdesc->entry->priv_data;
  556. __le32 *txd = entry_priv->desc;
  557. u32 word;
  558. /*
  559. * The buffers pointed by SD_PTR0/SD_LEN0 and SD_PTR1/SD_LEN1
  560. * must contains a TXWI structure + 802.11 header + padding + 802.11
  561. * data. We choose to have SD_PTR0/SD_LEN0 only contains TXWI and
  562. * SD_PTR1/SD_LEN1 contains 802.11 header + padding + 802.11
  563. * data. It means that LAST_SEC0 is always 0.
  564. */
  565. /*
  566. * Initialize TX descriptor
  567. */
  568. rt2x00_desc_read(txd, 0, &word);
  569. rt2x00_set_field32(&word, TXD_W0_SD_PTR0, skbdesc->skb_dma);
  570. rt2x00_desc_write(txd, 0, word);
  571. rt2x00_desc_read(txd, 1, &word);
  572. rt2x00_set_field32(&word, TXD_W1_SD_LEN1, skb->len);
  573. rt2x00_set_field32(&word, TXD_W1_LAST_SEC1,
  574. !test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  575. rt2x00_set_field32(&word, TXD_W1_BURST,
  576. test_bit(ENTRY_TXD_BURST, &txdesc->flags));
  577. rt2x00_set_field32(&word, TXD_W1_SD_LEN0, TXWI_DESC_SIZE);
  578. rt2x00_set_field32(&word, TXD_W1_LAST_SEC0, 0);
  579. rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 0);
  580. rt2x00_desc_write(txd, 1, word);
  581. rt2x00_desc_read(txd, 2, &word);
  582. rt2x00_set_field32(&word, TXD_W2_SD_PTR1,
  583. skbdesc->skb_dma + TXWI_DESC_SIZE);
  584. rt2x00_desc_write(txd, 2, word);
  585. rt2x00_desc_read(txd, 3, &word);
  586. rt2x00_set_field32(&word, TXD_W3_WIV,
  587. !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc->flags));
  588. rt2x00_set_field32(&word, TXD_W3_QSEL, 2);
  589. rt2x00_desc_write(txd, 3, word);
  590. /*
  591. * Register descriptor details in skb frame descriptor.
  592. */
  593. skbdesc->desc = txd;
  594. skbdesc->desc_len = TXD_DESC_SIZE;
  595. }
  596. /*
  597. * TX data initialization
  598. */
  599. static void rt2800pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  600. const enum data_queue_qid queue_idx)
  601. {
  602. struct data_queue *queue;
  603. unsigned int idx, qidx = 0;
  604. if (queue_idx > QID_HCCA && queue_idx != QID_MGMT)
  605. return;
  606. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  607. idx = queue->index[Q_INDEX];
  608. if (queue_idx == QID_MGMT)
  609. qidx = 5;
  610. else
  611. qidx = queue_idx;
  612. rt2800_register_write(rt2x00dev, TX_CTX_IDX(qidx), idx);
  613. }
  614. static void rt2800pci_kill_tx_queue(struct rt2x00_dev *rt2x00dev,
  615. const enum data_queue_qid qid)
  616. {
  617. u32 reg;
  618. if (qid == QID_BEACON) {
  619. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, 0);
  620. return;
  621. }
  622. rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
  623. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, (qid == QID_AC_BE));
  624. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, (qid == QID_AC_BK));
  625. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, (qid == QID_AC_VI));
  626. rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, (qid == QID_AC_VO));
  627. rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
  628. }
  629. /*
  630. * RX control handlers
  631. */
  632. static void rt2800pci_fill_rxdone(struct queue_entry *entry,
  633. struct rxdone_entry_desc *rxdesc)
  634. {
  635. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  636. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  637. __le32 *rxd = entry_priv->desc;
  638. u32 word;
  639. rt2x00_desc_read(rxd, 3, &word);
  640. if (rt2x00_get_field32(word, RXD_W3_CRC_ERROR))
  641. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  642. /*
  643. * Unfortunately we don't know the cipher type used during
  644. * decryption. This prevents us from correct providing
  645. * correct statistics through debugfs.
  646. */
  647. rxdesc->cipher_status = rt2x00_get_field32(word, RXD_W3_CIPHER_ERROR);
  648. if (rt2x00_get_field32(word, RXD_W3_DECRYPTED)) {
  649. /*
  650. * Hardware has stripped IV/EIV data from 802.11 frame during
  651. * decryption. Unfortunately the descriptor doesn't contain
  652. * any fields with the EIV/IV data either, so they can't
  653. * be restored by rt2x00lib.
  654. */
  655. rxdesc->flags |= RX_FLAG_IV_STRIPPED;
  656. if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
  657. rxdesc->flags |= RX_FLAG_DECRYPTED;
  658. else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
  659. rxdesc->flags |= RX_FLAG_MMIC_ERROR;
  660. }
  661. if (rt2x00_get_field32(word, RXD_W3_MY_BSS))
  662. rxdesc->dev_flags |= RXDONE_MY_BSS;
  663. if (rt2x00_get_field32(word, RXD_W3_L2PAD))
  664. rxdesc->dev_flags |= RXDONE_L2PAD;
  665. /*
  666. * Process the RXWI structure that is at the start of the buffer.
  667. */
  668. rt2800_process_rxwi(entry->skb, rxdesc);
  669. /*
  670. * Set RX IDX in register to inform hardware that we have handled
  671. * this entry and it is available for reuse again.
  672. */
  673. rt2800_register_write(rt2x00dev, RX_CRX_IDX, entry->entry_idx);
  674. }
  675. /*
  676. * Interrupt functions.
  677. */
  678. static void rt2800pci_txdone(struct rt2x00_dev *rt2x00dev)
  679. {
  680. struct data_queue *queue;
  681. struct queue_entry *entry;
  682. __le32 *txwi;
  683. struct txdone_entry_desc txdesc;
  684. u32 word;
  685. u32 reg;
  686. int wcid, ack, pid, tx_wcid, tx_ack, tx_pid;
  687. u16 mcs, real_mcs;
  688. int i;
  689. /*
  690. * TX_STA_FIFO is a stack of X entries, hence read TX_STA_FIFO
  691. * at most X times and also stop processing once the TX_STA_FIFO_VALID
  692. * flag is not set anymore.
  693. *
  694. * The legacy drivers use X=TX_RING_SIZE but state in a comment
  695. * that the TX_STA_FIFO stack has a size of 16. We stick to our
  696. * tx ring size for now.
  697. */
  698. for (i = 0; i < TX_ENTRIES; i++) {
  699. rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
  700. if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
  701. break;
  702. wcid = rt2x00_get_field32(reg, TX_STA_FIFO_WCID);
  703. ack = rt2x00_get_field32(reg, TX_STA_FIFO_TX_ACK_REQUIRED);
  704. pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE);
  705. /*
  706. * Skip this entry when it contains an invalid
  707. * queue identication number.
  708. */
  709. if (pid <= 0 || pid > QID_RX)
  710. continue;
  711. queue = rt2x00queue_get_queue(rt2x00dev, pid - 1);
  712. if (unlikely(!queue))
  713. continue;
  714. /*
  715. * Inside each queue, we process each entry in a chronological
  716. * order. We first check that the queue is not empty.
  717. */
  718. if (rt2x00queue_empty(queue))
  719. continue;
  720. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  721. /* Check if we got a match by looking at WCID/ACK/PID
  722. * fields */
  723. txwi = (__le32 *) entry->skb->data;
  724. rt2x00_desc_read(txwi, 1, &word);
  725. tx_wcid = rt2x00_get_field32(word, TXWI_W1_WIRELESS_CLI_ID);
  726. tx_ack = rt2x00_get_field32(word, TXWI_W1_ACK);
  727. tx_pid = rt2x00_get_field32(word, TXWI_W1_PACKETID);
  728. if ((wcid != tx_wcid) || (ack != tx_ack) || (pid != tx_pid))
  729. WARNING(rt2x00dev, "invalid TX_STA_FIFO content\n");
  730. /*
  731. * Obtain the status about this packet.
  732. */
  733. txdesc.flags = 0;
  734. rt2x00_desc_read(txwi, 0, &word);
  735. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  736. real_mcs = rt2x00_get_field32(reg, TX_STA_FIFO_MCS);
  737. /*
  738. * Ralink has a retry mechanism using a global fallback
  739. * table. We setup this fallback table to try the immediate
  740. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  741. * always contains the MCS used for the last transmission, be
  742. * it successful or not.
  743. */
  744. if (rt2x00_get_field32(reg, TX_STA_FIFO_TX_SUCCESS)) {
  745. /*
  746. * Transmission succeeded. The number of retries is
  747. * mcs - real_mcs
  748. */
  749. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  750. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  751. } else {
  752. /*
  753. * Transmission failed. The number of retries is
  754. * always 7 in this case (for a total number of 8
  755. * frames sent).
  756. */
  757. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  758. txdesc.retry = 7;
  759. }
  760. /*
  761. * the frame was retried at least once
  762. * -> hw used fallback rates
  763. */
  764. if (txdesc.retry)
  765. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  766. rt2x00pci_txdone(entry, &txdesc);
  767. }
  768. }
  769. static void rt2800pci_wakeup(struct rt2x00_dev *rt2x00dev)
  770. {
  771. struct ieee80211_conf conf = { .flags = 0 };
  772. struct rt2x00lib_conf libconf = { .conf = &conf };
  773. rt2800_config(rt2x00dev, &libconf, IEEE80211_CONF_CHANGE_PS);
  774. }
  775. static irqreturn_t rt2800pci_interrupt(int irq, void *dev_instance)
  776. {
  777. struct rt2x00_dev *rt2x00dev = dev_instance;
  778. u32 reg;
  779. /* Read status and ACK all interrupts */
  780. rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
  781. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
  782. if (!reg)
  783. return IRQ_NONE;
  784. if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  785. return IRQ_HANDLED;
  786. /*
  787. * 1 - Rx ring done interrupt.
  788. */
  789. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RX_DONE))
  790. rt2x00pci_rxdone(rt2x00dev);
  791. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TX_FIFO_STATUS))
  792. rt2800pci_txdone(rt2x00dev);
  793. if (rt2x00_get_field32(reg, INT_SOURCE_CSR_AUTO_WAKEUP))
  794. rt2800pci_wakeup(rt2x00dev);
  795. return IRQ_HANDLED;
  796. }
  797. /*
  798. * Device probe functions.
  799. */
  800. static int rt2800pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  801. {
  802. /*
  803. * Read EEPROM into buffer
  804. */
  805. if (rt2x00_is_soc(rt2x00dev))
  806. rt2800pci_read_eeprom_soc(rt2x00dev);
  807. else if (rt2800pci_efuse_detect(rt2x00dev))
  808. rt2800pci_read_eeprom_efuse(rt2x00dev);
  809. else
  810. rt2800pci_read_eeprom_pci(rt2x00dev);
  811. return rt2800_validate_eeprom(rt2x00dev);
  812. }
  813. static const struct rt2800_ops rt2800pci_rt2800_ops = {
  814. .register_read = rt2x00pci_register_read,
  815. .register_read_lock = rt2x00pci_register_read, /* same for PCI */
  816. .register_write = rt2x00pci_register_write,
  817. .register_write_lock = rt2x00pci_register_write, /* same for PCI */
  818. .register_multiread = rt2x00pci_register_multiread,
  819. .register_multiwrite = rt2x00pci_register_multiwrite,
  820. .regbusy_read = rt2x00pci_regbusy_read,
  821. .drv_init_registers = rt2800pci_init_registers,
  822. };
  823. static int rt2800pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  824. {
  825. int retval;
  826. rt2x00dev->priv = (void *)&rt2800pci_rt2800_ops;
  827. /*
  828. * Allocate eeprom data.
  829. */
  830. retval = rt2800pci_validate_eeprom(rt2x00dev);
  831. if (retval)
  832. return retval;
  833. retval = rt2800_init_eeprom(rt2x00dev);
  834. if (retval)
  835. return retval;
  836. /*
  837. * Initialize hw specifications.
  838. */
  839. retval = rt2800_probe_hw_mode(rt2x00dev);
  840. if (retval)
  841. return retval;
  842. /*
  843. * This device has multiple filters for control frames
  844. * and has a separate filter for PS Poll frames.
  845. */
  846. __set_bit(DRIVER_SUPPORT_CONTROL_FILTERS, &rt2x00dev->flags);
  847. __set_bit(DRIVER_SUPPORT_CONTROL_FILTER_PSPOLL, &rt2x00dev->flags);
  848. /*
  849. * This device requires firmware.
  850. */
  851. if (!rt2x00_is_soc(rt2x00dev))
  852. __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
  853. __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
  854. __set_bit(DRIVER_REQUIRE_L2PAD, &rt2x00dev->flags);
  855. if (!modparam_nohwcrypt)
  856. __set_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags);
  857. /*
  858. * Set the rssi offset.
  859. */
  860. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  861. return 0;
  862. }
  863. static const struct rt2x00lib_ops rt2800pci_rt2x00_ops = {
  864. .irq_handler = rt2800pci_interrupt,
  865. .probe_hw = rt2800pci_probe_hw,
  866. .get_firmware_name = rt2800pci_get_firmware_name,
  867. .check_firmware = rt2800pci_check_firmware,
  868. .load_firmware = rt2800pci_load_firmware,
  869. .initialize = rt2x00pci_initialize,
  870. .uninitialize = rt2x00pci_uninitialize,
  871. .get_entry_state = rt2800pci_get_entry_state,
  872. .clear_entry = rt2800pci_clear_entry,
  873. .set_device_state = rt2800pci_set_device_state,
  874. .rfkill_poll = rt2800_rfkill_poll,
  875. .link_stats = rt2800_link_stats,
  876. .reset_tuner = rt2800_reset_tuner,
  877. .link_tuner = rt2800_link_tuner,
  878. .write_tx_desc = rt2800pci_write_tx_desc,
  879. .write_tx_data = rt2x00pci_write_tx_data,
  880. .write_tx_datadesc = rt2800pci_write_tx_datadesc,
  881. .write_beacon = rt2800_write_beacon,
  882. .kick_tx_queue = rt2800pci_kick_tx_queue,
  883. .kill_tx_queue = rt2800pci_kill_tx_queue,
  884. .fill_rxdone = rt2800pci_fill_rxdone,
  885. .config_shared_key = rt2800_config_shared_key,
  886. .config_pairwise_key = rt2800_config_pairwise_key,
  887. .config_filter = rt2800_config_filter,
  888. .config_intf = rt2800_config_intf,
  889. .config_erp = rt2800_config_erp,
  890. .config_ant = rt2800_config_ant,
  891. .config = rt2800_config,
  892. };
  893. static const struct data_queue_desc rt2800pci_queue_rx = {
  894. .entry_num = RX_ENTRIES,
  895. .data_size = AGGREGATION_SIZE,
  896. .desc_size = RXD_DESC_SIZE,
  897. .priv_size = sizeof(struct queue_entry_priv_pci),
  898. };
  899. static const struct data_queue_desc rt2800pci_queue_tx = {
  900. .entry_num = TX_ENTRIES,
  901. .data_size = AGGREGATION_SIZE,
  902. .desc_size = TXD_DESC_SIZE,
  903. .priv_size = sizeof(struct queue_entry_priv_pci),
  904. };
  905. static const struct data_queue_desc rt2800pci_queue_bcn = {
  906. .entry_num = 8 * BEACON_ENTRIES,
  907. .data_size = 0, /* No DMA required for beacons */
  908. .desc_size = TXWI_DESC_SIZE,
  909. .priv_size = sizeof(struct queue_entry_priv_pci),
  910. };
  911. static const struct rt2x00_ops rt2800pci_ops = {
  912. .name = KBUILD_MODNAME,
  913. .max_sta_intf = 1,
  914. .max_ap_intf = 8,
  915. .eeprom_size = EEPROM_SIZE,
  916. .rf_size = RF_SIZE,
  917. .tx_queues = NUM_TX_QUEUES,
  918. .extra_tx_headroom = TXWI_DESC_SIZE,
  919. .rx = &rt2800pci_queue_rx,
  920. .tx = &rt2800pci_queue_tx,
  921. .bcn = &rt2800pci_queue_bcn,
  922. .lib = &rt2800pci_rt2x00_ops,
  923. .hw = &rt2800_mac80211_ops,
  924. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  925. .debugfs = &rt2800_rt2x00debug,
  926. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  927. };
  928. /*
  929. * RT2800pci module information.
  930. */
  931. #ifdef CONFIG_RT2800PCI_PCI
  932. static DEFINE_PCI_DEVICE_TABLE(rt2800pci_device_table) = {
  933. { PCI_DEVICE(0x1814, 0x0601), PCI_DEVICE_DATA(&rt2800pci_ops) },
  934. { PCI_DEVICE(0x1814, 0x0681), PCI_DEVICE_DATA(&rt2800pci_ops) },
  935. { PCI_DEVICE(0x1814, 0x0701), PCI_DEVICE_DATA(&rt2800pci_ops) },
  936. { PCI_DEVICE(0x1814, 0x0781), PCI_DEVICE_DATA(&rt2800pci_ops) },
  937. { PCI_DEVICE(0x1432, 0x7708), PCI_DEVICE_DATA(&rt2800pci_ops) },
  938. { PCI_DEVICE(0x1432, 0x7727), PCI_DEVICE_DATA(&rt2800pci_ops) },
  939. { PCI_DEVICE(0x1432, 0x7728), PCI_DEVICE_DATA(&rt2800pci_ops) },
  940. { PCI_DEVICE(0x1432, 0x7738), PCI_DEVICE_DATA(&rt2800pci_ops) },
  941. { PCI_DEVICE(0x1432, 0x7748), PCI_DEVICE_DATA(&rt2800pci_ops) },
  942. { PCI_DEVICE(0x1432, 0x7758), PCI_DEVICE_DATA(&rt2800pci_ops) },
  943. { PCI_DEVICE(0x1432, 0x7768), PCI_DEVICE_DATA(&rt2800pci_ops) },
  944. { PCI_DEVICE(0x1a3b, 0x1059), PCI_DEVICE_DATA(&rt2800pci_ops) },
  945. #ifdef CONFIG_RT2800PCI_RT30XX
  946. { PCI_DEVICE(0x1814, 0x3090), PCI_DEVICE_DATA(&rt2800pci_ops) },
  947. { PCI_DEVICE(0x1814, 0x3091), PCI_DEVICE_DATA(&rt2800pci_ops) },
  948. { PCI_DEVICE(0x1814, 0x3092), PCI_DEVICE_DATA(&rt2800pci_ops) },
  949. { PCI_DEVICE(0x1462, 0x891a), PCI_DEVICE_DATA(&rt2800pci_ops) },
  950. #endif
  951. #ifdef CONFIG_RT2800PCI_RT35XX
  952. { PCI_DEVICE(0x1814, 0x3060), PCI_DEVICE_DATA(&rt2800pci_ops) },
  953. { PCI_DEVICE(0x1814, 0x3062), PCI_DEVICE_DATA(&rt2800pci_ops) },
  954. { PCI_DEVICE(0x1814, 0x3562), PCI_DEVICE_DATA(&rt2800pci_ops) },
  955. { PCI_DEVICE(0x1814, 0x3592), PCI_DEVICE_DATA(&rt2800pci_ops) },
  956. { PCI_DEVICE(0x1814, 0x3593), PCI_DEVICE_DATA(&rt2800pci_ops) },
  957. #endif
  958. { 0, }
  959. };
  960. #endif /* CONFIG_RT2800PCI_PCI */
  961. MODULE_AUTHOR(DRV_PROJECT);
  962. MODULE_VERSION(DRV_VERSION);
  963. MODULE_DESCRIPTION("Ralink RT2800 PCI & PCMCIA Wireless LAN driver.");
  964. MODULE_SUPPORTED_DEVICE("Ralink RT2860 PCI & PCMCIA chipset based cards");
  965. #ifdef CONFIG_RT2800PCI_PCI
  966. MODULE_FIRMWARE(FIRMWARE_RT2860);
  967. MODULE_DEVICE_TABLE(pci, rt2800pci_device_table);
  968. #endif /* CONFIG_RT2800PCI_PCI */
  969. MODULE_LICENSE("GPL");
  970. #ifdef CONFIG_RT2800PCI_SOC
  971. static int rt2800soc_probe(struct platform_device *pdev)
  972. {
  973. return rt2x00soc_probe(pdev, &rt2800pci_ops);
  974. }
  975. static struct platform_driver rt2800soc_driver = {
  976. .driver = {
  977. .name = "rt2800_wmac",
  978. .owner = THIS_MODULE,
  979. .mod_name = KBUILD_MODNAME,
  980. },
  981. .probe = rt2800soc_probe,
  982. .remove = __devexit_p(rt2x00soc_remove),
  983. .suspend = rt2x00soc_suspend,
  984. .resume = rt2x00soc_resume,
  985. };
  986. #endif /* CONFIG_RT2800PCI_SOC */
  987. #ifdef CONFIG_RT2800PCI_PCI
  988. static struct pci_driver rt2800pci_driver = {
  989. .name = KBUILD_MODNAME,
  990. .id_table = rt2800pci_device_table,
  991. .probe = rt2x00pci_probe,
  992. .remove = __devexit_p(rt2x00pci_remove),
  993. .suspend = rt2x00pci_suspend,
  994. .resume = rt2x00pci_resume,
  995. };
  996. #endif /* CONFIG_RT2800PCI_PCI */
  997. static int __init rt2800pci_init(void)
  998. {
  999. int ret = 0;
  1000. #ifdef CONFIG_RT2800PCI_SOC
  1001. ret = platform_driver_register(&rt2800soc_driver);
  1002. if (ret)
  1003. return ret;
  1004. #endif
  1005. #ifdef CONFIG_RT2800PCI_PCI
  1006. ret = pci_register_driver(&rt2800pci_driver);
  1007. if (ret) {
  1008. #ifdef CONFIG_RT2800PCI_SOC
  1009. platform_driver_unregister(&rt2800soc_driver);
  1010. #endif
  1011. return ret;
  1012. }
  1013. #endif
  1014. return ret;
  1015. }
  1016. static void __exit rt2800pci_exit(void)
  1017. {
  1018. #ifdef CONFIG_RT2800PCI_PCI
  1019. pci_unregister_driver(&rt2800pci_driver);
  1020. #endif
  1021. #ifdef CONFIG_RT2800PCI_SOC
  1022. platform_driver_unregister(&rt2800soc_driver);
  1023. #endif
  1024. }
  1025. module_init(rt2800pci_init);
  1026. module_exit(rt2800pci_exit);