Kconfig 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_HAVE_CUSTOM_GPIO_H
  5. select HAVE_AOUT
  6. select HAVE_DMA_API_DEBUG
  7. select HAVE_IDE if PCI || ISA || PCMCIA
  8. select HAVE_DMA_ATTRS
  9. select HAVE_DMA_CONTIGUOUS if MMU
  10. select HAVE_MEMBLOCK
  11. select RTC_LIB
  12. select SYS_SUPPORTS_APM_EMULATION
  13. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  14. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  15. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  16. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  17. select HAVE_ARCH_KGDB
  18. select HAVE_ARCH_TRACEHOOK
  19. select HAVE_KPROBES if !XIP_KERNEL
  20. select HAVE_KRETPROBES if (HAVE_KPROBES)
  21. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  22. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  23. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  24. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  25. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  26. select HAVE_GENERIC_DMA_COHERENT
  27. select HAVE_KERNEL_GZIP
  28. select HAVE_KERNEL_LZO
  29. select HAVE_KERNEL_LZMA
  30. select HAVE_KERNEL_XZ
  31. select HAVE_IRQ_WORK
  32. select HAVE_PERF_EVENTS
  33. select PERF_USE_VMALLOC
  34. select HAVE_REGS_AND_STACK_ACCESS_API
  35. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  36. select HAVE_C_RECORDMCOUNT
  37. select HAVE_GENERIC_HARDIRQS
  38. select HARDIRQS_SW_RESEND
  39. select GENERIC_IRQ_PROBE
  40. select GENERIC_IRQ_SHOW
  41. select ARCH_WANT_IPC_PARSE_VERSION
  42. select HARDIRQS_SW_RESEND
  43. select CPU_PM if (SUSPEND || CPU_IDLE)
  44. select GENERIC_PCI_IOMAP
  45. select HAVE_BPF_JIT
  46. select GENERIC_SMP_IDLE_THREAD
  47. select KTIME_SCALAR
  48. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  49. select GENERIC_STRNCPY_FROM_USER
  50. select GENERIC_STRNLEN_USER
  51. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
  52. help
  53. The ARM series is a line of low-power-consumption RISC chip designs
  54. licensed by ARM Ltd and targeted at embedded applications and
  55. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  56. manufactured, but legacy ARM-based PC hardware remains popular in
  57. Europe. There is an ARM Linux project with a web page at
  58. <http://www.arm.linux.org.uk/>.
  59. config ARM_HAS_SG_CHAIN
  60. bool
  61. config NEED_SG_DMA_LENGTH
  62. bool
  63. config ARM_DMA_USE_IOMMU
  64. select NEED_SG_DMA_LENGTH
  65. select ARM_HAS_SG_CHAIN
  66. bool
  67. config HAVE_PWM
  68. bool
  69. config MIGHT_HAVE_PCI
  70. bool
  71. config SYS_SUPPORTS_APM_EMULATION
  72. bool
  73. config GENERIC_GPIO
  74. bool
  75. config HAVE_TCM
  76. bool
  77. select GENERIC_ALLOCATOR
  78. config HAVE_PROC_CPU
  79. bool
  80. config NO_IOPORT
  81. bool
  82. config EISA
  83. bool
  84. ---help---
  85. The Extended Industry Standard Architecture (EISA) bus was
  86. developed as an open alternative to the IBM MicroChannel bus.
  87. The EISA bus provided some of the features of the IBM MicroChannel
  88. bus while maintaining backward compatibility with cards made for
  89. the older ISA bus. The EISA bus saw limited use between 1988 and
  90. 1995 when it was made obsolete by the PCI bus.
  91. Say Y here if you are building a kernel for an EISA-based machine.
  92. Otherwise, say N.
  93. config SBUS
  94. bool
  95. config STACKTRACE_SUPPORT
  96. bool
  97. default y
  98. config HAVE_LATENCYTOP_SUPPORT
  99. bool
  100. depends on !SMP
  101. default y
  102. config LOCKDEP_SUPPORT
  103. bool
  104. default y
  105. config TRACE_IRQFLAGS_SUPPORT
  106. bool
  107. default y
  108. config RWSEM_GENERIC_SPINLOCK
  109. bool
  110. default y
  111. config RWSEM_XCHGADD_ALGORITHM
  112. bool
  113. config ARCH_HAS_ILOG2_U32
  114. bool
  115. config ARCH_HAS_ILOG2_U64
  116. bool
  117. config ARCH_HAS_CPUFREQ
  118. bool
  119. help
  120. Internal node to signify that the ARCH has CPUFREQ support
  121. and that the relevant menu configurations are displayed for
  122. it.
  123. config GENERIC_HWEIGHT
  124. bool
  125. default y
  126. config GENERIC_CALIBRATE_DELAY
  127. bool
  128. default y
  129. config ARCH_MAY_HAVE_PC_FDC
  130. bool
  131. config ZONE_DMA
  132. bool
  133. config NEED_DMA_MAP_STATE
  134. def_bool y
  135. config ARCH_HAS_DMA_SET_COHERENT_MASK
  136. bool
  137. config GENERIC_ISA_DMA
  138. bool
  139. config FIQ
  140. bool
  141. config NEED_RET_TO_USER
  142. bool
  143. config ARCH_MTD_XIP
  144. bool
  145. config VECTORS_BASE
  146. hex
  147. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  148. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  149. default 0x00000000
  150. help
  151. The base address of exception vectors.
  152. config ARM_PATCH_PHYS_VIRT
  153. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  154. default y
  155. depends on !XIP_KERNEL && MMU
  156. depends on !ARCH_REALVIEW || !SPARSEMEM
  157. help
  158. Patch phys-to-virt and virt-to-phys translation functions at
  159. boot and module load time according to the position of the
  160. kernel in system memory.
  161. This can only be used with non-XIP MMU kernels where the base
  162. of physical memory is at a 16MB boundary.
  163. Only disable this option if you know that you do not require
  164. this feature (eg, building a kernel for a single machine) and
  165. you need to shrink the kernel to the minimal size.
  166. config NEED_MACH_IO_H
  167. bool
  168. help
  169. Select this when mach/io.h is required to provide special
  170. definitions for this platform. The need for mach/io.h should
  171. be avoided when possible.
  172. config NEED_MACH_MEMORY_H
  173. bool
  174. help
  175. Select this when mach/memory.h is required to provide special
  176. definitions for this platform. The need for mach/memory.h should
  177. be avoided when possible.
  178. config PHYS_OFFSET
  179. hex "Physical address of main memory" if MMU
  180. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  181. default DRAM_BASE if !MMU
  182. help
  183. Please provide the physical address corresponding to the
  184. location of main memory in your system.
  185. config GENERIC_BUG
  186. def_bool y
  187. depends on BUG
  188. source "init/Kconfig"
  189. source "kernel/Kconfig.freezer"
  190. menu "System Type"
  191. config MMU
  192. bool "MMU-based Paged Memory Management Support"
  193. default y
  194. help
  195. Select if you want MMU-based virtualised addressing space
  196. support by paged memory management. If unsure, say 'Y'.
  197. #
  198. # The "ARM system type" choice list is ordered alphabetically by option
  199. # text. Please add new entries in the option alphabetic order.
  200. #
  201. choice
  202. prompt "ARM system type"
  203. default ARCH_VERSATILE
  204. config ARCH_SOCFPGA
  205. bool "Altera SOCFPGA family"
  206. select ARCH_WANT_OPTIONAL_GPIOLIB
  207. select ARM_AMBA
  208. select ARM_GIC
  209. select CACHE_L2X0
  210. select CLKDEV_LOOKUP
  211. select COMMON_CLK
  212. select CPU_V7
  213. select DW_APB_TIMER
  214. select DW_APB_TIMER_OF
  215. select GENERIC_CLOCKEVENTS
  216. select GPIO_PL061 if GPIOLIB
  217. select HAVE_ARM_SCU
  218. select SPARSE_IRQ
  219. select USE_OF
  220. help
  221. This enables support for Altera SOCFPGA Cyclone V platform
  222. config ARCH_INTEGRATOR
  223. bool "ARM Ltd. Integrator family"
  224. select ARM_AMBA
  225. select ARCH_HAS_CPUFREQ
  226. select COMMON_CLK
  227. select CLK_VERSATILE
  228. select HAVE_TCM
  229. select ICST
  230. select GENERIC_CLOCKEVENTS
  231. select PLAT_VERSATILE
  232. select PLAT_VERSATILE_FPGA_IRQ
  233. select NEED_MACH_IO_H
  234. select NEED_MACH_MEMORY_H
  235. select SPARSE_IRQ
  236. select MULTI_IRQ_HANDLER
  237. help
  238. Support for ARM's Integrator platform.
  239. config ARCH_REALVIEW
  240. bool "ARM Ltd. RealView family"
  241. select ARM_AMBA
  242. select CLKDEV_LOOKUP
  243. select HAVE_MACH_CLKDEV
  244. select ICST
  245. select GENERIC_CLOCKEVENTS
  246. select ARCH_WANT_OPTIONAL_GPIOLIB
  247. select PLAT_VERSATILE
  248. select PLAT_VERSATILE_CLOCK
  249. select PLAT_VERSATILE_CLCD
  250. select ARM_TIMER_SP804
  251. select GPIO_PL061 if GPIOLIB
  252. select NEED_MACH_MEMORY_H
  253. help
  254. This enables support for ARM Ltd RealView boards.
  255. config ARCH_VERSATILE
  256. bool "ARM Ltd. Versatile family"
  257. select ARM_AMBA
  258. select ARM_VIC
  259. select CLKDEV_LOOKUP
  260. select HAVE_MACH_CLKDEV
  261. select ICST
  262. select GENERIC_CLOCKEVENTS
  263. select ARCH_WANT_OPTIONAL_GPIOLIB
  264. select NEED_MACH_IO_H if PCI
  265. select PLAT_VERSATILE
  266. select PLAT_VERSATILE_CLOCK
  267. select PLAT_VERSATILE_CLCD
  268. select PLAT_VERSATILE_FPGA_IRQ
  269. select ARM_TIMER_SP804
  270. help
  271. This enables support for ARM Ltd Versatile board.
  272. config ARCH_VEXPRESS
  273. bool "ARM Ltd. Versatile Express family"
  274. select ARCH_WANT_OPTIONAL_GPIOLIB
  275. select ARM_AMBA
  276. select ARM_TIMER_SP804
  277. select CLKDEV_LOOKUP
  278. select COMMON_CLK
  279. select GENERIC_CLOCKEVENTS
  280. select HAVE_CLK
  281. select HAVE_PATA_PLATFORM
  282. select ICST
  283. select NO_IOPORT
  284. select PLAT_VERSATILE
  285. select PLAT_VERSATILE_CLCD
  286. select REGULATOR_FIXED_VOLTAGE if REGULATOR
  287. help
  288. This enables support for the ARM Ltd Versatile Express boards.
  289. config ARCH_AT91
  290. bool "Atmel AT91"
  291. select ARCH_REQUIRE_GPIOLIB
  292. select HAVE_CLK
  293. select CLKDEV_LOOKUP
  294. select IRQ_DOMAIN
  295. select NEED_MACH_IO_H if PCCARD
  296. help
  297. This enables support for systems based on Atmel
  298. AT91RM9200 and AT91SAM9* processors.
  299. config ARCH_BCM2835
  300. bool "Broadcom BCM2835 family"
  301. select ARCH_WANT_OPTIONAL_GPIOLIB
  302. select ARM_AMBA
  303. select ARM_ERRATA_411920
  304. select ARM_TIMER_SP804
  305. select CLKDEV_LOOKUP
  306. select COMMON_CLK
  307. select CPU_V6
  308. select GENERIC_CLOCKEVENTS
  309. select MULTI_IRQ_HANDLER
  310. select SPARSE_IRQ
  311. select USE_OF
  312. help
  313. This enables support for the Broadcom BCM2835 SoC. This SoC is
  314. use in the Raspberry Pi, and Roku 2 devices.
  315. config ARCH_BCMRING
  316. bool "Broadcom BCMRING"
  317. depends on MMU
  318. select CPU_V6
  319. select ARM_AMBA
  320. select ARM_TIMER_SP804
  321. select CLKDEV_LOOKUP
  322. select GENERIC_CLOCKEVENTS
  323. select ARCH_WANT_OPTIONAL_GPIOLIB
  324. help
  325. Support for Broadcom's BCMRing platform.
  326. config ARCH_HIGHBANK
  327. bool "Calxeda Highbank-based"
  328. select ARCH_WANT_OPTIONAL_GPIOLIB
  329. select ARM_AMBA
  330. select ARM_GIC
  331. select ARM_TIMER_SP804
  332. select CACHE_L2X0
  333. select CLKDEV_LOOKUP
  334. select COMMON_CLK
  335. select CPU_V7
  336. select GENERIC_CLOCKEVENTS
  337. select HAVE_ARM_SCU
  338. select HAVE_SMP
  339. select SPARSE_IRQ
  340. select USE_OF
  341. help
  342. Support for the Calxeda Highbank SoC based boards.
  343. config ARCH_CLPS711X
  344. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  345. select CPU_ARM720T
  346. select ARCH_USES_GETTIMEOFFSET
  347. select NEED_MACH_MEMORY_H
  348. help
  349. Support for Cirrus Logic 711x/721x/731x based boards.
  350. config ARCH_CNS3XXX
  351. bool "Cavium Networks CNS3XXX family"
  352. select CPU_V6K
  353. select GENERIC_CLOCKEVENTS
  354. select ARM_GIC
  355. select MIGHT_HAVE_CACHE_L2X0
  356. select MIGHT_HAVE_PCI
  357. select PCI_DOMAINS if PCI
  358. help
  359. Support for Cavium Networks CNS3XXX platform.
  360. config ARCH_GEMINI
  361. bool "Cortina Systems Gemini"
  362. select CPU_FA526
  363. select ARCH_REQUIRE_GPIOLIB
  364. select ARCH_USES_GETTIMEOFFSET
  365. help
  366. Support for the Cortina Systems Gemini family SoCs
  367. config ARCH_PRIMA2
  368. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  369. select CPU_V7
  370. select NO_IOPORT
  371. select ARCH_REQUIRE_GPIOLIB
  372. select GENERIC_CLOCKEVENTS
  373. select CLKDEV_LOOKUP
  374. select GENERIC_IRQ_CHIP
  375. select MIGHT_HAVE_CACHE_L2X0
  376. select PINCTRL
  377. select PINCTRL_SIRF
  378. select USE_OF
  379. select ZONE_DMA
  380. help
  381. Support for CSR SiRFSoC ARM Cortex A9 Platform
  382. config ARCH_EBSA110
  383. bool "EBSA-110"
  384. select CPU_SA110
  385. select ISA
  386. select NO_IOPORT
  387. select ARCH_USES_GETTIMEOFFSET
  388. select NEED_MACH_IO_H
  389. select NEED_MACH_MEMORY_H
  390. help
  391. This is an evaluation board for the StrongARM processor available
  392. from Digital. It has limited hardware on-board, including an
  393. Ethernet interface, two PCMCIA sockets, two serial ports and a
  394. parallel port.
  395. config ARCH_EP93XX
  396. bool "EP93xx-based"
  397. select CPU_ARM920T
  398. select ARM_AMBA
  399. select ARM_VIC
  400. select CLKDEV_LOOKUP
  401. select ARCH_REQUIRE_GPIOLIB
  402. select ARCH_HAS_HOLES_MEMORYMODEL
  403. select ARCH_USES_GETTIMEOFFSET
  404. select NEED_MACH_MEMORY_H
  405. help
  406. This enables support for the Cirrus EP93xx series of CPUs.
  407. config ARCH_FOOTBRIDGE
  408. bool "FootBridge"
  409. select CPU_SA110
  410. select FOOTBRIDGE
  411. select GENERIC_CLOCKEVENTS
  412. select HAVE_IDE
  413. select NEED_MACH_IO_H
  414. select NEED_MACH_MEMORY_H
  415. help
  416. Support for systems based on the DC21285 companion chip
  417. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  418. config ARCH_MXC
  419. bool "Freescale MXC/iMX-based"
  420. select GENERIC_CLOCKEVENTS
  421. select ARCH_REQUIRE_GPIOLIB
  422. select CLKDEV_LOOKUP
  423. select CLKSRC_MMIO
  424. select GENERIC_IRQ_CHIP
  425. select MULTI_IRQ_HANDLER
  426. select SPARSE_IRQ
  427. select USE_OF
  428. help
  429. Support for Freescale MXC/iMX-based family of processors
  430. config ARCH_MXS
  431. bool "Freescale MXS-based"
  432. select GENERIC_CLOCKEVENTS
  433. select ARCH_REQUIRE_GPIOLIB
  434. select CLKDEV_LOOKUP
  435. select CLKSRC_MMIO
  436. select COMMON_CLK
  437. select HAVE_CLK_PREPARE
  438. select PINCTRL
  439. select USE_OF
  440. help
  441. Support for Freescale MXS-based family of processors
  442. config ARCH_NETX
  443. bool "Hilscher NetX based"
  444. select CLKSRC_MMIO
  445. select CPU_ARM926T
  446. select ARM_VIC
  447. select GENERIC_CLOCKEVENTS
  448. help
  449. This enables support for systems based on the Hilscher NetX Soc
  450. config ARCH_H720X
  451. bool "Hynix HMS720x-based"
  452. select CPU_ARM720T
  453. select ISA_DMA_API
  454. select ARCH_USES_GETTIMEOFFSET
  455. help
  456. This enables support for systems based on the Hynix HMS720x
  457. config ARCH_IOP13XX
  458. bool "IOP13xx-based"
  459. depends on MMU
  460. select CPU_XSC3
  461. select PLAT_IOP
  462. select PCI
  463. select ARCH_SUPPORTS_MSI
  464. select VMSPLIT_1G
  465. select NEED_MACH_IO_H
  466. select NEED_MACH_MEMORY_H
  467. select NEED_RET_TO_USER
  468. help
  469. Support for Intel's IOP13XX (XScale) family of processors.
  470. config ARCH_IOP32X
  471. bool "IOP32x-based"
  472. depends on MMU
  473. select CPU_XSCALE
  474. select NEED_MACH_IO_H
  475. select NEED_RET_TO_USER
  476. select PLAT_IOP
  477. select PCI
  478. select ARCH_REQUIRE_GPIOLIB
  479. help
  480. Support for Intel's 80219 and IOP32X (XScale) family of
  481. processors.
  482. config ARCH_IOP33X
  483. bool "IOP33x-based"
  484. depends on MMU
  485. select CPU_XSCALE
  486. select NEED_MACH_IO_H
  487. select NEED_RET_TO_USER
  488. select PLAT_IOP
  489. select PCI
  490. select ARCH_REQUIRE_GPIOLIB
  491. help
  492. Support for Intel's IOP33X (XScale) family of processors.
  493. config ARCH_IXP4XX
  494. bool "IXP4xx-based"
  495. depends on MMU
  496. select ARCH_HAS_DMA_SET_COHERENT_MASK
  497. select CLKSRC_MMIO
  498. select CPU_XSCALE
  499. select ARCH_REQUIRE_GPIOLIB
  500. select GENERIC_CLOCKEVENTS
  501. select MIGHT_HAVE_PCI
  502. select NEED_MACH_IO_H
  503. select DMABOUNCE if PCI
  504. help
  505. Support for Intel's IXP4XX (XScale) family of processors.
  506. config ARCH_MVEBU
  507. bool "Marvell SOCs with Device Tree support"
  508. select GENERIC_CLOCKEVENTS
  509. select MULTI_IRQ_HANDLER
  510. select SPARSE_IRQ
  511. select CLKSRC_MMIO
  512. select GENERIC_IRQ_CHIP
  513. select IRQ_DOMAIN
  514. select COMMON_CLK
  515. help
  516. Support for the Marvell SoC Family with device tree support
  517. config ARCH_DOVE
  518. bool "Marvell Dove"
  519. select CPU_V7
  520. select PCI
  521. select ARCH_REQUIRE_GPIOLIB
  522. select GENERIC_CLOCKEVENTS
  523. select NEED_MACH_IO_H
  524. select PLAT_ORION
  525. help
  526. Support for the Marvell Dove SoC 88AP510
  527. config ARCH_KIRKWOOD
  528. bool "Marvell Kirkwood"
  529. select CPU_FEROCEON
  530. select PCI
  531. select ARCH_REQUIRE_GPIOLIB
  532. select GENERIC_CLOCKEVENTS
  533. select NEED_MACH_IO_H
  534. select PLAT_ORION
  535. help
  536. Support for the following Marvell Kirkwood series SoCs:
  537. 88F6180, 88F6192 and 88F6281.
  538. config ARCH_LPC32XX
  539. bool "NXP LPC32XX"
  540. select CLKSRC_MMIO
  541. select CPU_ARM926T
  542. select ARCH_REQUIRE_GPIOLIB
  543. select HAVE_IDE
  544. select ARM_AMBA
  545. select USB_ARCH_HAS_OHCI
  546. select CLKDEV_LOOKUP
  547. select GENERIC_CLOCKEVENTS
  548. select USE_OF
  549. select HAVE_PWM
  550. help
  551. Support for the NXP LPC32XX family of processors
  552. config ARCH_MV78XX0
  553. bool "Marvell MV78xx0"
  554. select CPU_FEROCEON
  555. select PCI
  556. select ARCH_REQUIRE_GPIOLIB
  557. select GENERIC_CLOCKEVENTS
  558. select NEED_MACH_IO_H
  559. select PLAT_ORION
  560. help
  561. Support for the following Marvell MV78xx0 series SoCs:
  562. MV781x0, MV782x0.
  563. config ARCH_ORION5X
  564. bool "Marvell Orion"
  565. depends on MMU
  566. select CPU_FEROCEON
  567. select PCI
  568. select ARCH_REQUIRE_GPIOLIB
  569. select GENERIC_CLOCKEVENTS
  570. select NEED_MACH_IO_H
  571. select PLAT_ORION
  572. help
  573. Support for the following Marvell Orion 5x series SoCs:
  574. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  575. Orion-2 (5281), Orion-1-90 (6183).
  576. config ARCH_MMP
  577. bool "Marvell PXA168/910/MMP2"
  578. depends on MMU
  579. select ARCH_REQUIRE_GPIOLIB
  580. select CLKDEV_LOOKUP
  581. select GENERIC_CLOCKEVENTS
  582. select GPIO_PXA
  583. select IRQ_DOMAIN
  584. select PLAT_PXA
  585. select SPARSE_IRQ
  586. select GENERIC_ALLOCATOR
  587. help
  588. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  589. config ARCH_KS8695
  590. bool "Micrel/Kendin KS8695"
  591. select CPU_ARM922T
  592. select ARCH_REQUIRE_GPIOLIB
  593. select ARCH_USES_GETTIMEOFFSET
  594. select NEED_MACH_MEMORY_H
  595. help
  596. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  597. System-on-Chip devices.
  598. config ARCH_W90X900
  599. bool "Nuvoton W90X900 CPU"
  600. select CPU_ARM926T
  601. select ARCH_REQUIRE_GPIOLIB
  602. select CLKDEV_LOOKUP
  603. select CLKSRC_MMIO
  604. select GENERIC_CLOCKEVENTS
  605. help
  606. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  607. At present, the w90x900 has been renamed nuc900, regarding
  608. the ARM series product line, you can login the following
  609. link address to know more.
  610. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  611. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  612. config ARCH_TEGRA
  613. bool "NVIDIA Tegra"
  614. select CLKDEV_LOOKUP
  615. select CLKSRC_MMIO
  616. select GENERIC_CLOCKEVENTS
  617. select GENERIC_GPIO
  618. select HAVE_CLK
  619. select HAVE_SMP
  620. select MIGHT_HAVE_CACHE_L2X0
  621. select NEED_MACH_IO_H if PCI
  622. select ARCH_HAS_CPUFREQ
  623. select USE_OF
  624. select COMMON_CLK
  625. help
  626. This enables support for NVIDIA Tegra based systems (Tegra APX,
  627. Tegra 6xx and Tegra 2 series).
  628. config ARCH_PICOXCELL
  629. bool "Picochip picoXcell"
  630. select ARCH_REQUIRE_GPIOLIB
  631. select ARM_PATCH_PHYS_VIRT
  632. select ARM_VIC
  633. select CPU_V6K
  634. select DW_APB_TIMER
  635. select DW_APB_TIMER_OF
  636. select GENERIC_CLOCKEVENTS
  637. select GENERIC_GPIO
  638. select HAVE_TCM
  639. select NO_IOPORT
  640. select SPARSE_IRQ
  641. select USE_OF
  642. help
  643. This enables support for systems based on the Picochip picoXcell
  644. family of Femtocell devices. The picoxcell support requires device tree
  645. for all boards.
  646. config ARCH_PNX4008
  647. bool "Philips Nexperia PNX4008 Mobile"
  648. select CPU_ARM926T
  649. select CLKDEV_LOOKUP
  650. select ARCH_USES_GETTIMEOFFSET
  651. help
  652. This enables support for Philips PNX4008 mobile platform.
  653. config ARCH_PXA
  654. bool "PXA2xx/PXA3xx-based"
  655. depends on MMU
  656. select ARCH_MTD_XIP
  657. select ARCH_HAS_CPUFREQ
  658. select CLKDEV_LOOKUP
  659. select CLKSRC_MMIO
  660. select ARCH_REQUIRE_GPIOLIB
  661. select GENERIC_CLOCKEVENTS
  662. select GPIO_PXA
  663. select PLAT_PXA
  664. select SPARSE_IRQ
  665. select AUTO_ZRELADDR
  666. select MULTI_IRQ_HANDLER
  667. select ARM_CPU_SUSPEND if PM
  668. select HAVE_IDE
  669. help
  670. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  671. config ARCH_MSM
  672. bool "Qualcomm MSM"
  673. select HAVE_CLK
  674. select GENERIC_CLOCKEVENTS
  675. select ARCH_REQUIRE_GPIOLIB
  676. select CLKDEV_LOOKUP
  677. help
  678. Support for Qualcomm MSM/QSD based systems. This runs on the
  679. apps processor of the MSM/QSD and depends on a shared memory
  680. interface to the modem processor which runs the baseband
  681. stack and controls some vital subsystems
  682. (clock and power control, etc).
  683. config ARCH_SHMOBILE
  684. bool "Renesas SH-Mobile / R-Mobile"
  685. select HAVE_CLK
  686. select CLKDEV_LOOKUP
  687. select HAVE_MACH_CLKDEV
  688. select HAVE_SMP
  689. select GENERIC_CLOCKEVENTS
  690. select MIGHT_HAVE_CACHE_L2X0
  691. select NO_IOPORT
  692. select SPARSE_IRQ
  693. select MULTI_IRQ_HANDLER
  694. select PM_GENERIC_DOMAINS if PM
  695. select NEED_MACH_MEMORY_H
  696. help
  697. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  698. config ARCH_RPC
  699. bool "RiscPC"
  700. select ARCH_ACORN
  701. select FIQ
  702. select ARCH_MAY_HAVE_PC_FDC
  703. select HAVE_PATA_PLATFORM
  704. select ISA_DMA_API
  705. select NO_IOPORT
  706. select ARCH_SPARSEMEM_ENABLE
  707. select ARCH_USES_GETTIMEOFFSET
  708. select HAVE_IDE
  709. select NEED_MACH_IO_H
  710. select NEED_MACH_MEMORY_H
  711. help
  712. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  713. CD-ROM interface, serial and parallel port, and the floppy drive.
  714. config ARCH_SA1100
  715. bool "SA1100-based"
  716. select CLKSRC_MMIO
  717. select CPU_SA1100
  718. select ISA
  719. select ARCH_SPARSEMEM_ENABLE
  720. select ARCH_MTD_XIP
  721. select ARCH_HAS_CPUFREQ
  722. select CPU_FREQ
  723. select GENERIC_CLOCKEVENTS
  724. select CLKDEV_LOOKUP
  725. select ARCH_REQUIRE_GPIOLIB
  726. select HAVE_IDE
  727. select NEED_MACH_MEMORY_H
  728. select SPARSE_IRQ
  729. help
  730. Support for StrongARM 11x0 based boards.
  731. config ARCH_S3C24XX
  732. bool "Samsung S3C24XX SoCs"
  733. select GENERIC_GPIO
  734. select ARCH_HAS_CPUFREQ
  735. select HAVE_CLK
  736. select CLKDEV_LOOKUP
  737. select ARCH_USES_GETTIMEOFFSET
  738. select HAVE_S3C2410_I2C if I2C
  739. select HAVE_S3C_RTC if RTC_CLASS
  740. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  741. select NEED_MACH_IO_H
  742. help
  743. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  744. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  745. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  746. Samsung SMDK2410 development board (and derivatives).
  747. config ARCH_S3C64XX
  748. bool "Samsung S3C64XX"
  749. select PLAT_SAMSUNG
  750. select CPU_V6
  751. select ARM_VIC
  752. select HAVE_CLK
  753. select HAVE_TCM
  754. select CLKDEV_LOOKUP
  755. select NO_IOPORT
  756. select ARCH_USES_GETTIMEOFFSET
  757. select ARCH_HAS_CPUFREQ
  758. select ARCH_REQUIRE_GPIOLIB
  759. select SAMSUNG_CLKSRC
  760. select SAMSUNG_IRQ_VIC_TIMER
  761. select S3C_GPIO_TRACK
  762. select S3C_DEV_NAND
  763. select USB_ARCH_HAS_OHCI
  764. select SAMSUNG_GPIOLIB_4BIT
  765. select HAVE_S3C2410_I2C if I2C
  766. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  767. help
  768. Samsung S3C64XX series based systems
  769. config ARCH_S5P64X0
  770. bool "Samsung S5P6440 S5P6450"
  771. select CPU_V6
  772. select GENERIC_GPIO
  773. select HAVE_CLK
  774. select CLKDEV_LOOKUP
  775. select CLKSRC_MMIO
  776. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  777. select GENERIC_CLOCKEVENTS
  778. select HAVE_S3C2410_I2C if I2C
  779. select HAVE_S3C_RTC if RTC_CLASS
  780. help
  781. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  782. SMDK6450.
  783. config ARCH_S5PC100
  784. bool "Samsung S5PC100"
  785. select GENERIC_GPIO
  786. select HAVE_CLK
  787. select CLKDEV_LOOKUP
  788. select CPU_V7
  789. select ARCH_USES_GETTIMEOFFSET
  790. select HAVE_S3C2410_I2C if I2C
  791. select HAVE_S3C_RTC if RTC_CLASS
  792. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  793. help
  794. Samsung S5PC100 series based systems
  795. config ARCH_S5PV210
  796. bool "Samsung S5PV210/S5PC110"
  797. select CPU_V7
  798. select ARCH_SPARSEMEM_ENABLE
  799. select ARCH_HAS_HOLES_MEMORYMODEL
  800. select GENERIC_GPIO
  801. select HAVE_CLK
  802. select CLKDEV_LOOKUP
  803. select CLKSRC_MMIO
  804. select ARCH_HAS_CPUFREQ
  805. select GENERIC_CLOCKEVENTS
  806. select HAVE_S3C2410_I2C if I2C
  807. select HAVE_S3C_RTC if RTC_CLASS
  808. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  809. select NEED_MACH_MEMORY_H
  810. help
  811. Samsung S5PV210/S5PC110 series based systems
  812. config ARCH_EXYNOS
  813. bool "SAMSUNG EXYNOS"
  814. select CPU_V7
  815. select ARCH_SPARSEMEM_ENABLE
  816. select ARCH_HAS_HOLES_MEMORYMODEL
  817. select GENERIC_GPIO
  818. select HAVE_CLK
  819. select CLKDEV_LOOKUP
  820. select ARCH_HAS_CPUFREQ
  821. select GENERIC_CLOCKEVENTS
  822. select HAVE_S3C_RTC if RTC_CLASS
  823. select HAVE_S3C2410_I2C if I2C
  824. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  825. select NEED_MACH_MEMORY_H
  826. help
  827. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  828. config ARCH_SHARK
  829. bool "Shark"
  830. select CPU_SA110
  831. select ISA
  832. select ISA_DMA
  833. select ZONE_DMA
  834. select PCI
  835. select ARCH_USES_GETTIMEOFFSET
  836. select NEED_MACH_MEMORY_H
  837. select NEED_MACH_IO_H
  838. help
  839. Support for the StrongARM based Digital DNARD machine, also known
  840. as "Shark" (<http://www.shark-linux.de/shark.html>).
  841. config ARCH_U300
  842. bool "ST-Ericsson U300 Series"
  843. depends on MMU
  844. select CLKSRC_MMIO
  845. select CPU_ARM926T
  846. select HAVE_TCM
  847. select ARM_AMBA
  848. select ARM_PATCH_PHYS_VIRT
  849. select ARM_VIC
  850. select GENERIC_CLOCKEVENTS
  851. select CLKDEV_LOOKUP
  852. select COMMON_CLK
  853. select GENERIC_GPIO
  854. select ARCH_REQUIRE_GPIOLIB
  855. help
  856. Support for ST-Ericsson U300 series mobile platforms.
  857. config ARCH_U8500
  858. bool "ST-Ericsson U8500 Series"
  859. depends on MMU
  860. select CPU_V7
  861. select ARM_AMBA
  862. select GENERIC_CLOCKEVENTS
  863. select CLKDEV_LOOKUP
  864. select ARCH_REQUIRE_GPIOLIB
  865. select ARCH_HAS_CPUFREQ
  866. select HAVE_SMP
  867. select MIGHT_HAVE_CACHE_L2X0
  868. help
  869. Support for ST-Ericsson's Ux500 architecture
  870. config ARCH_NOMADIK
  871. bool "STMicroelectronics Nomadik"
  872. select ARM_AMBA
  873. select ARM_VIC
  874. select CPU_ARM926T
  875. select COMMON_CLK
  876. select GENERIC_CLOCKEVENTS
  877. select PINCTRL
  878. select MIGHT_HAVE_CACHE_L2X0
  879. select ARCH_REQUIRE_GPIOLIB
  880. help
  881. Support for the Nomadik platform by ST-Ericsson
  882. config ARCH_DAVINCI
  883. bool "TI DaVinci"
  884. select GENERIC_CLOCKEVENTS
  885. select ARCH_REQUIRE_GPIOLIB
  886. select ZONE_DMA
  887. select HAVE_IDE
  888. select CLKDEV_LOOKUP
  889. select GENERIC_ALLOCATOR
  890. select GENERIC_IRQ_CHIP
  891. select ARCH_HAS_HOLES_MEMORYMODEL
  892. help
  893. Support for TI's DaVinci platform.
  894. config ARCH_OMAP
  895. bool "TI OMAP"
  896. depends on MMU
  897. select HAVE_CLK
  898. select ARCH_REQUIRE_GPIOLIB
  899. select ARCH_HAS_CPUFREQ
  900. select CLKSRC_MMIO
  901. select GENERIC_CLOCKEVENTS
  902. select ARCH_HAS_HOLES_MEMORYMODEL
  903. help
  904. Support for TI's OMAP platform (OMAP1/2/3/4).
  905. config PLAT_SPEAR
  906. bool "ST SPEAr"
  907. select ARM_AMBA
  908. select ARCH_REQUIRE_GPIOLIB
  909. select CLKDEV_LOOKUP
  910. select COMMON_CLK
  911. select CLKSRC_MMIO
  912. select GENERIC_CLOCKEVENTS
  913. select HAVE_CLK
  914. help
  915. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  916. config ARCH_VT8500
  917. bool "VIA/WonderMedia 85xx"
  918. select CPU_ARM926T
  919. select GENERIC_GPIO
  920. select ARCH_HAS_CPUFREQ
  921. select GENERIC_CLOCKEVENTS
  922. select ARCH_REQUIRE_GPIOLIB
  923. help
  924. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  925. config ARCH_ZYNQ
  926. bool "Xilinx Zynq ARM Cortex A9 Platform"
  927. select CPU_V7
  928. select GENERIC_CLOCKEVENTS
  929. select CLKDEV_LOOKUP
  930. select ARM_GIC
  931. select ARM_AMBA
  932. select ICST
  933. select MIGHT_HAVE_CACHE_L2X0
  934. select USE_OF
  935. help
  936. Support for Xilinx Zynq ARM Cortex A9 Platform
  937. endchoice
  938. #
  939. # This is sorted alphabetically by mach-* pathname. However, plat-*
  940. # Kconfigs may be included either alphabetically (according to the
  941. # plat- suffix) or along side the corresponding mach-* source.
  942. #
  943. source "arch/arm/mach-mvebu/Kconfig"
  944. source "arch/arm/mach-at91/Kconfig"
  945. source "arch/arm/mach-bcmring/Kconfig"
  946. source "arch/arm/mach-clps711x/Kconfig"
  947. source "arch/arm/mach-cns3xxx/Kconfig"
  948. source "arch/arm/mach-davinci/Kconfig"
  949. source "arch/arm/mach-dove/Kconfig"
  950. source "arch/arm/mach-ep93xx/Kconfig"
  951. source "arch/arm/mach-footbridge/Kconfig"
  952. source "arch/arm/mach-gemini/Kconfig"
  953. source "arch/arm/mach-h720x/Kconfig"
  954. source "arch/arm/mach-integrator/Kconfig"
  955. source "arch/arm/mach-iop32x/Kconfig"
  956. source "arch/arm/mach-iop33x/Kconfig"
  957. source "arch/arm/mach-iop13xx/Kconfig"
  958. source "arch/arm/mach-ixp4xx/Kconfig"
  959. source "arch/arm/mach-kirkwood/Kconfig"
  960. source "arch/arm/mach-ks8695/Kconfig"
  961. source "arch/arm/mach-msm/Kconfig"
  962. source "arch/arm/mach-mv78xx0/Kconfig"
  963. source "arch/arm/plat-mxc/Kconfig"
  964. source "arch/arm/mach-mxs/Kconfig"
  965. source "arch/arm/mach-netx/Kconfig"
  966. source "arch/arm/mach-nomadik/Kconfig"
  967. source "arch/arm/plat-nomadik/Kconfig"
  968. source "arch/arm/plat-omap/Kconfig"
  969. source "arch/arm/mach-omap1/Kconfig"
  970. source "arch/arm/mach-omap2/Kconfig"
  971. source "arch/arm/mach-orion5x/Kconfig"
  972. source "arch/arm/mach-pxa/Kconfig"
  973. source "arch/arm/plat-pxa/Kconfig"
  974. source "arch/arm/mach-mmp/Kconfig"
  975. source "arch/arm/mach-realview/Kconfig"
  976. source "arch/arm/mach-sa1100/Kconfig"
  977. source "arch/arm/plat-samsung/Kconfig"
  978. source "arch/arm/plat-s3c24xx/Kconfig"
  979. source "arch/arm/plat-spear/Kconfig"
  980. source "arch/arm/mach-s3c24xx/Kconfig"
  981. if ARCH_S3C24XX
  982. source "arch/arm/mach-s3c2412/Kconfig"
  983. source "arch/arm/mach-s3c2440/Kconfig"
  984. endif
  985. if ARCH_S3C64XX
  986. source "arch/arm/mach-s3c64xx/Kconfig"
  987. endif
  988. source "arch/arm/mach-s5p64x0/Kconfig"
  989. source "arch/arm/mach-s5pc100/Kconfig"
  990. source "arch/arm/mach-s5pv210/Kconfig"
  991. source "arch/arm/mach-exynos/Kconfig"
  992. source "arch/arm/mach-shmobile/Kconfig"
  993. source "arch/arm/mach-tegra/Kconfig"
  994. source "arch/arm/mach-u300/Kconfig"
  995. source "arch/arm/mach-ux500/Kconfig"
  996. source "arch/arm/mach-versatile/Kconfig"
  997. source "arch/arm/mach-vexpress/Kconfig"
  998. source "arch/arm/plat-versatile/Kconfig"
  999. source "arch/arm/mach-vt8500/Kconfig"
  1000. source "arch/arm/mach-w90x900/Kconfig"
  1001. # Definitions to make life easier
  1002. config ARCH_ACORN
  1003. bool
  1004. config PLAT_IOP
  1005. bool
  1006. select GENERIC_CLOCKEVENTS
  1007. config PLAT_ORION
  1008. bool
  1009. select CLKSRC_MMIO
  1010. select GENERIC_IRQ_CHIP
  1011. select IRQ_DOMAIN
  1012. select COMMON_CLK
  1013. config PLAT_PXA
  1014. bool
  1015. config PLAT_VERSATILE
  1016. bool
  1017. config ARM_TIMER_SP804
  1018. bool
  1019. select CLKSRC_MMIO
  1020. select HAVE_SCHED_CLOCK
  1021. source arch/arm/mm/Kconfig
  1022. config ARM_NR_BANKS
  1023. int
  1024. default 16 if ARCH_EP93XX
  1025. default 8
  1026. config IWMMXT
  1027. bool "Enable iWMMXt support"
  1028. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  1029. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  1030. help
  1031. Enable support for iWMMXt context switching at run time if
  1032. running on a CPU that supports it.
  1033. config XSCALE_PMU
  1034. bool
  1035. depends on CPU_XSCALE
  1036. default y
  1037. config MULTI_IRQ_HANDLER
  1038. bool
  1039. help
  1040. Allow each machine to specify it's own IRQ handler at run time.
  1041. if !MMU
  1042. source "arch/arm/Kconfig-nommu"
  1043. endif
  1044. config ARM_ERRATA_326103
  1045. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1046. depends on CPU_V6
  1047. help
  1048. Executing a SWP instruction to read-only memory does not set bit 11
  1049. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1050. treat the access as a read, preventing a COW from occurring and
  1051. causing the faulting task to livelock.
  1052. config ARM_ERRATA_411920
  1053. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1054. depends on CPU_V6 || CPU_V6K
  1055. help
  1056. Invalidation of the Instruction Cache operation can
  1057. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1058. It does not affect the MPCore. This option enables the ARM Ltd.
  1059. recommended workaround.
  1060. config ARM_ERRATA_430973
  1061. bool "ARM errata: Stale prediction on replaced interworking branch"
  1062. depends on CPU_V7
  1063. help
  1064. This option enables the workaround for the 430973 Cortex-A8
  1065. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1066. interworking branch is replaced with another code sequence at the
  1067. same virtual address, whether due to self-modifying code or virtual
  1068. to physical address re-mapping, Cortex-A8 does not recover from the
  1069. stale interworking branch prediction. This results in Cortex-A8
  1070. executing the new code sequence in the incorrect ARM or Thumb state.
  1071. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1072. and also flushes the branch target cache at every context switch.
  1073. Note that setting specific bits in the ACTLR register may not be
  1074. available in non-secure mode.
  1075. config ARM_ERRATA_458693
  1076. bool "ARM errata: Processor deadlock when a false hazard is created"
  1077. depends on CPU_V7
  1078. help
  1079. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1080. erratum. For very specific sequences of memory operations, it is
  1081. possible for a hazard condition intended for a cache line to instead
  1082. be incorrectly associated with a different cache line. This false
  1083. hazard might then cause a processor deadlock. The workaround enables
  1084. the L1 caching of the NEON accesses and disables the PLD instruction
  1085. in the ACTLR register. Note that setting specific bits in the ACTLR
  1086. register may not be available in non-secure mode.
  1087. config ARM_ERRATA_460075
  1088. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1089. depends on CPU_V7
  1090. help
  1091. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1092. erratum. Any asynchronous access to the L2 cache may encounter a
  1093. situation in which recent store transactions to the L2 cache are lost
  1094. and overwritten with stale memory contents from external memory. The
  1095. workaround disables the write-allocate mode for the L2 cache via the
  1096. ACTLR register. Note that setting specific bits in the ACTLR register
  1097. may not be available in non-secure mode.
  1098. config ARM_ERRATA_742230
  1099. bool "ARM errata: DMB operation may be faulty"
  1100. depends on CPU_V7 && SMP
  1101. help
  1102. This option enables the workaround for the 742230 Cortex-A9
  1103. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1104. between two write operations may not ensure the correct visibility
  1105. ordering of the two writes. This workaround sets a specific bit in
  1106. the diagnostic register of the Cortex-A9 which causes the DMB
  1107. instruction to behave as a DSB, ensuring the correct behaviour of
  1108. the two writes.
  1109. config ARM_ERRATA_742231
  1110. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1111. depends on CPU_V7 && SMP
  1112. help
  1113. This option enables the workaround for the 742231 Cortex-A9
  1114. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1115. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1116. accessing some data located in the same cache line, may get corrupted
  1117. data due to bad handling of the address hazard when the line gets
  1118. replaced from one of the CPUs at the same time as another CPU is
  1119. accessing it. This workaround sets specific bits in the diagnostic
  1120. register of the Cortex-A9 which reduces the linefill issuing
  1121. capabilities of the processor.
  1122. config PL310_ERRATA_588369
  1123. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1124. depends on CACHE_L2X0
  1125. help
  1126. The PL310 L2 cache controller implements three types of Clean &
  1127. Invalidate maintenance operations: by Physical Address
  1128. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1129. They are architecturally defined to behave as the execution of a
  1130. clean operation followed immediately by an invalidate operation,
  1131. both performing to the same memory location. This functionality
  1132. is not correctly implemented in PL310 as clean lines are not
  1133. invalidated as a result of these operations.
  1134. config ARM_ERRATA_720789
  1135. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1136. depends on CPU_V7
  1137. help
  1138. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1139. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1140. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1141. As a consequence of this erratum, some TLB entries which should be
  1142. invalidated are not, resulting in an incoherency in the system page
  1143. tables. The workaround changes the TLB flushing routines to invalidate
  1144. entries regardless of the ASID.
  1145. config PL310_ERRATA_727915
  1146. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1147. depends on CACHE_L2X0
  1148. help
  1149. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1150. operation (offset 0x7FC). This operation runs in background so that
  1151. PL310 can handle normal accesses while it is in progress. Under very
  1152. rare circumstances, due to this erratum, write data can be lost when
  1153. PL310 treats a cacheable write transaction during a Clean &
  1154. Invalidate by Way operation.
  1155. config ARM_ERRATA_743622
  1156. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1157. depends on CPU_V7
  1158. help
  1159. This option enables the workaround for the 743622 Cortex-A9
  1160. (r2p*) erratum. Under very rare conditions, a faulty
  1161. optimisation in the Cortex-A9 Store Buffer may lead to data
  1162. corruption. This workaround sets a specific bit in the diagnostic
  1163. register of the Cortex-A9 which disables the Store Buffer
  1164. optimisation, preventing the defect from occurring. This has no
  1165. visible impact on the overall performance or power consumption of the
  1166. processor.
  1167. config ARM_ERRATA_751472
  1168. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1169. depends on CPU_V7
  1170. help
  1171. This option enables the workaround for the 751472 Cortex-A9 (prior
  1172. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1173. completion of a following broadcasted operation if the second
  1174. operation is received by a CPU before the ICIALLUIS has completed,
  1175. potentially leading to corrupted entries in the cache or TLB.
  1176. config PL310_ERRATA_753970
  1177. bool "PL310 errata: cache sync operation may be faulty"
  1178. depends on CACHE_PL310
  1179. help
  1180. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1181. Under some condition the effect of cache sync operation on
  1182. the store buffer still remains when the operation completes.
  1183. This means that the store buffer is always asked to drain and
  1184. this prevents it from merging any further writes. The workaround
  1185. is to replace the normal offset of cache sync operation (0x730)
  1186. by another offset targeting an unmapped PL310 register 0x740.
  1187. This has the same effect as the cache sync operation: store buffer
  1188. drain and waiting for all buffers empty.
  1189. config ARM_ERRATA_754322
  1190. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1191. depends on CPU_V7
  1192. help
  1193. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1194. r3p*) erratum. A speculative memory access may cause a page table walk
  1195. which starts prior to an ASID switch but completes afterwards. This
  1196. can populate the micro-TLB with a stale entry which may be hit with
  1197. the new ASID. This workaround places two dsb instructions in the mm
  1198. switching code so that no page table walks can cross the ASID switch.
  1199. config ARM_ERRATA_754327
  1200. bool "ARM errata: no automatic Store Buffer drain"
  1201. depends on CPU_V7 && SMP
  1202. help
  1203. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1204. r2p0) erratum. The Store Buffer does not have any automatic draining
  1205. mechanism and therefore a livelock may occur if an external agent
  1206. continuously polls a memory location waiting to observe an update.
  1207. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1208. written polling loops from denying visibility of updates to memory.
  1209. config ARM_ERRATA_364296
  1210. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1211. depends on CPU_V6 && !SMP
  1212. help
  1213. This options enables the workaround for the 364296 ARM1136
  1214. r0p2 erratum (possible cache data corruption with
  1215. hit-under-miss enabled). It sets the undocumented bit 31 in
  1216. the auxiliary control register and the FI bit in the control
  1217. register, thus disabling hit-under-miss without putting the
  1218. processor into full low interrupt latency mode. ARM11MPCore
  1219. is not affected.
  1220. config ARM_ERRATA_764369
  1221. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1222. depends on CPU_V7 && SMP
  1223. help
  1224. This option enables the workaround for erratum 764369
  1225. affecting Cortex-A9 MPCore with two or more processors (all
  1226. current revisions). Under certain timing circumstances, a data
  1227. cache line maintenance operation by MVA targeting an Inner
  1228. Shareable memory region may fail to proceed up to either the
  1229. Point of Coherency or to the Point of Unification of the
  1230. system. This workaround adds a DSB instruction before the
  1231. relevant cache maintenance functions and sets a specific bit
  1232. in the diagnostic control register of the SCU.
  1233. config PL310_ERRATA_769419
  1234. bool "PL310 errata: no automatic Store Buffer drain"
  1235. depends on CACHE_L2X0
  1236. help
  1237. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1238. not automatically drain. This can cause normal, non-cacheable
  1239. writes to be retained when the memory system is idle, leading
  1240. to suboptimal I/O performance for drivers using coherent DMA.
  1241. This option adds a write barrier to the cpu_idle loop so that,
  1242. on systems with an outer cache, the store buffer is drained
  1243. explicitly.
  1244. endmenu
  1245. source "arch/arm/common/Kconfig"
  1246. menu "Bus support"
  1247. config ARM_AMBA
  1248. bool
  1249. config ISA
  1250. bool
  1251. help
  1252. Find out whether you have ISA slots on your motherboard. ISA is the
  1253. name of a bus system, i.e. the way the CPU talks to the other stuff
  1254. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1255. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1256. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1257. # Select ISA DMA controller support
  1258. config ISA_DMA
  1259. bool
  1260. select ISA_DMA_API
  1261. # Select ISA DMA interface
  1262. config ISA_DMA_API
  1263. bool
  1264. config PCI
  1265. bool "PCI support" if MIGHT_HAVE_PCI
  1266. help
  1267. Find out whether you have a PCI motherboard. PCI is the name of a
  1268. bus system, i.e. the way the CPU talks to the other stuff inside
  1269. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1270. VESA. If you have PCI, say Y, otherwise N.
  1271. config PCI_DOMAINS
  1272. bool
  1273. depends on PCI
  1274. config PCI_NANOENGINE
  1275. bool "BSE nanoEngine PCI support"
  1276. depends on SA1100_NANOENGINE
  1277. help
  1278. Enable PCI on the BSE nanoEngine board.
  1279. config PCI_SYSCALL
  1280. def_bool PCI
  1281. # Select the host bridge type
  1282. config PCI_HOST_VIA82C505
  1283. bool
  1284. depends on PCI && ARCH_SHARK
  1285. default y
  1286. config PCI_HOST_ITE8152
  1287. bool
  1288. depends on PCI && MACH_ARMCORE
  1289. default y
  1290. select DMABOUNCE
  1291. source "drivers/pci/Kconfig"
  1292. source "drivers/pcmcia/Kconfig"
  1293. endmenu
  1294. menu "Kernel Features"
  1295. config HAVE_SMP
  1296. bool
  1297. help
  1298. This option should be selected by machines which have an SMP-
  1299. capable CPU.
  1300. The only effect of this option is to make the SMP-related
  1301. options available to the user for configuration.
  1302. config SMP
  1303. bool "Symmetric Multi-Processing"
  1304. depends on CPU_V6K || CPU_V7
  1305. depends on GENERIC_CLOCKEVENTS
  1306. depends on HAVE_SMP
  1307. depends on MMU
  1308. select USE_GENERIC_SMP_HELPERS
  1309. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1310. help
  1311. This enables support for systems with more than one CPU. If you have
  1312. a system with only one CPU, like most personal computers, say N. If
  1313. you have a system with more than one CPU, say Y.
  1314. If you say N here, the kernel will run on single and multiprocessor
  1315. machines, but will use only one CPU of a multiprocessor machine. If
  1316. you say Y here, the kernel will run on many, but not all, single
  1317. processor machines. On a single processor machine, the kernel will
  1318. run faster if you say N here.
  1319. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1320. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1321. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1322. If you don't know what to do here, say N.
  1323. config SMP_ON_UP
  1324. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1325. depends on EXPERIMENTAL
  1326. depends on SMP && !XIP_KERNEL
  1327. default y
  1328. help
  1329. SMP kernels contain instructions which fail on non-SMP processors.
  1330. Enabling this option allows the kernel to modify itself to make
  1331. these instructions safe. Disabling it allows about 1K of space
  1332. savings.
  1333. If you don't know what to do here, say Y.
  1334. config ARM_CPU_TOPOLOGY
  1335. bool "Support cpu topology definition"
  1336. depends on SMP && CPU_V7
  1337. default y
  1338. help
  1339. Support ARM cpu topology definition. The MPIDR register defines
  1340. affinity between processors which is then used to describe the cpu
  1341. topology of an ARM System.
  1342. config SCHED_MC
  1343. bool "Multi-core scheduler support"
  1344. depends on ARM_CPU_TOPOLOGY
  1345. help
  1346. Multi-core scheduler support improves the CPU scheduler's decision
  1347. making when dealing with multi-core CPU chips at a cost of slightly
  1348. increased overhead in some places. If unsure say N here.
  1349. config SCHED_SMT
  1350. bool "SMT scheduler support"
  1351. depends on ARM_CPU_TOPOLOGY
  1352. help
  1353. Improves the CPU scheduler's decision making when dealing with
  1354. MultiThreading at a cost of slightly increased overhead in some
  1355. places. If unsure say N here.
  1356. config HAVE_ARM_SCU
  1357. bool
  1358. help
  1359. This option enables support for the ARM system coherency unit
  1360. config ARM_ARCH_TIMER
  1361. bool "Architected timer support"
  1362. depends on CPU_V7
  1363. help
  1364. This option enables support for the ARM architected timer
  1365. config HAVE_ARM_TWD
  1366. bool
  1367. depends on SMP
  1368. help
  1369. This options enables support for the ARM timer and watchdog unit
  1370. choice
  1371. prompt "Memory split"
  1372. default VMSPLIT_3G
  1373. help
  1374. Select the desired split between kernel and user memory.
  1375. If you are not absolutely sure what you are doing, leave this
  1376. option alone!
  1377. config VMSPLIT_3G
  1378. bool "3G/1G user/kernel split"
  1379. config VMSPLIT_2G
  1380. bool "2G/2G user/kernel split"
  1381. config VMSPLIT_1G
  1382. bool "1G/3G user/kernel split"
  1383. endchoice
  1384. config PAGE_OFFSET
  1385. hex
  1386. default 0x40000000 if VMSPLIT_1G
  1387. default 0x80000000 if VMSPLIT_2G
  1388. default 0xC0000000
  1389. config NR_CPUS
  1390. int "Maximum number of CPUs (2-32)"
  1391. range 2 32
  1392. depends on SMP
  1393. default "4"
  1394. config HOTPLUG_CPU
  1395. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1396. depends on SMP && HOTPLUG && EXPERIMENTAL
  1397. help
  1398. Say Y here to experiment with turning CPUs off and on. CPUs
  1399. can be controlled through /sys/devices/system/cpu.
  1400. config LOCAL_TIMERS
  1401. bool "Use local timer interrupts"
  1402. depends on SMP
  1403. default y
  1404. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1405. help
  1406. Enable support for local timers on SMP platforms, rather then the
  1407. legacy IPI broadcast method. Local timers allows the system
  1408. accounting to be spread across the timer interval, preventing a
  1409. "thundering herd" at every timer tick.
  1410. config ARCH_NR_GPIO
  1411. int
  1412. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1413. default 355 if ARCH_U8500
  1414. default 264 if MACH_H4700
  1415. default 512 if SOC_OMAP5
  1416. default 0
  1417. help
  1418. Maximum number of GPIOs in the system.
  1419. If unsure, leave the default value.
  1420. source kernel/Kconfig.preempt
  1421. config HZ
  1422. int
  1423. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1424. ARCH_S5PV210 || ARCH_EXYNOS4
  1425. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1426. default AT91_TIMER_HZ if ARCH_AT91
  1427. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1428. default 100
  1429. config THUMB2_KERNEL
  1430. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1431. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1432. select AEABI
  1433. select ARM_ASM_UNIFIED
  1434. select ARM_UNWIND
  1435. help
  1436. By enabling this option, the kernel will be compiled in
  1437. Thumb-2 mode. A compiler/assembler that understand the unified
  1438. ARM-Thumb syntax is needed.
  1439. If unsure, say N.
  1440. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1441. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1442. depends on THUMB2_KERNEL && MODULES
  1443. default y
  1444. help
  1445. Various binutils versions can resolve Thumb-2 branches to
  1446. locally-defined, preemptible global symbols as short-range "b.n"
  1447. branch instructions.
  1448. This is a problem, because there's no guarantee the final
  1449. destination of the symbol, or any candidate locations for a
  1450. trampoline, are within range of the branch. For this reason, the
  1451. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1452. relocation in modules at all, and it makes little sense to add
  1453. support.
  1454. The symptom is that the kernel fails with an "unsupported
  1455. relocation" error when loading some modules.
  1456. Until fixed tools are available, passing
  1457. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1458. code which hits this problem, at the cost of a bit of extra runtime
  1459. stack usage in some cases.
  1460. The problem is described in more detail at:
  1461. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1462. Only Thumb-2 kernels are affected.
  1463. Unless you are sure your tools don't have this problem, say Y.
  1464. config ARM_ASM_UNIFIED
  1465. bool
  1466. config AEABI
  1467. bool "Use the ARM EABI to compile the kernel"
  1468. help
  1469. This option allows for the kernel to be compiled using the latest
  1470. ARM ABI (aka EABI). This is only useful if you are using a user
  1471. space environment that is also compiled with EABI.
  1472. Since there are major incompatibilities between the legacy ABI and
  1473. EABI, especially with regard to structure member alignment, this
  1474. option also changes the kernel syscall calling convention to
  1475. disambiguate both ABIs and allow for backward compatibility support
  1476. (selected with CONFIG_OABI_COMPAT).
  1477. To use this you need GCC version 4.0.0 or later.
  1478. config OABI_COMPAT
  1479. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1480. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1481. default y
  1482. help
  1483. This option preserves the old syscall interface along with the
  1484. new (ARM EABI) one. It also provides a compatibility layer to
  1485. intercept syscalls that have structure arguments which layout
  1486. in memory differs between the legacy ABI and the new ARM EABI
  1487. (only for non "thumb" binaries). This option adds a tiny
  1488. overhead to all syscalls and produces a slightly larger kernel.
  1489. If you know you'll be using only pure EABI user space then you
  1490. can say N here. If this option is not selected and you attempt
  1491. to execute a legacy ABI binary then the result will be
  1492. UNPREDICTABLE (in fact it can be predicted that it won't work
  1493. at all). If in doubt say Y.
  1494. config ARCH_HAS_HOLES_MEMORYMODEL
  1495. bool
  1496. config ARCH_SPARSEMEM_ENABLE
  1497. bool
  1498. config ARCH_SPARSEMEM_DEFAULT
  1499. def_bool ARCH_SPARSEMEM_ENABLE
  1500. config ARCH_SELECT_MEMORY_MODEL
  1501. def_bool ARCH_SPARSEMEM_ENABLE
  1502. config HAVE_ARCH_PFN_VALID
  1503. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1504. config HIGHMEM
  1505. bool "High Memory Support"
  1506. depends on MMU
  1507. help
  1508. The address space of ARM processors is only 4 Gigabytes large
  1509. and it has to accommodate user address space, kernel address
  1510. space as well as some memory mapped IO. That means that, if you
  1511. have a large amount of physical memory and/or IO, not all of the
  1512. memory can be "permanently mapped" by the kernel. The physical
  1513. memory that is not permanently mapped is called "high memory".
  1514. Depending on the selected kernel/user memory split, minimum
  1515. vmalloc space and actual amount of RAM, you may not need this
  1516. option which should result in a slightly faster kernel.
  1517. If unsure, say n.
  1518. config HIGHPTE
  1519. bool "Allocate 2nd-level pagetables from highmem"
  1520. depends on HIGHMEM
  1521. config HW_PERF_EVENTS
  1522. bool "Enable hardware performance counter support for perf events"
  1523. depends on PERF_EVENTS
  1524. default y
  1525. help
  1526. Enable hardware performance counter support for perf events. If
  1527. disabled, perf events will use software events only.
  1528. source "mm/Kconfig"
  1529. config FORCE_MAX_ZONEORDER
  1530. int "Maximum zone order" if ARCH_SHMOBILE
  1531. range 11 64 if ARCH_SHMOBILE
  1532. default "9" if SA1111
  1533. default "11"
  1534. help
  1535. The kernel memory allocator divides physically contiguous memory
  1536. blocks into "zones", where each zone is a power of two number of
  1537. pages. This option selects the largest power of two that the kernel
  1538. keeps in the memory allocator. If you need to allocate very large
  1539. blocks of physically contiguous memory, then you may need to
  1540. increase this value.
  1541. This config option is actually maximum order plus one. For example,
  1542. a value of 11 means that the largest free memory block is 2^10 pages.
  1543. config LEDS
  1544. bool "Timer and CPU usage LEDs"
  1545. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1546. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1547. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1548. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1549. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1550. ARCH_AT91 || ARCH_DAVINCI || \
  1551. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1552. help
  1553. If you say Y here, the LEDs on your machine will be used
  1554. to provide useful information about your current system status.
  1555. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1556. be able to select which LEDs are active using the options below. If
  1557. you are compiling a kernel for the EBSA-110 or the LART however, the
  1558. red LED will simply flash regularly to indicate that the system is
  1559. still functional. It is safe to say Y here if you have a CATS
  1560. system, but the driver will do nothing.
  1561. config LEDS_TIMER
  1562. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1563. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1564. || MACH_OMAP_PERSEUS2
  1565. depends on LEDS
  1566. depends on !GENERIC_CLOCKEVENTS
  1567. default y if ARCH_EBSA110
  1568. help
  1569. If you say Y here, one of the system LEDs (the green one on the
  1570. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1571. will flash regularly to indicate that the system is still
  1572. operational. This is mainly useful to kernel hackers who are
  1573. debugging unstable kernels.
  1574. The LART uses the same LED for both Timer LED and CPU usage LED
  1575. functions. You may choose to use both, but the Timer LED function
  1576. will overrule the CPU usage LED.
  1577. config LEDS_CPU
  1578. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1579. !ARCH_OMAP) \
  1580. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1581. || MACH_OMAP_PERSEUS2
  1582. depends on LEDS
  1583. help
  1584. If you say Y here, the red LED will be used to give a good real
  1585. time indication of CPU usage, by lighting whenever the idle task
  1586. is not currently executing.
  1587. The LART uses the same LED for both Timer LED and CPU usage LED
  1588. functions. You may choose to use both, but the Timer LED function
  1589. will overrule the CPU usage LED.
  1590. config ALIGNMENT_TRAP
  1591. bool
  1592. depends on CPU_CP15_MMU
  1593. default y if !ARCH_EBSA110
  1594. select HAVE_PROC_CPU if PROC_FS
  1595. help
  1596. ARM processors cannot fetch/store information which is not
  1597. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1598. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1599. fetch/store instructions will be emulated in software if you say
  1600. here, which has a severe performance impact. This is necessary for
  1601. correct operation of some network protocols. With an IP-only
  1602. configuration it is safe to say N, otherwise say Y.
  1603. config UACCESS_WITH_MEMCPY
  1604. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1605. depends on MMU && EXPERIMENTAL
  1606. default y if CPU_FEROCEON
  1607. help
  1608. Implement faster copy_to_user and clear_user methods for CPU
  1609. cores where a 8-word STM instruction give significantly higher
  1610. memory write throughput than a sequence of individual 32bit stores.
  1611. A possible side effect is a slight increase in scheduling latency
  1612. between threads sharing the same address space if they invoke
  1613. such copy operations with large buffers.
  1614. However, if the CPU data cache is using a write-allocate mode,
  1615. this option is unlikely to provide any performance gain.
  1616. config SECCOMP
  1617. bool
  1618. prompt "Enable seccomp to safely compute untrusted bytecode"
  1619. ---help---
  1620. This kernel feature is useful for number crunching applications
  1621. that may need to compute untrusted bytecode during their
  1622. execution. By using pipes or other transports made available to
  1623. the process as file descriptors supporting the read/write
  1624. syscalls, it's possible to isolate those applications in
  1625. their own address space using seccomp. Once seccomp is
  1626. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1627. and the task is only allowed to execute a few safe syscalls
  1628. defined by each seccomp mode.
  1629. config CC_STACKPROTECTOR
  1630. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1631. depends on EXPERIMENTAL
  1632. help
  1633. This option turns on the -fstack-protector GCC feature. This
  1634. feature puts, at the beginning of functions, a canary value on
  1635. the stack just before the return address, and validates
  1636. the value just before actually returning. Stack based buffer
  1637. overflows (that need to overwrite this return address) now also
  1638. overwrite the canary, which gets detected and the attack is then
  1639. neutralized via a kernel panic.
  1640. This feature requires gcc version 4.2 or above.
  1641. config DEPRECATED_PARAM_STRUCT
  1642. bool "Provide old way to pass kernel parameters"
  1643. help
  1644. This was deprecated in 2001 and announced to live on for 5 years.
  1645. Some old boot loaders still use this way.
  1646. endmenu
  1647. menu "Boot options"
  1648. config USE_OF
  1649. bool "Flattened Device Tree support"
  1650. select OF
  1651. select OF_EARLY_FLATTREE
  1652. select IRQ_DOMAIN
  1653. help
  1654. Include support for flattened device tree machine descriptions.
  1655. # Compressed boot loader in ROM. Yes, we really want to ask about
  1656. # TEXT and BSS so we preserve their values in the config files.
  1657. config ZBOOT_ROM_TEXT
  1658. hex "Compressed ROM boot loader base address"
  1659. default "0"
  1660. help
  1661. The physical address at which the ROM-able zImage is to be
  1662. placed in the target. Platforms which normally make use of
  1663. ROM-able zImage formats normally set this to a suitable
  1664. value in their defconfig file.
  1665. If ZBOOT_ROM is not enabled, this has no effect.
  1666. config ZBOOT_ROM_BSS
  1667. hex "Compressed ROM boot loader BSS address"
  1668. default "0"
  1669. help
  1670. The base address of an area of read/write memory in the target
  1671. for the ROM-able zImage which must be available while the
  1672. decompressor is running. It must be large enough to hold the
  1673. entire decompressed kernel plus an additional 128 KiB.
  1674. Platforms which normally make use of ROM-able zImage formats
  1675. normally set this to a suitable value in their defconfig file.
  1676. If ZBOOT_ROM is not enabled, this has no effect.
  1677. config ZBOOT_ROM
  1678. bool "Compressed boot loader in ROM/flash"
  1679. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1680. help
  1681. Say Y here if you intend to execute your compressed kernel image
  1682. (zImage) directly from ROM or flash. If unsure, say N.
  1683. choice
  1684. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1685. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1686. default ZBOOT_ROM_NONE
  1687. help
  1688. Include experimental SD/MMC loading code in the ROM-able zImage.
  1689. With this enabled it is possible to write the ROM-able zImage
  1690. kernel image to an MMC or SD card and boot the kernel straight
  1691. from the reset vector. At reset the processor Mask ROM will load
  1692. the first part of the ROM-able zImage which in turn loads the
  1693. rest the kernel image to RAM.
  1694. config ZBOOT_ROM_NONE
  1695. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1696. help
  1697. Do not load image from SD or MMC
  1698. config ZBOOT_ROM_MMCIF
  1699. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1700. help
  1701. Load image from MMCIF hardware block.
  1702. config ZBOOT_ROM_SH_MOBILE_SDHI
  1703. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1704. help
  1705. Load image from SDHI hardware block
  1706. endchoice
  1707. config ARM_APPENDED_DTB
  1708. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1709. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1710. help
  1711. With this option, the boot code will look for a device tree binary
  1712. (DTB) appended to zImage
  1713. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1714. This is meant as a backward compatibility convenience for those
  1715. systems with a bootloader that can't be upgraded to accommodate
  1716. the documented boot protocol using a device tree.
  1717. Beware that there is very little in terms of protection against
  1718. this option being confused by leftover garbage in memory that might
  1719. look like a DTB header after a reboot if no actual DTB is appended
  1720. to zImage. Do not leave this option active in a production kernel
  1721. if you don't intend to always append a DTB. Proper passing of the
  1722. location into r2 of a bootloader provided DTB is always preferable
  1723. to this option.
  1724. config ARM_ATAG_DTB_COMPAT
  1725. bool "Supplement the appended DTB with traditional ATAG information"
  1726. depends on ARM_APPENDED_DTB
  1727. help
  1728. Some old bootloaders can't be updated to a DTB capable one, yet
  1729. they provide ATAGs with memory configuration, the ramdisk address,
  1730. the kernel cmdline string, etc. Such information is dynamically
  1731. provided by the bootloader and can't always be stored in a static
  1732. DTB. To allow a device tree enabled kernel to be used with such
  1733. bootloaders, this option allows zImage to extract the information
  1734. from the ATAG list and store it at run time into the appended DTB.
  1735. choice
  1736. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1737. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1738. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1739. bool "Use bootloader kernel arguments if available"
  1740. help
  1741. Uses the command-line options passed by the boot loader instead of
  1742. the device tree bootargs property. If the boot loader doesn't provide
  1743. any, the device tree bootargs property will be used.
  1744. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1745. bool "Extend with bootloader kernel arguments"
  1746. help
  1747. The command-line arguments provided by the boot loader will be
  1748. appended to the the device tree bootargs property.
  1749. endchoice
  1750. config CMDLINE
  1751. string "Default kernel command string"
  1752. default ""
  1753. help
  1754. On some architectures (EBSA110 and CATS), there is currently no way
  1755. for the boot loader to pass arguments to the kernel. For these
  1756. architectures, you should supply some command-line options at build
  1757. time by entering them here. As a minimum, you should specify the
  1758. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1759. choice
  1760. prompt "Kernel command line type" if CMDLINE != ""
  1761. default CMDLINE_FROM_BOOTLOADER
  1762. config CMDLINE_FROM_BOOTLOADER
  1763. bool "Use bootloader kernel arguments if available"
  1764. help
  1765. Uses the command-line options passed by the boot loader. If
  1766. the boot loader doesn't provide any, the default kernel command
  1767. string provided in CMDLINE will be used.
  1768. config CMDLINE_EXTEND
  1769. bool "Extend bootloader kernel arguments"
  1770. help
  1771. The command-line arguments provided by the boot loader will be
  1772. appended to the default kernel command string.
  1773. config CMDLINE_FORCE
  1774. bool "Always use the default kernel command string"
  1775. help
  1776. Always use the default kernel command string, even if the boot
  1777. loader passes other arguments to the kernel.
  1778. This is useful if you cannot or don't want to change the
  1779. command-line options your boot loader passes to the kernel.
  1780. endchoice
  1781. config XIP_KERNEL
  1782. bool "Kernel Execute-In-Place from ROM"
  1783. depends on !ZBOOT_ROM && !ARM_LPAE
  1784. help
  1785. Execute-In-Place allows the kernel to run from non-volatile storage
  1786. directly addressable by the CPU, such as NOR flash. This saves RAM
  1787. space since the text section of the kernel is not loaded from flash
  1788. to RAM. Read-write sections, such as the data section and stack,
  1789. are still copied to RAM. The XIP kernel is not compressed since
  1790. it has to run directly from flash, so it will take more space to
  1791. store it. The flash address used to link the kernel object files,
  1792. and for storing it, is configuration dependent. Therefore, if you
  1793. say Y here, you must know the proper physical address where to
  1794. store the kernel image depending on your own flash memory usage.
  1795. Also note that the make target becomes "make xipImage" rather than
  1796. "make zImage" or "make Image". The final kernel binary to put in
  1797. ROM memory will be arch/arm/boot/xipImage.
  1798. If unsure, say N.
  1799. config XIP_PHYS_ADDR
  1800. hex "XIP Kernel Physical Location"
  1801. depends on XIP_KERNEL
  1802. default "0x00080000"
  1803. help
  1804. This is the physical address in your flash memory the kernel will
  1805. be linked for and stored to. This address is dependent on your
  1806. own flash usage.
  1807. config KEXEC
  1808. bool "Kexec system call (EXPERIMENTAL)"
  1809. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1810. help
  1811. kexec is a system call that implements the ability to shutdown your
  1812. current kernel, and to start another kernel. It is like a reboot
  1813. but it is independent of the system firmware. And like a reboot
  1814. you can start any kernel with it, not just Linux.
  1815. It is an ongoing process to be certain the hardware in a machine
  1816. is properly shutdown, so do not be surprised if this code does not
  1817. initially work for you. It may help to enable device hotplugging
  1818. support.
  1819. config ATAGS_PROC
  1820. bool "Export atags in procfs"
  1821. depends on KEXEC
  1822. default y
  1823. help
  1824. Should the atags used to boot the kernel be exported in an "atags"
  1825. file in procfs. Useful with kexec.
  1826. config CRASH_DUMP
  1827. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1828. depends on EXPERIMENTAL
  1829. help
  1830. Generate crash dump after being started by kexec. This should
  1831. be normally only set in special crash dump kernels which are
  1832. loaded in the main kernel with kexec-tools into a specially
  1833. reserved region and then later executed after a crash by
  1834. kdump/kexec. The crash dump kernel must be compiled to a
  1835. memory address not used by the main kernel
  1836. For more details see Documentation/kdump/kdump.txt
  1837. config AUTO_ZRELADDR
  1838. bool "Auto calculation of the decompressed kernel image address"
  1839. depends on !ZBOOT_ROM && !ARCH_U300
  1840. help
  1841. ZRELADDR is the physical address where the decompressed kernel
  1842. image will be placed. If AUTO_ZRELADDR is selected, the address
  1843. will be determined at run-time by masking the current IP with
  1844. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1845. from start of memory.
  1846. endmenu
  1847. menu "CPU Power Management"
  1848. if ARCH_HAS_CPUFREQ
  1849. source "drivers/cpufreq/Kconfig"
  1850. config CPU_FREQ_IMX
  1851. tristate "CPUfreq driver for i.MX CPUs"
  1852. depends on ARCH_MXC && CPU_FREQ
  1853. select CPU_FREQ_TABLE
  1854. help
  1855. This enables the CPUfreq driver for i.MX CPUs.
  1856. config CPU_FREQ_SA1100
  1857. bool
  1858. config CPU_FREQ_SA1110
  1859. bool
  1860. config CPU_FREQ_INTEGRATOR
  1861. tristate "CPUfreq driver for ARM Integrator CPUs"
  1862. depends on ARCH_INTEGRATOR && CPU_FREQ
  1863. default y
  1864. help
  1865. This enables the CPUfreq driver for ARM Integrator CPUs.
  1866. For details, take a look at <file:Documentation/cpu-freq>.
  1867. If in doubt, say Y.
  1868. config CPU_FREQ_PXA
  1869. bool
  1870. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1871. default y
  1872. select CPU_FREQ_TABLE
  1873. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1874. config CPU_FREQ_S3C
  1875. bool
  1876. help
  1877. Internal configuration node for common cpufreq on Samsung SoC
  1878. config CPU_FREQ_S3C24XX
  1879. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1880. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1881. select CPU_FREQ_S3C
  1882. help
  1883. This enables the CPUfreq driver for the Samsung S3C24XX family
  1884. of CPUs.
  1885. For details, take a look at <file:Documentation/cpu-freq>.
  1886. If in doubt, say N.
  1887. config CPU_FREQ_S3C24XX_PLL
  1888. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1889. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1890. help
  1891. Compile in support for changing the PLL frequency from the
  1892. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1893. after a frequency change, so by default it is not enabled.
  1894. This also means that the PLL tables for the selected CPU(s) will
  1895. be built which may increase the size of the kernel image.
  1896. config CPU_FREQ_S3C24XX_DEBUG
  1897. bool "Debug CPUfreq Samsung driver core"
  1898. depends on CPU_FREQ_S3C24XX
  1899. help
  1900. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1901. config CPU_FREQ_S3C24XX_IODEBUG
  1902. bool "Debug CPUfreq Samsung driver IO timing"
  1903. depends on CPU_FREQ_S3C24XX
  1904. help
  1905. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1906. config CPU_FREQ_S3C24XX_DEBUGFS
  1907. bool "Export debugfs for CPUFreq"
  1908. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1909. help
  1910. Export status information via debugfs.
  1911. endif
  1912. source "drivers/cpuidle/Kconfig"
  1913. endmenu
  1914. menu "Floating point emulation"
  1915. comment "At least one emulation must be selected"
  1916. config FPE_NWFPE
  1917. bool "NWFPE math emulation"
  1918. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1919. ---help---
  1920. Say Y to include the NWFPE floating point emulator in the kernel.
  1921. This is necessary to run most binaries. Linux does not currently
  1922. support floating point hardware so you need to say Y here even if
  1923. your machine has an FPA or floating point co-processor podule.
  1924. You may say N here if you are going to load the Acorn FPEmulator
  1925. early in the bootup.
  1926. config FPE_NWFPE_XP
  1927. bool "Support extended precision"
  1928. depends on FPE_NWFPE
  1929. help
  1930. Say Y to include 80-bit support in the kernel floating-point
  1931. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1932. Note that gcc does not generate 80-bit operations by default,
  1933. so in most cases this option only enlarges the size of the
  1934. floating point emulator without any good reason.
  1935. You almost surely want to say N here.
  1936. config FPE_FASTFPE
  1937. bool "FastFPE math emulation (EXPERIMENTAL)"
  1938. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1939. ---help---
  1940. Say Y here to include the FAST floating point emulator in the kernel.
  1941. This is an experimental much faster emulator which now also has full
  1942. precision for the mantissa. It does not support any exceptions.
  1943. It is very simple, and approximately 3-6 times faster than NWFPE.
  1944. It should be sufficient for most programs. It may be not suitable
  1945. for scientific calculations, but you have to check this for yourself.
  1946. If you do not feel you need a faster FP emulation you should better
  1947. choose NWFPE.
  1948. config VFP
  1949. bool "VFP-format floating point maths"
  1950. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1951. help
  1952. Say Y to include VFP support code in the kernel. This is needed
  1953. if your hardware includes a VFP unit.
  1954. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1955. release notes and additional status information.
  1956. Say N if your target does not have VFP hardware.
  1957. config VFPv3
  1958. bool
  1959. depends on VFP
  1960. default y if CPU_V7
  1961. config NEON
  1962. bool "Advanced SIMD (NEON) Extension support"
  1963. depends on VFPv3 && CPU_V7
  1964. help
  1965. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1966. Extension.
  1967. endmenu
  1968. menu "Userspace binary formats"
  1969. source "fs/Kconfig.binfmt"
  1970. config ARTHUR
  1971. tristate "RISC OS personality"
  1972. depends on !AEABI
  1973. help
  1974. Say Y here to include the kernel code necessary if you want to run
  1975. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1976. experimental; if this sounds frightening, say N and sleep in peace.
  1977. You can also say M here to compile this support as a module (which
  1978. will be called arthur).
  1979. endmenu
  1980. menu "Power management options"
  1981. source "kernel/power/Kconfig"
  1982. config ARCH_SUSPEND_POSSIBLE
  1983. depends on !ARCH_S5PC100 && !ARCH_TEGRA
  1984. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1985. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1986. def_bool y
  1987. config ARM_CPU_SUSPEND
  1988. def_bool PM_SLEEP
  1989. endmenu
  1990. source "net/Kconfig"
  1991. source "drivers/Kconfig"
  1992. source "fs/Kconfig"
  1993. source "arch/arm/Kconfig.debug"
  1994. source "security/Kconfig"
  1995. source "crypto/Kconfig"
  1996. source "lib/Kconfig"