radeon_asic.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  42. {
  43. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  44. BUG_ON(1);
  45. return 0;
  46. }
  47. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  48. {
  49. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  50. reg, v);
  51. BUG_ON(1);
  52. }
  53. static void radeon_register_accessor_init(struct radeon_device *rdev)
  54. {
  55. rdev->mc_rreg = &radeon_invalid_rreg;
  56. rdev->mc_wreg = &radeon_invalid_wreg;
  57. rdev->pll_rreg = &radeon_invalid_rreg;
  58. rdev->pll_wreg = &radeon_invalid_wreg;
  59. rdev->pciep_rreg = &radeon_invalid_rreg;
  60. rdev->pciep_wreg = &radeon_invalid_wreg;
  61. /* Don't change order as we are overridding accessor. */
  62. if (rdev->family < CHIP_RV515) {
  63. rdev->pcie_reg_mask = 0xff;
  64. } else {
  65. rdev->pcie_reg_mask = 0x7ff;
  66. }
  67. /* FIXME: not sure here */
  68. if (rdev->family <= CHIP_R580) {
  69. rdev->pll_rreg = &r100_pll_rreg;
  70. rdev->pll_wreg = &r100_pll_wreg;
  71. }
  72. if (rdev->family >= CHIP_R420) {
  73. rdev->mc_rreg = &r420_mc_rreg;
  74. rdev->mc_wreg = &r420_mc_wreg;
  75. }
  76. if (rdev->family >= CHIP_RV515) {
  77. rdev->mc_rreg = &rv515_mc_rreg;
  78. rdev->mc_wreg = &rv515_mc_wreg;
  79. }
  80. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  81. rdev->mc_rreg = &rs400_mc_rreg;
  82. rdev->mc_wreg = &rs400_mc_wreg;
  83. }
  84. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  85. rdev->mc_rreg = &rs690_mc_rreg;
  86. rdev->mc_wreg = &rs690_mc_wreg;
  87. }
  88. if (rdev->family == CHIP_RS600) {
  89. rdev->mc_rreg = &rs600_mc_rreg;
  90. rdev->mc_wreg = &rs600_mc_wreg;
  91. }
  92. if (rdev->family >= CHIP_R600) {
  93. rdev->pciep_rreg = &r600_pciep_rreg;
  94. rdev->pciep_wreg = &r600_pciep_wreg;
  95. }
  96. }
  97. /* helper to disable agp */
  98. void radeon_agp_disable(struct radeon_device *rdev)
  99. {
  100. rdev->flags &= ~RADEON_IS_AGP;
  101. if (rdev->family >= CHIP_R600) {
  102. DRM_INFO("Forcing AGP to PCIE mode\n");
  103. rdev->flags |= RADEON_IS_PCIE;
  104. } else if (rdev->family >= CHIP_RV515 ||
  105. rdev->family == CHIP_RV380 ||
  106. rdev->family == CHIP_RV410 ||
  107. rdev->family == CHIP_R423) {
  108. DRM_INFO("Forcing AGP to PCIE mode\n");
  109. rdev->flags |= RADEON_IS_PCIE;
  110. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  111. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  112. } else {
  113. DRM_INFO("Forcing AGP to PCI mode\n");
  114. rdev->flags |= RADEON_IS_PCI;
  115. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  116. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  117. }
  118. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  119. }
  120. /*
  121. * ASIC
  122. */
  123. static struct radeon_asic r100_asic = {
  124. .init = &r100_init,
  125. .fini = &r100_fini,
  126. .suspend = &r100_suspend,
  127. .resume = &r100_resume,
  128. .vga_set_state = &r100_vga_set_state,
  129. .gpu_is_lockup = &r100_gpu_is_lockup,
  130. .asic_reset = &r100_asic_reset,
  131. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  132. .gart_set_page = &r100_pci_gart_set_page,
  133. .ring_start = &r100_ring_start,
  134. .ring_test = &r100_ring_test,
  135. .ring = {
  136. [RADEON_RING_TYPE_GFX_INDEX] = {
  137. .ib_execute = &r100_ring_ib_execute,
  138. .emit_fence = &r100_fence_ring_emit,
  139. .emit_semaphore = &r100_semaphore_ring_emit,
  140. }
  141. },
  142. .irq_set = &r100_irq_set,
  143. .irq_process = &r100_irq_process,
  144. .get_vblank_counter = &r100_get_vblank_counter,
  145. .cs_parse = &r100_cs_parse,
  146. .copy_blit = &r100_copy_blit,
  147. .copy_dma = NULL,
  148. .copy = &r100_copy_blit,
  149. .get_engine_clock = &radeon_legacy_get_engine_clock,
  150. .set_engine_clock = &radeon_legacy_set_engine_clock,
  151. .get_memory_clock = &radeon_legacy_get_memory_clock,
  152. .set_memory_clock = NULL,
  153. .get_pcie_lanes = NULL,
  154. .set_pcie_lanes = NULL,
  155. .set_clock_gating = &radeon_legacy_set_clock_gating,
  156. .set_surface_reg = r100_set_surface_reg,
  157. .clear_surface_reg = r100_clear_surface_reg,
  158. .bandwidth_update = &r100_bandwidth_update,
  159. .hpd_init = &r100_hpd_init,
  160. .hpd_fini = &r100_hpd_fini,
  161. .hpd_sense = &r100_hpd_sense,
  162. .hpd_set_polarity = &r100_hpd_set_polarity,
  163. .ioctl_wait_idle = NULL,
  164. .gui_idle = &r100_gui_idle,
  165. .pm_misc = &r100_pm_misc,
  166. .pm_prepare = &r100_pm_prepare,
  167. .pm_finish = &r100_pm_finish,
  168. .pm_init_profile = &r100_pm_init_profile,
  169. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  170. .pre_page_flip = &r100_pre_page_flip,
  171. .page_flip = &r100_page_flip,
  172. .post_page_flip = &r100_post_page_flip,
  173. .wait_for_vblank = &r100_wait_for_vblank,
  174. };
  175. static struct radeon_asic r200_asic = {
  176. .init = &r100_init,
  177. .fini = &r100_fini,
  178. .suspend = &r100_suspend,
  179. .resume = &r100_resume,
  180. .vga_set_state = &r100_vga_set_state,
  181. .gpu_is_lockup = &r100_gpu_is_lockup,
  182. .asic_reset = &r100_asic_reset,
  183. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  184. .gart_set_page = &r100_pci_gart_set_page,
  185. .ring_start = &r100_ring_start,
  186. .ring_test = &r100_ring_test,
  187. .ring = {
  188. [RADEON_RING_TYPE_GFX_INDEX] = {
  189. .ib_execute = &r100_ring_ib_execute,
  190. .emit_fence = &r100_fence_ring_emit,
  191. .emit_semaphore = &r100_semaphore_ring_emit,
  192. }
  193. },
  194. .irq_set = &r100_irq_set,
  195. .irq_process = &r100_irq_process,
  196. .get_vblank_counter = &r100_get_vblank_counter,
  197. .cs_parse = &r100_cs_parse,
  198. .copy_blit = &r100_copy_blit,
  199. .copy_dma = &r200_copy_dma,
  200. .copy = &r100_copy_blit,
  201. .get_engine_clock = &radeon_legacy_get_engine_clock,
  202. .set_engine_clock = &radeon_legacy_set_engine_clock,
  203. .get_memory_clock = &radeon_legacy_get_memory_clock,
  204. .set_memory_clock = NULL,
  205. .set_pcie_lanes = NULL,
  206. .set_clock_gating = &radeon_legacy_set_clock_gating,
  207. .set_surface_reg = r100_set_surface_reg,
  208. .clear_surface_reg = r100_clear_surface_reg,
  209. .bandwidth_update = &r100_bandwidth_update,
  210. .hpd_init = &r100_hpd_init,
  211. .hpd_fini = &r100_hpd_fini,
  212. .hpd_sense = &r100_hpd_sense,
  213. .hpd_set_polarity = &r100_hpd_set_polarity,
  214. .ioctl_wait_idle = NULL,
  215. .gui_idle = &r100_gui_idle,
  216. .pm_misc = &r100_pm_misc,
  217. .pm_prepare = &r100_pm_prepare,
  218. .pm_finish = &r100_pm_finish,
  219. .pm_init_profile = &r100_pm_init_profile,
  220. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  221. .pre_page_flip = &r100_pre_page_flip,
  222. .page_flip = &r100_page_flip,
  223. .post_page_flip = &r100_post_page_flip,
  224. .wait_for_vblank = &r100_wait_for_vblank,
  225. };
  226. static struct radeon_asic r300_asic = {
  227. .init = &r300_init,
  228. .fini = &r300_fini,
  229. .suspend = &r300_suspend,
  230. .resume = &r300_resume,
  231. .vga_set_state = &r100_vga_set_state,
  232. .gpu_is_lockup = &r300_gpu_is_lockup,
  233. .asic_reset = &r300_asic_reset,
  234. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  235. .gart_set_page = &r100_pci_gart_set_page,
  236. .ring_start = &r300_ring_start,
  237. .ring_test = &r100_ring_test,
  238. .ring = {
  239. [RADEON_RING_TYPE_GFX_INDEX] = {
  240. .ib_execute = &r100_ring_ib_execute,
  241. .emit_fence = &r300_fence_ring_emit,
  242. .emit_semaphore = &r100_semaphore_ring_emit,
  243. }
  244. },
  245. .irq_set = &r100_irq_set,
  246. .irq_process = &r100_irq_process,
  247. .get_vblank_counter = &r100_get_vblank_counter,
  248. .cs_parse = &r300_cs_parse,
  249. .copy_blit = &r100_copy_blit,
  250. .copy_dma = &r200_copy_dma,
  251. .copy = &r100_copy_blit,
  252. .get_engine_clock = &radeon_legacy_get_engine_clock,
  253. .set_engine_clock = &radeon_legacy_set_engine_clock,
  254. .get_memory_clock = &radeon_legacy_get_memory_clock,
  255. .set_memory_clock = NULL,
  256. .get_pcie_lanes = &rv370_get_pcie_lanes,
  257. .set_pcie_lanes = &rv370_set_pcie_lanes,
  258. .set_clock_gating = &radeon_legacy_set_clock_gating,
  259. .set_surface_reg = r100_set_surface_reg,
  260. .clear_surface_reg = r100_clear_surface_reg,
  261. .bandwidth_update = &r100_bandwidth_update,
  262. .hpd_init = &r100_hpd_init,
  263. .hpd_fini = &r100_hpd_fini,
  264. .hpd_sense = &r100_hpd_sense,
  265. .hpd_set_polarity = &r100_hpd_set_polarity,
  266. .ioctl_wait_idle = NULL,
  267. .gui_idle = &r100_gui_idle,
  268. .pm_misc = &r100_pm_misc,
  269. .pm_prepare = &r100_pm_prepare,
  270. .pm_finish = &r100_pm_finish,
  271. .pm_init_profile = &r100_pm_init_profile,
  272. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  273. .pre_page_flip = &r100_pre_page_flip,
  274. .page_flip = &r100_page_flip,
  275. .post_page_flip = &r100_post_page_flip,
  276. .wait_for_vblank = &r100_wait_for_vblank,
  277. };
  278. static struct radeon_asic r300_asic_pcie = {
  279. .init = &r300_init,
  280. .fini = &r300_fini,
  281. .suspend = &r300_suspend,
  282. .resume = &r300_resume,
  283. .vga_set_state = &r100_vga_set_state,
  284. .gpu_is_lockup = &r300_gpu_is_lockup,
  285. .asic_reset = &r300_asic_reset,
  286. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  287. .gart_set_page = &rv370_pcie_gart_set_page,
  288. .ring_start = &r300_ring_start,
  289. .ring_test = &r100_ring_test,
  290. .ring = {
  291. [RADEON_RING_TYPE_GFX_INDEX] = {
  292. .ib_execute = &r100_ring_ib_execute,
  293. .emit_fence = &r300_fence_ring_emit,
  294. .emit_semaphore = &r100_semaphore_ring_emit,
  295. }
  296. },
  297. .irq_set = &r100_irq_set,
  298. .irq_process = &r100_irq_process,
  299. .get_vblank_counter = &r100_get_vblank_counter,
  300. .cs_parse = &r300_cs_parse,
  301. .copy_blit = &r100_copy_blit,
  302. .copy_dma = &r200_copy_dma,
  303. .copy = &r100_copy_blit,
  304. .get_engine_clock = &radeon_legacy_get_engine_clock,
  305. .set_engine_clock = &radeon_legacy_set_engine_clock,
  306. .get_memory_clock = &radeon_legacy_get_memory_clock,
  307. .set_memory_clock = NULL,
  308. .set_pcie_lanes = &rv370_set_pcie_lanes,
  309. .set_clock_gating = &radeon_legacy_set_clock_gating,
  310. .set_surface_reg = r100_set_surface_reg,
  311. .clear_surface_reg = r100_clear_surface_reg,
  312. .bandwidth_update = &r100_bandwidth_update,
  313. .hpd_init = &r100_hpd_init,
  314. .hpd_fini = &r100_hpd_fini,
  315. .hpd_sense = &r100_hpd_sense,
  316. .hpd_set_polarity = &r100_hpd_set_polarity,
  317. .ioctl_wait_idle = NULL,
  318. .gui_idle = &r100_gui_idle,
  319. .pm_misc = &r100_pm_misc,
  320. .pm_prepare = &r100_pm_prepare,
  321. .pm_finish = &r100_pm_finish,
  322. .pm_init_profile = &r100_pm_init_profile,
  323. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  324. .pre_page_flip = &r100_pre_page_flip,
  325. .page_flip = &r100_page_flip,
  326. .post_page_flip = &r100_post_page_flip,
  327. .wait_for_vblank = &r100_wait_for_vblank,
  328. };
  329. static struct radeon_asic r420_asic = {
  330. .init = &r420_init,
  331. .fini = &r420_fini,
  332. .suspend = &r420_suspend,
  333. .resume = &r420_resume,
  334. .vga_set_state = &r100_vga_set_state,
  335. .gpu_is_lockup = &r300_gpu_is_lockup,
  336. .asic_reset = &r300_asic_reset,
  337. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  338. .gart_set_page = &rv370_pcie_gart_set_page,
  339. .ring_start = &r300_ring_start,
  340. .ring_test = &r100_ring_test,
  341. .ring = {
  342. [RADEON_RING_TYPE_GFX_INDEX] = {
  343. .ib_execute = &r100_ring_ib_execute,
  344. .emit_fence = &r300_fence_ring_emit,
  345. .emit_semaphore = &r100_semaphore_ring_emit,
  346. }
  347. },
  348. .irq_set = &r100_irq_set,
  349. .irq_process = &r100_irq_process,
  350. .get_vblank_counter = &r100_get_vblank_counter,
  351. .cs_parse = &r300_cs_parse,
  352. .copy_blit = &r100_copy_blit,
  353. .copy_dma = &r200_copy_dma,
  354. .copy = &r100_copy_blit,
  355. .get_engine_clock = &radeon_atom_get_engine_clock,
  356. .set_engine_clock = &radeon_atom_set_engine_clock,
  357. .get_memory_clock = &radeon_atom_get_memory_clock,
  358. .set_memory_clock = &radeon_atom_set_memory_clock,
  359. .get_pcie_lanes = &rv370_get_pcie_lanes,
  360. .set_pcie_lanes = &rv370_set_pcie_lanes,
  361. .set_clock_gating = &radeon_atom_set_clock_gating,
  362. .set_surface_reg = r100_set_surface_reg,
  363. .clear_surface_reg = r100_clear_surface_reg,
  364. .bandwidth_update = &r100_bandwidth_update,
  365. .hpd_init = &r100_hpd_init,
  366. .hpd_fini = &r100_hpd_fini,
  367. .hpd_sense = &r100_hpd_sense,
  368. .hpd_set_polarity = &r100_hpd_set_polarity,
  369. .ioctl_wait_idle = NULL,
  370. .gui_idle = &r100_gui_idle,
  371. .pm_misc = &r100_pm_misc,
  372. .pm_prepare = &r100_pm_prepare,
  373. .pm_finish = &r100_pm_finish,
  374. .pm_init_profile = &r420_pm_init_profile,
  375. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  376. .pre_page_flip = &r100_pre_page_flip,
  377. .page_flip = &r100_page_flip,
  378. .post_page_flip = &r100_post_page_flip,
  379. .wait_for_vblank = &r100_wait_for_vblank,
  380. };
  381. static struct radeon_asic rs400_asic = {
  382. .init = &rs400_init,
  383. .fini = &rs400_fini,
  384. .suspend = &rs400_suspend,
  385. .resume = &rs400_resume,
  386. .vga_set_state = &r100_vga_set_state,
  387. .gpu_is_lockup = &r300_gpu_is_lockup,
  388. .asic_reset = &r300_asic_reset,
  389. .gart_tlb_flush = &rs400_gart_tlb_flush,
  390. .gart_set_page = &rs400_gart_set_page,
  391. .ring_start = &r300_ring_start,
  392. .ring_test = &r100_ring_test,
  393. .ring = {
  394. [RADEON_RING_TYPE_GFX_INDEX] = {
  395. .ib_execute = &r100_ring_ib_execute,
  396. .emit_fence = &r300_fence_ring_emit,
  397. .emit_semaphore = &r100_semaphore_ring_emit,
  398. }
  399. },
  400. .irq_set = &r100_irq_set,
  401. .irq_process = &r100_irq_process,
  402. .get_vblank_counter = &r100_get_vblank_counter,
  403. .cs_parse = &r300_cs_parse,
  404. .copy_blit = &r100_copy_blit,
  405. .copy_dma = &r200_copy_dma,
  406. .copy = &r100_copy_blit,
  407. .get_engine_clock = &radeon_legacy_get_engine_clock,
  408. .set_engine_clock = &radeon_legacy_set_engine_clock,
  409. .get_memory_clock = &radeon_legacy_get_memory_clock,
  410. .set_memory_clock = NULL,
  411. .get_pcie_lanes = NULL,
  412. .set_pcie_lanes = NULL,
  413. .set_clock_gating = &radeon_legacy_set_clock_gating,
  414. .set_surface_reg = r100_set_surface_reg,
  415. .clear_surface_reg = r100_clear_surface_reg,
  416. .bandwidth_update = &r100_bandwidth_update,
  417. .hpd_init = &r100_hpd_init,
  418. .hpd_fini = &r100_hpd_fini,
  419. .hpd_sense = &r100_hpd_sense,
  420. .hpd_set_polarity = &r100_hpd_set_polarity,
  421. .ioctl_wait_idle = NULL,
  422. .gui_idle = &r100_gui_idle,
  423. .pm_misc = &r100_pm_misc,
  424. .pm_prepare = &r100_pm_prepare,
  425. .pm_finish = &r100_pm_finish,
  426. .pm_init_profile = &r100_pm_init_profile,
  427. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  428. .pre_page_flip = &r100_pre_page_flip,
  429. .page_flip = &r100_page_flip,
  430. .post_page_flip = &r100_post_page_flip,
  431. .wait_for_vblank = &r100_wait_for_vblank,
  432. };
  433. static struct radeon_asic rs600_asic = {
  434. .init = &rs600_init,
  435. .fini = &rs600_fini,
  436. .suspend = &rs600_suspend,
  437. .resume = &rs600_resume,
  438. .vga_set_state = &r100_vga_set_state,
  439. .gpu_is_lockup = &r300_gpu_is_lockup,
  440. .asic_reset = &rs600_asic_reset,
  441. .gart_tlb_flush = &rs600_gart_tlb_flush,
  442. .gart_set_page = &rs600_gart_set_page,
  443. .ring_start = &r300_ring_start,
  444. .ring_test = &r100_ring_test,
  445. .ring = {
  446. [RADEON_RING_TYPE_GFX_INDEX] = {
  447. .ib_execute = &r100_ring_ib_execute,
  448. .emit_fence = &r300_fence_ring_emit,
  449. .emit_semaphore = &r100_semaphore_ring_emit,
  450. }
  451. },
  452. .irq_set = &rs600_irq_set,
  453. .irq_process = &rs600_irq_process,
  454. .get_vblank_counter = &rs600_get_vblank_counter,
  455. .cs_parse = &r300_cs_parse,
  456. .copy_blit = &r100_copy_blit,
  457. .copy_dma = &r200_copy_dma,
  458. .copy = &r100_copy_blit,
  459. .get_engine_clock = &radeon_atom_get_engine_clock,
  460. .set_engine_clock = &radeon_atom_set_engine_clock,
  461. .get_memory_clock = &radeon_atom_get_memory_clock,
  462. .set_memory_clock = &radeon_atom_set_memory_clock,
  463. .get_pcie_lanes = NULL,
  464. .set_pcie_lanes = NULL,
  465. .set_clock_gating = &radeon_atom_set_clock_gating,
  466. .set_surface_reg = r100_set_surface_reg,
  467. .clear_surface_reg = r100_clear_surface_reg,
  468. .bandwidth_update = &rs600_bandwidth_update,
  469. .hpd_init = &rs600_hpd_init,
  470. .hpd_fini = &rs600_hpd_fini,
  471. .hpd_sense = &rs600_hpd_sense,
  472. .hpd_set_polarity = &rs600_hpd_set_polarity,
  473. .ioctl_wait_idle = NULL,
  474. .gui_idle = &r100_gui_idle,
  475. .pm_misc = &rs600_pm_misc,
  476. .pm_prepare = &rs600_pm_prepare,
  477. .pm_finish = &rs600_pm_finish,
  478. .pm_init_profile = &r420_pm_init_profile,
  479. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  480. .pre_page_flip = &rs600_pre_page_flip,
  481. .page_flip = &rs600_page_flip,
  482. .post_page_flip = &rs600_post_page_flip,
  483. .wait_for_vblank = &avivo_wait_for_vblank,
  484. };
  485. static struct radeon_asic rs690_asic = {
  486. .init = &rs690_init,
  487. .fini = &rs690_fini,
  488. .suspend = &rs690_suspend,
  489. .resume = &rs690_resume,
  490. .vga_set_state = &r100_vga_set_state,
  491. .gpu_is_lockup = &r300_gpu_is_lockup,
  492. .asic_reset = &rs600_asic_reset,
  493. .gart_tlb_flush = &rs400_gart_tlb_flush,
  494. .gart_set_page = &rs400_gart_set_page,
  495. .ring_start = &r300_ring_start,
  496. .ring_test = &r100_ring_test,
  497. .ring = {
  498. [RADEON_RING_TYPE_GFX_INDEX] = {
  499. .ib_execute = &r100_ring_ib_execute,
  500. .emit_fence = &r300_fence_ring_emit,
  501. .emit_semaphore = &r100_semaphore_ring_emit,
  502. }
  503. },
  504. .irq_set = &rs600_irq_set,
  505. .irq_process = &rs600_irq_process,
  506. .get_vblank_counter = &rs600_get_vblank_counter,
  507. .cs_parse = &r300_cs_parse,
  508. .copy_blit = &r100_copy_blit,
  509. .copy_dma = &r200_copy_dma,
  510. .copy = &r200_copy_dma,
  511. .get_engine_clock = &radeon_atom_get_engine_clock,
  512. .set_engine_clock = &radeon_atom_set_engine_clock,
  513. .get_memory_clock = &radeon_atom_get_memory_clock,
  514. .set_memory_clock = &radeon_atom_set_memory_clock,
  515. .get_pcie_lanes = NULL,
  516. .set_pcie_lanes = NULL,
  517. .set_clock_gating = &radeon_atom_set_clock_gating,
  518. .set_surface_reg = r100_set_surface_reg,
  519. .clear_surface_reg = r100_clear_surface_reg,
  520. .bandwidth_update = &rs690_bandwidth_update,
  521. .hpd_init = &rs600_hpd_init,
  522. .hpd_fini = &rs600_hpd_fini,
  523. .hpd_sense = &rs600_hpd_sense,
  524. .hpd_set_polarity = &rs600_hpd_set_polarity,
  525. .ioctl_wait_idle = NULL,
  526. .gui_idle = &r100_gui_idle,
  527. .pm_misc = &rs600_pm_misc,
  528. .pm_prepare = &rs600_pm_prepare,
  529. .pm_finish = &rs600_pm_finish,
  530. .pm_init_profile = &r420_pm_init_profile,
  531. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  532. .pre_page_flip = &rs600_pre_page_flip,
  533. .page_flip = &rs600_page_flip,
  534. .post_page_flip = &rs600_post_page_flip,
  535. .wait_for_vblank = &avivo_wait_for_vblank,
  536. };
  537. static struct radeon_asic rv515_asic = {
  538. .init = &rv515_init,
  539. .fini = &rv515_fini,
  540. .suspend = &rv515_suspend,
  541. .resume = &rv515_resume,
  542. .vga_set_state = &r100_vga_set_state,
  543. .gpu_is_lockup = &r300_gpu_is_lockup,
  544. .asic_reset = &rs600_asic_reset,
  545. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  546. .gart_set_page = &rv370_pcie_gart_set_page,
  547. .ring_start = &rv515_ring_start,
  548. .ring_test = &r100_ring_test,
  549. .ring = {
  550. [RADEON_RING_TYPE_GFX_INDEX] = {
  551. .ib_execute = &r100_ring_ib_execute,
  552. .emit_fence = &r300_fence_ring_emit,
  553. .emit_semaphore = &r100_semaphore_ring_emit,
  554. }
  555. },
  556. .irq_set = &rs600_irq_set,
  557. .irq_process = &rs600_irq_process,
  558. .get_vblank_counter = &rs600_get_vblank_counter,
  559. .cs_parse = &r300_cs_parse,
  560. .copy_blit = &r100_copy_blit,
  561. .copy_dma = &r200_copy_dma,
  562. .copy = &r100_copy_blit,
  563. .get_engine_clock = &radeon_atom_get_engine_clock,
  564. .set_engine_clock = &radeon_atom_set_engine_clock,
  565. .get_memory_clock = &radeon_atom_get_memory_clock,
  566. .set_memory_clock = &radeon_atom_set_memory_clock,
  567. .get_pcie_lanes = &rv370_get_pcie_lanes,
  568. .set_pcie_lanes = &rv370_set_pcie_lanes,
  569. .set_clock_gating = &radeon_atom_set_clock_gating,
  570. .set_surface_reg = r100_set_surface_reg,
  571. .clear_surface_reg = r100_clear_surface_reg,
  572. .bandwidth_update = &rv515_bandwidth_update,
  573. .hpd_init = &rs600_hpd_init,
  574. .hpd_fini = &rs600_hpd_fini,
  575. .hpd_sense = &rs600_hpd_sense,
  576. .hpd_set_polarity = &rs600_hpd_set_polarity,
  577. .ioctl_wait_idle = NULL,
  578. .gui_idle = &r100_gui_idle,
  579. .pm_misc = &rs600_pm_misc,
  580. .pm_prepare = &rs600_pm_prepare,
  581. .pm_finish = &rs600_pm_finish,
  582. .pm_init_profile = &r420_pm_init_profile,
  583. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  584. .pre_page_flip = &rs600_pre_page_flip,
  585. .page_flip = &rs600_page_flip,
  586. .post_page_flip = &rs600_post_page_flip,
  587. .wait_for_vblank = &avivo_wait_for_vblank,
  588. };
  589. static struct radeon_asic r520_asic = {
  590. .init = &r520_init,
  591. .fini = &rv515_fini,
  592. .suspend = &rv515_suspend,
  593. .resume = &r520_resume,
  594. .vga_set_state = &r100_vga_set_state,
  595. .gpu_is_lockup = &r300_gpu_is_lockup,
  596. .asic_reset = &rs600_asic_reset,
  597. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  598. .gart_set_page = &rv370_pcie_gart_set_page,
  599. .ring_start = &rv515_ring_start,
  600. .ring_test = &r100_ring_test,
  601. .ring = {
  602. [RADEON_RING_TYPE_GFX_INDEX] = {
  603. .ib_execute = &r100_ring_ib_execute,
  604. .emit_fence = &r300_fence_ring_emit,
  605. .emit_semaphore = &r100_semaphore_ring_emit,
  606. }
  607. },
  608. .irq_set = &rs600_irq_set,
  609. .irq_process = &rs600_irq_process,
  610. .get_vblank_counter = &rs600_get_vblank_counter,
  611. .cs_parse = &r300_cs_parse,
  612. .copy_blit = &r100_copy_blit,
  613. .copy_dma = &r200_copy_dma,
  614. .copy = &r100_copy_blit,
  615. .get_engine_clock = &radeon_atom_get_engine_clock,
  616. .set_engine_clock = &radeon_atom_set_engine_clock,
  617. .get_memory_clock = &radeon_atom_get_memory_clock,
  618. .set_memory_clock = &radeon_atom_set_memory_clock,
  619. .get_pcie_lanes = &rv370_get_pcie_lanes,
  620. .set_pcie_lanes = &rv370_set_pcie_lanes,
  621. .set_clock_gating = &radeon_atom_set_clock_gating,
  622. .set_surface_reg = r100_set_surface_reg,
  623. .clear_surface_reg = r100_clear_surface_reg,
  624. .bandwidth_update = &rv515_bandwidth_update,
  625. .hpd_init = &rs600_hpd_init,
  626. .hpd_fini = &rs600_hpd_fini,
  627. .hpd_sense = &rs600_hpd_sense,
  628. .hpd_set_polarity = &rs600_hpd_set_polarity,
  629. .ioctl_wait_idle = NULL,
  630. .gui_idle = &r100_gui_idle,
  631. .pm_misc = &rs600_pm_misc,
  632. .pm_prepare = &rs600_pm_prepare,
  633. .pm_finish = &rs600_pm_finish,
  634. .pm_init_profile = &r420_pm_init_profile,
  635. .pm_get_dynpm_state = &r100_pm_get_dynpm_state,
  636. .pre_page_flip = &rs600_pre_page_flip,
  637. .page_flip = &rs600_page_flip,
  638. .post_page_flip = &rs600_post_page_flip,
  639. .wait_for_vblank = &avivo_wait_for_vblank,
  640. };
  641. static struct radeon_asic r600_asic = {
  642. .init = &r600_init,
  643. .fini = &r600_fini,
  644. .suspend = &r600_suspend,
  645. .resume = &r600_resume,
  646. .vga_set_state = &r600_vga_set_state,
  647. .gpu_is_lockup = &r600_gpu_is_lockup,
  648. .asic_reset = &r600_asic_reset,
  649. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  650. .gart_set_page = &rs600_gart_set_page,
  651. .ring_test = &r600_ring_test,
  652. .ring = {
  653. [RADEON_RING_TYPE_GFX_INDEX] = {
  654. .ib_execute = &r600_ring_ib_execute,
  655. .emit_fence = &r600_fence_ring_emit,
  656. .emit_semaphore = &r600_semaphore_ring_emit,
  657. }
  658. },
  659. .irq_set = &r600_irq_set,
  660. .irq_process = &r600_irq_process,
  661. .get_vblank_counter = &rs600_get_vblank_counter,
  662. .cs_parse = &r600_cs_parse,
  663. .copy_blit = &r600_copy_blit,
  664. .copy_dma = NULL,
  665. .copy = &r600_copy_blit,
  666. .get_engine_clock = &radeon_atom_get_engine_clock,
  667. .set_engine_clock = &radeon_atom_set_engine_clock,
  668. .get_memory_clock = &radeon_atom_get_memory_clock,
  669. .set_memory_clock = &radeon_atom_set_memory_clock,
  670. .get_pcie_lanes = &r600_get_pcie_lanes,
  671. .set_pcie_lanes = &r600_set_pcie_lanes,
  672. .set_clock_gating = NULL,
  673. .set_surface_reg = r600_set_surface_reg,
  674. .clear_surface_reg = r600_clear_surface_reg,
  675. .bandwidth_update = &rv515_bandwidth_update,
  676. .hpd_init = &r600_hpd_init,
  677. .hpd_fini = &r600_hpd_fini,
  678. .hpd_sense = &r600_hpd_sense,
  679. .hpd_set_polarity = &r600_hpd_set_polarity,
  680. .ioctl_wait_idle = r600_ioctl_wait_idle,
  681. .gui_idle = &r600_gui_idle,
  682. .pm_misc = &r600_pm_misc,
  683. .pm_prepare = &rs600_pm_prepare,
  684. .pm_finish = &rs600_pm_finish,
  685. .pm_init_profile = &r600_pm_init_profile,
  686. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  687. .pre_page_flip = &rs600_pre_page_flip,
  688. .page_flip = &rs600_page_flip,
  689. .post_page_flip = &rs600_post_page_flip,
  690. .wait_for_vblank = &avivo_wait_for_vblank,
  691. };
  692. static struct radeon_asic rs780_asic = {
  693. .init = &r600_init,
  694. .fini = &r600_fini,
  695. .suspend = &r600_suspend,
  696. .resume = &r600_resume,
  697. .gpu_is_lockup = &r600_gpu_is_lockup,
  698. .vga_set_state = &r600_vga_set_state,
  699. .asic_reset = &r600_asic_reset,
  700. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  701. .gart_set_page = &rs600_gart_set_page,
  702. .ring_test = &r600_ring_test,
  703. .ring = {
  704. [RADEON_RING_TYPE_GFX_INDEX] = {
  705. .ib_execute = &r600_ring_ib_execute,
  706. .emit_fence = &r600_fence_ring_emit,
  707. .emit_semaphore = &r600_semaphore_ring_emit,
  708. }
  709. },
  710. .irq_set = &r600_irq_set,
  711. .irq_process = &r600_irq_process,
  712. .get_vblank_counter = &rs600_get_vblank_counter,
  713. .cs_parse = &r600_cs_parse,
  714. .copy_blit = &r600_copy_blit,
  715. .copy_dma = NULL,
  716. .copy = &r600_copy_blit,
  717. .get_engine_clock = &radeon_atom_get_engine_clock,
  718. .set_engine_clock = &radeon_atom_set_engine_clock,
  719. .get_memory_clock = NULL,
  720. .set_memory_clock = NULL,
  721. .get_pcie_lanes = NULL,
  722. .set_pcie_lanes = NULL,
  723. .set_clock_gating = NULL,
  724. .set_surface_reg = r600_set_surface_reg,
  725. .clear_surface_reg = r600_clear_surface_reg,
  726. .bandwidth_update = &rs690_bandwidth_update,
  727. .hpd_init = &r600_hpd_init,
  728. .hpd_fini = &r600_hpd_fini,
  729. .hpd_sense = &r600_hpd_sense,
  730. .hpd_set_polarity = &r600_hpd_set_polarity,
  731. .ioctl_wait_idle = r600_ioctl_wait_idle,
  732. .gui_idle = &r600_gui_idle,
  733. .pm_misc = &r600_pm_misc,
  734. .pm_prepare = &rs600_pm_prepare,
  735. .pm_finish = &rs600_pm_finish,
  736. .pm_init_profile = &rs780_pm_init_profile,
  737. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  738. .pre_page_flip = &rs600_pre_page_flip,
  739. .page_flip = &rs600_page_flip,
  740. .post_page_flip = &rs600_post_page_flip,
  741. .wait_for_vblank = &avivo_wait_for_vblank,
  742. };
  743. static struct radeon_asic rv770_asic = {
  744. .init = &rv770_init,
  745. .fini = &rv770_fini,
  746. .suspend = &rv770_suspend,
  747. .resume = &rv770_resume,
  748. .asic_reset = &r600_asic_reset,
  749. .gpu_is_lockup = &r600_gpu_is_lockup,
  750. .vga_set_state = &r600_vga_set_state,
  751. .gart_tlb_flush = &r600_pcie_gart_tlb_flush,
  752. .gart_set_page = &rs600_gart_set_page,
  753. .ring_test = &r600_ring_test,
  754. .ring = {
  755. [RADEON_RING_TYPE_GFX_INDEX] = {
  756. .ib_execute = &r600_ring_ib_execute,
  757. .emit_fence = &r600_fence_ring_emit,
  758. .emit_semaphore = &r600_semaphore_ring_emit,
  759. }
  760. },
  761. .irq_set = &r600_irq_set,
  762. .irq_process = &r600_irq_process,
  763. .get_vblank_counter = &rs600_get_vblank_counter,
  764. .cs_parse = &r600_cs_parse,
  765. .copy_blit = &r600_copy_blit,
  766. .copy_dma = NULL,
  767. .copy = &r600_copy_blit,
  768. .get_engine_clock = &radeon_atom_get_engine_clock,
  769. .set_engine_clock = &radeon_atom_set_engine_clock,
  770. .get_memory_clock = &radeon_atom_get_memory_clock,
  771. .set_memory_clock = &radeon_atom_set_memory_clock,
  772. .get_pcie_lanes = &r600_get_pcie_lanes,
  773. .set_pcie_lanes = &r600_set_pcie_lanes,
  774. .set_clock_gating = &radeon_atom_set_clock_gating,
  775. .set_surface_reg = r600_set_surface_reg,
  776. .clear_surface_reg = r600_clear_surface_reg,
  777. .bandwidth_update = &rv515_bandwidth_update,
  778. .hpd_init = &r600_hpd_init,
  779. .hpd_fini = &r600_hpd_fini,
  780. .hpd_sense = &r600_hpd_sense,
  781. .hpd_set_polarity = &r600_hpd_set_polarity,
  782. .ioctl_wait_idle = r600_ioctl_wait_idle,
  783. .gui_idle = &r600_gui_idle,
  784. .pm_misc = &rv770_pm_misc,
  785. .pm_prepare = &rs600_pm_prepare,
  786. .pm_finish = &rs600_pm_finish,
  787. .pm_init_profile = &r600_pm_init_profile,
  788. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  789. .pre_page_flip = &rs600_pre_page_flip,
  790. .page_flip = &rv770_page_flip,
  791. .post_page_flip = &rs600_post_page_flip,
  792. .wait_for_vblank = &avivo_wait_for_vblank,
  793. };
  794. static struct radeon_asic evergreen_asic = {
  795. .init = &evergreen_init,
  796. .fini = &evergreen_fini,
  797. .suspend = &evergreen_suspend,
  798. .resume = &evergreen_resume,
  799. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  800. .asic_reset = &evergreen_asic_reset,
  801. .vga_set_state = &r600_vga_set_state,
  802. .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush,
  803. .gart_set_page = &rs600_gart_set_page,
  804. .ring_test = &r600_ring_test,
  805. .ring = {
  806. [RADEON_RING_TYPE_GFX_INDEX] = {
  807. .ib_execute = &evergreen_ring_ib_execute,
  808. .emit_fence = &r600_fence_ring_emit,
  809. .emit_semaphore = &r600_semaphore_ring_emit,
  810. }
  811. },
  812. .irq_set = &evergreen_irq_set,
  813. .irq_process = &evergreen_irq_process,
  814. .get_vblank_counter = &evergreen_get_vblank_counter,
  815. .cs_parse = &evergreen_cs_parse,
  816. .copy_blit = &r600_copy_blit,
  817. .copy_dma = NULL,
  818. .copy = &r600_copy_blit,
  819. .get_engine_clock = &radeon_atom_get_engine_clock,
  820. .set_engine_clock = &radeon_atom_set_engine_clock,
  821. .get_memory_clock = &radeon_atom_get_memory_clock,
  822. .set_memory_clock = &radeon_atom_set_memory_clock,
  823. .get_pcie_lanes = &r600_get_pcie_lanes,
  824. .set_pcie_lanes = &r600_set_pcie_lanes,
  825. .set_clock_gating = NULL,
  826. .set_surface_reg = r600_set_surface_reg,
  827. .clear_surface_reg = r600_clear_surface_reg,
  828. .bandwidth_update = &evergreen_bandwidth_update,
  829. .hpd_init = &evergreen_hpd_init,
  830. .hpd_fini = &evergreen_hpd_fini,
  831. .hpd_sense = &evergreen_hpd_sense,
  832. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  833. .ioctl_wait_idle = r600_ioctl_wait_idle,
  834. .gui_idle = &r600_gui_idle,
  835. .pm_misc = &evergreen_pm_misc,
  836. .pm_prepare = &evergreen_pm_prepare,
  837. .pm_finish = &evergreen_pm_finish,
  838. .pm_init_profile = &r600_pm_init_profile,
  839. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  840. .pre_page_flip = &evergreen_pre_page_flip,
  841. .page_flip = &evergreen_page_flip,
  842. .post_page_flip = &evergreen_post_page_flip,
  843. .wait_for_vblank = &dce4_wait_for_vblank,
  844. };
  845. static struct radeon_asic sumo_asic = {
  846. .init = &evergreen_init,
  847. .fini = &evergreen_fini,
  848. .suspend = &evergreen_suspend,
  849. .resume = &evergreen_resume,
  850. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  851. .asic_reset = &evergreen_asic_reset,
  852. .vga_set_state = &r600_vga_set_state,
  853. .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush,
  854. .gart_set_page = &rs600_gart_set_page,
  855. .ring_test = &r600_ring_test,
  856. .ring = {
  857. [RADEON_RING_TYPE_GFX_INDEX] = {
  858. .ib_execute = &evergreen_ring_ib_execute,
  859. .emit_fence = &r600_fence_ring_emit,
  860. .emit_semaphore = &r600_semaphore_ring_emit,
  861. }
  862. },
  863. .irq_set = &evergreen_irq_set,
  864. .irq_process = &evergreen_irq_process,
  865. .get_vblank_counter = &evergreen_get_vblank_counter,
  866. .cs_parse = &evergreen_cs_parse,
  867. .copy_blit = &r600_copy_blit,
  868. .copy_dma = NULL,
  869. .copy = &r600_copy_blit,
  870. .get_engine_clock = &radeon_atom_get_engine_clock,
  871. .set_engine_clock = &radeon_atom_set_engine_clock,
  872. .get_memory_clock = NULL,
  873. .set_memory_clock = NULL,
  874. .get_pcie_lanes = NULL,
  875. .set_pcie_lanes = NULL,
  876. .set_clock_gating = NULL,
  877. .set_surface_reg = r600_set_surface_reg,
  878. .clear_surface_reg = r600_clear_surface_reg,
  879. .bandwidth_update = &evergreen_bandwidth_update,
  880. .hpd_init = &evergreen_hpd_init,
  881. .hpd_fini = &evergreen_hpd_fini,
  882. .hpd_sense = &evergreen_hpd_sense,
  883. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  884. .ioctl_wait_idle = r600_ioctl_wait_idle,
  885. .gui_idle = &r600_gui_idle,
  886. .pm_misc = &evergreen_pm_misc,
  887. .pm_prepare = &evergreen_pm_prepare,
  888. .pm_finish = &evergreen_pm_finish,
  889. .pm_init_profile = &sumo_pm_init_profile,
  890. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  891. .pre_page_flip = &evergreen_pre_page_flip,
  892. .page_flip = &evergreen_page_flip,
  893. .post_page_flip = &evergreen_post_page_flip,
  894. .wait_for_vblank = &dce4_wait_for_vblank,
  895. };
  896. static struct radeon_asic btc_asic = {
  897. .init = &evergreen_init,
  898. .fini = &evergreen_fini,
  899. .suspend = &evergreen_suspend,
  900. .resume = &evergreen_resume,
  901. .gpu_is_lockup = &evergreen_gpu_is_lockup,
  902. .asic_reset = &evergreen_asic_reset,
  903. .vga_set_state = &r600_vga_set_state,
  904. .gart_tlb_flush = &evergreen_pcie_gart_tlb_flush,
  905. .gart_set_page = &rs600_gart_set_page,
  906. .ring_test = &r600_ring_test,
  907. .ring = {
  908. [RADEON_RING_TYPE_GFX_INDEX] = {
  909. .ib_execute = &evergreen_ring_ib_execute,
  910. .emit_fence = &r600_fence_ring_emit,
  911. .emit_semaphore = &r600_semaphore_ring_emit,
  912. }
  913. },
  914. .irq_set = &evergreen_irq_set,
  915. .irq_process = &evergreen_irq_process,
  916. .get_vblank_counter = &evergreen_get_vblank_counter,
  917. .cs_parse = &evergreen_cs_parse,
  918. .copy_blit = &r600_copy_blit,
  919. .copy_dma = NULL,
  920. .copy = &r600_copy_blit,
  921. .get_engine_clock = &radeon_atom_get_engine_clock,
  922. .set_engine_clock = &radeon_atom_set_engine_clock,
  923. .get_memory_clock = &radeon_atom_get_memory_clock,
  924. .set_memory_clock = &radeon_atom_set_memory_clock,
  925. .get_pcie_lanes = NULL,
  926. .set_pcie_lanes = NULL,
  927. .set_clock_gating = NULL,
  928. .set_surface_reg = r600_set_surface_reg,
  929. .clear_surface_reg = r600_clear_surface_reg,
  930. .bandwidth_update = &evergreen_bandwidth_update,
  931. .hpd_init = &evergreen_hpd_init,
  932. .hpd_fini = &evergreen_hpd_fini,
  933. .hpd_sense = &evergreen_hpd_sense,
  934. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  935. .ioctl_wait_idle = r600_ioctl_wait_idle,
  936. .gui_idle = &r600_gui_idle,
  937. .pm_misc = &evergreen_pm_misc,
  938. .pm_prepare = &evergreen_pm_prepare,
  939. .pm_finish = &evergreen_pm_finish,
  940. .pm_init_profile = &r600_pm_init_profile,
  941. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  942. .pre_page_flip = &evergreen_pre_page_flip,
  943. .page_flip = &evergreen_page_flip,
  944. .post_page_flip = &evergreen_post_page_flip,
  945. .wait_for_vblank = &dce4_wait_for_vblank,
  946. };
  947. static const struct radeon_vm_funcs cayman_vm_funcs = {
  948. .init = &cayman_vm_init,
  949. .fini = &cayman_vm_fini,
  950. .bind = &cayman_vm_bind,
  951. .unbind = &cayman_vm_unbind,
  952. .tlb_flush = &cayman_vm_tlb_flush,
  953. .page_flags = &cayman_vm_page_flags,
  954. .set_page = &cayman_vm_set_page,
  955. };
  956. static struct radeon_asic cayman_asic = {
  957. .init = &cayman_init,
  958. .fini = &cayman_fini,
  959. .suspend = &cayman_suspend,
  960. .resume = &cayman_resume,
  961. .gpu_is_lockup = &cayman_gpu_is_lockup,
  962. .asic_reset = &cayman_asic_reset,
  963. .vga_set_state = &r600_vga_set_state,
  964. .gart_tlb_flush = &cayman_pcie_gart_tlb_flush,
  965. .gart_set_page = &rs600_gart_set_page,
  966. .ring_test = &r600_ring_test,
  967. .ring = {
  968. [RADEON_RING_TYPE_GFX_INDEX] = {
  969. .ib_execute = &cayman_ring_ib_execute,
  970. .ib_parse = &evergreen_ib_parse,
  971. .emit_fence = &cayman_fence_ring_emit,
  972. .emit_semaphore = &r600_semaphore_ring_emit,
  973. },
  974. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  975. .ib_execute = &cayman_ring_ib_execute,
  976. .ib_parse = &evergreen_ib_parse,
  977. .emit_fence = &cayman_fence_ring_emit,
  978. .emit_semaphore = &r600_semaphore_ring_emit,
  979. },
  980. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  981. .ib_execute = &cayman_ring_ib_execute,
  982. .ib_parse = &evergreen_ib_parse,
  983. .emit_fence = &cayman_fence_ring_emit,
  984. .emit_semaphore = &r600_semaphore_ring_emit,
  985. }
  986. },
  987. .irq_set = &evergreen_irq_set,
  988. .irq_process = &evergreen_irq_process,
  989. .get_vblank_counter = &evergreen_get_vblank_counter,
  990. .cs_parse = &evergreen_cs_parse,
  991. .copy_blit = &r600_copy_blit,
  992. .copy_dma = NULL,
  993. .copy = &r600_copy_blit,
  994. .get_engine_clock = &radeon_atom_get_engine_clock,
  995. .set_engine_clock = &radeon_atom_set_engine_clock,
  996. .get_memory_clock = &radeon_atom_get_memory_clock,
  997. .set_memory_clock = &radeon_atom_set_memory_clock,
  998. .get_pcie_lanes = NULL,
  999. .set_pcie_lanes = NULL,
  1000. .set_clock_gating = NULL,
  1001. .set_surface_reg = r600_set_surface_reg,
  1002. .clear_surface_reg = r600_clear_surface_reg,
  1003. .bandwidth_update = &evergreen_bandwidth_update,
  1004. .hpd_init = &evergreen_hpd_init,
  1005. .hpd_fini = &evergreen_hpd_fini,
  1006. .hpd_sense = &evergreen_hpd_sense,
  1007. .hpd_set_polarity = &evergreen_hpd_set_polarity,
  1008. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1009. .gui_idle = &r600_gui_idle,
  1010. .pm_misc = &evergreen_pm_misc,
  1011. .pm_prepare = &evergreen_pm_prepare,
  1012. .pm_finish = &evergreen_pm_finish,
  1013. .pm_init_profile = &r600_pm_init_profile,
  1014. .pm_get_dynpm_state = &r600_pm_get_dynpm_state,
  1015. .pre_page_flip = &evergreen_pre_page_flip,
  1016. .page_flip = &evergreen_page_flip,
  1017. .post_page_flip = &evergreen_post_page_flip,
  1018. .wait_for_vblank = &dce4_wait_for_vblank,
  1019. };
  1020. int radeon_asic_init(struct radeon_device *rdev)
  1021. {
  1022. radeon_register_accessor_init(rdev);
  1023. /* set the number of crtcs */
  1024. if (rdev->flags & RADEON_SINGLE_CRTC)
  1025. rdev->num_crtc = 1;
  1026. else
  1027. rdev->num_crtc = 2;
  1028. /* set the ring used for bo copies */
  1029. rdev->copy_ring = RADEON_RING_TYPE_GFX_INDEX;
  1030. switch (rdev->family) {
  1031. case CHIP_R100:
  1032. case CHIP_RV100:
  1033. case CHIP_RS100:
  1034. case CHIP_RV200:
  1035. case CHIP_RS200:
  1036. rdev->asic = &r100_asic;
  1037. break;
  1038. case CHIP_R200:
  1039. case CHIP_RV250:
  1040. case CHIP_RS300:
  1041. case CHIP_RV280:
  1042. rdev->asic = &r200_asic;
  1043. break;
  1044. case CHIP_R300:
  1045. case CHIP_R350:
  1046. case CHIP_RV350:
  1047. case CHIP_RV380:
  1048. if (rdev->flags & RADEON_IS_PCIE)
  1049. rdev->asic = &r300_asic_pcie;
  1050. else
  1051. rdev->asic = &r300_asic;
  1052. break;
  1053. case CHIP_R420:
  1054. case CHIP_R423:
  1055. case CHIP_RV410:
  1056. rdev->asic = &r420_asic;
  1057. /* handle macs */
  1058. if (rdev->bios == NULL) {
  1059. rdev->asic->get_engine_clock = &radeon_legacy_get_engine_clock;
  1060. rdev->asic->set_engine_clock = &radeon_legacy_set_engine_clock;
  1061. rdev->asic->get_memory_clock = &radeon_legacy_get_memory_clock;
  1062. rdev->asic->set_memory_clock = NULL;
  1063. }
  1064. break;
  1065. case CHIP_RS400:
  1066. case CHIP_RS480:
  1067. rdev->asic = &rs400_asic;
  1068. break;
  1069. case CHIP_RS600:
  1070. rdev->asic = &rs600_asic;
  1071. break;
  1072. case CHIP_RS690:
  1073. case CHIP_RS740:
  1074. rdev->asic = &rs690_asic;
  1075. break;
  1076. case CHIP_RV515:
  1077. rdev->asic = &rv515_asic;
  1078. break;
  1079. case CHIP_R520:
  1080. case CHIP_RV530:
  1081. case CHIP_RV560:
  1082. case CHIP_RV570:
  1083. case CHIP_R580:
  1084. rdev->asic = &r520_asic;
  1085. break;
  1086. case CHIP_R600:
  1087. case CHIP_RV610:
  1088. case CHIP_RV630:
  1089. case CHIP_RV620:
  1090. case CHIP_RV635:
  1091. case CHIP_RV670:
  1092. rdev->asic = &r600_asic;
  1093. break;
  1094. case CHIP_RS780:
  1095. case CHIP_RS880:
  1096. rdev->asic = &rs780_asic;
  1097. break;
  1098. case CHIP_RV770:
  1099. case CHIP_RV730:
  1100. case CHIP_RV710:
  1101. case CHIP_RV740:
  1102. rdev->asic = &rv770_asic;
  1103. break;
  1104. case CHIP_CEDAR:
  1105. case CHIP_REDWOOD:
  1106. case CHIP_JUNIPER:
  1107. case CHIP_CYPRESS:
  1108. case CHIP_HEMLOCK:
  1109. /* set num crtcs */
  1110. if (rdev->family == CHIP_CEDAR)
  1111. rdev->num_crtc = 4;
  1112. else
  1113. rdev->num_crtc = 6;
  1114. rdev->asic = &evergreen_asic;
  1115. break;
  1116. case CHIP_PALM:
  1117. case CHIP_SUMO:
  1118. case CHIP_SUMO2:
  1119. rdev->asic = &sumo_asic;
  1120. break;
  1121. case CHIP_BARTS:
  1122. case CHIP_TURKS:
  1123. case CHIP_CAICOS:
  1124. /* set num crtcs */
  1125. if (rdev->family == CHIP_CAICOS)
  1126. rdev->num_crtc = 4;
  1127. else
  1128. rdev->num_crtc = 6;
  1129. rdev->asic = &btc_asic;
  1130. break;
  1131. case CHIP_CAYMAN:
  1132. rdev->asic = &cayman_asic;
  1133. /* set num crtcs */
  1134. rdev->num_crtc = 6;
  1135. rdev->vm_manager.funcs = &cayman_vm_funcs;
  1136. break;
  1137. default:
  1138. /* FIXME: not supported yet */
  1139. return -EINVAL;
  1140. }
  1141. if (rdev->flags & RADEON_IS_IGP) {
  1142. rdev->asic->get_memory_clock = NULL;
  1143. rdev->asic->set_memory_clock = NULL;
  1144. }
  1145. return 0;
  1146. }