r100.c 119 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/module.h>
  44. #include "r100_reg_safe.h"
  45. #include "rn50_reg_safe.h"
  46. /* Firmware Names */
  47. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  48. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  49. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  50. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  51. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  52. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  53. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  54. MODULE_FIRMWARE(FIRMWARE_R100);
  55. MODULE_FIRMWARE(FIRMWARE_R200);
  56. MODULE_FIRMWARE(FIRMWARE_R300);
  57. MODULE_FIRMWARE(FIRMWARE_R420);
  58. MODULE_FIRMWARE(FIRMWARE_RS690);
  59. MODULE_FIRMWARE(FIRMWARE_RS600);
  60. MODULE_FIRMWARE(FIRMWARE_R520);
  61. #include "r100_track.h"
  62. void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
  63. {
  64. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  65. int i;
  66. if (radeon_crtc->crtc_id == 0) {
  67. if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) {
  68. for (i = 0; i < rdev->usec_timeout; i++) {
  69. if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR))
  70. break;
  71. udelay(1);
  72. }
  73. for (i = 0; i < rdev->usec_timeout; i++) {
  74. if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
  75. break;
  76. udelay(1);
  77. }
  78. }
  79. } else {
  80. if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) {
  81. for (i = 0; i < rdev->usec_timeout; i++) {
  82. if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR))
  83. break;
  84. udelay(1);
  85. }
  86. for (i = 0; i < rdev->usec_timeout; i++) {
  87. if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
  88. break;
  89. udelay(1);
  90. }
  91. }
  92. }
  93. }
  94. /* This files gather functions specifics to:
  95. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  96. */
  97. int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  98. struct radeon_cs_packet *pkt,
  99. unsigned idx,
  100. unsigned reg)
  101. {
  102. int r;
  103. u32 tile_flags = 0;
  104. u32 tmp;
  105. struct radeon_cs_reloc *reloc;
  106. u32 value;
  107. r = r100_cs_packet_next_reloc(p, &reloc);
  108. if (r) {
  109. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  110. idx, reg);
  111. r100_cs_dump_packet(p, pkt);
  112. return r;
  113. }
  114. value = radeon_get_ib_value(p, idx);
  115. tmp = value & 0x003fffff;
  116. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  117. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  118. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  119. tile_flags |= RADEON_DST_TILE_MACRO;
  120. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  121. if (reg == RADEON_SRC_PITCH_OFFSET) {
  122. DRM_ERROR("Cannot src blit from microtiled surface\n");
  123. r100_cs_dump_packet(p, pkt);
  124. return -EINVAL;
  125. }
  126. tile_flags |= RADEON_DST_TILE_MICRO;
  127. }
  128. tmp |= tile_flags;
  129. p->ib->ptr[idx] = (value & 0x3fc00000) | tmp;
  130. } else
  131. p->ib->ptr[idx] = (value & 0xffc00000) | tmp;
  132. return 0;
  133. }
  134. int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  135. struct radeon_cs_packet *pkt,
  136. int idx)
  137. {
  138. unsigned c, i;
  139. struct radeon_cs_reloc *reloc;
  140. struct r100_cs_track *track;
  141. int r = 0;
  142. volatile uint32_t *ib;
  143. u32 idx_value;
  144. ib = p->ib->ptr;
  145. track = (struct r100_cs_track *)p->track;
  146. c = radeon_get_ib_value(p, idx++) & 0x1F;
  147. if (c > 16) {
  148. DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
  149. pkt->opcode);
  150. r100_cs_dump_packet(p, pkt);
  151. return -EINVAL;
  152. }
  153. track->num_arrays = c;
  154. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  155. r = r100_cs_packet_next_reloc(p, &reloc);
  156. if (r) {
  157. DRM_ERROR("No reloc for packet3 %d\n",
  158. pkt->opcode);
  159. r100_cs_dump_packet(p, pkt);
  160. return r;
  161. }
  162. idx_value = radeon_get_ib_value(p, idx);
  163. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  164. track->arrays[i + 0].esize = idx_value >> 8;
  165. track->arrays[i + 0].robj = reloc->robj;
  166. track->arrays[i + 0].esize &= 0x7F;
  167. r = r100_cs_packet_next_reloc(p, &reloc);
  168. if (r) {
  169. DRM_ERROR("No reloc for packet3 %d\n",
  170. pkt->opcode);
  171. r100_cs_dump_packet(p, pkt);
  172. return r;
  173. }
  174. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  175. track->arrays[i + 1].robj = reloc->robj;
  176. track->arrays[i + 1].esize = idx_value >> 24;
  177. track->arrays[i + 1].esize &= 0x7F;
  178. }
  179. if (c & 1) {
  180. r = r100_cs_packet_next_reloc(p, &reloc);
  181. if (r) {
  182. DRM_ERROR("No reloc for packet3 %d\n",
  183. pkt->opcode);
  184. r100_cs_dump_packet(p, pkt);
  185. return r;
  186. }
  187. idx_value = radeon_get_ib_value(p, idx);
  188. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  189. track->arrays[i + 0].robj = reloc->robj;
  190. track->arrays[i + 0].esize = idx_value >> 8;
  191. track->arrays[i + 0].esize &= 0x7F;
  192. }
  193. return r;
  194. }
  195. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  196. {
  197. /* enable the pflip int */
  198. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  199. }
  200. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  201. {
  202. /* disable the pflip int */
  203. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  204. }
  205. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  206. {
  207. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  208. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  209. int i;
  210. /* Lock the graphics update lock */
  211. /* update the scanout addresses */
  212. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  213. /* Wait for update_pending to go high. */
  214. for (i = 0; i < rdev->usec_timeout; i++) {
  215. if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
  216. break;
  217. udelay(1);
  218. }
  219. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  220. /* Unlock the lock, so double-buffering can take place inside vblank */
  221. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  222. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  223. /* Return current update_pending status: */
  224. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  225. }
  226. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  227. {
  228. int i;
  229. rdev->pm.dynpm_can_upclock = true;
  230. rdev->pm.dynpm_can_downclock = true;
  231. switch (rdev->pm.dynpm_planned_action) {
  232. case DYNPM_ACTION_MINIMUM:
  233. rdev->pm.requested_power_state_index = 0;
  234. rdev->pm.dynpm_can_downclock = false;
  235. break;
  236. case DYNPM_ACTION_DOWNCLOCK:
  237. if (rdev->pm.current_power_state_index == 0) {
  238. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  239. rdev->pm.dynpm_can_downclock = false;
  240. } else {
  241. if (rdev->pm.active_crtc_count > 1) {
  242. for (i = 0; i < rdev->pm.num_power_states; i++) {
  243. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  244. continue;
  245. else if (i >= rdev->pm.current_power_state_index) {
  246. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  247. break;
  248. } else {
  249. rdev->pm.requested_power_state_index = i;
  250. break;
  251. }
  252. }
  253. } else
  254. rdev->pm.requested_power_state_index =
  255. rdev->pm.current_power_state_index - 1;
  256. }
  257. /* don't use the power state if crtcs are active and no display flag is set */
  258. if ((rdev->pm.active_crtc_count > 0) &&
  259. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  260. RADEON_PM_MODE_NO_DISPLAY)) {
  261. rdev->pm.requested_power_state_index++;
  262. }
  263. break;
  264. case DYNPM_ACTION_UPCLOCK:
  265. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  266. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  267. rdev->pm.dynpm_can_upclock = false;
  268. } else {
  269. if (rdev->pm.active_crtc_count > 1) {
  270. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  271. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  272. continue;
  273. else if (i <= rdev->pm.current_power_state_index) {
  274. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  275. break;
  276. } else {
  277. rdev->pm.requested_power_state_index = i;
  278. break;
  279. }
  280. }
  281. } else
  282. rdev->pm.requested_power_state_index =
  283. rdev->pm.current_power_state_index + 1;
  284. }
  285. break;
  286. case DYNPM_ACTION_DEFAULT:
  287. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  288. rdev->pm.dynpm_can_upclock = false;
  289. break;
  290. case DYNPM_ACTION_NONE:
  291. default:
  292. DRM_ERROR("Requested mode for not defined action\n");
  293. return;
  294. }
  295. /* only one clock mode per power state */
  296. rdev->pm.requested_clock_mode_index = 0;
  297. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  298. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  299. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  300. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  301. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  302. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  303. pcie_lanes);
  304. }
  305. void r100_pm_init_profile(struct radeon_device *rdev)
  306. {
  307. /* default */
  308. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  309. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  310. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  311. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  312. /* low sh */
  313. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  315. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  316. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  317. /* mid sh */
  318. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  321. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  322. /* high sh */
  323. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  324. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  325. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  326. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  327. /* low mh */
  328. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  329. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  330. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  331. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  332. /* mid mh */
  333. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  334. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  335. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  336. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  337. /* high mh */
  338. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  339. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  340. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  341. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  342. }
  343. void r100_pm_misc(struct radeon_device *rdev)
  344. {
  345. int requested_index = rdev->pm.requested_power_state_index;
  346. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  347. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  348. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  349. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  350. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  351. tmp = RREG32(voltage->gpio.reg);
  352. if (voltage->active_high)
  353. tmp |= voltage->gpio.mask;
  354. else
  355. tmp &= ~(voltage->gpio.mask);
  356. WREG32(voltage->gpio.reg, tmp);
  357. if (voltage->delay)
  358. udelay(voltage->delay);
  359. } else {
  360. tmp = RREG32(voltage->gpio.reg);
  361. if (voltage->active_high)
  362. tmp &= ~voltage->gpio.mask;
  363. else
  364. tmp |= voltage->gpio.mask;
  365. WREG32(voltage->gpio.reg, tmp);
  366. if (voltage->delay)
  367. udelay(voltage->delay);
  368. }
  369. }
  370. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  371. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  372. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  373. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  374. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  375. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  376. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  377. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  378. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  379. else
  380. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  381. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  382. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  383. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  384. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  385. } else
  386. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  387. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  388. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  389. if (voltage->delay) {
  390. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  391. switch (voltage->delay) {
  392. case 33:
  393. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  394. break;
  395. case 66:
  396. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  397. break;
  398. case 99:
  399. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  400. break;
  401. case 132:
  402. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  403. break;
  404. }
  405. } else
  406. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  407. } else
  408. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  409. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  410. sclk_cntl &= ~FORCE_HDP;
  411. else
  412. sclk_cntl |= FORCE_HDP;
  413. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  414. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  415. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  416. /* set pcie lanes */
  417. if ((rdev->flags & RADEON_IS_PCIE) &&
  418. !(rdev->flags & RADEON_IS_IGP) &&
  419. rdev->asic->set_pcie_lanes &&
  420. (ps->pcie_lanes !=
  421. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  422. radeon_set_pcie_lanes(rdev,
  423. ps->pcie_lanes);
  424. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  425. }
  426. }
  427. void r100_pm_prepare(struct radeon_device *rdev)
  428. {
  429. struct drm_device *ddev = rdev->ddev;
  430. struct drm_crtc *crtc;
  431. struct radeon_crtc *radeon_crtc;
  432. u32 tmp;
  433. /* disable any active CRTCs */
  434. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  435. radeon_crtc = to_radeon_crtc(crtc);
  436. if (radeon_crtc->enabled) {
  437. if (radeon_crtc->crtc_id) {
  438. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  439. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  440. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  441. } else {
  442. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  443. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  444. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  445. }
  446. }
  447. }
  448. }
  449. void r100_pm_finish(struct radeon_device *rdev)
  450. {
  451. struct drm_device *ddev = rdev->ddev;
  452. struct drm_crtc *crtc;
  453. struct radeon_crtc *radeon_crtc;
  454. u32 tmp;
  455. /* enable any active CRTCs */
  456. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  457. radeon_crtc = to_radeon_crtc(crtc);
  458. if (radeon_crtc->enabled) {
  459. if (radeon_crtc->crtc_id) {
  460. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  461. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  462. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  463. } else {
  464. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  465. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  466. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  467. }
  468. }
  469. }
  470. }
  471. bool r100_gui_idle(struct radeon_device *rdev)
  472. {
  473. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  474. return false;
  475. else
  476. return true;
  477. }
  478. /* hpd for digital panel detect/disconnect */
  479. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  480. {
  481. bool connected = false;
  482. switch (hpd) {
  483. case RADEON_HPD_1:
  484. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  485. connected = true;
  486. break;
  487. case RADEON_HPD_2:
  488. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  489. connected = true;
  490. break;
  491. default:
  492. break;
  493. }
  494. return connected;
  495. }
  496. void r100_hpd_set_polarity(struct radeon_device *rdev,
  497. enum radeon_hpd_id hpd)
  498. {
  499. u32 tmp;
  500. bool connected = r100_hpd_sense(rdev, hpd);
  501. switch (hpd) {
  502. case RADEON_HPD_1:
  503. tmp = RREG32(RADEON_FP_GEN_CNTL);
  504. if (connected)
  505. tmp &= ~RADEON_FP_DETECT_INT_POL;
  506. else
  507. tmp |= RADEON_FP_DETECT_INT_POL;
  508. WREG32(RADEON_FP_GEN_CNTL, tmp);
  509. break;
  510. case RADEON_HPD_2:
  511. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  512. if (connected)
  513. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  514. else
  515. tmp |= RADEON_FP2_DETECT_INT_POL;
  516. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  517. break;
  518. default:
  519. break;
  520. }
  521. }
  522. void r100_hpd_init(struct radeon_device *rdev)
  523. {
  524. struct drm_device *dev = rdev->ddev;
  525. struct drm_connector *connector;
  526. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  527. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  528. switch (radeon_connector->hpd.hpd) {
  529. case RADEON_HPD_1:
  530. rdev->irq.hpd[0] = true;
  531. break;
  532. case RADEON_HPD_2:
  533. rdev->irq.hpd[1] = true;
  534. break;
  535. default:
  536. break;
  537. }
  538. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  539. }
  540. if (rdev->irq.installed)
  541. r100_irq_set(rdev);
  542. }
  543. void r100_hpd_fini(struct radeon_device *rdev)
  544. {
  545. struct drm_device *dev = rdev->ddev;
  546. struct drm_connector *connector;
  547. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  548. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  549. switch (radeon_connector->hpd.hpd) {
  550. case RADEON_HPD_1:
  551. rdev->irq.hpd[0] = false;
  552. break;
  553. case RADEON_HPD_2:
  554. rdev->irq.hpd[1] = false;
  555. break;
  556. default:
  557. break;
  558. }
  559. }
  560. }
  561. /*
  562. * PCI GART
  563. */
  564. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  565. {
  566. /* TODO: can we do somethings here ? */
  567. /* It seems hw only cache one entry so we should discard this
  568. * entry otherwise if first GPU GART read hit this entry it
  569. * could end up in wrong address. */
  570. }
  571. int r100_pci_gart_init(struct radeon_device *rdev)
  572. {
  573. int r;
  574. if (rdev->gart.ptr) {
  575. WARN(1, "R100 PCI GART already initialized\n");
  576. return 0;
  577. }
  578. /* Initialize common gart structure */
  579. r = radeon_gart_init(rdev);
  580. if (r)
  581. return r;
  582. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  583. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  584. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  585. return radeon_gart_table_ram_alloc(rdev);
  586. }
  587. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  588. void r100_enable_bm(struct radeon_device *rdev)
  589. {
  590. uint32_t tmp;
  591. /* Enable bus mastering */
  592. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  593. WREG32(RADEON_BUS_CNTL, tmp);
  594. }
  595. int r100_pci_gart_enable(struct radeon_device *rdev)
  596. {
  597. uint32_t tmp;
  598. radeon_gart_restore(rdev);
  599. /* discard memory request outside of configured range */
  600. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  601. WREG32(RADEON_AIC_CNTL, tmp);
  602. /* set address range for PCI address translate */
  603. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  604. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  605. /* set PCI GART page-table base address */
  606. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  607. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  608. WREG32(RADEON_AIC_CNTL, tmp);
  609. r100_pci_gart_tlb_flush(rdev);
  610. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  611. (unsigned)(rdev->mc.gtt_size >> 20),
  612. (unsigned long long)rdev->gart.table_addr);
  613. rdev->gart.ready = true;
  614. return 0;
  615. }
  616. void r100_pci_gart_disable(struct radeon_device *rdev)
  617. {
  618. uint32_t tmp;
  619. /* discard memory request outside of configured range */
  620. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  621. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  622. WREG32(RADEON_AIC_LO_ADDR, 0);
  623. WREG32(RADEON_AIC_HI_ADDR, 0);
  624. }
  625. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  626. {
  627. u32 *gtt = rdev->gart.ptr;
  628. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  629. return -EINVAL;
  630. }
  631. gtt[i] = cpu_to_le32(lower_32_bits(addr));
  632. return 0;
  633. }
  634. void r100_pci_gart_fini(struct radeon_device *rdev)
  635. {
  636. radeon_gart_fini(rdev);
  637. r100_pci_gart_disable(rdev);
  638. radeon_gart_table_ram_free(rdev);
  639. }
  640. int r100_irq_set(struct radeon_device *rdev)
  641. {
  642. uint32_t tmp = 0;
  643. if (!rdev->irq.installed) {
  644. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  645. WREG32(R_000040_GEN_INT_CNTL, 0);
  646. return -EINVAL;
  647. }
  648. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  649. tmp |= RADEON_SW_INT_ENABLE;
  650. }
  651. if (rdev->irq.gui_idle) {
  652. tmp |= RADEON_GUI_IDLE_MASK;
  653. }
  654. if (rdev->irq.crtc_vblank_int[0] ||
  655. rdev->irq.pflip[0]) {
  656. tmp |= RADEON_CRTC_VBLANK_MASK;
  657. }
  658. if (rdev->irq.crtc_vblank_int[1] ||
  659. rdev->irq.pflip[1]) {
  660. tmp |= RADEON_CRTC2_VBLANK_MASK;
  661. }
  662. if (rdev->irq.hpd[0]) {
  663. tmp |= RADEON_FP_DETECT_MASK;
  664. }
  665. if (rdev->irq.hpd[1]) {
  666. tmp |= RADEON_FP2_DETECT_MASK;
  667. }
  668. WREG32(RADEON_GEN_INT_CNTL, tmp);
  669. return 0;
  670. }
  671. void r100_irq_disable(struct radeon_device *rdev)
  672. {
  673. u32 tmp;
  674. WREG32(R_000040_GEN_INT_CNTL, 0);
  675. /* Wait and acknowledge irq */
  676. mdelay(1);
  677. tmp = RREG32(R_000044_GEN_INT_STATUS);
  678. WREG32(R_000044_GEN_INT_STATUS, tmp);
  679. }
  680. static uint32_t r100_irq_ack(struct radeon_device *rdev)
  681. {
  682. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  683. uint32_t irq_mask = RADEON_SW_INT_TEST |
  684. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  685. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  686. /* the interrupt works, but the status bit is permanently asserted */
  687. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  688. if (!rdev->irq.gui_idle_acked)
  689. irq_mask |= RADEON_GUI_IDLE_STAT;
  690. }
  691. if (irqs) {
  692. WREG32(RADEON_GEN_INT_STATUS, irqs);
  693. }
  694. return irqs & irq_mask;
  695. }
  696. int r100_irq_process(struct radeon_device *rdev)
  697. {
  698. uint32_t status, msi_rearm;
  699. bool queue_hotplug = false;
  700. /* reset gui idle ack. the status bit is broken */
  701. rdev->irq.gui_idle_acked = false;
  702. status = r100_irq_ack(rdev);
  703. if (!status) {
  704. return IRQ_NONE;
  705. }
  706. if (rdev->shutdown) {
  707. return IRQ_NONE;
  708. }
  709. while (status) {
  710. /* SW interrupt */
  711. if (status & RADEON_SW_INT_TEST) {
  712. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  713. }
  714. /* gui idle interrupt */
  715. if (status & RADEON_GUI_IDLE_STAT) {
  716. rdev->irq.gui_idle_acked = true;
  717. rdev->pm.gui_idle = true;
  718. wake_up(&rdev->irq.idle_queue);
  719. }
  720. /* Vertical blank interrupts */
  721. if (status & RADEON_CRTC_VBLANK_STAT) {
  722. if (rdev->irq.crtc_vblank_int[0]) {
  723. drm_handle_vblank(rdev->ddev, 0);
  724. rdev->pm.vblank_sync = true;
  725. wake_up(&rdev->irq.vblank_queue);
  726. }
  727. if (rdev->irq.pflip[0])
  728. radeon_crtc_handle_flip(rdev, 0);
  729. }
  730. if (status & RADEON_CRTC2_VBLANK_STAT) {
  731. if (rdev->irq.crtc_vblank_int[1]) {
  732. drm_handle_vblank(rdev->ddev, 1);
  733. rdev->pm.vblank_sync = true;
  734. wake_up(&rdev->irq.vblank_queue);
  735. }
  736. if (rdev->irq.pflip[1])
  737. radeon_crtc_handle_flip(rdev, 1);
  738. }
  739. if (status & RADEON_FP_DETECT_STAT) {
  740. queue_hotplug = true;
  741. DRM_DEBUG("HPD1\n");
  742. }
  743. if (status & RADEON_FP2_DETECT_STAT) {
  744. queue_hotplug = true;
  745. DRM_DEBUG("HPD2\n");
  746. }
  747. status = r100_irq_ack(rdev);
  748. }
  749. /* reset gui idle ack. the status bit is broken */
  750. rdev->irq.gui_idle_acked = false;
  751. if (queue_hotplug)
  752. schedule_work(&rdev->hotplug_work);
  753. if (rdev->msi_enabled) {
  754. switch (rdev->family) {
  755. case CHIP_RS400:
  756. case CHIP_RS480:
  757. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  758. WREG32(RADEON_AIC_CNTL, msi_rearm);
  759. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  760. break;
  761. default:
  762. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  763. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  764. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  765. break;
  766. }
  767. }
  768. return IRQ_HANDLED;
  769. }
  770. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  771. {
  772. if (crtc == 0)
  773. return RREG32(RADEON_CRTC_CRNT_FRAME);
  774. else
  775. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  776. }
  777. /* Who ever call radeon_fence_emit should call ring_lock and ask
  778. * for enough space (today caller are ib schedule and buffer move) */
  779. void r100_fence_ring_emit(struct radeon_device *rdev,
  780. struct radeon_fence *fence)
  781. {
  782. struct radeon_ring *ring = &rdev->ring[fence->ring];
  783. /* We have to make sure that caches are flushed before
  784. * CPU might read something from VRAM. */
  785. radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  786. radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
  787. radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  788. radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
  789. /* Wait until IDLE & CLEAN */
  790. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  791. radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  792. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  793. radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
  794. RADEON_HDP_READ_BUFFER_INVALIDATE);
  795. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  796. radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
  797. /* Emit fence sequence & fire IRQ */
  798. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  799. radeon_ring_write(ring, fence->seq);
  800. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  801. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  802. }
  803. void r100_semaphore_ring_emit(struct radeon_device *rdev,
  804. struct radeon_ring *ring,
  805. struct radeon_semaphore *semaphore,
  806. bool emit_wait)
  807. {
  808. /* Unused on older asics, since we don't have semaphores or multiple rings */
  809. BUG();
  810. }
  811. int r100_copy_blit(struct radeon_device *rdev,
  812. uint64_t src_offset,
  813. uint64_t dst_offset,
  814. unsigned num_gpu_pages,
  815. struct radeon_fence *fence)
  816. {
  817. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  818. uint32_t cur_pages;
  819. uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
  820. uint32_t pitch;
  821. uint32_t stride_pixels;
  822. unsigned ndw;
  823. int num_loops;
  824. int r = 0;
  825. /* radeon limited to 16k stride */
  826. stride_bytes &= 0x3fff;
  827. /* radeon pitch is /64 */
  828. pitch = stride_bytes / 64;
  829. stride_pixels = stride_bytes / 4;
  830. num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
  831. /* Ask for enough room for blit + flush + fence */
  832. ndw = 64 + (10 * num_loops);
  833. r = radeon_ring_lock(rdev, ring, ndw);
  834. if (r) {
  835. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  836. return -EINVAL;
  837. }
  838. while (num_gpu_pages > 0) {
  839. cur_pages = num_gpu_pages;
  840. if (cur_pages > 8191) {
  841. cur_pages = 8191;
  842. }
  843. num_gpu_pages -= cur_pages;
  844. /* pages are in Y direction - height
  845. page width in X direction - width */
  846. radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
  847. radeon_ring_write(ring,
  848. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  849. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  850. RADEON_GMC_SRC_CLIPPING |
  851. RADEON_GMC_DST_CLIPPING |
  852. RADEON_GMC_BRUSH_NONE |
  853. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  854. RADEON_GMC_SRC_DATATYPE_COLOR |
  855. RADEON_ROP3_S |
  856. RADEON_DP_SRC_SOURCE_MEMORY |
  857. RADEON_GMC_CLR_CMP_CNTL_DIS |
  858. RADEON_GMC_WR_MSK_DIS);
  859. radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
  860. radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
  861. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  862. radeon_ring_write(ring, 0);
  863. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  864. radeon_ring_write(ring, num_gpu_pages);
  865. radeon_ring_write(ring, num_gpu_pages);
  866. radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
  867. }
  868. radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  869. radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
  870. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  871. radeon_ring_write(ring,
  872. RADEON_WAIT_2D_IDLECLEAN |
  873. RADEON_WAIT_HOST_IDLECLEAN |
  874. RADEON_WAIT_DMA_GUI_IDLE);
  875. if (fence) {
  876. r = radeon_fence_emit(rdev, fence);
  877. }
  878. radeon_ring_unlock_commit(rdev, ring);
  879. return r;
  880. }
  881. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  882. {
  883. unsigned i;
  884. u32 tmp;
  885. for (i = 0; i < rdev->usec_timeout; i++) {
  886. tmp = RREG32(R_000E40_RBBM_STATUS);
  887. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  888. return 0;
  889. }
  890. udelay(1);
  891. }
  892. return -1;
  893. }
  894. void r100_ring_start(struct radeon_device *rdev)
  895. {
  896. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  897. int r;
  898. r = radeon_ring_lock(rdev, ring, 2);
  899. if (r) {
  900. return;
  901. }
  902. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  903. radeon_ring_write(ring,
  904. RADEON_ISYNC_ANY2D_IDLE3D |
  905. RADEON_ISYNC_ANY3D_IDLE2D |
  906. RADEON_ISYNC_WAIT_IDLEGUI |
  907. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  908. radeon_ring_unlock_commit(rdev, ring);
  909. }
  910. /* Load the microcode for the CP */
  911. static int r100_cp_init_microcode(struct radeon_device *rdev)
  912. {
  913. struct platform_device *pdev;
  914. const char *fw_name = NULL;
  915. int err;
  916. DRM_DEBUG_KMS("\n");
  917. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  918. err = IS_ERR(pdev);
  919. if (err) {
  920. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  921. return -EINVAL;
  922. }
  923. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  924. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  925. (rdev->family == CHIP_RS200)) {
  926. DRM_INFO("Loading R100 Microcode\n");
  927. fw_name = FIRMWARE_R100;
  928. } else if ((rdev->family == CHIP_R200) ||
  929. (rdev->family == CHIP_RV250) ||
  930. (rdev->family == CHIP_RV280) ||
  931. (rdev->family == CHIP_RS300)) {
  932. DRM_INFO("Loading R200 Microcode\n");
  933. fw_name = FIRMWARE_R200;
  934. } else if ((rdev->family == CHIP_R300) ||
  935. (rdev->family == CHIP_R350) ||
  936. (rdev->family == CHIP_RV350) ||
  937. (rdev->family == CHIP_RV380) ||
  938. (rdev->family == CHIP_RS400) ||
  939. (rdev->family == CHIP_RS480)) {
  940. DRM_INFO("Loading R300 Microcode\n");
  941. fw_name = FIRMWARE_R300;
  942. } else if ((rdev->family == CHIP_R420) ||
  943. (rdev->family == CHIP_R423) ||
  944. (rdev->family == CHIP_RV410)) {
  945. DRM_INFO("Loading R400 Microcode\n");
  946. fw_name = FIRMWARE_R420;
  947. } else if ((rdev->family == CHIP_RS690) ||
  948. (rdev->family == CHIP_RS740)) {
  949. DRM_INFO("Loading RS690/RS740 Microcode\n");
  950. fw_name = FIRMWARE_RS690;
  951. } else if (rdev->family == CHIP_RS600) {
  952. DRM_INFO("Loading RS600 Microcode\n");
  953. fw_name = FIRMWARE_RS600;
  954. } else if ((rdev->family == CHIP_RV515) ||
  955. (rdev->family == CHIP_R520) ||
  956. (rdev->family == CHIP_RV530) ||
  957. (rdev->family == CHIP_R580) ||
  958. (rdev->family == CHIP_RV560) ||
  959. (rdev->family == CHIP_RV570)) {
  960. DRM_INFO("Loading R500 Microcode\n");
  961. fw_name = FIRMWARE_R520;
  962. }
  963. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  964. platform_device_unregister(pdev);
  965. if (err) {
  966. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  967. fw_name);
  968. } else if (rdev->me_fw->size % 8) {
  969. printk(KERN_ERR
  970. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  971. rdev->me_fw->size, fw_name);
  972. err = -EINVAL;
  973. release_firmware(rdev->me_fw);
  974. rdev->me_fw = NULL;
  975. }
  976. return err;
  977. }
  978. static void r100_cp_load_microcode(struct radeon_device *rdev)
  979. {
  980. const __be32 *fw_data;
  981. int i, size;
  982. if (r100_gui_wait_for_idle(rdev)) {
  983. printk(KERN_WARNING "Failed to wait GUI idle while "
  984. "programming pipes. Bad things might happen.\n");
  985. }
  986. if (rdev->me_fw) {
  987. size = rdev->me_fw->size / 4;
  988. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  989. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  990. for (i = 0; i < size; i += 2) {
  991. WREG32(RADEON_CP_ME_RAM_DATAH,
  992. be32_to_cpup(&fw_data[i]));
  993. WREG32(RADEON_CP_ME_RAM_DATAL,
  994. be32_to_cpup(&fw_data[i + 1]));
  995. }
  996. }
  997. }
  998. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  999. {
  1000. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1001. unsigned rb_bufsz;
  1002. unsigned rb_blksz;
  1003. unsigned max_fetch;
  1004. unsigned pre_write_timer;
  1005. unsigned pre_write_limit;
  1006. unsigned indirect2_start;
  1007. unsigned indirect1_start;
  1008. uint32_t tmp;
  1009. int r;
  1010. if (r100_debugfs_cp_init(rdev)) {
  1011. DRM_ERROR("Failed to register debugfs file for CP !\n");
  1012. }
  1013. if (!rdev->me_fw) {
  1014. r = r100_cp_init_microcode(rdev);
  1015. if (r) {
  1016. DRM_ERROR("Failed to load firmware!\n");
  1017. return r;
  1018. }
  1019. }
  1020. /* Align ring size */
  1021. rb_bufsz = drm_order(ring_size / 8);
  1022. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1023. r100_cp_load_microcode(rdev);
  1024. r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1025. RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
  1026. 0, 0x7fffff, RADEON_CP_PACKET2);
  1027. if (r) {
  1028. return r;
  1029. }
  1030. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  1031. * the rptr copy in system ram */
  1032. rb_blksz = 9;
  1033. /* cp will read 128bytes at a time (4 dwords) */
  1034. max_fetch = 1;
  1035. ring->align_mask = 16 - 1;
  1036. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  1037. pre_write_timer = 64;
  1038. /* Force CP_RB_WPTR write if written more than one time before the
  1039. * delay expire
  1040. */
  1041. pre_write_limit = 0;
  1042. /* Setup the cp cache like this (cache size is 96 dwords) :
  1043. * RING 0 to 15
  1044. * INDIRECT1 16 to 79
  1045. * INDIRECT2 80 to 95
  1046. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1047. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  1048. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1049. * Idea being that most of the gpu cmd will be through indirect1 buffer
  1050. * so it gets the bigger cache.
  1051. */
  1052. indirect2_start = 80;
  1053. indirect1_start = 16;
  1054. /* cp setup */
  1055. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  1056. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  1057. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  1058. REG_SET(RADEON_MAX_FETCH, max_fetch));
  1059. #ifdef __BIG_ENDIAN
  1060. tmp |= RADEON_BUF_SWAP_32BIT;
  1061. #endif
  1062. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  1063. /* Set ring address */
  1064. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
  1065. WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
  1066. /* Force read & write ptr to 0 */
  1067. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  1068. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1069. ring->wptr = 0;
  1070. WREG32(RADEON_CP_RB_WPTR, ring->wptr);
  1071. /* set the wb address whether it's enabled or not */
  1072. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  1073. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  1074. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  1075. if (rdev->wb.enabled)
  1076. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  1077. else {
  1078. tmp |= RADEON_RB_NO_UPDATE;
  1079. WREG32(R_000770_SCRATCH_UMSK, 0);
  1080. }
  1081. WREG32(RADEON_CP_RB_CNTL, tmp);
  1082. udelay(10);
  1083. ring->rptr = RREG32(RADEON_CP_RB_RPTR);
  1084. /* Set cp mode to bus mastering & enable cp*/
  1085. WREG32(RADEON_CP_CSQ_MODE,
  1086. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  1087. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  1088. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  1089. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  1090. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  1091. radeon_ring_start(rdev);
  1092. r = radeon_ring_test(rdev, ring);
  1093. if (r) {
  1094. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  1095. return r;
  1096. }
  1097. ring->ready = true;
  1098. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1099. return 0;
  1100. }
  1101. void r100_cp_fini(struct radeon_device *rdev)
  1102. {
  1103. if (r100_cp_wait_for_idle(rdev)) {
  1104. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  1105. }
  1106. /* Disable ring */
  1107. r100_cp_disable(rdev);
  1108. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1109. DRM_INFO("radeon: cp finalized\n");
  1110. }
  1111. void r100_cp_disable(struct radeon_device *rdev)
  1112. {
  1113. /* Disable ring */
  1114. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1115. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1116. WREG32(RADEON_CP_CSQ_MODE, 0);
  1117. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1118. WREG32(R_000770_SCRATCH_UMSK, 0);
  1119. if (r100_gui_wait_for_idle(rdev)) {
  1120. printk(KERN_WARNING "Failed to wait GUI idle while "
  1121. "programming pipes. Bad things might happen.\n");
  1122. }
  1123. }
  1124. /*
  1125. * CS functions
  1126. */
  1127. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1128. struct radeon_cs_packet *pkt,
  1129. const unsigned *auth, unsigned n,
  1130. radeon_packet0_check_t check)
  1131. {
  1132. unsigned reg;
  1133. unsigned i, j, m;
  1134. unsigned idx;
  1135. int r;
  1136. idx = pkt->idx + 1;
  1137. reg = pkt->reg;
  1138. /* Check that register fall into register range
  1139. * determined by the number of entry (n) in the
  1140. * safe register bitmap.
  1141. */
  1142. if (pkt->one_reg_wr) {
  1143. if ((reg >> 7) > n) {
  1144. return -EINVAL;
  1145. }
  1146. } else {
  1147. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1148. return -EINVAL;
  1149. }
  1150. }
  1151. for (i = 0; i <= pkt->count; i++, idx++) {
  1152. j = (reg >> 7);
  1153. m = 1 << ((reg >> 2) & 31);
  1154. if (auth[j] & m) {
  1155. r = check(p, pkt, idx, reg);
  1156. if (r) {
  1157. return r;
  1158. }
  1159. }
  1160. if (pkt->one_reg_wr) {
  1161. if (!(auth[j] & m)) {
  1162. break;
  1163. }
  1164. } else {
  1165. reg += 4;
  1166. }
  1167. }
  1168. return 0;
  1169. }
  1170. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1171. struct radeon_cs_packet *pkt)
  1172. {
  1173. volatile uint32_t *ib;
  1174. unsigned i;
  1175. unsigned idx;
  1176. ib = p->ib->ptr;
  1177. idx = pkt->idx;
  1178. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1179. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1180. }
  1181. }
  1182. /**
  1183. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1184. * @parser: parser structure holding parsing context.
  1185. * @pkt: where to store packet informations
  1186. *
  1187. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1188. * if packet is bigger than remaining ib size. or if packets is unknown.
  1189. **/
  1190. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1191. struct radeon_cs_packet *pkt,
  1192. unsigned idx)
  1193. {
  1194. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1195. uint32_t header;
  1196. if (idx >= ib_chunk->length_dw) {
  1197. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1198. idx, ib_chunk->length_dw);
  1199. return -EINVAL;
  1200. }
  1201. header = radeon_get_ib_value(p, idx);
  1202. pkt->idx = idx;
  1203. pkt->type = CP_PACKET_GET_TYPE(header);
  1204. pkt->count = CP_PACKET_GET_COUNT(header);
  1205. switch (pkt->type) {
  1206. case PACKET_TYPE0:
  1207. pkt->reg = CP_PACKET0_GET_REG(header);
  1208. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1209. break;
  1210. case PACKET_TYPE3:
  1211. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1212. break;
  1213. case PACKET_TYPE2:
  1214. pkt->count = -1;
  1215. break;
  1216. default:
  1217. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1218. return -EINVAL;
  1219. }
  1220. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1221. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1222. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1223. return -EINVAL;
  1224. }
  1225. return 0;
  1226. }
  1227. /**
  1228. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1229. * @parser: parser structure holding parsing context.
  1230. *
  1231. * Userspace sends a special sequence for VLINE waits.
  1232. * PACKET0 - VLINE_START_END + value
  1233. * PACKET0 - WAIT_UNTIL +_value
  1234. * RELOC (P3) - crtc_id in reloc.
  1235. *
  1236. * This function parses this and relocates the VLINE START END
  1237. * and WAIT UNTIL packets to the correct crtc.
  1238. * It also detects a switched off crtc and nulls out the
  1239. * wait in that case.
  1240. */
  1241. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1242. {
  1243. struct drm_mode_object *obj;
  1244. struct drm_crtc *crtc;
  1245. struct radeon_crtc *radeon_crtc;
  1246. struct radeon_cs_packet p3reloc, waitreloc;
  1247. int crtc_id;
  1248. int r;
  1249. uint32_t header, h_idx, reg;
  1250. volatile uint32_t *ib;
  1251. ib = p->ib->ptr;
  1252. /* parse the wait until */
  1253. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1254. if (r)
  1255. return r;
  1256. /* check its a wait until and only 1 count */
  1257. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1258. waitreloc.count != 0) {
  1259. DRM_ERROR("vline wait had illegal wait until segment\n");
  1260. return -EINVAL;
  1261. }
  1262. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1263. DRM_ERROR("vline wait had illegal wait until\n");
  1264. return -EINVAL;
  1265. }
  1266. /* jump over the NOP */
  1267. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1268. if (r)
  1269. return r;
  1270. h_idx = p->idx - 2;
  1271. p->idx += waitreloc.count + 2;
  1272. p->idx += p3reloc.count + 2;
  1273. header = radeon_get_ib_value(p, h_idx);
  1274. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1275. reg = CP_PACKET0_GET_REG(header);
  1276. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1277. if (!obj) {
  1278. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1279. return -EINVAL;
  1280. }
  1281. crtc = obj_to_crtc(obj);
  1282. radeon_crtc = to_radeon_crtc(crtc);
  1283. crtc_id = radeon_crtc->crtc_id;
  1284. if (!crtc->enabled) {
  1285. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1286. ib[h_idx + 2] = PACKET2(0);
  1287. ib[h_idx + 3] = PACKET2(0);
  1288. } else if (crtc_id == 1) {
  1289. switch (reg) {
  1290. case AVIVO_D1MODE_VLINE_START_END:
  1291. header &= ~R300_CP_PACKET0_REG_MASK;
  1292. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1293. break;
  1294. case RADEON_CRTC_GUI_TRIG_VLINE:
  1295. header &= ~R300_CP_PACKET0_REG_MASK;
  1296. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1297. break;
  1298. default:
  1299. DRM_ERROR("unknown crtc reloc\n");
  1300. return -EINVAL;
  1301. }
  1302. ib[h_idx] = header;
  1303. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1304. }
  1305. return 0;
  1306. }
  1307. /**
  1308. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1309. * @parser: parser structure holding parsing context.
  1310. * @data: pointer to relocation data
  1311. * @offset_start: starting offset
  1312. * @offset_mask: offset mask (to align start offset on)
  1313. * @reloc: reloc informations
  1314. *
  1315. * Check next packet is relocation packet3, do bo validation and compute
  1316. * GPU offset using the provided start.
  1317. **/
  1318. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1319. struct radeon_cs_reloc **cs_reloc)
  1320. {
  1321. struct radeon_cs_chunk *relocs_chunk;
  1322. struct radeon_cs_packet p3reloc;
  1323. unsigned idx;
  1324. int r;
  1325. if (p->chunk_relocs_idx == -1) {
  1326. DRM_ERROR("No relocation chunk !\n");
  1327. return -EINVAL;
  1328. }
  1329. *cs_reloc = NULL;
  1330. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1331. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1332. if (r) {
  1333. return r;
  1334. }
  1335. p->idx += p3reloc.count + 2;
  1336. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1337. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1338. p3reloc.idx);
  1339. r100_cs_dump_packet(p, &p3reloc);
  1340. return -EINVAL;
  1341. }
  1342. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1343. if (idx >= relocs_chunk->length_dw) {
  1344. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1345. idx, relocs_chunk->length_dw);
  1346. r100_cs_dump_packet(p, &p3reloc);
  1347. return -EINVAL;
  1348. }
  1349. /* FIXME: we assume reloc size is 4 dwords */
  1350. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1351. return 0;
  1352. }
  1353. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1354. {
  1355. int vtx_size;
  1356. vtx_size = 2;
  1357. /* ordered according to bits in spec */
  1358. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1359. vtx_size++;
  1360. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1361. vtx_size += 3;
  1362. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1363. vtx_size++;
  1364. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1365. vtx_size++;
  1366. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1367. vtx_size += 3;
  1368. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1369. vtx_size++;
  1370. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1371. vtx_size++;
  1372. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1373. vtx_size += 2;
  1374. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1375. vtx_size += 2;
  1376. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1377. vtx_size++;
  1378. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1379. vtx_size += 2;
  1380. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1381. vtx_size++;
  1382. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1383. vtx_size += 2;
  1384. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1385. vtx_size++;
  1386. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1387. vtx_size++;
  1388. /* blend weight */
  1389. if (vtx_fmt & (0x7 << 15))
  1390. vtx_size += (vtx_fmt >> 15) & 0x7;
  1391. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1392. vtx_size += 3;
  1393. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1394. vtx_size += 2;
  1395. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1396. vtx_size++;
  1397. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1398. vtx_size++;
  1399. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1400. vtx_size++;
  1401. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1402. vtx_size++;
  1403. return vtx_size;
  1404. }
  1405. static int r100_packet0_check(struct radeon_cs_parser *p,
  1406. struct radeon_cs_packet *pkt,
  1407. unsigned idx, unsigned reg)
  1408. {
  1409. struct radeon_cs_reloc *reloc;
  1410. struct r100_cs_track *track;
  1411. volatile uint32_t *ib;
  1412. uint32_t tmp;
  1413. int r;
  1414. int i, face;
  1415. u32 tile_flags = 0;
  1416. u32 idx_value;
  1417. ib = p->ib->ptr;
  1418. track = (struct r100_cs_track *)p->track;
  1419. idx_value = radeon_get_ib_value(p, idx);
  1420. switch (reg) {
  1421. case RADEON_CRTC_GUI_TRIG_VLINE:
  1422. r = r100_cs_packet_parse_vline(p);
  1423. if (r) {
  1424. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1425. idx, reg);
  1426. r100_cs_dump_packet(p, pkt);
  1427. return r;
  1428. }
  1429. break;
  1430. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1431. * range access */
  1432. case RADEON_DST_PITCH_OFFSET:
  1433. case RADEON_SRC_PITCH_OFFSET:
  1434. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1435. if (r)
  1436. return r;
  1437. break;
  1438. case RADEON_RB3D_DEPTHOFFSET:
  1439. r = r100_cs_packet_next_reloc(p, &reloc);
  1440. if (r) {
  1441. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1442. idx, reg);
  1443. r100_cs_dump_packet(p, pkt);
  1444. return r;
  1445. }
  1446. track->zb.robj = reloc->robj;
  1447. track->zb.offset = idx_value;
  1448. track->zb_dirty = true;
  1449. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1450. break;
  1451. case RADEON_RB3D_COLOROFFSET:
  1452. r = r100_cs_packet_next_reloc(p, &reloc);
  1453. if (r) {
  1454. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1455. idx, reg);
  1456. r100_cs_dump_packet(p, pkt);
  1457. return r;
  1458. }
  1459. track->cb[0].robj = reloc->robj;
  1460. track->cb[0].offset = idx_value;
  1461. track->cb_dirty = true;
  1462. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1463. break;
  1464. case RADEON_PP_TXOFFSET_0:
  1465. case RADEON_PP_TXOFFSET_1:
  1466. case RADEON_PP_TXOFFSET_2:
  1467. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1468. r = r100_cs_packet_next_reloc(p, &reloc);
  1469. if (r) {
  1470. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1471. idx, reg);
  1472. r100_cs_dump_packet(p, pkt);
  1473. return r;
  1474. }
  1475. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1476. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1477. tile_flags |= RADEON_TXO_MACRO_TILE;
  1478. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1479. tile_flags |= RADEON_TXO_MICRO_TILE_X2;
  1480. tmp = idx_value & ~(0x7 << 2);
  1481. tmp |= tile_flags;
  1482. ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
  1483. } else
  1484. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1485. track->textures[i].robj = reloc->robj;
  1486. track->tex_dirty = true;
  1487. break;
  1488. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1489. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1490. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1491. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1492. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1493. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1494. r = r100_cs_packet_next_reloc(p, &reloc);
  1495. if (r) {
  1496. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1497. idx, reg);
  1498. r100_cs_dump_packet(p, pkt);
  1499. return r;
  1500. }
  1501. track->textures[0].cube_info[i].offset = idx_value;
  1502. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1503. track->textures[0].cube_info[i].robj = reloc->robj;
  1504. track->tex_dirty = true;
  1505. break;
  1506. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1507. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1508. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1509. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1510. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1511. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1512. r = r100_cs_packet_next_reloc(p, &reloc);
  1513. if (r) {
  1514. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1515. idx, reg);
  1516. r100_cs_dump_packet(p, pkt);
  1517. return r;
  1518. }
  1519. track->textures[1].cube_info[i].offset = idx_value;
  1520. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1521. track->textures[1].cube_info[i].robj = reloc->robj;
  1522. track->tex_dirty = true;
  1523. break;
  1524. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1525. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1526. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1527. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1528. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1529. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1530. r = r100_cs_packet_next_reloc(p, &reloc);
  1531. if (r) {
  1532. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1533. idx, reg);
  1534. r100_cs_dump_packet(p, pkt);
  1535. return r;
  1536. }
  1537. track->textures[2].cube_info[i].offset = idx_value;
  1538. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1539. track->textures[2].cube_info[i].robj = reloc->robj;
  1540. track->tex_dirty = true;
  1541. break;
  1542. case RADEON_RE_WIDTH_HEIGHT:
  1543. track->maxy = ((idx_value >> 16) & 0x7FF);
  1544. track->cb_dirty = true;
  1545. track->zb_dirty = true;
  1546. break;
  1547. case RADEON_RB3D_COLORPITCH:
  1548. r = r100_cs_packet_next_reloc(p, &reloc);
  1549. if (r) {
  1550. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1551. idx, reg);
  1552. r100_cs_dump_packet(p, pkt);
  1553. return r;
  1554. }
  1555. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1556. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1557. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1558. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1559. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1560. tmp = idx_value & ~(0x7 << 16);
  1561. tmp |= tile_flags;
  1562. ib[idx] = tmp;
  1563. } else
  1564. ib[idx] = idx_value;
  1565. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1566. track->cb_dirty = true;
  1567. break;
  1568. case RADEON_RB3D_DEPTHPITCH:
  1569. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1570. track->zb_dirty = true;
  1571. break;
  1572. case RADEON_RB3D_CNTL:
  1573. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1574. case 7:
  1575. case 8:
  1576. case 9:
  1577. case 11:
  1578. case 12:
  1579. track->cb[0].cpp = 1;
  1580. break;
  1581. case 3:
  1582. case 4:
  1583. case 15:
  1584. track->cb[0].cpp = 2;
  1585. break;
  1586. case 6:
  1587. track->cb[0].cpp = 4;
  1588. break;
  1589. default:
  1590. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1591. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1592. return -EINVAL;
  1593. }
  1594. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1595. track->cb_dirty = true;
  1596. track->zb_dirty = true;
  1597. break;
  1598. case RADEON_RB3D_ZSTENCILCNTL:
  1599. switch (idx_value & 0xf) {
  1600. case 0:
  1601. track->zb.cpp = 2;
  1602. break;
  1603. case 2:
  1604. case 3:
  1605. case 4:
  1606. case 5:
  1607. case 9:
  1608. case 11:
  1609. track->zb.cpp = 4;
  1610. break;
  1611. default:
  1612. break;
  1613. }
  1614. track->zb_dirty = true;
  1615. break;
  1616. case RADEON_RB3D_ZPASS_ADDR:
  1617. r = r100_cs_packet_next_reloc(p, &reloc);
  1618. if (r) {
  1619. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1620. idx, reg);
  1621. r100_cs_dump_packet(p, pkt);
  1622. return r;
  1623. }
  1624. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1625. break;
  1626. case RADEON_PP_CNTL:
  1627. {
  1628. uint32_t temp = idx_value >> 4;
  1629. for (i = 0; i < track->num_texture; i++)
  1630. track->textures[i].enabled = !!(temp & (1 << i));
  1631. track->tex_dirty = true;
  1632. }
  1633. break;
  1634. case RADEON_SE_VF_CNTL:
  1635. track->vap_vf_cntl = idx_value;
  1636. break;
  1637. case RADEON_SE_VTX_FMT:
  1638. track->vtx_size = r100_get_vtx_size(idx_value);
  1639. break;
  1640. case RADEON_PP_TEX_SIZE_0:
  1641. case RADEON_PP_TEX_SIZE_1:
  1642. case RADEON_PP_TEX_SIZE_2:
  1643. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1644. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1645. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1646. track->tex_dirty = true;
  1647. break;
  1648. case RADEON_PP_TEX_PITCH_0:
  1649. case RADEON_PP_TEX_PITCH_1:
  1650. case RADEON_PP_TEX_PITCH_2:
  1651. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1652. track->textures[i].pitch = idx_value + 32;
  1653. track->tex_dirty = true;
  1654. break;
  1655. case RADEON_PP_TXFILTER_0:
  1656. case RADEON_PP_TXFILTER_1:
  1657. case RADEON_PP_TXFILTER_2:
  1658. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1659. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1660. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1661. tmp = (idx_value >> 23) & 0x7;
  1662. if (tmp == 2 || tmp == 6)
  1663. track->textures[i].roundup_w = false;
  1664. tmp = (idx_value >> 27) & 0x7;
  1665. if (tmp == 2 || tmp == 6)
  1666. track->textures[i].roundup_h = false;
  1667. track->tex_dirty = true;
  1668. break;
  1669. case RADEON_PP_TXFORMAT_0:
  1670. case RADEON_PP_TXFORMAT_1:
  1671. case RADEON_PP_TXFORMAT_2:
  1672. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1673. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1674. track->textures[i].use_pitch = 1;
  1675. } else {
  1676. track->textures[i].use_pitch = 0;
  1677. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1678. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1679. }
  1680. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1681. track->textures[i].tex_coord_type = 2;
  1682. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1683. case RADEON_TXFORMAT_I8:
  1684. case RADEON_TXFORMAT_RGB332:
  1685. case RADEON_TXFORMAT_Y8:
  1686. track->textures[i].cpp = 1;
  1687. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1688. break;
  1689. case RADEON_TXFORMAT_AI88:
  1690. case RADEON_TXFORMAT_ARGB1555:
  1691. case RADEON_TXFORMAT_RGB565:
  1692. case RADEON_TXFORMAT_ARGB4444:
  1693. case RADEON_TXFORMAT_VYUY422:
  1694. case RADEON_TXFORMAT_YVYU422:
  1695. case RADEON_TXFORMAT_SHADOW16:
  1696. case RADEON_TXFORMAT_LDUDV655:
  1697. case RADEON_TXFORMAT_DUDV88:
  1698. track->textures[i].cpp = 2;
  1699. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1700. break;
  1701. case RADEON_TXFORMAT_ARGB8888:
  1702. case RADEON_TXFORMAT_RGBA8888:
  1703. case RADEON_TXFORMAT_SHADOW32:
  1704. case RADEON_TXFORMAT_LDUDUV8888:
  1705. track->textures[i].cpp = 4;
  1706. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1707. break;
  1708. case RADEON_TXFORMAT_DXT1:
  1709. track->textures[i].cpp = 1;
  1710. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1711. break;
  1712. case RADEON_TXFORMAT_DXT23:
  1713. case RADEON_TXFORMAT_DXT45:
  1714. track->textures[i].cpp = 1;
  1715. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1716. break;
  1717. }
  1718. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1719. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1720. track->tex_dirty = true;
  1721. break;
  1722. case RADEON_PP_CUBIC_FACES_0:
  1723. case RADEON_PP_CUBIC_FACES_1:
  1724. case RADEON_PP_CUBIC_FACES_2:
  1725. tmp = idx_value;
  1726. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1727. for (face = 0; face < 4; face++) {
  1728. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1729. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1730. }
  1731. track->tex_dirty = true;
  1732. break;
  1733. default:
  1734. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1735. reg, idx);
  1736. return -EINVAL;
  1737. }
  1738. return 0;
  1739. }
  1740. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1741. struct radeon_cs_packet *pkt,
  1742. struct radeon_bo *robj)
  1743. {
  1744. unsigned idx;
  1745. u32 value;
  1746. idx = pkt->idx + 1;
  1747. value = radeon_get_ib_value(p, idx + 2);
  1748. if ((value + 1) > radeon_bo_size(robj)) {
  1749. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1750. "(need %u have %lu) !\n",
  1751. value + 1,
  1752. radeon_bo_size(robj));
  1753. return -EINVAL;
  1754. }
  1755. return 0;
  1756. }
  1757. static int r100_packet3_check(struct radeon_cs_parser *p,
  1758. struct radeon_cs_packet *pkt)
  1759. {
  1760. struct radeon_cs_reloc *reloc;
  1761. struct r100_cs_track *track;
  1762. unsigned idx;
  1763. volatile uint32_t *ib;
  1764. int r;
  1765. ib = p->ib->ptr;
  1766. idx = pkt->idx + 1;
  1767. track = (struct r100_cs_track *)p->track;
  1768. switch (pkt->opcode) {
  1769. case PACKET3_3D_LOAD_VBPNTR:
  1770. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1771. if (r)
  1772. return r;
  1773. break;
  1774. case PACKET3_INDX_BUFFER:
  1775. r = r100_cs_packet_next_reloc(p, &reloc);
  1776. if (r) {
  1777. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1778. r100_cs_dump_packet(p, pkt);
  1779. return r;
  1780. }
  1781. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1782. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1783. if (r) {
  1784. return r;
  1785. }
  1786. break;
  1787. case 0x23:
  1788. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1789. r = r100_cs_packet_next_reloc(p, &reloc);
  1790. if (r) {
  1791. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1792. r100_cs_dump_packet(p, pkt);
  1793. return r;
  1794. }
  1795. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1796. track->num_arrays = 1;
  1797. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1798. track->arrays[0].robj = reloc->robj;
  1799. track->arrays[0].esize = track->vtx_size;
  1800. track->max_indx = radeon_get_ib_value(p, idx+1);
  1801. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1802. track->immd_dwords = pkt->count - 1;
  1803. r = r100_cs_track_check(p->rdev, track);
  1804. if (r)
  1805. return r;
  1806. break;
  1807. case PACKET3_3D_DRAW_IMMD:
  1808. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1809. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1810. return -EINVAL;
  1811. }
  1812. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1813. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1814. track->immd_dwords = pkt->count - 1;
  1815. r = r100_cs_track_check(p->rdev, track);
  1816. if (r)
  1817. return r;
  1818. break;
  1819. /* triggers drawing using in-packet vertex data */
  1820. case PACKET3_3D_DRAW_IMMD_2:
  1821. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1822. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1823. return -EINVAL;
  1824. }
  1825. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1826. track->immd_dwords = pkt->count;
  1827. r = r100_cs_track_check(p->rdev, track);
  1828. if (r)
  1829. return r;
  1830. break;
  1831. /* triggers drawing using in-packet vertex data */
  1832. case PACKET3_3D_DRAW_VBUF_2:
  1833. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1834. r = r100_cs_track_check(p->rdev, track);
  1835. if (r)
  1836. return r;
  1837. break;
  1838. /* triggers drawing of vertex buffers setup elsewhere */
  1839. case PACKET3_3D_DRAW_INDX_2:
  1840. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1841. r = r100_cs_track_check(p->rdev, track);
  1842. if (r)
  1843. return r;
  1844. break;
  1845. /* triggers drawing using indices to vertex buffer */
  1846. case PACKET3_3D_DRAW_VBUF:
  1847. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1848. r = r100_cs_track_check(p->rdev, track);
  1849. if (r)
  1850. return r;
  1851. break;
  1852. /* triggers drawing of vertex buffers setup elsewhere */
  1853. case PACKET3_3D_DRAW_INDX:
  1854. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1855. r = r100_cs_track_check(p->rdev, track);
  1856. if (r)
  1857. return r;
  1858. break;
  1859. /* triggers drawing using indices to vertex buffer */
  1860. case PACKET3_3D_CLEAR_HIZ:
  1861. case PACKET3_3D_CLEAR_ZMASK:
  1862. if (p->rdev->hyperz_filp != p->filp)
  1863. return -EINVAL;
  1864. break;
  1865. case PACKET3_NOP:
  1866. break;
  1867. default:
  1868. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1869. return -EINVAL;
  1870. }
  1871. return 0;
  1872. }
  1873. int r100_cs_parse(struct radeon_cs_parser *p)
  1874. {
  1875. struct radeon_cs_packet pkt;
  1876. struct r100_cs_track *track;
  1877. int r;
  1878. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1879. r100_cs_track_clear(p->rdev, track);
  1880. p->track = track;
  1881. do {
  1882. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1883. if (r) {
  1884. return r;
  1885. }
  1886. p->idx += pkt.count + 2;
  1887. switch (pkt.type) {
  1888. case PACKET_TYPE0:
  1889. if (p->rdev->family >= CHIP_R200)
  1890. r = r100_cs_parse_packet0(p, &pkt,
  1891. p->rdev->config.r100.reg_safe_bm,
  1892. p->rdev->config.r100.reg_safe_bm_size,
  1893. &r200_packet0_check);
  1894. else
  1895. r = r100_cs_parse_packet0(p, &pkt,
  1896. p->rdev->config.r100.reg_safe_bm,
  1897. p->rdev->config.r100.reg_safe_bm_size,
  1898. &r100_packet0_check);
  1899. break;
  1900. case PACKET_TYPE2:
  1901. break;
  1902. case PACKET_TYPE3:
  1903. r = r100_packet3_check(p, &pkt);
  1904. break;
  1905. default:
  1906. DRM_ERROR("Unknown packet type %d !\n",
  1907. pkt.type);
  1908. return -EINVAL;
  1909. }
  1910. if (r) {
  1911. return r;
  1912. }
  1913. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1914. return 0;
  1915. }
  1916. /*
  1917. * Global GPU functions
  1918. */
  1919. void r100_errata(struct radeon_device *rdev)
  1920. {
  1921. rdev->pll_errata = 0;
  1922. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1923. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1924. }
  1925. if (rdev->family == CHIP_RV100 ||
  1926. rdev->family == CHIP_RS100 ||
  1927. rdev->family == CHIP_RS200) {
  1928. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1929. }
  1930. }
  1931. /* Wait for vertical sync on primary CRTC */
  1932. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1933. {
  1934. uint32_t crtc_gen_cntl, tmp;
  1935. int i;
  1936. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1937. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1938. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1939. return;
  1940. }
  1941. /* Clear the CRTC_VBLANK_SAVE bit */
  1942. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1943. for (i = 0; i < rdev->usec_timeout; i++) {
  1944. tmp = RREG32(RADEON_CRTC_STATUS);
  1945. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1946. return;
  1947. }
  1948. DRM_UDELAY(1);
  1949. }
  1950. }
  1951. /* Wait for vertical sync on secondary CRTC */
  1952. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1953. {
  1954. uint32_t crtc2_gen_cntl, tmp;
  1955. int i;
  1956. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1957. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1958. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1959. return;
  1960. /* Clear the CRTC_VBLANK_SAVE bit */
  1961. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1962. for (i = 0; i < rdev->usec_timeout; i++) {
  1963. tmp = RREG32(RADEON_CRTC2_STATUS);
  1964. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1965. return;
  1966. }
  1967. DRM_UDELAY(1);
  1968. }
  1969. }
  1970. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1971. {
  1972. unsigned i;
  1973. uint32_t tmp;
  1974. for (i = 0; i < rdev->usec_timeout; i++) {
  1975. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1976. if (tmp >= n) {
  1977. return 0;
  1978. }
  1979. DRM_UDELAY(1);
  1980. }
  1981. return -1;
  1982. }
  1983. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1984. {
  1985. unsigned i;
  1986. uint32_t tmp;
  1987. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1988. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1989. " Bad things might happen.\n");
  1990. }
  1991. for (i = 0; i < rdev->usec_timeout; i++) {
  1992. tmp = RREG32(RADEON_RBBM_STATUS);
  1993. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1994. return 0;
  1995. }
  1996. DRM_UDELAY(1);
  1997. }
  1998. return -1;
  1999. }
  2000. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  2001. {
  2002. unsigned i;
  2003. uint32_t tmp;
  2004. for (i = 0; i < rdev->usec_timeout; i++) {
  2005. /* read MC_STATUS */
  2006. tmp = RREG32(RADEON_MC_STATUS);
  2007. if (tmp & RADEON_MC_IDLE) {
  2008. return 0;
  2009. }
  2010. DRM_UDELAY(1);
  2011. }
  2012. return -1;
  2013. }
  2014. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_ring *ring)
  2015. {
  2016. lockup->last_cp_rptr = ring->rptr;
  2017. lockup->last_jiffies = jiffies;
  2018. }
  2019. /**
  2020. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  2021. * @rdev: radeon device structure
  2022. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  2023. * @cp: radeon_cp structure holding CP information
  2024. *
  2025. * We don't need to initialize the lockup tracking information as we will either
  2026. * have CP rptr to a different value of jiffies wrap around which will force
  2027. * initialization of the lockup tracking informations.
  2028. *
  2029. * A possible false positivie is if we get call after while and last_cp_rptr ==
  2030. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  2031. * if the elapsed time since last call is bigger than 2 second than we return
  2032. * false and update the tracking information. Due to this the caller must call
  2033. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  2034. * the fencing code should be cautious about that.
  2035. *
  2036. * Caller should write to the ring to force CP to do something so we don't get
  2037. * false positive when CP is just gived nothing to do.
  2038. *
  2039. **/
  2040. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_ring *ring)
  2041. {
  2042. unsigned long cjiffies, elapsed;
  2043. cjiffies = jiffies;
  2044. if (!time_after(cjiffies, lockup->last_jiffies)) {
  2045. /* likely a wrap around */
  2046. lockup->last_cp_rptr = ring->rptr;
  2047. lockup->last_jiffies = jiffies;
  2048. return false;
  2049. }
  2050. if (ring->rptr != lockup->last_cp_rptr) {
  2051. /* CP is still working no lockup */
  2052. lockup->last_cp_rptr = ring->rptr;
  2053. lockup->last_jiffies = jiffies;
  2054. return false;
  2055. }
  2056. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  2057. if (elapsed >= 10000) {
  2058. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  2059. return true;
  2060. }
  2061. /* give a chance to the GPU ... */
  2062. return false;
  2063. }
  2064. bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2065. {
  2066. u32 rbbm_status;
  2067. int r;
  2068. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  2069. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  2070. r100_gpu_lockup_update(&rdev->config.r100.lockup, ring);
  2071. return false;
  2072. }
  2073. /* force CP activities */
  2074. r = radeon_ring_lock(rdev, ring, 2);
  2075. if (!r) {
  2076. /* PACKET2 NOP */
  2077. radeon_ring_write(ring, 0x80000000);
  2078. radeon_ring_write(ring, 0x80000000);
  2079. radeon_ring_unlock_commit(rdev, ring);
  2080. }
  2081. ring->rptr = RREG32(ring->rptr_reg);
  2082. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, ring);
  2083. }
  2084. void r100_bm_disable(struct radeon_device *rdev)
  2085. {
  2086. u32 tmp;
  2087. /* disable bus mastering */
  2088. tmp = RREG32(R_000030_BUS_CNTL);
  2089. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  2090. mdelay(1);
  2091. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  2092. mdelay(1);
  2093. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  2094. tmp = RREG32(RADEON_BUS_CNTL);
  2095. mdelay(1);
  2096. pci_clear_master(rdev->pdev);
  2097. mdelay(1);
  2098. }
  2099. int r100_asic_reset(struct radeon_device *rdev)
  2100. {
  2101. struct r100_mc_save save;
  2102. u32 status, tmp;
  2103. int ret = 0;
  2104. status = RREG32(R_000E40_RBBM_STATUS);
  2105. if (!G_000E40_GUI_ACTIVE(status)) {
  2106. return 0;
  2107. }
  2108. r100_mc_stop(rdev, &save);
  2109. status = RREG32(R_000E40_RBBM_STATUS);
  2110. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2111. /* stop CP */
  2112. WREG32(RADEON_CP_CSQ_CNTL, 0);
  2113. tmp = RREG32(RADEON_CP_RB_CNTL);
  2114. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  2115. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  2116. WREG32(RADEON_CP_RB_WPTR, 0);
  2117. WREG32(RADEON_CP_RB_CNTL, tmp);
  2118. /* save PCI state */
  2119. pci_save_state(rdev->pdev);
  2120. /* disable bus mastering */
  2121. r100_bm_disable(rdev);
  2122. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  2123. S_0000F0_SOFT_RESET_RE(1) |
  2124. S_0000F0_SOFT_RESET_PP(1) |
  2125. S_0000F0_SOFT_RESET_RB(1));
  2126. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2127. mdelay(500);
  2128. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2129. mdelay(1);
  2130. status = RREG32(R_000E40_RBBM_STATUS);
  2131. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2132. /* reset CP */
  2133. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  2134. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2135. mdelay(500);
  2136. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2137. mdelay(1);
  2138. status = RREG32(R_000E40_RBBM_STATUS);
  2139. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2140. /* restore PCI & busmastering */
  2141. pci_restore_state(rdev->pdev);
  2142. r100_enable_bm(rdev);
  2143. /* Check if GPU is idle */
  2144. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2145. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2146. dev_err(rdev->dev, "failed to reset GPU\n");
  2147. rdev->gpu_lockup = true;
  2148. ret = -1;
  2149. } else
  2150. dev_info(rdev->dev, "GPU reset succeed\n");
  2151. r100_mc_resume(rdev, &save);
  2152. return ret;
  2153. }
  2154. void r100_set_common_regs(struct radeon_device *rdev)
  2155. {
  2156. struct drm_device *dev = rdev->ddev;
  2157. bool force_dac2 = false;
  2158. u32 tmp;
  2159. /* set these so they don't interfere with anything */
  2160. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2161. WREG32(RADEON_SUBPIC_CNTL, 0);
  2162. WREG32(RADEON_VIPH_CONTROL, 0);
  2163. WREG32(RADEON_I2C_CNTL_1, 0);
  2164. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2165. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2166. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2167. /* always set up dac2 on rn50 and some rv100 as lots
  2168. * of servers seem to wire it up to a VGA port but
  2169. * don't report it in the bios connector
  2170. * table.
  2171. */
  2172. switch (dev->pdev->device) {
  2173. /* RN50 */
  2174. case 0x515e:
  2175. case 0x5969:
  2176. force_dac2 = true;
  2177. break;
  2178. /* RV100*/
  2179. case 0x5159:
  2180. case 0x515a:
  2181. /* DELL triple head servers */
  2182. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2183. ((dev->pdev->subsystem_device == 0x016c) ||
  2184. (dev->pdev->subsystem_device == 0x016d) ||
  2185. (dev->pdev->subsystem_device == 0x016e) ||
  2186. (dev->pdev->subsystem_device == 0x016f) ||
  2187. (dev->pdev->subsystem_device == 0x0170) ||
  2188. (dev->pdev->subsystem_device == 0x017d) ||
  2189. (dev->pdev->subsystem_device == 0x017e) ||
  2190. (dev->pdev->subsystem_device == 0x0183) ||
  2191. (dev->pdev->subsystem_device == 0x018a) ||
  2192. (dev->pdev->subsystem_device == 0x019a)))
  2193. force_dac2 = true;
  2194. break;
  2195. }
  2196. if (force_dac2) {
  2197. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2198. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2199. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2200. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2201. enable it, even it's detected.
  2202. */
  2203. /* force it to crtc0 */
  2204. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2205. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2206. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2207. /* set up the TV DAC */
  2208. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2209. RADEON_TV_DAC_STD_MASK |
  2210. RADEON_TV_DAC_RDACPD |
  2211. RADEON_TV_DAC_GDACPD |
  2212. RADEON_TV_DAC_BDACPD |
  2213. RADEON_TV_DAC_BGADJ_MASK |
  2214. RADEON_TV_DAC_DACADJ_MASK);
  2215. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2216. RADEON_TV_DAC_NHOLD |
  2217. RADEON_TV_DAC_STD_PS2 |
  2218. (0x58 << 16));
  2219. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2220. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2221. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2222. }
  2223. /* switch PM block to ACPI mode */
  2224. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2225. tmp &= ~RADEON_PM_MODE_SEL;
  2226. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2227. }
  2228. /*
  2229. * VRAM info
  2230. */
  2231. static void r100_vram_get_type(struct radeon_device *rdev)
  2232. {
  2233. uint32_t tmp;
  2234. rdev->mc.vram_is_ddr = false;
  2235. if (rdev->flags & RADEON_IS_IGP)
  2236. rdev->mc.vram_is_ddr = true;
  2237. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2238. rdev->mc.vram_is_ddr = true;
  2239. if ((rdev->family == CHIP_RV100) ||
  2240. (rdev->family == CHIP_RS100) ||
  2241. (rdev->family == CHIP_RS200)) {
  2242. tmp = RREG32(RADEON_MEM_CNTL);
  2243. if (tmp & RV100_HALF_MODE) {
  2244. rdev->mc.vram_width = 32;
  2245. } else {
  2246. rdev->mc.vram_width = 64;
  2247. }
  2248. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2249. rdev->mc.vram_width /= 4;
  2250. rdev->mc.vram_is_ddr = true;
  2251. }
  2252. } else if (rdev->family <= CHIP_RV280) {
  2253. tmp = RREG32(RADEON_MEM_CNTL);
  2254. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2255. rdev->mc.vram_width = 128;
  2256. } else {
  2257. rdev->mc.vram_width = 64;
  2258. }
  2259. } else {
  2260. /* newer IGPs */
  2261. rdev->mc.vram_width = 128;
  2262. }
  2263. }
  2264. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2265. {
  2266. u32 aper_size;
  2267. u8 byte;
  2268. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2269. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2270. * that is has the 2nd generation multifunction PCI interface
  2271. */
  2272. if (rdev->family == CHIP_RV280 ||
  2273. rdev->family >= CHIP_RV350) {
  2274. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2275. ~RADEON_HDP_APER_CNTL);
  2276. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2277. return aper_size * 2;
  2278. }
  2279. /* Older cards have all sorts of funny issues to deal with. First
  2280. * check if it's a multifunction card by reading the PCI config
  2281. * header type... Limit those to one aperture size
  2282. */
  2283. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2284. if (byte & 0x80) {
  2285. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2286. DRM_INFO("Limiting VRAM to one aperture\n");
  2287. return aper_size;
  2288. }
  2289. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2290. * have set it up. We don't write this as it's broken on some ASICs but
  2291. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2292. */
  2293. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2294. return aper_size * 2;
  2295. return aper_size;
  2296. }
  2297. void r100_vram_init_sizes(struct radeon_device *rdev)
  2298. {
  2299. u64 config_aper_size;
  2300. /* work out accessible VRAM */
  2301. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2302. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2303. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2304. /* FIXME we don't use the second aperture yet when we could use it */
  2305. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2306. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2307. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2308. if (rdev->flags & RADEON_IS_IGP) {
  2309. uint32_t tom;
  2310. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2311. tom = RREG32(RADEON_NB_TOM);
  2312. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2313. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2314. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2315. } else {
  2316. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2317. /* Some production boards of m6 will report 0
  2318. * if it's 8 MB
  2319. */
  2320. if (rdev->mc.real_vram_size == 0) {
  2321. rdev->mc.real_vram_size = 8192 * 1024;
  2322. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2323. }
  2324. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2325. * Novell bug 204882 + along with lots of ubuntu ones
  2326. */
  2327. if (rdev->mc.aper_size > config_aper_size)
  2328. config_aper_size = rdev->mc.aper_size;
  2329. if (config_aper_size > rdev->mc.real_vram_size)
  2330. rdev->mc.mc_vram_size = config_aper_size;
  2331. else
  2332. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2333. }
  2334. }
  2335. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2336. {
  2337. uint32_t temp;
  2338. temp = RREG32(RADEON_CONFIG_CNTL);
  2339. if (state == false) {
  2340. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2341. temp |= RADEON_CFG_VGA_IO_DIS;
  2342. } else {
  2343. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2344. }
  2345. WREG32(RADEON_CONFIG_CNTL, temp);
  2346. }
  2347. void r100_mc_init(struct radeon_device *rdev)
  2348. {
  2349. u64 base;
  2350. r100_vram_get_type(rdev);
  2351. r100_vram_init_sizes(rdev);
  2352. base = rdev->mc.aper_base;
  2353. if (rdev->flags & RADEON_IS_IGP)
  2354. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2355. radeon_vram_location(rdev, &rdev->mc, base);
  2356. rdev->mc.gtt_base_align = 0;
  2357. if (!(rdev->flags & RADEON_IS_AGP))
  2358. radeon_gtt_location(rdev, &rdev->mc);
  2359. radeon_update_bandwidth_info(rdev);
  2360. }
  2361. /*
  2362. * Indirect registers accessor
  2363. */
  2364. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2365. {
  2366. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2367. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2368. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2369. }
  2370. }
  2371. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2372. {
  2373. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2374. * or the chip could hang on a subsequent access
  2375. */
  2376. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2377. udelay(5000);
  2378. }
  2379. /* This function is required to workaround a hardware bug in some (all?)
  2380. * revisions of the R300. This workaround should be called after every
  2381. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2382. * may not be correct.
  2383. */
  2384. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2385. uint32_t save, tmp;
  2386. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2387. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2388. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2389. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2390. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2391. }
  2392. }
  2393. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2394. {
  2395. uint32_t data;
  2396. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2397. r100_pll_errata_after_index(rdev);
  2398. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2399. r100_pll_errata_after_data(rdev);
  2400. return data;
  2401. }
  2402. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2403. {
  2404. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2405. r100_pll_errata_after_index(rdev);
  2406. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2407. r100_pll_errata_after_data(rdev);
  2408. }
  2409. void r100_set_safe_registers(struct radeon_device *rdev)
  2410. {
  2411. if (ASIC_IS_RN50(rdev)) {
  2412. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2413. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2414. } else if (rdev->family < CHIP_R200) {
  2415. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2416. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2417. } else {
  2418. r200_set_safe_registers(rdev);
  2419. }
  2420. }
  2421. /*
  2422. * Debugfs info
  2423. */
  2424. #if defined(CONFIG_DEBUG_FS)
  2425. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2426. {
  2427. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2428. struct drm_device *dev = node->minor->dev;
  2429. struct radeon_device *rdev = dev->dev_private;
  2430. uint32_t reg, value;
  2431. unsigned i;
  2432. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2433. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2434. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2435. for (i = 0; i < 64; i++) {
  2436. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2437. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2438. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2439. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2440. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2441. }
  2442. return 0;
  2443. }
  2444. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2445. {
  2446. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2447. struct drm_device *dev = node->minor->dev;
  2448. struct radeon_device *rdev = dev->dev_private;
  2449. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2450. uint32_t rdp, wdp;
  2451. unsigned count, i, j;
  2452. radeon_ring_free_size(rdev, ring);
  2453. rdp = RREG32(RADEON_CP_RB_RPTR);
  2454. wdp = RREG32(RADEON_CP_RB_WPTR);
  2455. count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
  2456. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2457. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2458. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2459. seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
  2460. seq_printf(m, "%u dwords in ring\n", count);
  2461. for (j = 0; j <= count; j++) {
  2462. i = (rdp + j) & ring->ptr_mask;
  2463. seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
  2464. }
  2465. return 0;
  2466. }
  2467. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2468. {
  2469. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2470. struct drm_device *dev = node->minor->dev;
  2471. struct radeon_device *rdev = dev->dev_private;
  2472. uint32_t csq_stat, csq2_stat, tmp;
  2473. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2474. unsigned i;
  2475. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2476. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2477. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2478. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2479. r_rptr = (csq_stat >> 0) & 0x3ff;
  2480. r_wptr = (csq_stat >> 10) & 0x3ff;
  2481. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2482. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2483. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2484. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2485. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2486. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2487. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2488. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2489. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2490. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2491. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2492. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2493. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2494. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2495. seq_printf(m, "Ring fifo:\n");
  2496. for (i = 0; i < 256; i++) {
  2497. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2498. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2499. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2500. }
  2501. seq_printf(m, "Indirect1 fifo:\n");
  2502. for (i = 256; i <= 512; i++) {
  2503. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2504. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2505. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2506. }
  2507. seq_printf(m, "Indirect2 fifo:\n");
  2508. for (i = 640; i < ib1_wptr; i++) {
  2509. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2510. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2511. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2512. }
  2513. return 0;
  2514. }
  2515. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2516. {
  2517. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2518. struct drm_device *dev = node->minor->dev;
  2519. struct radeon_device *rdev = dev->dev_private;
  2520. uint32_t tmp;
  2521. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2522. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2523. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2524. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2525. tmp = RREG32(RADEON_BUS_CNTL);
  2526. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2527. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2528. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2529. tmp = RREG32(RADEON_AGP_BASE);
  2530. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2531. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2532. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2533. tmp = RREG32(0x01D0);
  2534. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2535. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2536. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2537. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2538. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2539. tmp = RREG32(0x01E4);
  2540. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2541. return 0;
  2542. }
  2543. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2544. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2545. };
  2546. static struct drm_info_list r100_debugfs_cp_list[] = {
  2547. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2548. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2549. };
  2550. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2551. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2552. };
  2553. #endif
  2554. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2555. {
  2556. #if defined(CONFIG_DEBUG_FS)
  2557. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2558. #else
  2559. return 0;
  2560. #endif
  2561. }
  2562. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2563. {
  2564. #if defined(CONFIG_DEBUG_FS)
  2565. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2566. #else
  2567. return 0;
  2568. #endif
  2569. }
  2570. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2571. {
  2572. #if defined(CONFIG_DEBUG_FS)
  2573. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2574. #else
  2575. return 0;
  2576. #endif
  2577. }
  2578. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2579. uint32_t tiling_flags, uint32_t pitch,
  2580. uint32_t offset, uint32_t obj_size)
  2581. {
  2582. int surf_index = reg * 16;
  2583. int flags = 0;
  2584. if (rdev->family <= CHIP_RS200) {
  2585. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2586. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2587. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2588. if (tiling_flags & RADEON_TILING_MACRO)
  2589. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2590. } else if (rdev->family <= CHIP_RV280) {
  2591. if (tiling_flags & (RADEON_TILING_MACRO))
  2592. flags |= R200_SURF_TILE_COLOR_MACRO;
  2593. if (tiling_flags & RADEON_TILING_MICRO)
  2594. flags |= R200_SURF_TILE_COLOR_MICRO;
  2595. } else {
  2596. if (tiling_flags & RADEON_TILING_MACRO)
  2597. flags |= R300_SURF_TILE_MACRO;
  2598. if (tiling_flags & RADEON_TILING_MICRO)
  2599. flags |= R300_SURF_TILE_MICRO;
  2600. }
  2601. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2602. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2603. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2604. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2605. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2606. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2607. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2608. if (ASIC_IS_RN50(rdev))
  2609. pitch /= 16;
  2610. }
  2611. /* r100/r200 divide by 16 */
  2612. if (rdev->family < CHIP_R300)
  2613. flags |= pitch / 16;
  2614. else
  2615. flags |= pitch / 8;
  2616. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2617. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2618. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2619. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2620. return 0;
  2621. }
  2622. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2623. {
  2624. int surf_index = reg * 16;
  2625. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2626. }
  2627. void r100_bandwidth_update(struct radeon_device *rdev)
  2628. {
  2629. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2630. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2631. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2632. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2633. fixed20_12 memtcas_ff[8] = {
  2634. dfixed_init(1),
  2635. dfixed_init(2),
  2636. dfixed_init(3),
  2637. dfixed_init(0),
  2638. dfixed_init_half(1),
  2639. dfixed_init_half(2),
  2640. dfixed_init(0),
  2641. };
  2642. fixed20_12 memtcas_rs480_ff[8] = {
  2643. dfixed_init(0),
  2644. dfixed_init(1),
  2645. dfixed_init(2),
  2646. dfixed_init(3),
  2647. dfixed_init(0),
  2648. dfixed_init_half(1),
  2649. dfixed_init_half(2),
  2650. dfixed_init_half(3),
  2651. };
  2652. fixed20_12 memtcas2_ff[8] = {
  2653. dfixed_init(0),
  2654. dfixed_init(1),
  2655. dfixed_init(2),
  2656. dfixed_init(3),
  2657. dfixed_init(4),
  2658. dfixed_init(5),
  2659. dfixed_init(6),
  2660. dfixed_init(7),
  2661. };
  2662. fixed20_12 memtrbs[8] = {
  2663. dfixed_init(1),
  2664. dfixed_init_half(1),
  2665. dfixed_init(2),
  2666. dfixed_init_half(2),
  2667. dfixed_init(3),
  2668. dfixed_init_half(3),
  2669. dfixed_init(4),
  2670. dfixed_init_half(4)
  2671. };
  2672. fixed20_12 memtrbs_r4xx[8] = {
  2673. dfixed_init(4),
  2674. dfixed_init(5),
  2675. dfixed_init(6),
  2676. dfixed_init(7),
  2677. dfixed_init(8),
  2678. dfixed_init(9),
  2679. dfixed_init(10),
  2680. dfixed_init(11)
  2681. };
  2682. fixed20_12 min_mem_eff;
  2683. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2684. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2685. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2686. disp_drain_rate2, read_return_rate;
  2687. fixed20_12 time_disp1_drop_priority;
  2688. int c;
  2689. int cur_size = 16; /* in octawords */
  2690. int critical_point = 0, critical_point2;
  2691. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2692. int stop_req, max_stop_req;
  2693. struct drm_display_mode *mode1 = NULL;
  2694. struct drm_display_mode *mode2 = NULL;
  2695. uint32_t pixel_bytes1 = 0;
  2696. uint32_t pixel_bytes2 = 0;
  2697. radeon_update_display_priority(rdev);
  2698. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2699. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2700. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2701. }
  2702. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2703. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2704. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2705. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2706. }
  2707. }
  2708. min_mem_eff.full = dfixed_const_8(0);
  2709. /* get modes */
  2710. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2711. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2712. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2713. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2714. /* check crtc enables */
  2715. if (mode2)
  2716. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2717. if (mode1)
  2718. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2719. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2720. }
  2721. /*
  2722. * determine is there is enough bw for current mode
  2723. */
  2724. sclk_ff = rdev->pm.sclk;
  2725. mclk_ff = rdev->pm.mclk;
  2726. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2727. temp_ff.full = dfixed_const(temp);
  2728. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2729. pix_clk.full = 0;
  2730. pix_clk2.full = 0;
  2731. peak_disp_bw.full = 0;
  2732. if (mode1) {
  2733. temp_ff.full = dfixed_const(1000);
  2734. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2735. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2736. temp_ff.full = dfixed_const(pixel_bytes1);
  2737. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2738. }
  2739. if (mode2) {
  2740. temp_ff.full = dfixed_const(1000);
  2741. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2742. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2743. temp_ff.full = dfixed_const(pixel_bytes2);
  2744. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2745. }
  2746. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2747. if (peak_disp_bw.full >= mem_bw.full) {
  2748. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2749. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2750. }
  2751. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2752. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2753. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2754. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2755. mem_trp = ((temp & 0x3)) + 1;
  2756. mem_tras = ((temp & 0x70) >> 4) + 1;
  2757. } else if (rdev->family == CHIP_R300 ||
  2758. rdev->family == CHIP_R350) { /* r300, r350 */
  2759. mem_trcd = (temp & 0x7) + 1;
  2760. mem_trp = ((temp >> 8) & 0x7) + 1;
  2761. mem_tras = ((temp >> 11) & 0xf) + 4;
  2762. } else if (rdev->family == CHIP_RV350 ||
  2763. rdev->family <= CHIP_RV380) {
  2764. /* rv3x0 */
  2765. mem_trcd = (temp & 0x7) + 3;
  2766. mem_trp = ((temp >> 8) & 0x7) + 3;
  2767. mem_tras = ((temp >> 11) & 0xf) + 6;
  2768. } else if (rdev->family == CHIP_R420 ||
  2769. rdev->family == CHIP_R423 ||
  2770. rdev->family == CHIP_RV410) {
  2771. /* r4xx */
  2772. mem_trcd = (temp & 0xf) + 3;
  2773. if (mem_trcd > 15)
  2774. mem_trcd = 15;
  2775. mem_trp = ((temp >> 8) & 0xf) + 3;
  2776. if (mem_trp > 15)
  2777. mem_trp = 15;
  2778. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2779. if (mem_tras > 31)
  2780. mem_tras = 31;
  2781. } else { /* RV200, R200 */
  2782. mem_trcd = (temp & 0x7) + 1;
  2783. mem_trp = ((temp >> 8) & 0x7) + 1;
  2784. mem_tras = ((temp >> 12) & 0xf) + 4;
  2785. }
  2786. /* convert to FF */
  2787. trcd_ff.full = dfixed_const(mem_trcd);
  2788. trp_ff.full = dfixed_const(mem_trp);
  2789. tras_ff.full = dfixed_const(mem_tras);
  2790. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2791. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2792. data = (temp & (7 << 20)) >> 20;
  2793. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2794. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2795. tcas_ff = memtcas_rs480_ff[data];
  2796. else
  2797. tcas_ff = memtcas_ff[data];
  2798. } else
  2799. tcas_ff = memtcas2_ff[data];
  2800. if (rdev->family == CHIP_RS400 ||
  2801. rdev->family == CHIP_RS480) {
  2802. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2803. data = (temp >> 23) & 0x7;
  2804. if (data < 5)
  2805. tcas_ff.full += dfixed_const(data);
  2806. }
  2807. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2808. /* on the R300, Tcas is included in Trbs.
  2809. */
  2810. temp = RREG32(RADEON_MEM_CNTL);
  2811. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2812. if (data == 1) {
  2813. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2814. temp = RREG32(R300_MC_IND_INDEX);
  2815. temp &= ~R300_MC_IND_ADDR_MASK;
  2816. temp |= R300_MC_READ_CNTL_CD_mcind;
  2817. WREG32(R300_MC_IND_INDEX, temp);
  2818. temp = RREG32(R300_MC_IND_DATA);
  2819. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2820. } else {
  2821. temp = RREG32(R300_MC_READ_CNTL_AB);
  2822. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2823. }
  2824. } else {
  2825. temp = RREG32(R300_MC_READ_CNTL_AB);
  2826. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2827. }
  2828. if (rdev->family == CHIP_RV410 ||
  2829. rdev->family == CHIP_R420 ||
  2830. rdev->family == CHIP_R423)
  2831. trbs_ff = memtrbs_r4xx[data];
  2832. else
  2833. trbs_ff = memtrbs[data];
  2834. tcas_ff.full += trbs_ff.full;
  2835. }
  2836. sclk_eff_ff.full = sclk_ff.full;
  2837. if (rdev->flags & RADEON_IS_AGP) {
  2838. fixed20_12 agpmode_ff;
  2839. agpmode_ff.full = dfixed_const(radeon_agpmode);
  2840. temp_ff.full = dfixed_const_666(16);
  2841. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  2842. }
  2843. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2844. if (ASIC_IS_R300(rdev)) {
  2845. sclk_delay_ff.full = dfixed_const(250);
  2846. } else {
  2847. if ((rdev->family == CHIP_RV100) ||
  2848. rdev->flags & RADEON_IS_IGP) {
  2849. if (rdev->mc.vram_is_ddr)
  2850. sclk_delay_ff.full = dfixed_const(41);
  2851. else
  2852. sclk_delay_ff.full = dfixed_const(33);
  2853. } else {
  2854. if (rdev->mc.vram_width == 128)
  2855. sclk_delay_ff.full = dfixed_const(57);
  2856. else
  2857. sclk_delay_ff.full = dfixed_const(41);
  2858. }
  2859. }
  2860. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  2861. if (rdev->mc.vram_is_ddr) {
  2862. if (rdev->mc.vram_width == 32) {
  2863. k1.full = dfixed_const(40);
  2864. c = 3;
  2865. } else {
  2866. k1.full = dfixed_const(20);
  2867. c = 1;
  2868. }
  2869. } else {
  2870. k1.full = dfixed_const(40);
  2871. c = 3;
  2872. }
  2873. temp_ff.full = dfixed_const(2);
  2874. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  2875. temp_ff.full = dfixed_const(c);
  2876. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  2877. temp_ff.full = dfixed_const(4);
  2878. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  2879. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  2880. mc_latency_mclk.full += k1.full;
  2881. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  2882. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  2883. /*
  2884. HW cursor time assuming worst case of full size colour cursor.
  2885. */
  2886. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2887. temp_ff.full += trcd_ff.full;
  2888. if (temp_ff.full < tras_ff.full)
  2889. temp_ff.full = tras_ff.full;
  2890. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  2891. temp_ff.full = dfixed_const(cur_size);
  2892. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  2893. /*
  2894. Find the total latency for the display data.
  2895. */
  2896. disp_latency_overhead.full = dfixed_const(8);
  2897. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  2898. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2899. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2900. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2901. disp_latency.full = mc_latency_mclk.full;
  2902. else
  2903. disp_latency.full = mc_latency_sclk.full;
  2904. /* setup Max GRPH_STOP_REQ default value */
  2905. if (ASIC_IS_RV100(rdev))
  2906. max_stop_req = 0x5c;
  2907. else
  2908. max_stop_req = 0x7c;
  2909. if (mode1) {
  2910. /* CRTC1
  2911. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2912. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2913. */
  2914. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2915. if (stop_req > max_stop_req)
  2916. stop_req = max_stop_req;
  2917. /*
  2918. Find the drain rate of the display buffer.
  2919. */
  2920. temp_ff.full = dfixed_const((16/pixel_bytes1));
  2921. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  2922. /*
  2923. Find the critical point of the display buffer.
  2924. */
  2925. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  2926. crit_point_ff.full += dfixed_const_half(0);
  2927. critical_point = dfixed_trunc(crit_point_ff);
  2928. if (rdev->disp_priority == 2) {
  2929. critical_point = 0;
  2930. }
  2931. /*
  2932. The critical point should never be above max_stop_req-4. Setting
  2933. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2934. */
  2935. if (max_stop_req - critical_point < 4)
  2936. critical_point = 0;
  2937. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2938. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2939. critical_point = 0x10;
  2940. }
  2941. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2942. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2943. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2944. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2945. if ((rdev->family == CHIP_R350) &&
  2946. (stop_req > 0x15)) {
  2947. stop_req -= 0x10;
  2948. }
  2949. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2950. temp |= RADEON_GRPH_BUFFER_SIZE;
  2951. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2952. RADEON_GRPH_CRITICAL_AT_SOF |
  2953. RADEON_GRPH_STOP_CNTL);
  2954. /*
  2955. Write the result into the register.
  2956. */
  2957. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2958. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2959. #if 0
  2960. if ((rdev->family == CHIP_RS400) ||
  2961. (rdev->family == CHIP_RS480)) {
  2962. /* attempt to program RS400 disp regs correctly ??? */
  2963. temp = RREG32(RS400_DISP1_REG_CNTL);
  2964. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2965. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2966. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2967. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2968. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2969. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2970. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2971. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2972. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2973. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2974. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2975. }
  2976. #endif
  2977. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  2978. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2979. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2980. }
  2981. if (mode2) {
  2982. u32 grph2_cntl;
  2983. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2984. if (stop_req > max_stop_req)
  2985. stop_req = max_stop_req;
  2986. /*
  2987. Find the drain rate of the display buffer.
  2988. */
  2989. temp_ff.full = dfixed_const((16/pixel_bytes2));
  2990. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  2991. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2992. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2993. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2994. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2995. if ((rdev->family == CHIP_R350) &&
  2996. (stop_req > 0x15)) {
  2997. stop_req -= 0x10;
  2998. }
  2999. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3000. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  3001. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3002. RADEON_GRPH_CRITICAL_AT_SOF |
  3003. RADEON_GRPH_STOP_CNTL);
  3004. if ((rdev->family == CHIP_RS100) ||
  3005. (rdev->family == CHIP_RS200))
  3006. critical_point2 = 0;
  3007. else {
  3008. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  3009. temp_ff.full = dfixed_const(temp);
  3010. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  3011. if (sclk_ff.full < temp_ff.full)
  3012. temp_ff.full = sclk_ff.full;
  3013. read_return_rate.full = temp_ff.full;
  3014. if (mode1) {
  3015. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  3016. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  3017. } else {
  3018. time_disp1_drop_priority.full = 0;
  3019. }
  3020. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  3021. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  3022. crit_point_ff.full += dfixed_const_half(0);
  3023. critical_point2 = dfixed_trunc(crit_point_ff);
  3024. if (rdev->disp_priority == 2) {
  3025. critical_point2 = 0;
  3026. }
  3027. if (max_stop_req - critical_point2 < 4)
  3028. critical_point2 = 0;
  3029. }
  3030. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  3031. /* some R300 cards have problem with this set to 0 */
  3032. critical_point2 = 0x10;
  3033. }
  3034. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3035. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3036. if ((rdev->family == CHIP_RS400) ||
  3037. (rdev->family == CHIP_RS480)) {
  3038. #if 0
  3039. /* attempt to program RS400 disp2 regs correctly ??? */
  3040. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  3041. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  3042. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  3043. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  3044. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3045. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3046. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  3047. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  3048. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  3049. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  3050. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  3051. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  3052. #endif
  3053. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  3054. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  3055. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  3056. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  3057. }
  3058. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  3059. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  3060. }
  3061. }
  3062. static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  3063. {
  3064. DRM_ERROR("pitch %d\n", t->pitch);
  3065. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  3066. DRM_ERROR("width %d\n", t->width);
  3067. DRM_ERROR("width_11 %d\n", t->width_11);
  3068. DRM_ERROR("height %d\n", t->height);
  3069. DRM_ERROR("height_11 %d\n", t->height_11);
  3070. DRM_ERROR("num levels %d\n", t->num_levels);
  3071. DRM_ERROR("depth %d\n", t->txdepth);
  3072. DRM_ERROR("bpp %d\n", t->cpp);
  3073. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  3074. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  3075. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  3076. DRM_ERROR("compress format %d\n", t->compress_format);
  3077. }
  3078. static int r100_track_compress_size(int compress_format, int w, int h)
  3079. {
  3080. int block_width, block_height, block_bytes;
  3081. int wblocks, hblocks;
  3082. int min_wblocks;
  3083. int sz;
  3084. block_width = 4;
  3085. block_height = 4;
  3086. switch (compress_format) {
  3087. case R100_TRACK_COMP_DXT1:
  3088. block_bytes = 8;
  3089. min_wblocks = 4;
  3090. break;
  3091. default:
  3092. case R100_TRACK_COMP_DXT35:
  3093. block_bytes = 16;
  3094. min_wblocks = 2;
  3095. break;
  3096. }
  3097. hblocks = (h + block_height - 1) / block_height;
  3098. wblocks = (w + block_width - 1) / block_width;
  3099. if (wblocks < min_wblocks)
  3100. wblocks = min_wblocks;
  3101. sz = wblocks * hblocks * block_bytes;
  3102. return sz;
  3103. }
  3104. static int r100_cs_track_cube(struct radeon_device *rdev,
  3105. struct r100_cs_track *track, unsigned idx)
  3106. {
  3107. unsigned face, w, h;
  3108. struct radeon_bo *cube_robj;
  3109. unsigned long size;
  3110. unsigned compress_format = track->textures[idx].compress_format;
  3111. for (face = 0; face < 5; face++) {
  3112. cube_robj = track->textures[idx].cube_info[face].robj;
  3113. w = track->textures[idx].cube_info[face].width;
  3114. h = track->textures[idx].cube_info[face].height;
  3115. if (compress_format) {
  3116. size = r100_track_compress_size(compress_format, w, h);
  3117. } else
  3118. size = w * h;
  3119. size *= track->textures[idx].cpp;
  3120. size += track->textures[idx].cube_info[face].offset;
  3121. if (size > radeon_bo_size(cube_robj)) {
  3122. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  3123. size, radeon_bo_size(cube_robj));
  3124. r100_cs_track_texture_print(&track->textures[idx]);
  3125. return -1;
  3126. }
  3127. }
  3128. return 0;
  3129. }
  3130. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  3131. struct r100_cs_track *track)
  3132. {
  3133. struct radeon_bo *robj;
  3134. unsigned long size;
  3135. unsigned u, i, w, h, d;
  3136. int ret;
  3137. for (u = 0; u < track->num_texture; u++) {
  3138. if (!track->textures[u].enabled)
  3139. continue;
  3140. if (track->textures[u].lookup_disable)
  3141. continue;
  3142. robj = track->textures[u].robj;
  3143. if (robj == NULL) {
  3144. DRM_ERROR("No texture bound to unit %u\n", u);
  3145. return -EINVAL;
  3146. }
  3147. size = 0;
  3148. for (i = 0; i <= track->textures[u].num_levels; i++) {
  3149. if (track->textures[u].use_pitch) {
  3150. if (rdev->family < CHIP_R300)
  3151. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  3152. else
  3153. w = track->textures[u].pitch / (1 << i);
  3154. } else {
  3155. w = track->textures[u].width;
  3156. if (rdev->family >= CHIP_RV515)
  3157. w |= track->textures[u].width_11;
  3158. w = w / (1 << i);
  3159. if (track->textures[u].roundup_w)
  3160. w = roundup_pow_of_two(w);
  3161. }
  3162. h = track->textures[u].height;
  3163. if (rdev->family >= CHIP_RV515)
  3164. h |= track->textures[u].height_11;
  3165. h = h / (1 << i);
  3166. if (track->textures[u].roundup_h)
  3167. h = roundup_pow_of_two(h);
  3168. if (track->textures[u].tex_coord_type == 1) {
  3169. d = (1 << track->textures[u].txdepth) / (1 << i);
  3170. if (!d)
  3171. d = 1;
  3172. } else {
  3173. d = 1;
  3174. }
  3175. if (track->textures[u].compress_format) {
  3176. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  3177. /* compressed textures are block based */
  3178. } else
  3179. size += w * h * d;
  3180. }
  3181. size *= track->textures[u].cpp;
  3182. switch (track->textures[u].tex_coord_type) {
  3183. case 0:
  3184. case 1:
  3185. break;
  3186. case 2:
  3187. if (track->separate_cube) {
  3188. ret = r100_cs_track_cube(rdev, track, u);
  3189. if (ret)
  3190. return ret;
  3191. } else
  3192. size *= 6;
  3193. break;
  3194. default:
  3195. DRM_ERROR("Invalid texture coordinate type %u for unit "
  3196. "%u\n", track->textures[u].tex_coord_type, u);
  3197. return -EINVAL;
  3198. }
  3199. if (size > radeon_bo_size(robj)) {
  3200. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  3201. "%lu\n", u, size, radeon_bo_size(robj));
  3202. r100_cs_track_texture_print(&track->textures[u]);
  3203. return -EINVAL;
  3204. }
  3205. }
  3206. return 0;
  3207. }
  3208. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  3209. {
  3210. unsigned i;
  3211. unsigned long size;
  3212. unsigned prim_walk;
  3213. unsigned nverts;
  3214. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  3215. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  3216. !track->blend_read_enable)
  3217. num_cb = 0;
  3218. for (i = 0; i < num_cb; i++) {
  3219. if (track->cb[i].robj == NULL) {
  3220. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3221. return -EINVAL;
  3222. }
  3223. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3224. size += track->cb[i].offset;
  3225. if (size > radeon_bo_size(track->cb[i].robj)) {
  3226. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3227. "(need %lu have %lu) !\n", i, size,
  3228. radeon_bo_size(track->cb[i].robj));
  3229. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3230. i, track->cb[i].pitch, track->cb[i].cpp,
  3231. track->cb[i].offset, track->maxy);
  3232. return -EINVAL;
  3233. }
  3234. }
  3235. track->cb_dirty = false;
  3236. if (track->zb_dirty && track->z_enabled) {
  3237. if (track->zb.robj == NULL) {
  3238. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3239. return -EINVAL;
  3240. }
  3241. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3242. size += track->zb.offset;
  3243. if (size > radeon_bo_size(track->zb.robj)) {
  3244. DRM_ERROR("[drm] Buffer too small for z buffer "
  3245. "(need %lu have %lu) !\n", size,
  3246. radeon_bo_size(track->zb.robj));
  3247. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3248. track->zb.pitch, track->zb.cpp,
  3249. track->zb.offset, track->maxy);
  3250. return -EINVAL;
  3251. }
  3252. }
  3253. track->zb_dirty = false;
  3254. if (track->aa_dirty && track->aaresolve) {
  3255. if (track->aa.robj == NULL) {
  3256. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  3257. return -EINVAL;
  3258. }
  3259. /* I believe the format comes from colorbuffer0. */
  3260. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  3261. size += track->aa.offset;
  3262. if (size > radeon_bo_size(track->aa.robj)) {
  3263. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  3264. "(need %lu have %lu) !\n", i, size,
  3265. radeon_bo_size(track->aa.robj));
  3266. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  3267. i, track->aa.pitch, track->cb[0].cpp,
  3268. track->aa.offset, track->maxy);
  3269. return -EINVAL;
  3270. }
  3271. }
  3272. track->aa_dirty = false;
  3273. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3274. if (track->vap_vf_cntl & (1 << 14)) {
  3275. nverts = track->vap_alt_nverts;
  3276. } else {
  3277. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3278. }
  3279. switch (prim_walk) {
  3280. case 1:
  3281. for (i = 0; i < track->num_arrays; i++) {
  3282. size = track->arrays[i].esize * track->max_indx * 4;
  3283. if (track->arrays[i].robj == NULL) {
  3284. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3285. "bound\n", prim_walk, i);
  3286. return -EINVAL;
  3287. }
  3288. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3289. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3290. "need %lu dwords have %lu dwords\n",
  3291. prim_walk, i, size >> 2,
  3292. radeon_bo_size(track->arrays[i].robj)
  3293. >> 2);
  3294. DRM_ERROR("Max indices %u\n", track->max_indx);
  3295. return -EINVAL;
  3296. }
  3297. }
  3298. break;
  3299. case 2:
  3300. for (i = 0; i < track->num_arrays; i++) {
  3301. size = track->arrays[i].esize * (nverts - 1) * 4;
  3302. if (track->arrays[i].robj == NULL) {
  3303. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3304. "bound\n", prim_walk, i);
  3305. return -EINVAL;
  3306. }
  3307. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3308. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3309. "need %lu dwords have %lu dwords\n",
  3310. prim_walk, i, size >> 2,
  3311. radeon_bo_size(track->arrays[i].robj)
  3312. >> 2);
  3313. return -EINVAL;
  3314. }
  3315. }
  3316. break;
  3317. case 3:
  3318. size = track->vtx_size * nverts;
  3319. if (size != track->immd_dwords) {
  3320. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3321. track->immd_dwords, size);
  3322. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3323. nverts, track->vtx_size);
  3324. return -EINVAL;
  3325. }
  3326. break;
  3327. default:
  3328. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3329. prim_walk);
  3330. return -EINVAL;
  3331. }
  3332. if (track->tex_dirty) {
  3333. track->tex_dirty = false;
  3334. return r100_cs_track_texture_check(rdev, track);
  3335. }
  3336. return 0;
  3337. }
  3338. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3339. {
  3340. unsigned i, face;
  3341. track->cb_dirty = true;
  3342. track->zb_dirty = true;
  3343. track->tex_dirty = true;
  3344. track->aa_dirty = true;
  3345. if (rdev->family < CHIP_R300) {
  3346. track->num_cb = 1;
  3347. if (rdev->family <= CHIP_RS200)
  3348. track->num_texture = 3;
  3349. else
  3350. track->num_texture = 6;
  3351. track->maxy = 2048;
  3352. track->separate_cube = 1;
  3353. } else {
  3354. track->num_cb = 4;
  3355. track->num_texture = 16;
  3356. track->maxy = 4096;
  3357. track->separate_cube = 0;
  3358. track->aaresolve = false;
  3359. track->aa.robj = NULL;
  3360. }
  3361. for (i = 0; i < track->num_cb; i++) {
  3362. track->cb[i].robj = NULL;
  3363. track->cb[i].pitch = 8192;
  3364. track->cb[i].cpp = 16;
  3365. track->cb[i].offset = 0;
  3366. }
  3367. track->z_enabled = true;
  3368. track->zb.robj = NULL;
  3369. track->zb.pitch = 8192;
  3370. track->zb.cpp = 4;
  3371. track->zb.offset = 0;
  3372. track->vtx_size = 0x7F;
  3373. track->immd_dwords = 0xFFFFFFFFUL;
  3374. track->num_arrays = 11;
  3375. track->max_indx = 0x00FFFFFFUL;
  3376. for (i = 0; i < track->num_arrays; i++) {
  3377. track->arrays[i].robj = NULL;
  3378. track->arrays[i].esize = 0x7F;
  3379. }
  3380. for (i = 0; i < track->num_texture; i++) {
  3381. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3382. track->textures[i].pitch = 16536;
  3383. track->textures[i].width = 16536;
  3384. track->textures[i].height = 16536;
  3385. track->textures[i].width_11 = 1 << 11;
  3386. track->textures[i].height_11 = 1 << 11;
  3387. track->textures[i].num_levels = 12;
  3388. if (rdev->family <= CHIP_RS200) {
  3389. track->textures[i].tex_coord_type = 0;
  3390. track->textures[i].txdepth = 0;
  3391. } else {
  3392. track->textures[i].txdepth = 16;
  3393. track->textures[i].tex_coord_type = 1;
  3394. }
  3395. track->textures[i].cpp = 64;
  3396. track->textures[i].robj = NULL;
  3397. /* CS IB emission code makes sure texture unit are disabled */
  3398. track->textures[i].enabled = false;
  3399. track->textures[i].lookup_disable = false;
  3400. track->textures[i].roundup_w = true;
  3401. track->textures[i].roundup_h = true;
  3402. if (track->separate_cube)
  3403. for (face = 0; face < 5; face++) {
  3404. track->textures[i].cube_info[face].robj = NULL;
  3405. track->textures[i].cube_info[face].width = 16536;
  3406. track->textures[i].cube_info[face].height = 16536;
  3407. track->textures[i].cube_info[face].offset = 0;
  3408. }
  3409. }
  3410. }
  3411. int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3412. {
  3413. uint32_t scratch;
  3414. uint32_t tmp = 0;
  3415. unsigned i;
  3416. int r;
  3417. r = radeon_scratch_get(rdev, &scratch);
  3418. if (r) {
  3419. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3420. return r;
  3421. }
  3422. WREG32(scratch, 0xCAFEDEAD);
  3423. r = radeon_ring_lock(rdev, ring, 2);
  3424. if (r) {
  3425. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3426. radeon_scratch_free(rdev, scratch);
  3427. return r;
  3428. }
  3429. radeon_ring_write(ring, PACKET0(scratch, 0));
  3430. radeon_ring_write(ring, 0xDEADBEEF);
  3431. radeon_ring_unlock_commit(rdev, ring);
  3432. for (i = 0; i < rdev->usec_timeout; i++) {
  3433. tmp = RREG32(scratch);
  3434. if (tmp == 0xDEADBEEF) {
  3435. break;
  3436. }
  3437. DRM_UDELAY(1);
  3438. }
  3439. if (i < rdev->usec_timeout) {
  3440. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3441. } else {
  3442. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3443. scratch, tmp);
  3444. r = -EINVAL;
  3445. }
  3446. radeon_scratch_free(rdev, scratch);
  3447. return r;
  3448. }
  3449. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3450. {
  3451. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3452. radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
  3453. radeon_ring_write(ring, ib->gpu_addr);
  3454. radeon_ring_write(ring, ib->length_dw);
  3455. }
  3456. int r100_ib_test(struct radeon_device *rdev)
  3457. {
  3458. struct radeon_ib *ib;
  3459. uint32_t scratch;
  3460. uint32_t tmp = 0;
  3461. unsigned i;
  3462. int r;
  3463. r = radeon_scratch_get(rdev, &scratch);
  3464. if (r) {
  3465. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3466. return r;
  3467. }
  3468. WREG32(scratch, 0xCAFEDEAD);
  3469. r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, 256);
  3470. if (r) {
  3471. return r;
  3472. }
  3473. ib->ptr[0] = PACKET0(scratch, 0);
  3474. ib->ptr[1] = 0xDEADBEEF;
  3475. ib->ptr[2] = PACKET2(0);
  3476. ib->ptr[3] = PACKET2(0);
  3477. ib->ptr[4] = PACKET2(0);
  3478. ib->ptr[5] = PACKET2(0);
  3479. ib->ptr[6] = PACKET2(0);
  3480. ib->ptr[7] = PACKET2(0);
  3481. ib->length_dw = 8;
  3482. r = radeon_ib_schedule(rdev, ib);
  3483. if (r) {
  3484. radeon_scratch_free(rdev, scratch);
  3485. radeon_ib_free(rdev, &ib);
  3486. return r;
  3487. }
  3488. r = radeon_fence_wait(ib->fence, false);
  3489. if (r) {
  3490. return r;
  3491. }
  3492. for (i = 0; i < rdev->usec_timeout; i++) {
  3493. tmp = RREG32(scratch);
  3494. if (tmp == 0xDEADBEEF) {
  3495. break;
  3496. }
  3497. DRM_UDELAY(1);
  3498. }
  3499. if (i < rdev->usec_timeout) {
  3500. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3501. } else {
  3502. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3503. scratch, tmp);
  3504. r = -EINVAL;
  3505. }
  3506. radeon_scratch_free(rdev, scratch);
  3507. radeon_ib_free(rdev, &ib);
  3508. return r;
  3509. }
  3510. void r100_ib_fini(struct radeon_device *rdev)
  3511. {
  3512. radeon_ib_pool_suspend(rdev);
  3513. radeon_ib_pool_fini(rdev);
  3514. }
  3515. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3516. {
  3517. /* Shutdown CP we shouldn't need to do that but better be safe than
  3518. * sorry
  3519. */
  3520. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3521. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3522. /* Save few CRTC registers */
  3523. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3524. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3525. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3526. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3527. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3528. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3529. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3530. }
  3531. /* Disable VGA aperture access */
  3532. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3533. /* Disable cursor, overlay, crtc */
  3534. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3535. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3536. S_000054_CRTC_DISPLAY_DIS(1));
  3537. WREG32(R_000050_CRTC_GEN_CNTL,
  3538. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3539. S_000050_CRTC_DISP_REQ_EN_B(1));
  3540. WREG32(R_000420_OV0_SCALE_CNTL,
  3541. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3542. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3543. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3544. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3545. S_000360_CUR2_LOCK(1));
  3546. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3547. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3548. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3549. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3550. WREG32(R_000360_CUR2_OFFSET,
  3551. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3552. }
  3553. }
  3554. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3555. {
  3556. /* Update base address for crtc */
  3557. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3558. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3559. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3560. }
  3561. /* Restore CRTC registers */
  3562. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3563. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3564. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3565. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3566. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3567. }
  3568. }
  3569. void r100_vga_render_disable(struct radeon_device *rdev)
  3570. {
  3571. u32 tmp;
  3572. tmp = RREG8(R_0003C2_GENMO_WT);
  3573. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3574. }
  3575. static void r100_debugfs(struct radeon_device *rdev)
  3576. {
  3577. int r;
  3578. r = r100_debugfs_mc_info_init(rdev);
  3579. if (r)
  3580. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3581. }
  3582. static void r100_mc_program(struct radeon_device *rdev)
  3583. {
  3584. struct r100_mc_save save;
  3585. /* Stops all mc clients */
  3586. r100_mc_stop(rdev, &save);
  3587. if (rdev->flags & RADEON_IS_AGP) {
  3588. WREG32(R_00014C_MC_AGP_LOCATION,
  3589. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3590. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3591. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3592. if (rdev->family > CHIP_RV200)
  3593. WREG32(R_00015C_AGP_BASE_2,
  3594. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3595. } else {
  3596. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3597. WREG32(R_000170_AGP_BASE, 0);
  3598. if (rdev->family > CHIP_RV200)
  3599. WREG32(R_00015C_AGP_BASE_2, 0);
  3600. }
  3601. /* Wait for mc idle */
  3602. if (r100_mc_wait_for_idle(rdev))
  3603. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3604. /* Program MC, should be a 32bits limited address space */
  3605. WREG32(R_000148_MC_FB_LOCATION,
  3606. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3607. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3608. r100_mc_resume(rdev, &save);
  3609. }
  3610. void r100_clock_startup(struct radeon_device *rdev)
  3611. {
  3612. u32 tmp;
  3613. if (radeon_dynclks != -1 && radeon_dynclks)
  3614. radeon_legacy_set_clock_gating(rdev, 1);
  3615. /* We need to force on some of the block */
  3616. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3617. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3618. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3619. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3620. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3621. }
  3622. static int r100_startup(struct radeon_device *rdev)
  3623. {
  3624. int r;
  3625. /* set common regs */
  3626. r100_set_common_regs(rdev);
  3627. /* program mc */
  3628. r100_mc_program(rdev);
  3629. /* Resume clock */
  3630. r100_clock_startup(rdev);
  3631. /* Initialize GART (initialize after TTM so we can allocate
  3632. * memory through TTM but finalize after TTM) */
  3633. r100_enable_bm(rdev);
  3634. if (rdev->flags & RADEON_IS_PCI) {
  3635. r = r100_pci_gart_enable(rdev);
  3636. if (r)
  3637. return r;
  3638. }
  3639. /* allocate wb buffer */
  3640. r = radeon_wb_init(rdev);
  3641. if (r)
  3642. return r;
  3643. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3644. if (r) {
  3645. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3646. return r;
  3647. }
  3648. /* Enable IRQ */
  3649. r100_irq_set(rdev);
  3650. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3651. /* 1M ring buffer */
  3652. r = r100_cp_init(rdev, 1024 * 1024);
  3653. if (r) {
  3654. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3655. return r;
  3656. }
  3657. r = radeon_ib_pool_start(rdev);
  3658. if (r)
  3659. return r;
  3660. r = r100_ib_test(rdev);
  3661. if (r) {
  3662. dev_err(rdev->dev, "failed testing IB (%d).\n", r);
  3663. rdev->accel_working = false;
  3664. return r;
  3665. }
  3666. return 0;
  3667. }
  3668. int r100_resume(struct radeon_device *rdev)
  3669. {
  3670. /* Make sur GART are not working */
  3671. if (rdev->flags & RADEON_IS_PCI)
  3672. r100_pci_gart_disable(rdev);
  3673. /* Resume clock before doing reset */
  3674. r100_clock_startup(rdev);
  3675. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3676. if (radeon_asic_reset(rdev)) {
  3677. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3678. RREG32(R_000E40_RBBM_STATUS),
  3679. RREG32(R_0007C0_CP_STAT));
  3680. }
  3681. /* post */
  3682. radeon_combios_asic_init(rdev->ddev);
  3683. /* Resume clock after posting */
  3684. r100_clock_startup(rdev);
  3685. /* Initialize surface registers */
  3686. radeon_surface_init(rdev);
  3687. rdev->accel_working = true;
  3688. return r100_startup(rdev);
  3689. }
  3690. int r100_suspend(struct radeon_device *rdev)
  3691. {
  3692. radeon_ib_pool_suspend(rdev);
  3693. r100_cp_disable(rdev);
  3694. radeon_wb_disable(rdev);
  3695. r100_irq_disable(rdev);
  3696. if (rdev->flags & RADEON_IS_PCI)
  3697. r100_pci_gart_disable(rdev);
  3698. return 0;
  3699. }
  3700. void r100_fini(struct radeon_device *rdev)
  3701. {
  3702. r100_cp_fini(rdev);
  3703. radeon_wb_fini(rdev);
  3704. r100_ib_fini(rdev);
  3705. radeon_gem_fini(rdev);
  3706. if (rdev->flags & RADEON_IS_PCI)
  3707. r100_pci_gart_fini(rdev);
  3708. radeon_agp_fini(rdev);
  3709. radeon_irq_kms_fini(rdev);
  3710. radeon_fence_driver_fini(rdev);
  3711. radeon_bo_fini(rdev);
  3712. radeon_atombios_fini(rdev);
  3713. kfree(rdev->bios);
  3714. rdev->bios = NULL;
  3715. }
  3716. /*
  3717. * Due to how kexec works, it can leave the hw fully initialised when it
  3718. * boots the new kernel. However doing our init sequence with the CP and
  3719. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3720. * do some quick sanity checks and restore sane values to avoid this
  3721. * problem.
  3722. */
  3723. void r100_restore_sanity(struct radeon_device *rdev)
  3724. {
  3725. u32 tmp;
  3726. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3727. if (tmp) {
  3728. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3729. }
  3730. tmp = RREG32(RADEON_CP_RB_CNTL);
  3731. if (tmp) {
  3732. WREG32(RADEON_CP_RB_CNTL, 0);
  3733. }
  3734. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3735. if (tmp) {
  3736. WREG32(RADEON_SCRATCH_UMSK, 0);
  3737. }
  3738. }
  3739. int r100_init(struct radeon_device *rdev)
  3740. {
  3741. int r;
  3742. /* Register debugfs file specific to this group of asics */
  3743. r100_debugfs(rdev);
  3744. /* Disable VGA */
  3745. r100_vga_render_disable(rdev);
  3746. /* Initialize scratch registers */
  3747. radeon_scratch_init(rdev);
  3748. /* Initialize surface registers */
  3749. radeon_surface_init(rdev);
  3750. /* sanity check some register to avoid hangs like after kexec */
  3751. r100_restore_sanity(rdev);
  3752. /* TODO: disable VGA need to use VGA request */
  3753. /* BIOS*/
  3754. if (!radeon_get_bios(rdev)) {
  3755. if (ASIC_IS_AVIVO(rdev))
  3756. return -EINVAL;
  3757. }
  3758. if (rdev->is_atom_bios) {
  3759. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3760. return -EINVAL;
  3761. } else {
  3762. r = radeon_combios_init(rdev);
  3763. if (r)
  3764. return r;
  3765. }
  3766. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3767. if (radeon_asic_reset(rdev)) {
  3768. dev_warn(rdev->dev,
  3769. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3770. RREG32(R_000E40_RBBM_STATUS),
  3771. RREG32(R_0007C0_CP_STAT));
  3772. }
  3773. /* check if cards are posted or not */
  3774. if (radeon_boot_test_post_card(rdev) == false)
  3775. return -EINVAL;
  3776. /* Set asic errata */
  3777. r100_errata(rdev);
  3778. /* Initialize clocks */
  3779. radeon_get_clock_info(rdev->ddev);
  3780. /* initialize AGP */
  3781. if (rdev->flags & RADEON_IS_AGP) {
  3782. r = radeon_agp_init(rdev);
  3783. if (r) {
  3784. radeon_agp_disable(rdev);
  3785. }
  3786. }
  3787. /* initialize VRAM */
  3788. r100_mc_init(rdev);
  3789. /* Fence driver */
  3790. r = radeon_fence_driver_init(rdev);
  3791. if (r)
  3792. return r;
  3793. r = radeon_irq_kms_init(rdev);
  3794. if (r)
  3795. return r;
  3796. /* Memory manager */
  3797. r = radeon_bo_init(rdev);
  3798. if (r)
  3799. return r;
  3800. if (rdev->flags & RADEON_IS_PCI) {
  3801. r = r100_pci_gart_init(rdev);
  3802. if (r)
  3803. return r;
  3804. }
  3805. r100_set_safe_registers(rdev);
  3806. r = radeon_ib_pool_init(rdev);
  3807. rdev->accel_working = true;
  3808. if (r) {
  3809. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3810. rdev->accel_working = false;
  3811. }
  3812. r = r100_startup(rdev);
  3813. if (r) {
  3814. /* Somethings want wront with the accel init stop accel */
  3815. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3816. r100_cp_fini(rdev);
  3817. radeon_wb_fini(rdev);
  3818. r100_ib_fini(rdev);
  3819. radeon_irq_kms_fini(rdev);
  3820. if (rdev->flags & RADEON_IS_PCI)
  3821. r100_pci_gart_fini(rdev);
  3822. rdev->accel_working = false;
  3823. }
  3824. return 0;
  3825. }
  3826. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  3827. {
  3828. if (reg < rdev->rmmio_size)
  3829. return readl(((void __iomem *)rdev->rmmio) + reg);
  3830. else {
  3831. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3832. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3833. }
  3834. }
  3835. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  3836. {
  3837. if (reg < rdev->rmmio_size)
  3838. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  3839. else {
  3840. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3841. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3842. }
  3843. }
  3844. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  3845. {
  3846. if (reg < rdev->rio_mem_size)
  3847. return ioread32(rdev->rio_mem + reg);
  3848. else {
  3849. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3850. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  3851. }
  3852. }
  3853. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  3854. {
  3855. if (reg < rdev->rio_mem_size)
  3856. iowrite32(v, rdev->rio_mem + reg);
  3857. else {
  3858. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3859. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  3860. }
  3861. }