rt2500pci.c 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2500pci
  19. Abstract: rt2500pci device specific routines.
  20. Supported chipsets: RT2560.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include "rt2x00.h"
  30. #include "rt2x00pci.h"
  31. #include "rt2500pci.h"
  32. /*
  33. * Register access.
  34. * All access to the CSR registers will go through the methods
  35. * rt2x00pci_register_read and rt2x00pci_register_write.
  36. * BBP and RF register require indirect register access,
  37. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  38. * These indirect registers work with busy bits,
  39. * and we will try maximal REGISTER_BUSY_COUNT times to access
  40. * the register while taking a REGISTER_BUSY_DELAY us delay
  41. * between each attampt. When the busy bit is still set at that time,
  42. * the access attempt is considered to have failed,
  43. * and we will print an error.
  44. */
  45. #define WAIT_FOR_BBP(__dev, __reg) \
  46. rt2x00pci_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg))
  47. #define WAIT_FOR_RF(__dev, __reg) \
  48. rt2x00pci_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg))
  49. static void rt2500pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  50. const unsigned int word, const u8 value)
  51. {
  52. u32 reg;
  53. mutex_lock(&rt2x00dev->csr_mutex);
  54. /*
  55. * Wait until the BBP becomes available, afterwards we
  56. * can safely write the new data into the register.
  57. */
  58. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  59. reg = 0;
  60. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  61. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  62. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  63. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  64. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  65. }
  66. mutex_unlock(&rt2x00dev->csr_mutex);
  67. }
  68. static void rt2500pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  69. const unsigned int word, u8 *value)
  70. {
  71. u32 reg;
  72. mutex_lock(&rt2x00dev->csr_mutex);
  73. /*
  74. * Wait until the BBP becomes available, afterwards we
  75. * can safely write the read request into the register.
  76. * After the data has been written, we wait until hardware
  77. * returns the correct value, if at any time the register
  78. * doesn't become available in time, reg will be 0xffffffff
  79. * which means we return 0xff to the caller.
  80. */
  81. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  82. reg = 0;
  83. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  84. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  85. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  86. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  87. WAIT_FOR_BBP(rt2x00dev, &reg);
  88. }
  89. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  90. mutex_unlock(&rt2x00dev->csr_mutex);
  91. }
  92. static void rt2500pci_rf_write(struct rt2x00_dev *rt2x00dev,
  93. const unsigned int word, const u32 value)
  94. {
  95. u32 reg;
  96. mutex_lock(&rt2x00dev->csr_mutex);
  97. /*
  98. * Wait until the RF becomes available, afterwards we
  99. * can safely write the new data into the register.
  100. */
  101. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  102. reg = 0;
  103. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  104. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  105. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  106. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  107. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  108. rt2x00_rf_write(rt2x00dev, word, value);
  109. }
  110. mutex_unlock(&rt2x00dev->csr_mutex);
  111. }
  112. static void rt2500pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  113. {
  114. struct rt2x00_dev *rt2x00dev = eeprom->data;
  115. u32 reg;
  116. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  117. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  118. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  119. eeprom->reg_data_clock =
  120. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  121. eeprom->reg_chip_select =
  122. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  123. }
  124. static void rt2500pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  125. {
  126. struct rt2x00_dev *rt2x00dev = eeprom->data;
  127. u32 reg = 0;
  128. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  129. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  130. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  131. !!eeprom->reg_data_clock);
  132. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  133. !!eeprom->reg_chip_select);
  134. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  135. }
  136. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  137. static const struct rt2x00debug rt2500pci_rt2x00debug = {
  138. .owner = THIS_MODULE,
  139. .csr = {
  140. .read = rt2x00pci_register_read,
  141. .write = rt2x00pci_register_write,
  142. .flags = RT2X00DEBUGFS_OFFSET,
  143. .word_base = CSR_REG_BASE,
  144. .word_size = sizeof(u32),
  145. .word_count = CSR_REG_SIZE / sizeof(u32),
  146. },
  147. .eeprom = {
  148. .read = rt2x00_eeprom_read,
  149. .write = rt2x00_eeprom_write,
  150. .word_base = EEPROM_BASE,
  151. .word_size = sizeof(u16),
  152. .word_count = EEPROM_SIZE / sizeof(u16),
  153. },
  154. .bbp = {
  155. .read = rt2500pci_bbp_read,
  156. .write = rt2500pci_bbp_write,
  157. .word_base = BBP_BASE,
  158. .word_size = sizeof(u8),
  159. .word_count = BBP_SIZE / sizeof(u8),
  160. },
  161. .rf = {
  162. .read = rt2x00_rf_read,
  163. .write = rt2500pci_rf_write,
  164. .word_base = RF_BASE,
  165. .word_size = sizeof(u32),
  166. .word_count = RF_SIZE / sizeof(u32),
  167. },
  168. };
  169. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  170. static int rt2500pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  171. {
  172. u32 reg;
  173. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  174. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  175. }
  176. #ifdef CONFIG_RT2X00_LIB_LEDS
  177. static void rt2500pci_brightness_set(struct led_classdev *led_cdev,
  178. enum led_brightness brightness)
  179. {
  180. struct rt2x00_led *led =
  181. container_of(led_cdev, struct rt2x00_led, led_dev);
  182. unsigned int enabled = brightness != LED_OFF;
  183. u32 reg;
  184. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  185. if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
  186. rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
  187. else if (led->type == LED_TYPE_ACTIVITY)
  188. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
  189. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  190. }
  191. static int rt2500pci_blink_set(struct led_classdev *led_cdev,
  192. unsigned long *delay_on,
  193. unsigned long *delay_off)
  194. {
  195. struct rt2x00_led *led =
  196. container_of(led_cdev, struct rt2x00_led, led_dev);
  197. u32 reg;
  198. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  199. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
  200. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
  201. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  202. return 0;
  203. }
  204. static void rt2500pci_init_led(struct rt2x00_dev *rt2x00dev,
  205. struct rt2x00_led *led,
  206. enum led_type type)
  207. {
  208. led->rt2x00dev = rt2x00dev;
  209. led->type = type;
  210. led->led_dev.brightness_set = rt2500pci_brightness_set;
  211. led->led_dev.blink_set = rt2500pci_blink_set;
  212. led->flags = LED_INITIALIZED;
  213. }
  214. #endif /* CONFIG_RT2X00_LIB_LEDS */
  215. /*
  216. * Configuration handlers.
  217. */
  218. static void rt2500pci_config_filter(struct rt2x00_dev *rt2x00dev,
  219. const unsigned int filter_flags)
  220. {
  221. u32 reg;
  222. /*
  223. * Start configuration steps.
  224. * Note that the version error will always be dropped
  225. * and broadcast frames will always be accepted since
  226. * there is no filter for it at this time.
  227. */
  228. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  229. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  230. !(filter_flags & FIF_FCSFAIL));
  231. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  232. !(filter_flags & FIF_PLCPFAIL));
  233. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  234. !(filter_flags & FIF_CONTROL));
  235. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  236. !(filter_flags & FIF_PROMISC_IN_BSS));
  237. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  238. !(filter_flags & FIF_PROMISC_IN_BSS) &&
  239. !rt2x00dev->intf_ap_count);
  240. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  241. rt2x00_set_field32(&reg, RXCSR0_DROP_MCAST,
  242. !(filter_flags & FIF_ALLMULTI));
  243. rt2x00_set_field32(&reg, RXCSR0_DROP_BCAST, 0);
  244. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  245. }
  246. static void rt2500pci_config_intf(struct rt2x00_dev *rt2x00dev,
  247. struct rt2x00_intf *intf,
  248. struct rt2x00intf_conf *conf,
  249. const unsigned int flags)
  250. {
  251. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, QID_BEACON);
  252. unsigned int bcn_preload;
  253. u32 reg;
  254. if (flags & CONFIG_UPDATE_TYPE) {
  255. /*
  256. * Enable beacon config
  257. */
  258. bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
  259. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  260. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
  261. rt2x00_set_field32(&reg, BCNCSR1_BEACON_CWMIN, queue->cw_min);
  262. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  263. /*
  264. * Enable synchronisation.
  265. */
  266. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  267. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  268. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
  269. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  270. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  271. }
  272. if (flags & CONFIG_UPDATE_MAC)
  273. rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
  274. conf->mac, sizeof(conf->mac));
  275. if (flags & CONFIG_UPDATE_BSSID)
  276. rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
  277. conf->bssid, sizeof(conf->bssid));
  278. }
  279. static void rt2500pci_config_erp(struct rt2x00_dev *rt2x00dev,
  280. struct rt2x00lib_erp *erp)
  281. {
  282. int preamble_mask;
  283. u32 reg;
  284. /*
  285. * When short preamble is enabled, we should set bit 0x08
  286. */
  287. preamble_mask = erp->short_preamble << 3;
  288. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  289. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, 0x162);
  290. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME, 0xa2);
  291. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  292. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  293. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  294. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  295. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
  296. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  297. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 10));
  298. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  299. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  300. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
  301. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  302. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 20));
  303. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  304. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  305. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
  306. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  307. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 55));
  308. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  309. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  310. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
  311. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  312. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 110));
  313. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  314. rt2x00pci_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
  315. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  316. rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
  317. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  318. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  319. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL, erp->beacon_int * 16);
  320. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION, erp->beacon_int * 16);
  321. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  322. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  323. rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
  324. rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
  325. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  326. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  327. rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
  328. rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
  329. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  330. }
  331. static void rt2500pci_config_ant(struct rt2x00_dev *rt2x00dev,
  332. struct antenna_setup *ant)
  333. {
  334. u32 reg;
  335. u8 r14;
  336. u8 r2;
  337. /*
  338. * We should never come here because rt2x00lib is supposed
  339. * to catch this and send us the correct antenna explicitely.
  340. */
  341. BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
  342. ant->tx == ANTENNA_SW_DIVERSITY);
  343. rt2x00pci_register_read(rt2x00dev, BBPCSR1, &reg);
  344. rt2500pci_bbp_read(rt2x00dev, 14, &r14);
  345. rt2500pci_bbp_read(rt2x00dev, 2, &r2);
  346. /*
  347. * Configure the TX antenna.
  348. */
  349. switch (ant->tx) {
  350. case ANTENNA_A:
  351. rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 0);
  352. rt2x00_set_field32(&reg, BBPCSR1_CCK, 0);
  353. rt2x00_set_field32(&reg, BBPCSR1_OFDM, 0);
  354. break;
  355. case ANTENNA_B:
  356. default:
  357. rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 2);
  358. rt2x00_set_field32(&reg, BBPCSR1_CCK, 2);
  359. rt2x00_set_field32(&reg, BBPCSR1_OFDM, 2);
  360. break;
  361. }
  362. /*
  363. * Configure the RX antenna.
  364. */
  365. switch (ant->rx) {
  366. case ANTENNA_A:
  367. rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 0);
  368. break;
  369. case ANTENNA_B:
  370. default:
  371. rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 2);
  372. break;
  373. }
  374. /*
  375. * RT2525E and RT5222 need to flip TX I/Q
  376. */
  377. if (rt2x00_rf(rt2x00dev, RF2525E) || rt2x00_rf(rt2x00dev, RF5222)) {
  378. rt2x00_set_field8(&r2, BBP_R2_TX_IQ_FLIP, 1);
  379. rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 1);
  380. rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 1);
  381. /*
  382. * RT2525E does not need RX I/Q Flip.
  383. */
  384. if (rt2x00_rf(rt2x00dev, RF2525E))
  385. rt2x00_set_field8(&r14, BBP_R14_RX_IQ_FLIP, 0);
  386. } else {
  387. rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 0);
  388. rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 0);
  389. }
  390. rt2x00pci_register_write(rt2x00dev, BBPCSR1, reg);
  391. rt2500pci_bbp_write(rt2x00dev, 14, r14);
  392. rt2500pci_bbp_write(rt2x00dev, 2, r2);
  393. }
  394. static void rt2500pci_config_channel(struct rt2x00_dev *rt2x00dev,
  395. struct rf_channel *rf, const int txpower)
  396. {
  397. u8 r70;
  398. /*
  399. * Set TXpower.
  400. */
  401. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  402. /*
  403. * Switch on tuning bits.
  404. * For RT2523 devices we do not need to update the R1 register.
  405. */
  406. if (!rt2x00_rf(rt2x00dev, RF2523))
  407. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
  408. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
  409. /*
  410. * For RT2525 we should first set the channel to half band higher.
  411. */
  412. if (rt2x00_rf(rt2x00dev, RF2525)) {
  413. static const u32 vals[] = {
  414. 0x00080cbe, 0x00080d02, 0x00080d06, 0x00080d0a,
  415. 0x00080d0e, 0x00080d12, 0x00080d16, 0x00080d1a,
  416. 0x00080d1e, 0x00080d22, 0x00080d26, 0x00080d2a,
  417. 0x00080d2e, 0x00080d3a
  418. };
  419. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  420. rt2500pci_rf_write(rt2x00dev, 2, vals[rf->channel - 1]);
  421. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  422. if (rf->rf4)
  423. rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
  424. }
  425. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  426. rt2500pci_rf_write(rt2x00dev, 2, rf->rf2);
  427. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  428. if (rf->rf4)
  429. rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
  430. /*
  431. * Channel 14 requires the Japan filter bit to be set.
  432. */
  433. r70 = 0x46;
  434. rt2x00_set_field8(&r70, BBP_R70_JAPAN_FILTER, rf->channel == 14);
  435. rt2500pci_bbp_write(rt2x00dev, 70, r70);
  436. msleep(1);
  437. /*
  438. * Switch off tuning bits.
  439. * For RT2523 devices we do not need to update the R1 register.
  440. */
  441. if (!rt2x00_rf(rt2x00dev, RF2523)) {
  442. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
  443. rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
  444. }
  445. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
  446. rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
  447. /*
  448. * Clear false CRC during channel switch.
  449. */
  450. rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
  451. }
  452. static void rt2500pci_config_txpower(struct rt2x00_dev *rt2x00dev,
  453. const int txpower)
  454. {
  455. u32 rf3;
  456. rt2x00_rf_read(rt2x00dev, 3, &rf3);
  457. rt2x00_set_field32(&rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  458. rt2500pci_rf_write(rt2x00dev, 3, rf3);
  459. }
  460. static void rt2500pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  461. struct rt2x00lib_conf *libconf)
  462. {
  463. u32 reg;
  464. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  465. rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
  466. libconf->conf->long_frame_max_tx_count);
  467. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
  468. libconf->conf->short_frame_max_tx_count);
  469. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  470. }
  471. static void rt2500pci_config_ps(struct rt2x00_dev *rt2x00dev,
  472. struct rt2x00lib_conf *libconf)
  473. {
  474. enum dev_state state =
  475. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  476. STATE_SLEEP : STATE_AWAKE;
  477. u32 reg;
  478. if (state == STATE_SLEEP) {
  479. rt2x00pci_register_read(rt2x00dev, CSR20, &reg);
  480. rt2x00_set_field32(&reg, CSR20_DELAY_AFTER_TBCN,
  481. (rt2x00dev->beacon_int - 20) * 16);
  482. rt2x00_set_field32(&reg, CSR20_TBCN_BEFORE_WAKEUP,
  483. libconf->conf->listen_interval - 1);
  484. /* We must first disable autowake before it can be enabled */
  485. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
  486. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  487. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 1);
  488. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  489. }
  490. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  491. }
  492. static void rt2500pci_config(struct rt2x00_dev *rt2x00dev,
  493. struct rt2x00lib_conf *libconf,
  494. const unsigned int flags)
  495. {
  496. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  497. rt2500pci_config_channel(rt2x00dev, &libconf->rf,
  498. libconf->conf->power_level);
  499. if ((flags & IEEE80211_CONF_CHANGE_POWER) &&
  500. !(flags & IEEE80211_CONF_CHANGE_CHANNEL))
  501. rt2500pci_config_txpower(rt2x00dev,
  502. libconf->conf->power_level);
  503. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  504. rt2500pci_config_retry_limit(rt2x00dev, libconf);
  505. if (flags & IEEE80211_CONF_CHANGE_PS)
  506. rt2500pci_config_ps(rt2x00dev, libconf);
  507. }
  508. /*
  509. * Link tuning
  510. */
  511. static void rt2500pci_link_stats(struct rt2x00_dev *rt2x00dev,
  512. struct link_qual *qual)
  513. {
  514. u32 reg;
  515. /*
  516. * Update FCS error count from register.
  517. */
  518. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  519. qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  520. /*
  521. * Update False CCA count from register.
  522. */
  523. rt2x00pci_register_read(rt2x00dev, CNT3, &reg);
  524. qual->false_cca = rt2x00_get_field32(reg, CNT3_FALSE_CCA);
  525. }
  526. static inline void rt2500pci_set_vgc(struct rt2x00_dev *rt2x00dev,
  527. struct link_qual *qual, u8 vgc_level)
  528. {
  529. if (qual->vgc_level_reg != vgc_level) {
  530. rt2500pci_bbp_write(rt2x00dev, 17, vgc_level);
  531. qual->vgc_level_reg = vgc_level;
  532. }
  533. }
  534. static void rt2500pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
  535. struct link_qual *qual)
  536. {
  537. rt2500pci_set_vgc(rt2x00dev, qual, 0x48);
  538. }
  539. static void rt2500pci_link_tuner(struct rt2x00_dev *rt2x00dev,
  540. struct link_qual *qual, const u32 count)
  541. {
  542. /*
  543. * To prevent collisions with MAC ASIC on chipsets
  544. * up to version C the link tuning should halt after 20
  545. * seconds while being associated.
  546. */
  547. if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D &&
  548. rt2x00dev->intf_associated && count > 20)
  549. return;
  550. /*
  551. * Chipset versions C and lower should directly continue
  552. * to the dynamic CCA tuning. Chipset version D and higher
  553. * should go straight to dynamic CCA tuning when they
  554. * are not associated.
  555. */
  556. if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D ||
  557. !rt2x00dev->intf_associated)
  558. goto dynamic_cca_tune;
  559. /*
  560. * A too low RSSI will cause too much false CCA which will
  561. * then corrupt the R17 tuning. To remidy this the tuning should
  562. * be stopped (While making sure the R17 value will not exceed limits)
  563. */
  564. if (qual->rssi < -80 && count > 20) {
  565. if (qual->vgc_level_reg >= 0x41)
  566. rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level);
  567. return;
  568. }
  569. /*
  570. * Special big-R17 for short distance
  571. */
  572. if (qual->rssi >= -58) {
  573. rt2500pci_set_vgc(rt2x00dev, qual, 0x50);
  574. return;
  575. }
  576. /*
  577. * Special mid-R17 for middle distance
  578. */
  579. if (qual->rssi >= -74) {
  580. rt2500pci_set_vgc(rt2x00dev, qual, 0x41);
  581. return;
  582. }
  583. /*
  584. * Leave short or middle distance condition, restore r17
  585. * to the dynamic tuning range.
  586. */
  587. if (qual->vgc_level_reg >= 0x41) {
  588. rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level);
  589. return;
  590. }
  591. dynamic_cca_tune:
  592. /*
  593. * R17 is inside the dynamic tuning range,
  594. * start tuning the link based on the false cca counter.
  595. */
  596. if (qual->false_cca > 512 && qual->vgc_level_reg < 0x40) {
  597. rt2500pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level_reg);
  598. qual->vgc_level = qual->vgc_level_reg;
  599. } else if (qual->false_cca < 100 && qual->vgc_level_reg > 0x32) {
  600. rt2500pci_set_vgc(rt2x00dev, qual, --qual->vgc_level_reg);
  601. qual->vgc_level = qual->vgc_level_reg;
  602. }
  603. }
  604. /*
  605. * Initialization functions.
  606. */
  607. static bool rt2500pci_get_entry_state(struct queue_entry *entry)
  608. {
  609. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  610. u32 word;
  611. if (entry->queue->qid == QID_RX) {
  612. rt2x00_desc_read(entry_priv->desc, 0, &word);
  613. return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
  614. } else {
  615. rt2x00_desc_read(entry_priv->desc, 0, &word);
  616. return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  617. rt2x00_get_field32(word, TXD_W0_VALID));
  618. }
  619. }
  620. static void rt2500pci_clear_entry(struct queue_entry *entry)
  621. {
  622. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  623. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  624. u32 word;
  625. if (entry->queue->qid == QID_RX) {
  626. rt2x00_desc_read(entry_priv->desc, 1, &word);
  627. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  628. rt2x00_desc_write(entry_priv->desc, 1, word);
  629. rt2x00_desc_read(entry_priv->desc, 0, &word);
  630. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  631. rt2x00_desc_write(entry_priv->desc, 0, word);
  632. } else {
  633. rt2x00_desc_read(entry_priv->desc, 0, &word);
  634. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  635. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  636. rt2x00_desc_write(entry_priv->desc, 0, word);
  637. }
  638. }
  639. static int rt2500pci_init_queues(struct rt2x00_dev *rt2x00dev)
  640. {
  641. struct queue_entry_priv_pci *entry_priv;
  642. u32 reg;
  643. /*
  644. * Initialize registers.
  645. */
  646. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  647. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
  648. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
  649. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
  650. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
  651. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  652. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  653. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  654. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
  655. entry_priv->desc_dma);
  656. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  657. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  658. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  659. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
  660. entry_priv->desc_dma);
  661. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  662. entry_priv = rt2x00dev->bcn[1].entries[0].priv_data;
  663. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  664. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
  665. entry_priv->desc_dma);
  666. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  667. entry_priv = rt2x00dev->bcn[0].entries[0].priv_data;
  668. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  669. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
  670. entry_priv->desc_dma);
  671. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  672. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  673. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  674. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
  675. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  676. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  677. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  678. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
  679. entry_priv->desc_dma);
  680. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  681. return 0;
  682. }
  683. static int rt2500pci_init_registers(struct rt2x00_dev *rt2x00dev)
  684. {
  685. u32 reg;
  686. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  687. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  688. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00020002);
  689. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  690. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  691. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  692. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  693. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  694. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  695. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  696. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  697. rt2x00dev->rx->data_size / 128);
  698. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  699. /*
  700. * Always use CWmin and CWmax set in descriptor.
  701. */
  702. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  703. rt2x00_set_field32(&reg, CSR11_CW_SELECT, 0);
  704. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  705. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  706. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  707. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
  708. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  709. rt2x00_set_field32(&reg, CSR14_TCFP, 0);
  710. rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
  711. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  712. rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
  713. rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
  714. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  715. rt2x00pci_register_write(rt2x00dev, CNT3, 0);
  716. rt2x00pci_register_read(rt2x00dev, TXCSR8, &reg);
  717. rt2x00_set_field32(&reg, TXCSR8_BBP_ID0, 10);
  718. rt2x00_set_field32(&reg, TXCSR8_BBP_ID0_VALID, 1);
  719. rt2x00_set_field32(&reg, TXCSR8_BBP_ID1, 11);
  720. rt2x00_set_field32(&reg, TXCSR8_BBP_ID1_VALID, 1);
  721. rt2x00_set_field32(&reg, TXCSR8_BBP_ID2, 13);
  722. rt2x00_set_field32(&reg, TXCSR8_BBP_ID2_VALID, 1);
  723. rt2x00_set_field32(&reg, TXCSR8_BBP_ID3, 12);
  724. rt2x00_set_field32(&reg, TXCSR8_BBP_ID3_VALID, 1);
  725. rt2x00pci_register_write(rt2x00dev, TXCSR8, reg);
  726. rt2x00pci_register_read(rt2x00dev, ARTCSR0, &reg);
  727. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_1MBS, 112);
  728. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_2MBS, 56);
  729. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_5_5MBS, 20);
  730. rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_11MBS, 10);
  731. rt2x00pci_register_write(rt2x00dev, ARTCSR0, reg);
  732. rt2x00pci_register_read(rt2x00dev, ARTCSR1, &reg);
  733. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_6MBS, 45);
  734. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_9MBS, 37);
  735. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_12MBS, 33);
  736. rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_18MBS, 29);
  737. rt2x00pci_register_write(rt2x00dev, ARTCSR1, reg);
  738. rt2x00pci_register_read(rt2x00dev, ARTCSR2, &reg);
  739. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_24MBS, 29);
  740. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_36MBS, 25);
  741. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_48MBS, 25);
  742. rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_54MBS, 25);
  743. rt2x00pci_register_write(rt2x00dev, ARTCSR2, reg);
  744. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  745. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 47); /* CCK Signal */
  746. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  747. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 51); /* Rssi */
  748. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  749. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 42); /* OFDM Rate */
  750. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  751. rt2x00_set_field32(&reg, RXCSR3_BBP_ID3, 51); /* RSSI */
  752. rt2x00_set_field32(&reg, RXCSR3_BBP_ID3_VALID, 1);
  753. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  754. rt2x00pci_register_read(rt2x00dev, PCICSR, &reg);
  755. rt2x00_set_field32(&reg, PCICSR_BIG_ENDIAN, 0);
  756. rt2x00_set_field32(&reg, PCICSR_RX_TRESHOLD, 0);
  757. rt2x00_set_field32(&reg, PCICSR_TX_TRESHOLD, 3);
  758. rt2x00_set_field32(&reg, PCICSR_BURST_LENTH, 1);
  759. rt2x00_set_field32(&reg, PCICSR_ENABLE_CLK, 1);
  760. rt2x00_set_field32(&reg, PCICSR_READ_MULTIPLE, 1);
  761. rt2x00_set_field32(&reg, PCICSR_WRITE_INVALID, 1);
  762. rt2x00pci_register_write(rt2x00dev, PCICSR, reg);
  763. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  764. rt2x00pci_register_write(rt2x00dev, GPIOCSR, 0x0000ff00);
  765. rt2x00pci_register_write(rt2x00dev, TESTCSR, 0x000000f0);
  766. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  767. return -EBUSY;
  768. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00213223);
  769. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  770. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  771. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  772. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  773. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  774. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  775. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 26);
  776. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID0, 1);
  777. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  778. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 26);
  779. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID1, 1);
  780. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  781. rt2x00pci_register_write(rt2x00dev, BBPCSR1, 0x82188200);
  782. rt2x00pci_register_write(rt2x00dev, TXACKCSR0, 0x00000020);
  783. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  784. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  785. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  786. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  787. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  788. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  789. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  790. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  791. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  792. /*
  793. * We must clear the FCS and FIFO error count.
  794. * These registers are cleared on read,
  795. * so we may pass a useless variable to store the value.
  796. */
  797. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  798. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  799. return 0;
  800. }
  801. static int rt2500pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  802. {
  803. unsigned int i;
  804. u8 value;
  805. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  806. rt2500pci_bbp_read(rt2x00dev, 0, &value);
  807. if ((value != 0xff) && (value != 0x00))
  808. return 0;
  809. udelay(REGISTER_BUSY_DELAY);
  810. }
  811. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  812. return -EACCES;
  813. }
  814. static int rt2500pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  815. {
  816. unsigned int i;
  817. u16 eeprom;
  818. u8 reg_id;
  819. u8 value;
  820. if (unlikely(rt2500pci_wait_bbp_ready(rt2x00dev)))
  821. return -EACCES;
  822. rt2500pci_bbp_write(rt2x00dev, 3, 0x02);
  823. rt2500pci_bbp_write(rt2x00dev, 4, 0x19);
  824. rt2500pci_bbp_write(rt2x00dev, 14, 0x1c);
  825. rt2500pci_bbp_write(rt2x00dev, 15, 0x30);
  826. rt2500pci_bbp_write(rt2x00dev, 16, 0xac);
  827. rt2500pci_bbp_write(rt2x00dev, 18, 0x18);
  828. rt2500pci_bbp_write(rt2x00dev, 19, 0xff);
  829. rt2500pci_bbp_write(rt2x00dev, 20, 0x1e);
  830. rt2500pci_bbp_write(rt2x00dev, 21, 0x08);
  831. rt2500pci_bbp_write(rt2x00dev, 22, 0x08);
  832. rt2500pci_bbp_write(rt2x00dev, 23, 0x08);
  833. rt2500pci_bbp_write(rt2x00dev, 24, 0x70);
  834. rt2500pci_bbp_write(rt2x00dev, 25, 0x40);
  835. rt2500pci_bbp_write(rt2x00dev, 26, 0x08);
  836. rt2500pci_bbp_write(rt2x00dev, 27, 0x23);
  837. rt2500pci_bbp_write(rt2x00dev, 30, 0x10);
  838. rt2500pci_bbp_write(rt2x00dev, 31, 0x2b);
  839. rt2500pci_bbp_write(rt2x00dev, 32, 0xb9);
  840. rt2500pci_bbp_write(rt2x00dev, 34, 0x12);
  841. rt2500pci_bbp_write(rt2x00dev, 35, 0x50);
  842. rt2500pci_bbp_write(rt2x00dev, 39, 0xc4);
  843. rt2500pci_bbp_write(rt2x00dev, 40, 0x02);
  844. rt2500pci_bbp_write(rt2x00dev, 41, 0x60);
  845. rt2500pci_bbp_write(rt2x00dev, 53, 0x10);
  846. rt2500pci_bbp_write(rt2x00dev, 54, 0x18);
  847. rt2500pci_bbp_write(rt2x00dev, 56, 0x08);
  848. rt2500pci_bbp_write(rt2x00dev, 57, 0x10);
  849. rt2500pci_bbp_write(rt2x00dev, 58, 0x08);
  850. rt2500pci_bbp_write(rt2x00dev, 61, 0x6d);
  851. rt2500pci_bbp_write(rt2x00dev, 62, 0x10);
  852. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  853. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  854. if (eeprom != 0xffff && eeprom != 0x0000) {
  855. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  856. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  857. rt2500pci_bbp_write(rt2x00dev, reg_id, value);
  858. }
  859. }
  860. return 0;
  861. }
  862. /*
  863. * Device state switch handlers.
  864. */
  865. static void rt2500pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  866. enum dev_state state)
  867. {
  868. u32 reg;
  869. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  870. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
  871. (state == STATE_RADIO_RX_OFF) ||
  872. (state == STATE_RADIO_RX_OFF_LINK));
  873. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  874. }
  875. static void rt2500pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  876. enum dev_state state)
  877. {
  878. int mask = (state == STATE_RADIO_IRQ_OFF);
  879. u32 reg;
  880. /*
  881. * When interrupts are being enabled, the interrupt registers
  882. * should clear the register to assure a clean state.
  883. */
  884. if (state == STATE_RADIO_IRQ_ON) {
  885. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  886. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  887. }
  888. /*
  889. * Only toggle the interrupts bits we are going to use.
  890. * Non-checked interrupt bits are disabled by default.
  891. */
  892. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  893. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  894. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  895. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  896. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  897. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  898. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  899. }
  900. static int rt2500pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  901. {
  902. /*
  903. * Initialize all registers.
  904. */
  905. if (unlikely(rt2500pci_init_queues(rt2x00dev) ||
  906. rt2500pci_init_registers(rt2x00dev) ||
  907. rt2500pci_init_bbp(rt2x00dev)))
  908. return -EIO;
  909. return 0;
  910. }
  911. static void rt2500pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  912. {
  913. /*
  914. * Disable power
  915. */
  916. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  917. }
  918. static int rt2500pci_set_state(struct rt2x00_dev *rt2x00dev,
  919. enum dev_state state)
  920. {
  921. u32 reg;
  922. unsigned int i;
  923. char put_to_sleep;
  924. char bbp_state;
  925. char rf_state;
  926. put_to_sleep = (state != STATE_AWAKE);
  927. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  928. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  929. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  930. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  931. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  932. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  933. /*
  934. * Device is not guaranteed to be in the requested state yet.
  935. * We must wait until the register indicates that the
  936. * device has entered the correct state.
  937. */
  938. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  939. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  940. bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE);
  941. rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE);
  942. if (bbp_state == state && rf_state == state)
  943. return 0;
  944. msleep(10);
  945. }
  946. return -EBUSY;
  947. }
  948. static int rt2500pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  949. enum dev_state state)
  950. {
  951. int retval = 0;
  952. switch (state) {
  953. case STATE_RADIO_ON:
  954. retval = rt2500pci_enable_radio(rt2x00dev);
  955. break;
  956. case STATE_RADIO_OFF:
  957. rt2500pci_disable_radio(rt2x00dev);
  958. break;
  959. case STATE_RADIO_RX_ON:
  960. case STATE_RADIO_RX_ON_LINK:
  961. case STATE_RADIO_RX_OFF:
  962. case STATE_RADIO_RX_OFF_LINK:
  963. rt2500pci_toggle_rx(rt2x00dev, state);
  964. break;
  965. case STATE_RADIO_IRQ_ON:
  966. case STATE_RADIO_IRQ_OFF:
  967. rt2500pci_toggle_irq(rt2x00dev, state);
  968. break;
  969. case STATE_DEEP_SLEEP:
  970. case STATE_SLEEP:
  971. case STATE_STANDBY:
  972. case STATE_AWAKE:
  973. retval = rt2500pci_set_state(rt2x00dev, state);
  974. break;
  975. default:
  976. retval = -ENOTSUPP;
  977. break;
  978. }
  979. if (unlikely(retval))
  980. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  981. state, retval);
  982. return retval;
  983. }
  984. /*
  985. * TX descriptor initialization
  986. */
  987. static void rt2500pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  988. struct sk_buff *skb,
  989. struct txentry_desc *txdesc)
  990. {
  991. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  992. struct queue_entry_priv_pci *entry_priv = skbdesc->entry->priv_data;
  993. __le32 *txd = skbdesc->desc;
  994. u32 word;
  995. /*
  996. * Start writing the descriptor words.
  997. */
  998. rt2x00_desc_read(entry_priv->desc, 1, &word);
  999. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  1000. rt2x00_desc_write(entry_priv->desc, 1, word);
  1001. rt2x00_desc_read(txd, 2, &word);
  1002. rt2x00_set_field32(&word, TXD_W2_IV_OFFSET, IEEE80211_HEADER);
  1003. rt2x00_set_field32(&word, TXD_W2_AIFS, txdesc->aifs);
  1004. rt2x00_set_field32(&word, TXD_W2_CWMIN, txdesc->cw_min);
  1005. rt2x00_set_field32(&word, TXD_W2_CWMAX, txdesc->cw_max);
  1006. rt2x00_desc_write(txd, 2, word);
  1007. rt2x00_desc_read(txd, 3, &word);
  1008. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
  1009. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
  1010. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW, txdesc->length_low);
  1011. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH, txdesc->length_high);
  1012. rt2x00_desc_write(txd, 3, word);
  1013. rt2x00_desc_read(txd, 10, &word);
  1014. rt2x00_set_field32(&word, TXD_W10_RTS,
  1015. test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
  1016. rt2x00_desc_write(txd, 10, word);
  1017. rt2x00_desc_read(txd, 0, &word);
  1018. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  1019. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  1020. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  1021. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  1022. rt2x00_set_field32(&word, TXD_W0_ACK,
  1023. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  1024. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  1025. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  1026. rt2x00_set_field32(&word, TXD_W0_OFDM,
  1027. (txdesc->rate_mode == RATE_MODE_OFDM));
  1028. rt2x00_set_field32(&word, TXD_W0_CIPHER_OWNER, 1);
  1029. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  1030. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  1031. test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
  1032. rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, skb->len);
  1033. rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
  1034. rt2x00_desc_write(txd, 0, word);
  1035. }
  1036. /*
  1037. * TX data initialization
  1038. */
  1039. static void rt2500pci_write_beacon(struct queue_entry *entry)
  1040. {
  1041. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  1042. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  1043. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  1044. u32 word;
  1045. u32 reg;
  1046. /*
  1047. * Disable beaconing while we are reloading the beacon data,
  1048. * otherwise we might be sending out invalid data.
  1049. */
  1050. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  1051. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  1052. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1053. /*
  1054. * Replace rt2x00lib allocated descriptor with the
  1055. * pointer to the _real_ hardware descriptor.
  1056. * After that, map the beacon to DMA and update the
  1057. * descriptor.
  1058. */
  1059. memcpy(entry_priv->desc, skbdesc->desc, skbdesc->desc_len);
  1060. skbdesc->desc = entry_priv->desc;
  1061. rt2x00queue_map_txskb(rt2x00dev, entry->skb);
  1062. rt2x00_desc_read(entry_priv->desc, 1, &word);
  1063. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  1064. rt2x00_desc_write(entry_priv->desc, 1, word);
  1065. }
  1066. static void rt2500pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  1067. const enum data_queue_qid queue)
  1068. {
  1069. u32 reg;
  1070. if (queue == QID_BEACON) {
  1071. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  1072. if (!rt2x00_get_field32(reg, CSR14_BEACON_GEN)) {
  1073. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  1074. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  1075. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  1076. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  1077. }
  1078. return;
  1079. }
  1080. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  1081. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, (queue == QID_AC_BE));
  1082. rt2x00_set_field32(&reg, TXCSR0_KICK_TX, (queue == QID_AC_BK));
  1083. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, (queue == QID_ATIM));
  1084. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  1085. }
  1086. static void rt2500pci_kill_tx_queue(struct rt2x00_dev *rt2x00dev,
  1087. const enum data_queue_qid qid)
  1088. {
  1089. u32 reg;
  1090. if (qid == QID_BEACON) {
  1091. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  1092. } else {
  1093. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  1094. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  1095. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  1096. }
  1097. }
  1098. /*
  1099. * RX control handlers
  1100. */
  1101. static void rt2500pci_fill_rxdone(struct queue_entry *entry,
  1102. struct rxdone_entry_desc *rxdesc)
  1103. {
  1104. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  1105. u32 word0;
  1106. u32 word2;
  1107. rt2x00_desc_read(entry_priv->desc, 0, &word0);
  1108. rt2x00_desc_read(entry_priv->desc, 2, &word2);
  1109. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  1110. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  1111. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  1112. rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  1113. /*
  1114. * Obtain the status about this packet.
  1115. * When frame was received with an OFDM bitrate,
  1116. * the signal is the PLCP value. If it was received with
  1117. * a CCK bitrate the signal is the rate in 100kbit/s.
  1118. */
  1119. rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL);
  1120. rxdesc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) -
  1121. entry->queue->rt2x00dev->rssi_offset;
  1122. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1123. if (rt2x00_get_field32(word0, RXD_W0_OFDM))
  1124. rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
  1125. else
  1126. rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
  1127. if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
  1128. rxdesc->dev_flags |= RXDONE_MY_BSS;
  1129. }
  1130. /*
  1131. * Interrupt functions.
  1132. */
  1133. static void rt2500pci_txdone(struct rt2x00_dev *rt2x00dev,
  1134. const enum data_queue_qid queue_idx)
  1135. {
  1136. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  1137. struct queue_entry_priv_pci *entry_priv;
  1138. struct queue_entry *entry;
  1139. struct txdone_entry_desc txdesc;
  1140. u32 word;
  1141. while (!rt2x00queue_empty(queue)) {
  1142. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1143. entry_priv = entry->priv_data;
  1144. rt2x00_desc_read(entry_priv->desc, 0, &word);
  1145. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1146. !rt2x00_get_field32(word, TXD_W0_VALID))
  1147. break;
  1148. /*
  1149. * Obtain the status about this packet.
  1150. */
  1151. txdesc.flags = 0;
  1152. switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
  1153. case 0: /* Success */
  1154. case 1: /* Success with retry */
  1155. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  1156. break;
  1157. case 2: /* Failure, excessive retries */
  1158. __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
  1159. /* Don't break, this is a failed frame! */
  1160. default: /* Failure */
  1161. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  1162. }
  1163. txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  1164. rt2x00lib_txdone(entry, &txdesc);
  1165. }
  1166. }
  1167. static irqreturn_t rt2500pci_interrupt(int irq, void *dev_instance)
  1168. {
  1169. struct rt2x00_dev *rt2x00dev = dev_instance;
  1170. u32 reg;
  1171. /*
  1172. * Get the interrupt sources & saved to local variable.
  1173. * Write register value back to clear pending interrupts.
  1174. */
  1175. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  1176. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  1177. if (!reg)
  1178. return IRQ_NONE;
  1179. if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  1180. return IRQ_HANDLED;
  1181. /*
  1182. * Handle interrupts, walk through all bits
  1183. * and run the tasks, the bits are checked in order of
  1184. * priority.
  1185. */
  1186. /*
  1187. * 1 - Beacon timer expired interrupt.
  1188. */
  1189. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  1190. rt2x00lib_beacondone(rt2x00dev);
  1191. /*
  1192. * 2 - Rx ring done interrupt.
  1193. */
  1194. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  1195. rt2x00pci_rxdone(rt2x00dev);
  1196. /*
  1197. * 3 - Atim ring transmit done interrupt.
  1198. */
  1199. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  1200. rt2500pci_txdone(rt2x00dev, QID_ATIM);
  1201. /*
  1202. * 4 - Priority ring transmit done interrupt.
  1203. */
  1204. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  1205. rt2500pci_txdone(rt2x00dev, QID_AC_BE);
  1206. /*
  1207. * 5 - Tx ring transmit done interrupt.
  1208. */
  1209. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  1210. rt2500pci_txdone(rt2x00dev, QID_AC_BK);
  1211. return IRQ_HANDLED;
  1212. }
  1213. /*
  1214. * Device probe functions.
  1215. */
  1216. static int rt2500pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1217. {
  1218. struct eeprom_93cx6 eeprom;
  1219. u32 reg;
  1220. u16 word;
  1221. u8 *mac;
  1222. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1223. eeprom.data = rt2x00dev;
  1224. eeprom.register_read = rt2500pci_eepromregister_read;
  1225. eeprom.register_write = rt2500pci_eepromregister_write;
  1226. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1227. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1228. eeprom.reg_data_in = 0;
  1229. eeprom.reg_data_out = 0;
  1230. eeprom.reg_data_clock = 0;
  1231. eeprom.reg_chip_select = 0;
  1232. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1233. EEPROM_SIZE / sizeof(u16));
  1234. /*
  1235. * Start validation of the data that has been read.
  1236. */
  1237. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1238. if (!is_valid_ether_addr(mac)) {
  1239. random_ether_addr(mac);
  1240. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1241. }
  1242. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1243. if (word == 0xffff) {
  1244. rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
  1245. rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
  1246. ANTENNA_SW_DIVERSITY);
  1247. rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
  1248. ANTENNA_SW_DIVERSITY);
  1249. rt2x00_set_field16(&word, EEPROM_ANTENNA_LED_MODE,
  1250. LED_MODE_DEFAULT);
  1251. rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
  1252. rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
  1253. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2522);
  1254. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1255. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1256. }
  1257. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1258. if (word == 0xffff) {
  1259. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1260. rt2x00_set_field16(&word, EEPROM_NIC_DYN_BBP_TUNE, 0);
  1261. rt2x00_set_field16(&word, EEPROM_NIC_CCK_TX_POWER, 0);
  1262. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1263. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1264. }
  1265. rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &word);
  1266. if (word == 0xffff) {
  1267. rt2x00_set_field16(&word, EEPROM_CALIBRATE_OFFSET_RSSI,
  1268. DEFAULT_RSSI_OFFSET);
  1269. rt2x00_eeprom_write(rt2x00dev, EEPROM_CALIBRATE_OFFSET, word);
  1270. EEPROM(rt2x00dev, "Calibrate offset: 0x%04x\n", word);
  1271. }
  1272. return 0;
  1273. }
  1274. static int rt2500pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1275. {
  1276. u32 reg;
  1277. u16 value;
  1278. u16 eeprom;
  1279. /*
  1280. * Read EEPROM word for configuration.
  1281. */
  1282. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1283. /*
  1284. * Identify RF chipset.
  1285. */
  1286. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1287. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1288. rt2x00_set_chip_rf(rt2x00dev, value, reg);
  1289. rt2x00_print_chip(rt2x00dev);
  1290. if (!rt2x00_rf(rt2x00dev, RF2522) &&
  1291. !rt2x00_rf(rt2x00dev, RF2523) &&
  1292. !rt2x00_rf(rt2x00dev, RF2524) &&
  1293. !rt2x00_rf(rt2x00dev, RF2525) &&
  1294. !rt2x00_rf(rt2x00dev, RF2525E) &&
  1295. !rt2x00_rf(rt2x00dev, RF5222)) {
  1296. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1297. return -ENODEV;
  1298. }
  1299. /*
  1300. * Identify default antenna configuration.
  1301. */
  1302. rt2x00dev->default_ant.tx =
  1303. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1304. rt2x00dev->default_ant.rx =
  1305. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1306. /*
  1307. * Store led mode, for correct led behaviour.
  1308. */
  1309. #ifdef CONFIG_RT2X00_LIB_LEDS
  1310. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1311. rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1312. if (value == LED_MODE_TXRX_ACTIVITY ||
  1313. value == LED_MODE_DEFAULT ||
  1314. value == LED_MODE_ASUS)
  1315. rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
  1316. LED_TYPE_ACTIVITY);
  1317. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1318. /*
  1319. * Detect if this device has an hardware controlled radio.
  1320. */
  1321. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1322. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1323. /*
  1324. * Check if the BBP tuning should be enabled.
  1325. */
  1326. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1327. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DYN_BBP_TUNE))
  1328. __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags);
  1329. /*
  1330. * Read the RSSI <-> dBm offset information.
  1331. */
  1332. rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &eeprom);
  1333. rt2x00dev->rssi_offset =
  1334. rt2x00_get_field16(eeprom, EEPROM_CALIBRATE_OFFSET_RSSI);
  1335. return 0;
  1336. }
  1337. /*
  1338. * RF value list for RF2522
  1339. * Supports: 2.4 GHz
  1340. */
  1341. static const struct rf_channel rf_vals_bg_2522[] = {
  1342. { 1, 0x00002050, 0x000c1fda, 0x00000101, 0 },
  1343. { 2, 0x00002050, 0x000c1fee, 0x00000101, 0 },
  1344. { 3, 0x00002050, 0x000c2002, 0x00000101, 0 },
  1345. { 4, 0x00002050, 0x000c2016, 0x00000101, 0 },
  1346. { 5, 0x00002050, 0x000c202a, 0x00000101, 0 },
  1347. { 6, 0x00002050, 0x000c203e, 0x00000101, 0 },
  1348. { 7, 0x00002050, 0x000c2052, 0x00000101, 0 },
  1349. { 8, 0x00002050, 0x000c2066, 0x00000101, 0 },
  1350. { 9, 0x00002050, 0x000c207a, 0x00000101, 0 },
  1351. { 10, 0x00002050, 0x000c208e, 0x00000101, 0 },
  1352. { 11, 0x00002050, 0x000c20a2, 0x00000101, 0 },
  1353. { 12, 0x00002050, 0x000c20b6, 0x00000101, 0 },
  1354. { 13, 0x00002050, 0x000c20ca, 0x00000101, 0 },
  1355. { 14, 0x00002050, 0x000c20fa, 0x00000101, 0 },
  1356. };
  1357. /*
  1358. * RF value list for RF2523
  1359. * Supports: 2.4 GHz
  1360. */
  1361. static const struct rf_channel rf_vals_bg_2523[] = {
  1362. { 1, 0x00022010, 0x00000c9e, 0x000e0111, 0x00000a1b },
  1363. { 2, 0x00022010, 0x00000ca2, 0x000e0111, 0x00000a1b },
  1364. { 3, 0x00022010, 0x00000ca6, 0x000e0111, 0x00000a1b },
  1365. { 4, 0x00022010, 0x00000caa, 0x000e0111, 0x00000a1b },
  1366. { 5, 0x00022010, 0x00000cae, 0x000e0111, 0x00000a1b },
  1367. { 6, 0x00022010, 0x00000cb2, 0x000e0111, 0x00000a1b },
  1368. { 7, 0x00022010, 0x00000cb6, 0x000e0111, 0x00000a1b },
  1369. { 8, 0x00022010, 0x00000cba, 0x000e0111, 0x00000a1b },
  1370. { 9, 0x00022010, 0x00000cbe, 0x000e0111, 0x00000a1b },
  1371. { 10, 0x00022010, 0x00000d02, 0x000e0111, 0x00000a1b },
  1372. { 11, 0x00022010, 0x00000d06, 0x000e0111, 0x00000a1b },
  1373. { 12, 0x00022010, 0x00000d0a, 0x000e0111, 0x00000a1b },
  1374. { 13, 0x00022010, 0x00000d0e, 0x000e0111, 0x00000a1b },
  1375. { 14, 0x00022010, 0x00000d1a, 0x000e0111, 0x00000a03 },
  1376. };
  1377. /*
  1378. * RF value list for RF2524
  1379. * Supports: 2.4 GHz
  1380. */
  1381. static const struct rf_channel rf_vals_bg_2524[] = {
  1382. { 1, 0x00032020, 0x00000c9e, 0x00000101, 0x00000a1b },
  1383. { 2, 0x00032020, 0x00000ca2, 0x00000101, 0x00000a1b },
  1384. { 3, 0x00032020, 0x00000ca6, 0x00000101, 0x00000a1b },
  1385. { 4, 0x00032020, 0x00000caa, 0x00000101, 0x00000a1b },
  1386. { 5, 0x00032020, 0x00000cae, 0x00000101, 0x00000a1b },
  1387. { 6, 0x00032020, 0x00000cb2, 0x00000101, 0x00000a1b },
  1388. { 7, 0x00032020, 0x00000cb6, 0x00000101, 0x00000a1b },
  1389. { 8, 0x00032020, 0x00000cba, 0x00000101, 0x00000a1b },
  1390. { 9, 0x00032020, 0x00000cbe, 0x00000101, 0x00000a1b },
  1391. { 10, 0x00032020, 0x00000d02, 0x00000101, 0x00000a1b },
  1392. { 11, 0x00032020, 0x00000d06, 0x00000101, 0x00000a1b },
  1393. { 12, 0x00032020, 0x00000d0a, 0x00000101, 0x00000a1b },
  1394. { 13, 0x00032020, 0x00000d0e, 0x00000101, 0x00000a1b },
  1395. { 14, 0x00032020, 0x00000d1a, 0x00000101, 0x00000a03 },
  1396. };
  1397. /*
  1398. * RF value list for RF2525
  1399. * Supports: 2.4 GHz
  1400. */
  1401. static const struct rf_channel rf_vals_bg_2525[] = {
  1402. { 1, 0x00022020, 0x00080c9e, 0x00060111, 0x00000a1b },
  1403. { 2, 0x00022020, 0x00080ca2, 0x00060111, 0x00000a1b },
  1404. { 3, 0x00022020, 0x00080ca6, 0x00060111, 0x00000a1b },
  1405. { 4, 0x00022020, 0x00080caa, 0x00060111, 0x00000a1b },
  1406. { 5, 0x00022020, 0x00080cae, 0x00060111, 0x00000a1b },
  1407. { 6, 0x00022020, 0x00080cb2, 0x00060111, 0x00000a1b },
  1408. { 7, 0x00022020, 0x00080cb6, 0x00060111, 0x00000a1b },
  1409. { 8, 0x00022020, 0x00080cba, 0x00060111, 0x00000a1b },
  1410. { 9, 0x00022020, 0x00080cbe, 0x00060111, 0x00000a1b },
  1411. { 10, 0x00022020, 0x00080d02, 0x00060111, 0x00000a1b },
  1412. { 11, 0x00022020, 0x00080d06, 0x00060111, 0x00000a1b },
  1413. { 12, 0x00022020, 0x00080d0a, 0x00060111, 0x00000a1b },
  1414. { 13, 0x00022020, 0x00080d0e, 0x00060111, 0x00000a1b },
  1415. { 14, 0x00022020, 0x00080d1a, 0x00060111, 0x00000a03 },
  1416. };
  1417. /*
  1418. * RF value list for RF2525e
  1419. * Supports: 2.4 GHz
  1420. */
  1421. static const struct rf_channel rf_vals_bg_2525e[] = {
  1422. { 1, 0x00022020, 0x00081136, 0x00060111, 0x00000a0b },
  1423. { 2, 0x00022020, 0x0008113a, 0x00060111, 0x00000a0b },
  1424. { 3, 0x00022020, 0x0008113e, 0x00060111, 0x00000a0b },
  1425. { 4, 0x00022020, 0x00081182, 0x00060111, 0x00000a0b },
  1426. { 5, 0x00022020, 0x00081186, 0x00060111, 0x00000a0b },
  1427. { 6, 0x00022020, 0x0008118a, 0x00060111, 0x00000a0b },
  1428. { 7, 0x00022020, 0x0008118e, 0x00060111, 0x00000a0b },
  1429. { 8, 0x00022020, 0x00081192, 0x00060111, 0x00000a0b },
  1430. { 9, 0x00022020, 0x00081196, 0x00060111, 0x00000a0b },
  1431. { 10, 0x00022020, 0x0008119a, 0x00060111, 0x00000a0b },
  1432. { 11, 0x00022020, 0x0008119e, 0x00060111, 0x00000a0b },
  1433. { 12, 0x00022020, 0x000811a2, 0x00060111, 0x00000a0b },
  1434. { 13, 0x00022020, 0x000811a6, 0x00060111, 0x00000a0b },
  1435. { 14, 0x00022020, 0x000811ae, 0x00060111, 0x00000a1b },
  1436. };
  1437. /*
  1438. * RF value list for RF5222
  1439. * Supports: 2.4 GHz & 5.2 GHz
  1440. */
  1441. static const struct rf_channel rf_vals_5222[] = {
  1442. { 1, 0x00022020, 0x00001136, 0x00000101, 0x00000a0b },
  1443. { 2, 0x00022020, 0x0000113a, 0x00000101, 0x00000a0b },
  1444. { 3, 0x00022020, 0x0000113e, 0x00000101, 0x00000a0b },
  1445. { 4, 0x00022020, 0x00001182, 0x00000101, 0x00000a0b },
  1446. { 5, 0x00022020, 0x00001186, 0x00000101, 0x00000a0b },
  1447. { 6, 0x00022020, 0x0000118a, 0x00000101, 0x00000a0b },
  1448. { 7, 0x00022020, 0x0000118e, 0x00000101, 0x00000a0b },
  1449. { 8, 0x00022020, 0x00001192, 0x00000101, 0x00000a0b },
  1450. { 9, 0x00022020, 0x00001196, 0x00000101, 0x00000a0b },
  1451. { 10, 0x00022020, 0x0000119a, 0x00000101, 0x00000a0b },
  1452. { 11, 0x00022020, 0x0000119e, 0x00000101, 0x00000a0b },
  1453. { 12, 0x00022020, 0x000011a2, 0x00000101, 0x00000a0b },
  1454. { 13, 0x00022020, 0x000011a6, 0x00000101, 0x00000a0b },
  1455. { 14, 0x00022020, 0x000011ae, 0x00000101, 0x00000a1b },
  1456. /* 802.11 UNI / HyperLan 2 */
  1457. { 36, 0x00022010, 0x00018896, 0x00000101, 0x00000a1f },
  1458. { 40, 0x00022010, 0x0001889a, 0x00000101, 0x00000a1f },
  1459. { 44, 0x00022010, 0x0001889e, 0x00000101, 0x00000a1f },
  1460. { 48, 0x00022010, 0x000188a2, 0x00000101, 0x00000a1f },
  1461. { 52, 0x00022010, 0x000188a6, 0x00000101, 0x00000a1f },
  1462. { 66, 0x00022010, 0x000188aa, 0x00000101, 0x00000a1f },
  1463. { 60, 0x00022010, 0x000188ae, 0x00000101, 0x00000a1f },
  1464. { 64, 0x00022010, 0x000188b2, 0x00000101, 0x00000a1f },
  1465. /* 802.11 HyperLan 2 */
  1466. { 100, 0x00022010, 0x00008802, 0x00000101, 0x00000a0f },
  1467. { 104, 0x00022010, 0x00008806, 0x00000101, 0x00000a0f },
  1468. { 108, 0x00022010, 0x0000880a, 0x00000101, 0x00000a0f },
  1469. { 112, 0x00022010, 0x0000880e, 0x00000101, 0x00000a0f },
  1470. { 116, 0x00022010, 0x00008812, 0x00000101, 0x00000a0f },
  1471. { 120, 0x00022010, 0x00008816, 0x00000101, 0x00000a0f },
  1472. { 124, 0x00022010, 0x0000881a, 0x00000101, 0x00000a0f },
  1473. { 128, 0x00022010, 0x0000881e, 0x00000101, 0x00000a0f },
  1474. { 132, 0x00022010, 0x00008822, 0x00000101, 0x00000a0f },
  1475. { 136, 0x00022010, 0x00008826, 0x00000101, 0x00000a0f },
  1476. /* 802.11 UNII */
  1477. { 140, 0x00022010, 0x0000882a, 0x00000101, 0x00000a0f },
  1478. { 149, 0x00022020, 0x000090a6, 0x00000101, 0x00000a07 },
  1479. { 153, 0x00022020, 0x000090ae, 0x00000101, 0x00000a07 },
  1480. { 157, 0x00022020, 0x000090b6, 0x00000101, 0x00000a07 },
  1481. { 161, 0x00022020, 0x000090be, 0x00000101, 0x00000a07 },
  1482. };
  1483. static int rt2500pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1484. {
  1485. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1486. struct channel_info *info;
  1487. char *tx_power;
  1488. unsigned int i;
  1489. /*
  1490. * Initialize all hw fields.
  1491. */
  1492. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1493. IEEE80211_HW_SIGNAL_DBM |
  1494. IEEE80211_HW_SUPPORTS_PS |
  1495. IEEE80211_HW_PS_NULLFUNC_STACK;
  1496. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1497. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1498. rt2x00_eeprom_addr(rt2x00dev,
  1499. EEPROM_MAC_ADDR_0));
  1500. /*
  1501. * Initialize hw_mode information.
  1502. */
  1503. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1504. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  1505. if (rt2x00_rf(rt2x00dev, RF2522)) {
  1506. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2522);
  1507. spec->channels = rf_vals_bg_2522;
  1508. } else if (rt2x00_rf(rt2x00dev, RF2523)) {
  1509. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2523);
  1510. spec->channels = rf_vals_bg_2523;
  1511. } else if (rt2x00_rf(rt2x00dev, RF2524)) {
  1512. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2524);
  1513. spec->channels = rf_vals_bg_2524;
  1514. } else if (rt2x00_rf(rt2x00dev, RF2525)) {
  1515. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525);
  1516. spec->channels = rf_vals_bg_2525;
  1517. } else if (rt2x00_rf(rt2x00dev, RF2525E)) {
  1518. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525e);
  1519. spec->channels = rf_vals_bg_2525e;
  1520. } else if (rt2x00_rf(rt2x00dev, RF5222)) {
  1521. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  1522. spec->num_channels = ARRAY_SIZE(rf_vals_5222);
  1523. spec->channels = rf_vals_5222;
  1524. }
  1525. /*
  1526. * Create channel information array
  1527. */
  1528. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  1529. if (!info)
  1530. return -ENOMEM;
  1531. spec->channels_info = info;
  1532. tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1533. for (i = 0; i < 14; i++)
  1534. info[i].tx_power1 = TXPOWER_FROM_DEV(tx_power[i]);
  1535. if (spec->num_channels > 14) {
  1536. for (i = 14; i < spec->num_channels; i++)
  1537. info[i].tx_power1 = DEFAULT_TXPOWER;
  1538. }
  1539. return 0;
  1540. }
  1541. static int rt2500pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1542. {
  1543. int retval;
  1544. /*
  1545. * Allocate eeprom data.
  1546. */
  1547. retval = rt2500pci_validate_eeprom(rt2x00dev);
  1548. if (retval)
  1549. return retval;
  1550. retval = rt2500pci_init_eeprom(rt2x00dev);
  1551. if (retval)
  1552. return retval;
  1553. /*
  1554. * Initialize hw specifications.
  1555. */
  1556. retval = rt2500pci_probe_hw_mode(rt2x00dev);
  1557. if (retval)
  1558. return retval;
  1559. /*
  1560. * This device requires the atim queue and DMA-mapped skbs.
  1561. */
  1562. __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
  1563. __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
  1564. /*
  1565. * Set the rssi offset.
  1566. */
  1567. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1568. return 0;
  1569. }
  1570. /*
  1571. * IEEE80211 stack callback functions.
  1572. */
  1573. static u64 rt2500pci_get_tsf(struct ieee80211_hw *hw)
  1574. {
  1575. struct rt2x00_dev *rt2x00dev = hw->priv;
  1576. u64 tsf;
  1577. u32 reg;
  1578. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1579. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1580. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1581. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1582. return tsf;
  1583. }
  1584. static int rt2500pci_tx_last_beacon(struct ieee80211_hw *hw)
  1585. {
  1586. struct rt2x00_dev *rt2x00dev = hw->priv;
  1587. u32 reg;
  1588. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1589. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1590. }
  1591. static const struct ieee80211_ops rt2500pci_mac80211_ops = {
  1592. .tx = rt2x00mac_tx,
  1593. .start = rt2x00mac_start,
  1594. .stop = rt2x00mac_stop,
  1595. .add_interface = rt2x00mac_add_interface,
  1596. .remove_interface = rt2x00mac_remove_interface,
  1597. .config = rt2x00mac_config,
  1598. .configure_filter = rt2x00mac_configure_filter,
  1599. .set_tim = rt2x00mac_set_tim,
  1600. .get_stats = rt2x00mac_get_stats,
  1601. .bss_info_changed = rt2x00mac_bss_info_changed,
  1602. .conf_tx = rt2x00mac_conf_tx,
  1603. .get_tx_stats = rt2x00mac_get_tx_stats,
  1604. .get_tsf = rt2500pci_get_tsf,
  1605. .tx_last_beacon = rt2500pci_tx_last_beacon,
  1606. .rfkill_poll = rt2x00mac_rfkill_poll,
  1607. };
  1608. static const struct rt2x00lib_ops rt2500pci_rt2x00_ops = {
  1609. .irq_handler = rt2500pci_interrupt,
  1610. .probe_hw = rt2500pci_probe_hw,
  1611. .initialize = rt2x00pci_initialize,
  1612. .uninitialize = rt2x00pci_uninitialize,
  1613. .get_entry_state = rt2500pci_get_entry_state,
  1614. .clear_entry = rt2500pci_clear_entry,
  1615. .set_device_state = rt2500pci_set_device_state,
  1616. .rfkill_poll = rt2500pci_rfkill_poll,
  1617. .link_stats = rt2500pci_link_stats,
  1618. .reset_tuner = rt2500pci_reset_tuner,
  1619. .link_tuner = rt2500pci_link_tuner,
  1620. .write_tx_desc = rt2500pci_write_tx_desc,
  1621. .write_tx_data = rt2x00pci_write_tx_data,
  1622. .write_beacon = rt2500pci_write_beacon,
  1623. .kick_tx_queue = rt2500pci_kick_tx_queue,
  1624. .kill_tx_queue = rt2500pci_kill_tx_queue,
  1625. .fill_rxdone = rt2500pci_fill_rxdone,
  1626. .config_filter = rt2500pci_config_filter,
  1627. .config_intf = rt2500pci_config_intf,
  1628. .config_erp = rt2500pci_config_erp,
  1629. .config_ant = rt2500pci_config_ant,
  1630. .config = rt2500pci_config,
  1631. };
  1632. static const struct data_queue_desc rt2500pci_queue_rx = {
  1633. .entry_num = RX_ENTRIES,
  1634. .data_size = DATA_FRAME_SIZE,
  1635. .desc_size = RXD_DESC_SIZE,
  1636. .priv_size = sizeof(struct queue_entry_priv_pci),
  1637. };
  1638. static const struct data_queue_desc rt2500pci_queue_tx = {
  1639. .entry_num = TX_ENTRIES,
  1640. .data_size = DATA_FRAME_SIZE,
  1641. .desc_size = TXD_DESC_SIZE,
  1642. .priv_size = sizeof(struct queue_entry_priv_pci),
  1643. };
  1644. static const struct data_queue_desc rt2500pci_queue_bcn = {
  1645. .entry_num = BEACON_ENTRIES,
  1646. .data_size = MGMT_FRAME_SIZE,
  1647. .desc_size = TXD_DESC_SIZE,
  1648. .priv_size = sizeof(struct queue_entry_priv_pci),
  1649. };
  1650. static const struct data_queue_desc rt2500pci_queue_atim = {
  1651. .entry_num = ATIM_ENTRIES,
  1652. .data_size = DATA_FRAME_SIZE,
  1653. .desc_size = TXD_DESC_SIZE,
  1654. .priv_size = sizeof(struct queue_entry_priv_pci),
  1655. };
  1656. static const struct rt2x00_ops rt2500pci_ops = {
  1657. .name = KBUILD_MODNAME,
  1658. .max_sta_intf = 1,
  1659. .max_ap_intf = 1,
  1660. .eeprom_size = EEPROM_SIZE,
  1661. .rf_size = RF_SIZE,
  1662. .tx_queues = NUM_TX_QUEUES,
  1663. .extra_tx_headroom = 0,
  1664. .rx = &rt2500pci_queue_rx,
  1665. .tx = &rt2500pci_queue_tx,
  1666. .bcn = &rt2500pci_queue_bcn,
  1667. .atim = &rt2500pci_queue_atim,
  1668. .lib = &rt2500pci_rt2x00_ops,
  1669. .hw = &rt2500pci_mac80211_ops,
  1670. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1671. .debugfs = &rt2500pci_rt2x00debug,
  1672. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1673. };
  1674. /*
  1675. * RT2500pci module information.
  1676. */
  1677. static struct pci_device_id rt2500pci_device_table[] = {
  1678. { PCI_DEVICE(0x1814, 0x0201), PCI_DEVICE_DATA(&rt2500pci_ops) },
  1679. { 0, }
  1680. };
  1681. MODULE_AUTHOR(DRV_PROJECT);
  1682. MODULE_VERSION(DRV_VERSION);
  1683. MODULE_DESCRIPTION("Ralink RT2500 PCI & PCMCIA Wireless LAN driver.");
  1684. MODULE_SUPPORTED_DEVICE("Ralink RT2560 PCI & PCMCIA chipset based cards");
  1685. MODULE_DEVICE_TABLE(pci, rt2500pci_device_table);
  1686. MODULE_LICENSE("GPL");
  1687. static struct pci_driver rt2500pci_driver = {
  1688. .name = KBUILD_MODNAME,
  1689. .id_table = rt2500pci_device_table,
  1690. .probe = rt2x00pci_probe,
  1691. .remove = __devexit_p(rt2x00pci_remove),
  1692. .suspend = rt2x00pci_suspend,
  1693. .resume = rt2x00pci_resume,
  1694. };
  1695. static int __init rt2500pci_init(void)
  1696. {
  1697. return pci_register_driver(&rt2500pci_driver);
  1698. }
  1699. static void __exit rt2500pci_exit(void)
  1700. {
  1701. pci_unregister_driver(&rt2500pci_driver);
  1702. }
  1703. module_init(rt2500pci_init);
  1704. module_exit(rt2500pci_exit);