wm8350-regulator.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627
  1. /*
  2. * wm8350.c -- Voltage and current regulation for the Wolfson WM8350 PMIC
  3. *
  4. * Copyright 2007, 2008 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Liam Girdwood
  7. * linux@wolfsonmicro.com
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/moduleparam.h>
  16. #include <linux/init.h>
  17. #include <linux/bitops.h>
  18. #include <linux/err.h>
  19. #include <linux/i2c.h>
  20. #include <linux/mfd/wm8350/core.h>
  21. #include <linux/mfd/wm8350/pmic.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/regulator/driver.h>
  24. #include <linux/regulator/machine.h>
  25. /* Maximum value possible for VSEL */
  26. #define WM8350_DCDC_MAX_VSEL 0x66
  27. /* Microamps */
  28. static const int isink_cur[] = {
  29. 4,
  30. 5,
  31. 6,
  32. 7,
  33. 8,
  34. 10,
  35. 11,
  36. 14,
  37. 16,
  38. 19,
  39. 23,
  40. 27,
  41. 32,
  42. 39,
  43. 46,
  44. 54,
  45. 65,
  46. 77,
  47. 92,
  48. 109,
  49. 130,
  50. 154,
  51. 183,
  52. 218,
  53. 259,
  54. 308,
  55. 367,
  56. 436,
  57. 518,
  58. 616,
  59. 733,
  60. 872,
  61. 1037,
  62. 1233,
  63. 1466,
  64. 1744,
  65. 2073,
  66. 2466,
  67. 2933,
  68. 3487,
  69. 4147,
  70. 4932,
  71. 5865,
  72. 6975,
  73. 8294,
  74. 9864,
  75. 11730,
  76. 13949,
  77. 16589,
  78. 19728,
  79. 23460,
  80. 27899,
  81. 33178,
  82. 39455,
  83. 46920,
  84. 55798,
  85. 66355,
  86. 78910,
  87. 93840,
  88. 111596,
  89. 132710,
  90. 157820,
  91. 187681,
  92. 223191
  93. };
  94. static int get_isink_val(int min_uA, int max_uA, u16 *setting)
  95. {
  96. int i;
  97. for (i = ARRAY_SIZE(isink_cur) - 1; i >= 0; i--) {
  98. if (min_uA <= isink_cur[i] && max_uA >= isink_cur[i]) {
  99. *setting = i;
  100. return 0;
  101. }
  102. }
  103. return -EINVAL;
  104. }
  105. static inline int wm8350_ldo_val_to_mvolts(unsigned int val)
  106. {
  107. if (val < 16)
  108. return (val * 50) + 900;
  109. else
  110. return ((val - 16) * 100) + 1800;
  111. }
  112. static inline unsigned int wm8350_ldo_mvolts_to_val(int mV)
  113. {
  114. if (mV < 1800)
  115. return (mV - 900) / 50;
  116. else
  117. return ((mV - 1800) / 100) + 16;
  118. }
  119. static inline int wm8350_dcdc_val_to_mvolts(unsigned int val)
  120. {
  121. return (val * 25) + 850;
  122. }
  123. static inline unsigned int wm8350_dcdc_mvolts_to_val(int mV)
  124. {
  125. return (mV - 850) / 25;
  126. }
  127. static int wm8350_isink_set_current(struct regulator_dev *rdev, int min_uA,
  128. int max_uA)
  129. {
  130. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  131. int isink = rdev_get_id(rdev);
  132. u16 val, setting;
  133. int ret;
  134. ret = get_isink_val(min_uA, max_uA, &setting);
  135. if (ret != 0)
  136. return ret;
  137. switch (isink) {
  138. case WM8350_ISINK_A:
  139. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  140. ~WM8350_CS1_ISEL_MASK;
  141. wm8350_reg_write(wm8350, WM8350_CURRENT_SINK_DRIVER_A,
  142. val | setting);
  143. break;
  144. case WM8350_ISINK_B:
  145. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  146. ~WM8350_CS1_ISEL_MASK;
  147. wm8350_reg_write(wm8350, WM8350_CURRENT_SINK_DRIVER_B,
  148. val | setting);
  149. break;
  150. default:
  151. return -EINVAL;
  152. }
  153. return 0;
  154. }
  155. static int wm8350_isink_get_current(struct regulator_dev *rdev)
  156. {
  157. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  158. int isink = rdev_get_id(rdev);
  159. u16 val;
  160. switch (isink) {
  161. case WM8350_ISINK_A:
  162. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  163. WM8350_CS1_ISEL_MASK;
  164. break;
  165. case WM8350_ISINK_B:
  166. val = wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  167. WM8350_CS1_ISEL_MASK;
  168. break;
  169. default:
  170. return 0;
  171. }
  172. return (isink_cur[val] + 50) / 100;
  173. }
  174. /* turn on ISINK followed by DCDC */
  175. static int wm8350_isink_enable(struct regulator_dev *rdev)
  176. {
  177. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  178. int isink = rdev_get_id(rdev);
  179. switch (isink) {
  180. case WM8350_ISINK_A:
  181. switch (wm8350->pmic.isink_A_dcdc) {
  182. case WM8350_DCDC_2:
  183. case WM8350_DCDC_5:
  184. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_7,
  185. WM8350_CS1_ENA);
  186. wm8350_set_bits(wm8350, WM8350_CSA_FLASH_CONTROL,
  187. WM8350_CS1_DRIVE);
  188. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  189. 1 << (wm8350->pmic.isink_A_dcdc -
  190. WM8350_DCDC_1));
  191. break;
  192. default:
  193. return -EINVAL;
  194. }
  195. break;
  196. case WM8350_ISINK_B:
  197. switch (wm8350->pmic.isink_B_dcdc) {
  198. case WM8350_DCDC_2:
  199. case WM8350_DCDC_5:
  200. wm8350_set_bits(wm8350, WM8350_POWER_MGMT_7,
  201. WM8350_CS2_ENA);
  202. wm8350_set_bits(wm8350, WM8350_CSB_FLASH_CONTROL,
  203. WM8350_CS2_DRIVE);
  204. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  205. 1 << (wm8350->pmic.isink_B_dcdc -
  206. WM8350_DCDC_1));
  207. break;
  208. default:
  209. return -EINVAL;
  210. }
  211. break;
  212. default:
  213. return -EINVAL;
  214. }
  215. return 0;
  216. }
  217. static int wm8350_isink_disable(struct regulator_dev *rdev)
  218. {
  219. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  220. int isink = rdev_get_id(rdev);
  221. switch (isink) {
  222. case WM8350_ISINK_A:
  223. switch (wm8350->pmic.isink_A_dcdc) {
  224. case WM8350_DCDC_2:
  225. case WM8350_DCDC_5:
  226. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  227. 1 << (wm8350->pmic.isink_A_dcdc -
  228. WM8350_DCDC_1));
  229. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_7,
  230. WM8350_CS1_ENA);
  231. break;
  232. default:
  233. return -EINVAL;
  234. }
  235. break;
  236. case WM8350_ISINK_B:
  237. switch (wm8350->pmic.isink_B_dcdc) {
  238. case WM8350_DCDC_2:
  239. case WM8350_DCDC_5:
  240. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED,
  241. 1 << (wm8350->pmic.isink_B_dcdc -
  242. WM8350_DCDC_1));
  243. wm8350_clear_bits(wm8350, WM8350_POWER_MGMT_7,
  244. WM8350_CS2_ENA);
  245. break;
  246. default:
  247. return -EINVAL;
  248. }
  249. break;
  250. default:
  251. return -EINVAL;
  252. }
  253. return 0;
  254. }
  255. static int wm8350_isink_is_enabled(struct regulator_dev *rdev)
  256. {
  257. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  258. int isink = rdev_get_id(rdev);
  259. switch (isink) {
  260. case WM8350_ISINK_A:
  261. return wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_A) &
  262. 0x8000;
  263. case WM8350_ISINK_B:
  264. return wm8350_reg_read(wm8350, WM8350_CURRENT_SINK_DRIVER_B) &
  265. 0x8000;
  266. }
  267. return -EINVAL;
  268. }
  269. static int wm8350_isink_enable_time(struct regulator_dev *rdev)
  270. {
  271. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  272. int isink = rdev_get_id(rdev);
  273. int reg;
  274. switch (isink) {
  275. case WM8350_ISINK_A:
  276. reg = wm8350_reg_read(wm8350, WM8350_CSA_FLASH_CONTROL);
  277. break;
  278. case WM8350_ISINK_B:
  279. reg = wm8350_reg_read(wm8350, WM8350_CSB_FLASH_CONTROL);
  280. break;
  281. default:
  282. return -EINVAL;
  283. }
  284. if (reg & WM8350_CS1_FLASH_MODE) {
  285. switch (reg & WM8350_CS1_ON_RAMP_MASK) {
  286. case 0:
  287. return 0;
  288. case 1:
  289. return 1950;
  290. case 2:
  291. return 3910;
  292. case 3:
  293. return 7800;
  294. }
  295. } else {
  296. switch (reg & WM8350_CS1_ON_RAMP_MASK) {
  297. case 0:
  298. return 0;
  299. case 1:
  300. return 250000;
  301. case 2:
  302. return 500000;
  303. case 3:
  304. return 1000000;
  305. }
  306. }
  307. return -EINVAL;
  308. }
  309. int wm8350_isink_set_flash(struct wm8350 *wm8350, int isink, u16 mode,
  310. u16 trigger, u16 duration, u16 on_ramp, u16 off_ramp,
  311. u16 drive)
  312. {
  313. switch (isink) {
  314. case WM8350_ISINK_A:
  315. wm8350_reg_write(wm8350, WM8350_CSA_FLASH_CONTROL,
  316. (mode ? WM8350_CS1_FLASH_MODE : 0) |
  317. (trigger ? WM8350_CS1_TRIGSRC : 0) |
  318. duration | on_ramp | off_ramp | drive);
  319. break;
  320. case WM8350_ISINK_B:
  321. wm8350_reg_write(wm8350, WM8350_CSB_FLASH_CONTROL,
  322. (mode ? WM8350_CS2_FLASH_MODE : 0) |
  323. (trigger ? WM8350_CS2_TRIGSRC : 0) |
  324. duration | on_ramp | off_ramp | drive);
  325. break;
  326. default:
  327. return -EINVAL;
  328. }
  329. return 0;
  330. }
  331. EXPORT_SYMBOL_GPL(wm8350_isink_set_flash);
  332. static int wm8350_dcdc_set_voltage(struct regulator_dev *rdev, int min_uV,
  333. int max_uV, unsigned *selector)
  334. {
  335. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  336. int volt_reg, dcdc = rdev_get_id(rdev), mV,
  337. min_mV = min_uV / 1000, max_mV = max_uV / 1000;
  338. u16 val;
  339. if (min_mV < 850 || min_mV > 4025)
  340. return -EINVAL;
  341. if (max_mV < 850 || max_mV > 4025)
  342. return -EINVAL;
  343. /* step size is 25mV */
  344. mV = (min_mV - 826) / 25;
  345. if (wm8350_dcdc_val_to_mvolts(mV) > max_mV)
  346. return -EINVAL;
  347. BUG_ON(wm8350_dcdc_val_to_mvolts(mV) < min_mV);
  348. switch (dcdc) {
  349. case WM8350_DCDC_1:
  350. volt_reg = WM8350_DCDC1_CONTROL;
  351. break;
  352. case WM8350_DCDC_3:
  353. volt_reg = WM8350_DCDC3_CONTROL;
  354. break;
  355. case WM8350_DCDC_4:
  356. volt_reg = WM8350_DCDC4_CONTROL;
  357. break;
  358. case WM8350_DCDC_6:
  359. volt_reg = WM8350_DCDC6_CONTROL;
  360. break;
  361. case WM8350_DCDC_2:
  362. case WM8350_DCDC_5:
  363. default:
  364. return -EINVAL;
  365. }
  366. *selector = mV;
  367. /* all DCDCs have same mV bits */
  368. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_DC1_VSEL_MASK;
  369. wm8350_reg_write(wm8350, volt_reg, val | mV);
  370. return 0;
  371. }
  372. static int wm8350_dcdc_get_voltage(struct regulator_dev *rdev)
  373. {
  374. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  375. int volt_reg, dcdc = rdev_get_id(rdev);
  376. u16 val;
  377. switch (dcdc) {
  378. case WM8350_DCDC_1:
  379. volt_reg = WM8350_DCDC1_CONTROL;
  380. break;
  381. case WM8350_DCDC_3:
  382. volt_reg = WM8350_DCDC3_CONTROL;
  383. break;
  384. case WM8350_DCDC_4:
  385. volt_reg = WM8350_DCDC4_CONTROL;
  386. break;
  387. case WM8350_DCDC_6:
  388. volt_reg = WM8350_DCDC6_CONTROL;
  389. break;
  390. case WM8350_DCDC_2:
  391. case WM8350_DCDC_5:
  392. default:
  393. return -EINVAL;
  394. }
  395. /* all DCDCs have same mV bits */
  396. val = wm8350_reg_read(wm8350, volt_reg) & WM8350_DC1_VSEL_MASK;
  397. return wm8350_dcdc_val_to_mvolts(val) * 1000;
  398. }
  399. static int wm8350_dcdc_list_voltage(struct regulator_dev *rdev,
  400. unsigned selector)
  401. {
  402. if (selector > WM8350_DCDC_MAX_VSEL)
  403. return -EINVAL;
  404. return wm8350_dcdc_val_to_mvolts(selector) * 1000;
  405. }
  406. static int wm8350_dcdc_set_suspend_voltage(struct regulator_dev *rdev, int uV)
  407. {
  408. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  409. int volt_reg, mV = uV / 1000, dcdc = rdev_get_id(rdev);
  410. u16 val;
  411. dev_dbg(wm8350->dev, "%s %d mV %d\n", __func__, dcdc, mV);
  412. if (mV && (mV < 850 || mV > 4025)) {
  413. dev_err(wm8350->dev,
  414. "DCDC%d suspend voltage %d mV out of range\n",
  415. dcdc, mV);
  416. return -EINVAL;
  417. }
  418. if (mV == 0)
  419. mV = 850;
  420. switch (dcdc) {
  421. case WM8350_DCDC_1:
  422. volt_reg = WM8350_DCDC1_LOW_POWER;
  423. break;
  424. case WM8350_DCDC_3:
  425. volt_reg = WM8350_DCDC3_LOW_POWER;
  426. break;
  427. case WM8350_DCDC_4:
  428. volt_reg = WM8350_DCDC4_LOW_POWER;
  429. break;
  430. case WM8350_DCDC_6:
  431. volt_reg = WM8350_DCDC6_LOW_POWER;
  432. break;
  433. case WM8350_DCDC_2:
  434. case WM8350_DCDC_5:
  435. default:
  436. return -EINVAL;
  437. }
  438. /* all DCDCs have same mV bits */
  439. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_DC1_VSEL_MASK;
  440. wm8350_reg_write(wm8350, volt_reg,
  441. val | wm8350_dcdc_mvolts_to_val(mV));
  442. return 0;
  443. }
  444. static int wm8350_dcdc_set_suspend_enable(struct regulator_dev *rdev)
  445. {
  446. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  447. int dcdc = rdev_get_id(rdev);
  448. u16 val;
  449. switch (dcdc) {
  450. case WM8350_DCDC_1:
  451. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER)
  452. & ~WM8350_DCDC_HIB_MODE_MASK;
  453. wm8350_reg_write(wm8350, WM8350_DCDC1_LOW_POWER,
  454. wm8350->pmic.dcdc1_hib_mode);
  455. break;
  456. case WM8350_DCDC_3:
  457. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER)
  458. & ~WM8350_DCDC_HIB_MODE_MASK;
  459. wm8350_reg_write(wm8350, WM8350_DCDC3_LOW_POWER,
  460. wm8350->pmic.dcdc3_hib_mode);
  461. break;
  462. case WM8350_DCDC_4:
  463. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER)
  464. & ~WM8350_DCDC_HIB_MODE_MASK;
  465. wm8350_reg_write(wm8350, WM8350_DCDC4_LOW_POWER,
  466. wm8350->pmic.dcdc4_hib_mode);
  467. break;
  468. case WM8350_DCDC_6:
  469. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER)
  470. & ~WM8350_DCDC_HIB_MODE_MASK;
  471. wm8350_reg_write(wm8350, WM8350_DCDC6_LOW_POWER,
  472. wm8350->pmic.dcdc6_hib_mode);
  473. break;
  474. case WM8350_DCDC_2:
  475. case WM8350_DCDC_5:
  476. default:
  477. return -EINVAL;
  478. }
  479. return 0;
  480. }
  481. static int wm8350_dcdc_set_suspend_disable(struct regulator_dev *rdev)
  482. {
  483. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  484. int dcdc = rdev_get_id(rdev);
  485. u16 val;
  486. switch (dcdc) {
  487. case WM8350_DCDC_1:
  488. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER);
  489. wm8350->pmic.dcdc1_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  490. wm8350_reg_write(wm8350, WM8350_DCDC1_LOW_POWER,
  491. WM8350_DCDC_HIB_MODE_DIS);
  492. break;
  493. case WM8350_DCDC_3:
  494. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER);
  495. wm8350->pmic.dcdc3_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  496. wm8350_reg_write(wm8350, WM8350_DCDC3_LOW_POWER,
  497. WM8350_DCDC_HIB_MODE_DIS);
  498. break;
  499. case WM8350_DCDC_4:
  500. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER);
  501. wm8350->pmic.dcdc4_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  502. wm8350_reg_write(wm8350, WM8350_DCDC4_LOW_POWER,
  503. WM8350_DCDC_HIB_MODE_DIS);
  504. break;
  505. case WM8350_DCDC_6:
  506. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER);
  507. wm8350->pmic.dcdc6_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  508. wm8350_reg_write(wm8350, WM8350_DCDC6_LOW_POWER,
  509. WM8350_DCDC_HIB_MODE_DIS);
  510. break;
  511. case WM8350_DCDC_2:
  512. case WM8350_DCDC_5:
  513. default:
  514. return -EINVAL;
  515. }
  516. return 0;
  517. }
  518. static int wm8350_dcdc25_set_suspend_enable(struct regulator_dev *rdev)
  519. {
  520. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  521. int dcdc = rdev_get_id(rdev);
  522. u16 val;
  523. switch (dcdc) {
  524. case WM8350_DCDC_2:
  525. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  526. & ~WM8350_DC2_HIB_MODE_MASK;
  527. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  528. WM8350_DC2_HIB_MODE_ACTIVE);
  529. break;
  530. case WM8350_DCDC_5:
  531. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  532. & ~WM8350_DC2_HIB_MODE_MASK;
  533. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  534. WM8350_DC5_HIB_MODE_ACTIVE);
  535. break;
  536. default:
  537. return -EINVAL;
  538. }
  539. return 0;
  540. }
  541. static int wm8350_dcdc25_set_suspend_disable(struct regulator_dev *rdev)
  542. {
  543. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  544. int dcdc = rdev_get_id(rdev);
  545. u16 val;
  546. switch (dcdc) {
  547. case WM8350_DCDC_2:
  548. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  549. & ~WM8350_DC2_HIB_MODE_MASK;
  550. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  551. WM8350_DC2_HIB_MODE_DISABLE);
  552. break;
  553. case WM8350_DCDC_5:
  554. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  555. & ~WM8350_DC2_HIB_MODE_MASK;
  556. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  557. WM8350_DC2_HIB_MODE_DISABLE);
  558. break;
  559. default:
  560. return -EINVAL;
  561. }
  562. return 0;
  563. }
  564. static int wm8350_dcdc_set_suspend_mode(struct regulator_dev *rdev,
  565. unsigned int mode)
  566. {
  567. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  568. int dcdc = rdev_get_id(rdev);
  569. u16 *hib_mode;
  570. switch (dcdc) {
  571. case WM8350_DCDC_1:
  572. hib_mode = &wm8350->pmic.dcdc1_hib_mode;
  573. break;
  574. case WM8350_DCDC_3:
  575. hib_mode = &wm8350->pmic.dcdc3_hib_mode;
  576. break;
  577. case WM8350_DCDC_4:
  578. hib_mode = &wm8350->pmic.dcdc4_hib_mode;
  579. break;
  580. case WM8350_DCDC_6:
  581. hib_mode = &wm8350->pmic.dcdc6_hib_mode;
  582. break;
  583. case WM8350_DCDC_2:
  584. case WM8350_DCDC_5:
  585. default:
  586. return -EINVAL;
  587. }
  588. switch (mode) {
  589. case REGULATOR_MODE_NORMAL:
  590. *hib_mode = WM8350_DCDC_HIB_MODE_IMAGE;
  591. break;
  592. case REGULATOR_MODE_IDLE:
  593. *hib_mode = WM8350_DCDC_HIB_MODE_STANDBY;
  594. break;
  595. case REGULATOR_MODE_STANDBY:
  596. *hib_mode = WM8350_DCDC_HIB_MODE_LDO_IM;
  597. break;
  598. default:
  599. return -EINVAL;
  600. }
  601. return 0;
  602. }
  603. static int wm8350_ldo_set_suspend_voltage(struct regulator_dev *rdev, int uV)
  604. {
  605. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  606. int volt_reg, mV = uV / 1000, ldo = rdev_get_id(rdev);
  607. u16 val;
  608. dev_dbg(wm8350->dev, "%s %d mV %d\n", __func__, ldo, mV);
  609. if (mV < 900 || mV > 3300) {
  610. dev_err(wm8350->dev, "LDO%d voltage %d mV out of range\n",
  611. ldo, mV);
  612. return -EINVAL;
  613. }
  614. switch (ldo) {
  615. case WM8350_LDO_1:
  616. volt_reg = WM8350_LDO1_LOW_POWER;
  617. break;
  618. case WM8350_LDO_2:
  619. volt_reg = WM8350_LDO2_LOW_POWER;
  620. break;
  621. case WM8350_LDO_3:
  622. volt_reg = WM8350_LDO3_LOW_POWER;
  623. break;
  624. case WM8350_LDO_4:
  625. volt_reg = WM8350_LDO4_LOW_POWER;
  626. break;
  627. default:
  628. return -EINVAL;
  629. }
  630. /* all LDOs have same mV bits */
  631. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_VSEL_MASK;
  632. wm8350_reg_write(wm8350, volt_reg,
  633. val | wm8350_ldo_mvolts_to_val(mV));
  634. return 0;
  635. }
  636. static int wm8350_ldo_set_suspend_enable(struct regulator_dev *rdev)
  637. {
  638. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  639. int volt_reg, ldo = rdev_get_id(rdev);
  640. u16 val;
  641. switch (ldo) {
  642. case WM8350_LDO_1:
  643. volt_reg = WM8350_LDO1_LOW_POWER;
  644. break;
  645. case WM8350_LDO_2:
  646. volt_reg = WM8350_LDO2_LOW_POWER;
  647. break;
  648. case WM8350_LDO_3:
  649. volt_reg = WM8350_LDO3_LOW_POWER;
  650. break;
  651. case WM8350_LDO_4:
  652. volt_reg = WM8350_LDO4_LOW_POWER;
  653. break;
  654. default:
  655. return -EINVAL;
  656. }
  657. /* all LDOs have same mV bits */
  658. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_HIB_MODE_MASK;
  659. wm8350_reg_write(wm8350, volt_reg, val);
  660. return 0;
  661. }
  662. static int wm8350_ldo_set_suspend_disable(struct regulator_dev *rdev)
  663. {
  664. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  665. int volt_reg, ldo = rdev_get_id(rdev);
  666. u16 val;
  667. switch (ldo) {
  668. case WM8350_LDO_1:
  669. volt_reg = WM8350_LDO1_LOW_POWER;
  670. break;
  671. case WM8350_LDO_2:
  672. volt_reg = WM8350_LDO2_LOW_POWER;
  673. break;
  674. case WM8350_LDO_3:
  675. volt_reg = WM8350_LDO3_LOW_POWER;
  676. break;
  677. case WM8350_LDO_4:
  678. volt_reg = WM8350_LDO4_LOW_POWER;
  679. break;
  680. default:
  681. return -EINVAL;
  682. }
  683. /* all LDOs have same mV bits */
  684. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_HIB_MODE_MASK;
  685. wm8350_reg_write(wm8350, volt_reg, WM8350_LDO1_HIB_MODE_DIS);
  686. return 0;
  687. }
  688. static int wm8350_ldo_set_voltage(struct regulator_dev *rdev, int min_uV,
  689. int max_uV, unsigned *selector)
  690. {
  691. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  692. int volt_reg, ldo = rdev_get_id(rdev), mV, min_mV = min_uV / 1000,
  693. max_mV = max_uV / 1000;
  694. u16 val;
  695. if (min_mV < 900 || min_mV > 3300)
  696. return -EINVAL;
  697. if (max_mV < 900 || max_mV > 3300)
  698. return -EINVAL;
  699. if (min_mV < 1800) {
  700. /* step size is 50mV < 1800mV */
  701. mV = (min_mV - 851) / 50;
  702. if (wm8350_ldo_val_to_mvolts(mV) > max_mV)
  703. return -EINVAL;
  704. BUG_ON(wm8350_ldo_val_to_mvolts(mV) < min_mV);
  705. } else {
  706. /* step size is 100mV > 1800mV */
  707. mV = ((min_mV - 1701) / 100) + 16;
  708. if (wm8350_ldo_val_to_mvolts(mV) > max_mV)
  709. return -EINVAL;
  710. BUG_ON(wm8350_ldo_val_to_mvolts(mV) < min_mV);
  711. }
  712. switch (ldo) {
  713. case WM8350_LDO_1:
  714. volt_reg = WM8350_LDO1_CONTROL;
  715. break;
  716. case WM8350_LDO_2:
  717. volt_reg = WM8350_LDO2_CONTROL;
  718. break;
  719. case WM8350_LDO_3:
  720. volt_reg = WM8350_LDO3_CONTROL;
  721. break;
  722. case WM8350_LDO_4:
  723. volt_reg = WM8350_LDO4_CONTROL;
  724. break;
  725. default:
  726. return -EINVAL;
  727. }
  728. *selector = mV;
  729. /* all LDOs have same mV bits */
  730. val = wm8350_reg_read(wm8350, volt_reg) & ~WM8350_LDO1_VSEL_MASK;
  731. wm8350_reg_write(wm8350, volt_reg, val | mV);
  732. return 0;
  733. }
  734. static int wm8350_ldo_get_voltage(struct regulator_dev *rdev)
  735. {
  736. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  737. int volt_reg, ldo = rdev_get_id(rdev);
  738. u16 val;
  739. switch (ldo) {
  740. case WM8350_LDO_1:
  741. volt_reg = WM8350_LDO1_CONTROL;
  742. break;
  743. case WM8350_LDO_2:
  744. volt_reg = WM8350_LDO2_CONTROL;
  745. break;
  746. case WM8350_LDO_3:
  747. volt_reg = WM8350_LDO3_CONTROL;
  748. break;
  749. case WM8350_LDO_4:
  750. volt_reg = WM8350_LDO4_CONTROL;
  751. break;
  752. default:
  753. return -EINVAL;
  754. }
  755. /* all LDOs have same mV bits */
  756. val = wm8350_reg_read(wm8350, volt_reg) & WM8350_LDO1_VSEL_MASK;
  757. return wm8350_ldo_val_to_mvolts(val) * 1000;
  758. }
  759. static int wm8350_ldo_list_voltage(struct regulator_dev *rdev,
  760. unsigned selector)
  761. {
  762. if (selector > WM8350_LDO1_VSEL_MASK)
  763. return -EINVAL;
  764. return wm8350_ldo_val_to_mvolts(selector) * 1000;
  765. }
  766. int wm8350_dcdc_set_slot(struct wm8350 *wm8350, int dcdc, u16 start,
  767. u16 stop, u16 fault)
  768. {
  769. int slot_reg;
  770. u16 val;
  771. dev_dbg(wm8350->dev, "%s %d start %d stop %d\n",
  772. __func__, dcdc, start, stop);
  773. /* slot valid ? */
  774. if (start > 15 || stop > 15)
  775. return -EINVAL;
  776. switch (dcdc) {
  777. case WM8350_DCDC_1:
  778. slot_reg = WM8350_DCDC1_TIMEOUTS;
  779. break;
  780. case WM8350_DCDC_2:
  781. slot_reg = WM8350_DCDC2_TIMEOUTS;
  782. break;
  783. case WM8350_DCDC_3:
  784. slot_reg = WM8350_DCDC3_TIMEOUTS;
  785. break;
  786. case WM8350_DCDC_4:
  787. slot_reg = WM8350_DCDC4_TIMEOUTS;
  788. break;
  789. case WM8350_DCDC_5:
  790. slot_reg = WM8350_DCDC5_TIMEOUTS;
  791. break;
  792. case WM8350_DCDC_6:
  793. slot_reg = WM8350_DCDC6_TIMEOUTS;
  794. break;
  795. default:
  796. return -EINVAL;
  797. }
  798. val = wm8350_reg_read(wm8350, slot_reg) &
  799. ~(WM8350_DC1_ENSLOT_MASK | WM8350_DC1_SDSLOT_MASK |
  800. WM8350_DC1_ERRACT_MASK);
  801. wm8350_reg_write(wm8350, slot_reg,
  802. val | (start << WM8350_DC1_ENSLOT_SHIFT) |
  803. (stop << WM8350_DC1_SDSLOT_SHIFT) |
  804. (fault << WM8350_DC1_ERRACT_SHIFT));
  805. return 0;
  806. }
  807. EXPORT_SYMBOL_GPL(wm8350_dcdc_set_slot);
  808. int wm8350_ldo_set_slot(struct wm8350 *wm8350, int ldo, u16 start, u16 stop)
  809. {
  810. int slot_reg;
  811. u16 val;
  812. dev_dbg(wm8350->dev, "%s %d start %d stop %d\n",
  813. __func__, ldo, start, stop);
  814. /* slot valid ? */
  815. if (start > 15 || stop > 15)
  816. return -EINVAL;
  817. switch (ldo) {
  818. case WM8350_LDO_1:
  819. slot_reg = WM8350_LDO1_TIMEOUTS;
  820. break;
  821. case WM8350_LDO_2:
  822. slot_reg = WM8350_LDO2_TIMEOUTS;
  823. break;
  824. case WM8350_LDO_3:
  825. slot_reg = WM8350_LDO3_TIMEOUTS;
  826. break;
  827. case WM8350_LDO_4:
  828. slot_reg = WM8350_LDO4_TIMEOUTS;
  829. break;
  830. default:
  831. return -EINVAL;
  832. }
  833. val = wm8350_reg_read(wm8350, slot_reg) & ~WM8350_LDO1_SDSLOT_MASK;
  834. wm8350_reg_write(wm8350, slot_reg, val | ((start << 10) | (stop << 6)));
  835. return 0;
  836. }
  837. EXPORT_SYMBOL_GPL(wm8350_ldo_set_slot);
  838. int wm8350_dcdc25_set_mode(struct wm8350 *wm8350, int dcdc, u16 mode,
  839. u16 ilim, u16 ramp, u16 feedback)
  840. {
  841. u16 val;
  842. dev_dbg(wm8350->dev, "%s %d mode: %s %s\n", __func__, dcdc,
  843. mode ? "normal" : "boost", ilim ? "low" : "normal");
  844. switch (dcdc) {
  845. case WM8350_DCDC_2:
  846. val = wm8350_reg_read(wm8350, WM8350_DCDC2_CONTROL)
  847. & ~(WM8350_DC2_MODE_MASK | WM8350_DC2_ILIM_MASK |
  848. WM8350_DC2_RMP_MASK | WM8350_DC2_FBSRC_MASK);
  849. wm8350_reg_write(wm8350, WM8350_DCDC2_CONTROL, val |
  850. (mode << WM8350_DC2_MODE_SHIFT) |
  851. (ilim << WM8350_DC2_ILIM_SHIFT) |
  852. (ramp << WM8350_DC2_RMP_SHIFT) |
  853. (feedback << WM8350_DC2_FBSRC_SHIFT));
  854. break;
  855. case WM8350_DCDC_5:
  856. val = wm8350_reg_read(wm8350, WM8350_DCDC5_CONTROL)
  857. & ~(WM8350_DC5_MODE_MASK | WM8350_DC5_ILIM_MASK |
  858. WM8350_DC5_RMP_MASK | WM8350_DC5_FBSRC_MASK);
  859. wm8350_reg_write(wm8350, WM8350_DCDC5_CONTROL, val |
  860. (mode << WM8350_DC5_MODE_SHIFT) |
  861. (ilim << WM8350_DC5_ILIM_SHIFT) |
  862. (ramp << WM8350_DC5_RMP_SHIFT) |
  863. (feedback << WM8350_DC5_FBSRC_SHIFT));
  864. break;
  865. default:
  866. return -EINVAL;
  867. }
  868. return 0;
  869. }
  870. EXPORT_SYMBOL_GPL(wm8350_dcdc25_set_mode);
  871. static int wm8350_dcdc_enable(struct regulator_dev *rdev)
  872. {
  873. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  874. int dcdc = rdev_get_id(rdev);
  875. u16 shift;
  876. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  877. return -EINVAL;
  878. shift = dcdc - WM8350_DCDC_1;
  879. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED, 1 << shift);
  880. return 0;
  881. }
  882. static int wm8350_dcdc_disable(struct regulator_dev *rdev)
  883. {
  884. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  885. int dcdc = rdev_get_id(rdev);
  886. u16 shift;
  887. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  888. return -EINVAL;
  889. shift = dcdc - WM8350_DCDC_1;
  890. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED, 1 << shift);
  891. return 0;
  892. }
  893. static int wm8350_ldo_enable(struct regulator_dev *rdev)
  894. {
  895. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  896. int ldo = rdev_get_id(rdev);
  897. u16 shift;
  898. if (ldo < WM8350_LDO_1 || ldo > WM8350_LDO_4)
  899. return -EINVAL;
  900. shift = (ldo - WM8350_LDO_1) + 8;
  901. wm8350_set_bits(wm8350, WM8350_DCDC_LDO_REQUESTED, 1 << shift);
  902. return 0;
  903. }
  904. static int wm8350_ldo_disable(struct regulator_dev *rdev)
  905. {
  906. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  907. int ldo = rdev_get_id(rdev);
  908. u16 shift;
  909. if (ldo < WM8350_LDO_1 || ldo > WM8350_LDO_4)
  910. return -EINVAL;
  911. shift = (ldo - WM8350_LDO_1) + 8;
  912. wm8350_clear_bits(wm8350, WM8350_DCDC_LDO_REQUESTED, 1 << shift);
  913. return 0;
  914. }
  915. static int force_continuous_enable(struct wm8350 *wm8350, int dcdc, int enable)
  916. {
  917. int reg = 0, ret;
  918. switch (dcdc) {
  919. case WM8350_DCDC_1:
  920. reg = WM8350_DCDC1_FORCE_PWM;
  921. break;
  922. case WM8350_DCDC_3:
  923. reg = WM8350_DCDC3_FORCE_PWM;
  924. break;
  925. case WM8350_DCDC_4:
  926. reg = WM8350_DCDC4_FORCE_PWM;
  927. break;
  928. case WM8350_DCDC_6:
  929. reg = WM8350_DCDC6_FORCE_PWM;
  930. break;
  931. default:
  932. return -EINVAL;
  933. }
  934. if (enable)
  935. ret = wm8350_set_bits(wm8350, reg,
  936. WM8350_DCDC1_FORCE_PWM_ENA);
  937. else
  938. ret = wm8350_clear_bits(wm8350, reg,
  939. WM8350_DCDC1_FORCE_PWM_ENA);
  940. return ret;
  941. }
  942. static int wm8350_dcdc_set_mode(struct regulator_dev *rdev, unsigned int mode)
  943. {
  944. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  945. int dcdc = rdev_get_id(rdev);
  946. u16 val;
  947. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  948. return -EINVAL;
  949. if (dcdc == WM8350_DCDC_2 || dcdc == WM8350_DCDC_5)
  950. return -EINVAL;
  951. val = 1 << (dcdc - WM8350_DCDC_1);
  952. switch (mode) {
  953. case REGULATOR_MODE_FAST:
  954. /* force continuous mode */
  955. wm8350_set_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  956. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  957. force_continuous_enable(wm8350, dcdc, 1);
  958. break;
  959. case REGULATOR_MODE_NORMAL:
  960. /* active / pulse skipping */
  961. wm8350_set_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  962. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  963. force_continuous_enable(wm8350, dcdc, 0);
  964. break;
  965. case REGULATOR_MODE_IDLE:
  966. /* standby mode */
  967. force_continuous_enable(wm8350, dcdc, 0);
  968. wm8350_clear_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  969. wm8350_clear_bits(wm8350, WM8350_DCDC_ACTIVE_OPTIONS, val);
  970. break;
  971. case REGULATOR_MODE_STANDBY:
  972. /* LDO mode */
  973. force_continuous_enable(wm8350, dcdc, 0);
  974. wm8350_set_bits(wm8350, WM8350_DCDC_SLEEP_OPTIONS, val);
  975. break;
  976. }
  977. return 0;
  978. }
  979. static unsigned int wm8350_dcdc_get_mode(struct regulator_dev *rdev)
  980. {
  981. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  982. int dcdc = rdev_get_id(rdev);
  983. u16 mask, sleep, active, force;
  984. int mode = REGULATOR_MODE_NORMAL;
  985. int reg;
  986. switch (dcdc) {
  987. case WM8350_DCDC_1:
  988. reg = WM8350_DCDC1_FORCE_PWM;
  989. break;
  990. case WM8350_DCDC_3:
  991. reg = WM8350_DCDC3_FORCE_PWM;
  992. break;
  993. case WM8350_DCDC_4:
  994. reg = WM8350_DCDC4_FORCE_PWM;
  995. break;
  996. case WM8350_DCDC_6:
  997. reg = WM8350_DCDC6_FORCE_PWM;
  998. break;
  999. default:
  1000. return -EINVAL;
  1001. }
  1002. mask = 1 << (dcdc - WM8350_DCDC_1);
  1003. active = wm8350_reg_read(wm8350, WM8350_DCDC_ACTIVE_OPTIONS) & mask;
  1004. force = wm8350_reg_read(wm8350, reg) & WM8350_DCDC1_FORCE_PWM_ENA;
  1005. sleep = wm8350_reg_read(wm8350, WM8350_DCDC_SLEEP_OPTIONS) & mask;
  1006. dev_dbg(wm8350->dev, "mask %x active %x sleep %x force %x",
  1007. mask, active, sleep, force);
  1008. if (active && !sleep) {
  1009. if (force)
  1010. mode = REGULATOR_MODE_FAST;
  1011. else
  1012. mode = REGULATOR_MODE_NORMAL;
  1013. } else if (!active && !sleep)
  1014. mode = REGULATOR_MODE_IDLE;
  1015. else if (sleep)
  1016. mode = REGULATOR_MODE_STANDBY;
  1017. return mode;
  1018. }
  1019. static unsigned int wm8350_ldo_get_mode(struct regulator_dev *rdev)
  1020. {
  1021. return REGULATOR_MODE_NORMAL;
  1022. }
  1023. struct wm8350_dcdc_efficiency {
  1024. int uA_load_min;
  1025. int uA_load_max;
  1026. unsigned int mode;
  1027. };
  1028. static const struct wm8350_dcdc_efficiency dcdc1_6_efficiency[] = {
  1029. {0, 10000, REGULATOR_MODE_STANDBY}, /* 0 - 10mA - LDO */
  1030. {10000, 100000, REGULATOR_MODE_IDLE}, /* 10mA - 100mA - Standby */
  1031. {100000, 1000000, REGULATOR_MODE_NORMAL}, /* > 100mA - Active */
  1032. {-1, -1, REGULATOR_MODE_NORMAL},
  1033. };
  1034. static const struct wm8350_dcdc_efficiency dcdc3_4_efficiency[] = {
  1035. {0, 10000, REGULATOR_MODE_STANDBY}, /* 0 - 10mA - LDO */
  1036. {10000, 100000, REGULATOR_MODE_IDLE}, /* 10mA - 100mA - Standby */
  1037. {100000, 800000, REGULATOR_MODE_NORMAL}, /* > 100mA - Active */
  1038. {-1, -1, REGULATOR_MODE_NORMAL},
  1039. };
  1040. static unsigned int get_mode(int uA, const struct wm8350_dcdc_efficiency *eff)
  1041. {
  1042. int i = 0;
  1043. while (eff[i].uA_load_min != -1) {
  1044. if (uA >= eff[i].uA_load_min && uA <= eff[i].uA_load_max)
  1045. return eff[i].mode;
  1046. }
  1047. return REGULATOR_MODE_NORMAL;
  1048. }
  1049. /* Query the regulator for it's most efficient mode @ uV,uA
  1050. * WM8350 regulator efficiency is pretty similar over
  1051. * different input and output uV.
  1052. */
  1053. static unsigned int wm8350_dcdc_get_optimum_mode(struct regulator_dev *rdev,
  1054. int input_uV, int output_uV,
  1055. int output_uA)
  1056. {
  1057. int dcdc = rdev_get_id(rdev), mode;
  1058. switch (dcdc) {
  1059. case WM8350_DCDC_1:
  1060. case WM8350_DCDC_6:
  1061. mode = get_mode(output_uA, dcdc1_6_efficiency);
  1062. break;
  1063. case WM8350_DCDC_3:
  1064. case WM8350_DCDC_4:
  1065. mode = get_mode(output_uA, dcdc3_4_efficiency);
  1066. break;
  1067. default:
  1068. mode = REGULATOR_MODE_NORMAL;
  1069. break;
  1070. }
  1071. return mode;
  1072. }
  1073. static int wm8350_dcdc_is_enabled(struct regulator_dev *rdev)
  1074. {
  1075. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1076. int dcdc = rdev_get_id(rdev), shift;
  1077. if (dcdc < WM8350_DCDC_1 || dcdc > WM8350_DCDC_6)
  1078. return -EINVAL;
  1079. shift = dcdc - WM8350_DCDC_1;
  1080. return wm8350_reg_read(wm8350, WM8350_DCDC_LDO_REQUESTED)
  1081. & (1 << shift);
  1082. }
  1083. static int wm8350_ldo_is_enabled(struct regulator_dev *rdev)
  1084. {
  1085. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1086. int ldo = rdev_get_id(rdev), shift;
  1087. if (ldo < WM8350_LDO_1 || ldo > WM8350_LDO_4)
  1088. return -EINVAL;
  1089. shift = (ldo - WM8350_LDO_1) + 8;
  1090. return wm8350_reg_read(wm8350, WM8350_DCDC_LDO_REQUESTED)
  1091. & (1 << shift);
  1092. }
  1093. static struct regulator_ops wm8350_dcdc_ops = {
  1094. .set_voltage = wm8350_dcdc_set_voltage,
  1095. .get_voltage = wm8350_dcdc_get_voltage,
  1096. .list_voltage = wm8350_dcdc_list_voltage,
  1097. .enable = wm8350_dcdc_enable,
  1098. .disable = wm8350_dcdc_disable,
  1099. .get_mode = wm8350_dcdc_get_mode,
  1100. .set_mode = wm8350_dcdc_set_mode,
  1101. .get_optimum_mode = wm8350_dcdc_get_optimum_mode,
  1102. .is_enabled = wm8350_dcdc_is_enabled,
  1103. .set_suspend_voltage = wm8350_dcdc_set_suspend_voltage,
  1104. .set_suspend_enable = wm8350_dcdc_set_suspend_enable,
  1105. .set_suspend_disable = wm8350_dcdc_set_suspend_disable,
  1106. .set_suspend_mode = wm8350_dcdc_set_suspend_mode,
  1107. };
  1108. static struct regulator_ops wm8350_dcdc2_5_ops = {
  1109. .enable = wm8350_dcdc_enable,
  1110. .disable = wm8350_dcdc_disable,
  1111. .is_enabled = wm8350_dcdc_is_enabled,
  1112. .set_suspend_enable = wm8350_dcdc25_set_suspend_enable,
  1113. .set_suspend_disable = wm8350_dcdc25_set_suspend_disable,
  1114. };
  1115. static struct regulator_ops wm8350_ldo_ops = {
  1116. .set_voltage = wm8350_ldo_set_voltage,
  1117. .get_voltage = wm8350_ldo_get_voltage,
  1118. .list_voltage = wm8350_ldo_list_voltage,
  1119. .enable = wm8350_ldo_enable,
  1120. .disable = wm8350_ldo_disable,
  1121. .is_enabled = wm8350_ldo_is_enabled,
  1122. .get_mode = wm8350_ldo_get_mode,
  1123. .set_suspend_voltage = wm8350_ldo_set_suspend_voltage,
  1124. .set_suspend_enable = wm8350_ldo_set_suspend_enable,
  1125. .set_suspend_disable = wm8350_ldo_set_suspend_disable,
  1126. };
  1127. static struct regulator_ops wm8350_isink_ops = {
  1128. .set_current_limit = wm8350_isink_set_current,
  1129. .get_current_limit = wm8350_isink_get_current,
  1130. .enable = wm8350_isink_enable,
  1131. .disable = wm8350_isink_disable,
  1132. .is_enabled = wm8350_isink_is_enabled,
  1133. .enable_time = wm8350_isink_enable_time,
  1134. };
  1135. static struct regulator_desc wm8350_reg[NUM_WM8350_REGULATORS] = {
  1136. {
  1137. .name = "DCDC1",
  1138. .id = WM8350_DCDC_1,
  1139. .ops = &wm8350_dcdc_ops,
  1140. .irq = WM8350_IRQ_UV_DC1,
  1141. .type = REGULATOR_VOLTAGE,
  1142. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  1143. .owner = THIS_MODULE,
  1144. },
  1145. {
  1146. .name = "DCDC2",
  1147. .id = WM8350_DCDC_2,
  1148. .ops = &wm8350_dcdc2_5_ops,
  1149. .irq = WM8350_IRQ_UV_DC2,
  1150. .type = REGULATOR_VOLTAGE,
  1151. .owner = THIS_MODULE,
  1152. },
  1153. {
  1154. .name = "DCDC3",
  1155. .id = WM8350_DCDC_3,
  1156. .ops = &wm8350_dcdc_ops,
  1157. .irq = WM8350_IRQ_UV_DC3,
  1158. .type = REGULATOR_VOLTAGE,
  1159. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  1160. .owner = THIS_MODULE,
  1161. },
  1162. {
  1163. .name = "DCDC4",
  1164. .id = WM8350_DCDC_4,
  1165. .ops = &wm8350_dcdc_ops,
  1166. .irq = WM8350_IRQ_UV_DC4,
  1167. .type = REGULATOR_VOLTAGE,
  1168. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  1169. .owner = THIS_MODULE,
  1170. },
  1171. {
  1172. .name = "DCDC5",
  1173. .id = WM8350_DCDC_5,
  1174. .ops = &wm8350_dcdc2_5_ops,
  1175. .irq = WM8350_IRQ_UV_DC5,
  1176. .type = REGULATOR_VOLTAGE,
  1177. .owner = THIS_MODULE,
  1178. },
  1179. {
  1180. .name = "DCDC6",
  1181. .id = WM8350_DCDC_6,
  1182. .ops = &wm8350_dcdc_ops,
  1183. .irq = WM8350_IRQ_UV_DC6,
  1184. .type = REGULATOR_VOLTAGE,
  1185. .n_voltages = WM8350_DCDC_MAX_VSEL + 1,
  1186. .owner = THIS_MODULE,
  1187. },
  1188. {
  1189. .name = "LDO1",
  1190. .id = WM8350_LDO_1,
  1191. .ops = &wm8350_ldo_ops,
  1192. .irq = WM8350_IRQ_UV_LDO1,
  1193. .type = REGULATOR_VOLTAGE,
  1194. .n_voltages = WM8350_LDO1_VSEL_MASK + 1,
  1195. .owner = THIS_MODULE,
  1196. },
  1197. {
  1198. .name = "LDO2",
  1199. .id = WM8350_LDO_2,
  1200. .ops = &wm8350_ldo_ops,
  1201. .irq = WM8350_IRQ_UV_LDO2,
  1202. .type = REGULATOR_VOLTAGE,
  1203. .n_voltages = WM8350_LDO2_VSEL_MASK + 1,
  1204. .owner = THIS_MODULE,
  1205. },
  1206. {
  1207. .name = "LDO3",
  1208. .id = WM8350_LDO_3,
  1209. .ops = &wm8350_ldo_ops,
  1210. .irq = WM8350_IRQ_UV_LDO3,
  1211. .type = REGULATOR_VOLTAGE,
  1212. .n_voltages = WM8350_LDO3_VSEL_MASK + 1,
  1213. .owner = THIS_MODULE,
  1214. },
  1215. {
  1216. .name = "LDO4",
  1217. .id = WM8350_LDO_4,
  1218. .ops = &wm8350_ldo_ops,
  1219. .irq = WM8350_IRQ_UV_LDO4,
  1220. .type = REGULATOR_VOLTAGE,
  1221. .n_voltages = WM8350_LDO4_VSEL_MASK + 1,
  1222. .owner = THIS_MODULE,
  1223. },
  1224. {
  1225. .name = "ISINKA",
  1226. .id = WM8350_ISINK_A,
  1227. .ops = &wm8350_isink_ops,
  1228. .irq = WM8350_IRQ_CS1,
  1229. .type = REGULATOR_CURRENT,
  1230. .owner = THIS_MODULE,
  1231. },
  1232. {
  1233. .name = "ISINKB",
  1234. .id = WM8350_ISINK_B,
  1235. .ops = &wm8350_isink_ops,
  1236. .irq = WM8350_IRQ_CS2,
  1237. .type = REGULATOR_CURRENT,
  1238. .owner = THIS_MODULE,
  1239. },
  1240. };
  1241. static irqreturn_t pmic_uv_handler(int irq, void *data)
  1242. {
  1243. struct regulator_dev *rdev = (struct regulator_dev *)data;
  1244. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1245. mutex_lock(&rdev->mutex);
  1246. if (irq == WM8350_IRQ_CS1 || irq == WM8350_IRQ_CS2)
  1247. regulator_notifier_call_chain(rdev,
  1248. REGULATOR_EVENT_REGULATION_OUT,
  1249. wm8350);
  1250. else
  1251. regulator_notifier_call_chain(rdev,
  1252. REGULATOR_EVENT_UNDER_VOLTAGE,
  1253. wm8350);
  1254. mutex_unlock(&rdev->mutex);
  1255. return IRQ_HANDLED;
  1256. }
  1257. static int wm8350_regulator_probe(struct platform_device *pdev)
  1258. {
  1259. struct wm8350 *wm8350 = dev_get_drvdata(&pdev->dev);
  1260. struct regulator_dev *rdev;
  1261. int ret;
  1262. u16 val;
  1263. if (pdev->id < WM8350_DCDC_1 || pdev->id > WM8350_ISINK_B)
  1264. return -ENODEV;
  1265. /* do any regulatior specific init */
  1266. switch (pdev->id) {
  1267. case WM8350_DCDC_1:
  1268. val = wm8350_reg_read(wm8350, WM8350_DCDC1_LOW_POWER);
  1269. wm8350->pmic.dcdc1_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1270. break;
  1271. case WM8350_DCDC_3:
  1272. val = wm8350_reg_read(wm8350, WM8350_DCDC3_LOW_POWER);
  1273. wm8350->pmic.dcdc3_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1274. break;
  1275. case WM8350_DCDC_4:
  1276. val = wm8350_reg_read(wm8350, WM8350_DCDC4_LOW_POWER);
  1277. wm8350->pmic.dcdc4_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1278. break;
  1279. case WM8350_DCDC_6:
  1280. val = wm8350_reg_read(wm8350, WM8350_DCDC6_LOW_POWER);
  1281. wm8350->pmic.dcdc6_hib_mode = val & WM8350_DCDC_HIB_MODE_MASK;
  1282. break;
  1283. }
  1284. /* register regulator */
  1285. rdev = regulator_register(&wm8350_reg[pdev->id], &pdev->dev,
  1286. pdev->dev.platform_data,
  1287. dev_get_drvdata(&pdev->dev));
  1288. if (IS_ERR(rdev)) {
  1289. dev_err(&pdev->dev, "failed to register %s\n",
  1290. wm8350_reg[pdev->id].name);
  1291. return PTR_ERR(rdev);
  1292. }
  1293. /* register regulator IRQ */
  1294. ret = wm8350_register_irq(wm8350, wm8350_reg[pdev->id].irq,
  1295. pmic_uv_handler, 0, "UV", rdev);
  1296. if (ret < 0) {
  1297. regulator_unregister(rdev);
  1298. dev_err(&pdev->dev, "failed to register regulator %s IRQ\n",
  1299. wm8350_reg[pdev->id].name);
  1300. return ret;
  1301. }
  1302. return 0;
  1303. }
  1304. static int wm8350_regulator_remove(struct platform_device *pdev)
  1305. {
  1306. struct regulator_dev *rdev = platform_get_drvdata(pdev);
  1307. struct wm8350 *wm8350 = rdev_get_drvdata(rdev);
  1308. wm8350_free_irq(wm8350, wm8350_reg[pdev->id].irq, rdev);
  1309. regulator_unregister(rdev);
  1310. return 0;
  1311. }
  1312. int wm8350_register_regulator(struct wm8350 *wm8350, int reg,
  1313. struct regulator_init_data *initdata)
  1314. {
  1315. struct platform_device *pdev;
  1316. int ret;
  1317. if (reg < 0 || reg >= NUM_WM8350_REGULATORS)
  1318. return -EINVAL;
  1319. if (wm8350->pmic.pdev[reg])
  1320. return -EBUSY;
  1321. if (reg >= WM8350_DCDC_1 && reg <= WM8350_DCDC_6 &&
  1322. reg > wm8350->pmic.max_dcdc)
  1323. return -ENODEV;
  1324. if (reg >= WM8350_ISINK_A && reg <= WM8350_ISINK_B &&
  1325. reg > wm8350->pmic.max_isink)
  1326. return -ENODEV;
  1327. pdev = platform_device_alloc("wm8350-regulator", reg);
  1328. if (!pdev)
  1329. return -ENOMEM;
  1330. wm8350->pmic.pdev[reg] = pdev;
  1331. initdata->driver_data = wm8350;
  1332. pdev->dev.platform_data = initdata;
  1333. pdev->dev.parent = wm8350->dev;
  1334. platform_set_drvdata(pdev, wm8350);
  1335. ret = platform_device_add(pdev);
  1336. if (ret != 0) {
  1337. dev_err(wm8350->dev, "Failed to register regulator %d: %d\n",
  1338. reg, ret);
  1339. platform_device_put(pdev);
  1340. wm8350->pmic.pdev[reg] = NULL;
  1341. }
  1342. return ret;
  1343. }
  1344. EXPORT_SYMBOL_GPL(wm8350_register_regulator);
  1345. /**
  1346. * wm8350_register_led - Register a WM8350 LED output
  1347. *
  1348. * @param wm8350 The WM8350 device to configure.
  1349. * @param lednum LED device index to create.
  1350. * @param dcdc The DCDC to use for the LED.
  1351. * @param isink The ISINK to use for the LED.
  1352. * @param pdata Configuration for the LED.
  1353. *
  1354. * The WM8350 supports the use of an ISINK together with a DCDC to
  1355. * provide a power-efficient LED driver. This function registers the
  1356. * regulators and instantiates the platform device for a LED. The
  1357. * operating modes for the LED regulators must be configured using
  1358. * wm8350_isink_set_flash(), wm8350_dcdc25_set_mode() and
  1359. * wm8350_dcdc_set_slot() prior to calling this function.
  1360. */
  1361. int wm8350_register_led(struct wm8350 *wm8350, int lednum, int dcdc, int isink,
  1362. struct wm8350_led_platform_data *pdata)
  1363. {
  1364. struct wm8350_led *led;
  1365. struct platform_device *pdev;
  1366. int ret;
  1367. if (lednum >= ARRAY_SIZE(wm8350->pmic.led) || lednum < 0) {
  1368. dev_err(wm8350->dev, "Invalid LED index %d\n", lednum);
  1369. return -ENODEV;
  1370. }
  1371. led = &wm8350->pmic.led[lednum];
  1372. if (led->pdev) {
  1373. dev_err(wm8350->dev, "LED %d already allocated\n", lednum);
  1374. return -EINVAL;
  1375. }
  1376. pdev = platform_device_alloc("wm8350-led", lednum);
  1377. if (pdev == NULL) {
  1378. dev_err(wm8350->dev, "Failed to allocate LED %d\n", lednum);
  1379. return -ENOMEM;
  1380. }
  1381. led->isink_consumer.dev = &pdev->dev;
  1382. led->isink_consumer.supply = "led_isink";
  1383. led->isink_init.num_consumer_supplies = 1;
  1384. led->isink_init.consumer_supplies = &led->isink_consumer;
  1385. led->isink_init.constraints.min_uA = 0;
  1386. led->isink_init.constraints.max_uA = pdata->max_uA;
  1387. led->isink_init.constraints.valid_ops_mask
  1388. = REGULATOR_CHANGE_CURRENT | REGULATOR_CHANGE_STATUS;
  1389. led->isink_init.constraints.valid_modes_mask = REGULATOR_MODE_NORMAL;
  1390. ret = wm8350_register_regulator(wm8350, isink, &led->isink_init);
  1391. if (ret != 0) {
  1392. platform_device_put(pdev);
  1393. return ret;
  1394. }
  1395. led->dcdc_consumer.dev = &pdev->dev;
  1396. led->dcdc_consumer.supply = "led_vcc";
  1397. led->dcdc_init.num_consumer_supplies = 1;
  1398. led->dcdc_init.consumer_supplies = &led->dcdc_consumer;
  1399. led->dcdc_init.constraints.valid_modes_mask = REGULATOR_MODE_NORMAL;
  1400. led->dcdc_init.constraints.valid_ops_mask = REGULATOR_CHANGE_STATUS;
  1401. ret = wm8350_register_regulator(wm8350, dcdc, &led->dcdc_init);
  1402. if (ret != 0) {
  1403. platform_device_put(pdev);
  1404. return ret;
  1405. }
  1406. switch (isink) {
  1407. case WM8350_ISINK_A:
  1408. wm8350->pmic.isink_A_dcdc = dcdc;
  1409. break;
  1410. case WM8350_ISINK_B:
  1411. wm8350->pmic.isink_B_dcdc = dcdc;
  1412. break;
  1413. }
  1414. pdev->dev.platform_data = pdata;
  1415. pdev->dev.parent = wm8350->dev;
  1416. ret = platform_device_add(pdev);
  1417. if (ret != 0) {
  1418. dev_err(wm8350->dev, "Failed to register LED %d: %d\n",
  1419. lednum, ret);
  1420. platform_device_put(pdev);
  1421. return ret;
  1422. }
  1423. led->pdev = pdev;
  1424. return 0;
  1425. }
  1426. EXPORT_SYMBOL_GPL(wm8350_register_led);
  1427. static struct platform_driver wm8350_regulator_driver = {
  1428. .probe = wm8350_regulator_probe,
  1429. .remove = wm8350_regulator_remove,
  1430. .driver = {
  1431. .name = "wm8350-regulator",
  1432. },
  1433. };
  1434. static int __init wm8350_regulator_init(void)
  1435. {
  1436. return platform_driver_register(&wm8350_regulator_driver);
  1437. }
  1438. subsys_initcall(wm8350_regulator_init);
  1439. static void __exit wm8350_regulator_exit(void)
  1440. {
  1441. platform_driver_unregister(&wm8350_regulator_driver);
  1442. }
  1443. module_exit(wm8350_regulator_exit);
  1444. /* Module information */
  1445. MODULE_AUTHOR("Liam Girdwood");
  1446. MODULE_DESCRIPTION("WM8350 voltage and current regulator driver");
  1447. MODULE_LICENSE("GPL");
  1448. MODULE_ALIAS("platform:wm8350-regulator");