mpic.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837
  1. /*
  2. * arch/powerpc/kernel/mpic.c
  3. *
  4. * Driver for interrupt controllers following the OpenPIC standard, the
  5. * common implementation beeing IBM's MPIC. This driver also can deal
  6. * with various broken implementations of this HW.
  7. *
  8. * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
  9. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file COPYING in the main directory of this archive
  13. * for more details.
  14. */
  15. #undef DEBUG
  16. #undef DEBUG_IPI
  17. #undef DEBUG_IRQ
  18. #undef DEBUG_LOW
  19. #include <linux/types.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/irq.h>
  23. #include <linux/smp.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/bootmem.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/pci.h>
  28. #include <linux/slab.h>
  29. #include <linux/syscore_ops.h>
  30. #include <asm/ptrace.h>
  31. #include <asm/signal.h>
  32. #include <asm/io.h>
  33. #include <asm/pgtable.h>
  34. #include <asm/irq.h>
  35. #include <asm/machdep.h>
  36. #include <asm/mpic.h>
  37. #include <asm/smp.h>
  38. #include "mpic.h"
  39. #ifdef DEBUG
  40. #define DBG(fmt...) printk(fmt)
  41. #else
  42. #define DBG(fmt...)
  43. #endif
  44. static struct mpic *mpics;
  45. static struct mpic *mpic_primary;
  46. static DEFINE_RAW_SPINLOCK(mpic_lock);
  47. #ifdef CONFIG_PPC32 /* XXX for now */
  48. #ifdef CONFIG_IRQ_ALL_CPUS
  49. #define distribute_irqs (1)
  50. #else
  51. #define distribute_irqs (0)
  52. #endif
  53. #endif
  54. #ifdef CONFIG_MPIC_WEIRD
  55. static u32 mpic_infos[][MPIC_IDX_END] = {
  56. [0] = { /* Original OpenPIC compatible MPIC */
  57. MPIC_GREG_BASE,
  58. MPIC_GREG_FEATURE_0,
  59. MPIC_GREG_GLOBAL_CONF_0,
  60. MPIC_GREG_VENDOR_ID,
  61. MPIC_GREG_IPI_VECTOR_PRI_0,
  62. MPIC_GREG_IPI_STRIDE,
  63. MPIC_GREG_SPURIOUS,
  64. MPIC_GREG_TIMER_FREQ,
  65. MPIC_TIMER_BASE,
  66. MPIC_TIMER_STRIDE,
  67. MPIC_TIMER_CURRENT_CNT,
  68. MPIC_TIMER_BASE_CNT,
  69. MPIC_TIMER_VECTOR_PRI,
  70. MPIC_TIMER_DESTINATION,
  71. MPIC_CPU_BASE,
  72. MPIC_CPU_STRIDE,
  73. MPIC_CPU_IPI_DISPATCH_0,
  74. MPIC_CPU_IPI_DISPATCH_STRIDE,
  75. MPIC_CPU_CURRENT_TASK_PRI,
  76. MPIC_CPU_WHOAMI,
  77. MPIC_CPU_INTACK,
  78. MPIC_CPU_EOI,
  79. MPIC_CPU_MCACK,
  80. MPIC_IRQ_BASE,
  81. MPIC_IRQ_STRIDE,
  82. MPIC_IRQ_VECTOR_PRI,
  83. MPIC_VECPRI_VECTOR_MASK,
  84. MPIC_VECPRI_POLARITY_POSITIVE,
  85. MPIC_VECPRI_POLARITY_NEGATIVE,
  86. MPIC_VECPRI_SENSE_LEVEL,
  87. MPIC_VECPRI_SENSE_EDGE,
  88. MPIC_VECPRI_POLARITY_MASK,
  89. MPIC_VECPRI_SENSE_MASK,
  90. MPIC_IRQ_DESTINATION
  91. },
  92. [1] = { /* Tsi108/109 PIC */
  93. TSI108_GREG_BASE,
  94. TSI108_GREG_FEATURE_0,
  95. TSI108_GREG_GLOBAL_CONF_0,
  96. TSI108_GREG_VENDOR_ID,
  97. TSI108_GREG_IPI_VECTOR_PRI_0,
  98. TSI108_GREG_IPI_STRIDE,
  99. TSI108_GREG_SPURIOUS,
  100. TSI108_GREG_TIMER_FREQ,
  101. TSI108_TIMER_BASE,
  102. TSI108_TIMER_STRIDE,
  103. TSI108_TIMER_CURRENT_CNT,
  104. TSI108_TIMER_BASE_CNT,
  105. TSI108_TIMER_VECTOR_PRI,
  106. TSI108_TIMER_DESTINATION,
  107. TSI108_CPU_BASE,
  108. TSI108_CPU_STRIDE,
  109. TSI108_CPU_IPI_DISPATCH_0,
  110. TSI108_CPU_IPI_DISPATCH_STRIDE,
  111. TSI108_CPU_CURRENT_TASK_PRI,
  112. TSI108_CPU_WHOAMI,
  113. TSI108_CPU_INTACK,
  114. TSI108_CPU_EOI,
  115. TSI108_CPU_MCACK,
  116. TSI108_IRQ_BASE,
  117. TSI108_IRQ_STRIDE,
  118. TSI108_IRQ_VECTOR_PRI,
  119. TSI108_VECPRI_VECTOR_MASK,
  120. TSI108_VECPRI_POLARITY_POSITIVE,
  121. TSI108_VECPRI_POLARITY_NEGATIVE,
  122. TSI108_VECPRI_SENSE_LEVEL,
  123. TSI108_VECPRI_SENSE_EDGE,
  124. TSI108_VECPRI_POLARITY_MASK,
  125. TSI108_VECPRI_SENSE_MASK,
  126. TSI108_IRQ_DESTINATION
  127. },
  128. };
  129. #define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
  130. #else /* CONFIG_MPIC_WEIRD */
  131. #define MPIC_INFO(name) MPIC_##name
  132. #endif /* CONFIG_MPIC_WEIRD */
  133. static inline unsigned int mpic_processor_id(struct mpic *mpic)
  134. {
  135. unsigned int cpu = 0;
  136. if (mpic->flags & MPIC_PRIMARY)
  137. cpu = hard_smp_processor_id();
  138. return cpu;
  139. }
  140. /*
  141. * Register accessor functions
  142. */
  143. static inline u32 _mpic_read(enum mpic_reg_type type,
  144. struct mpic_reg_bank *rb,
  145. unsigned int reg)
  146. {
  147. switch(type) {
  148. #ifdef CONFIG_PPC_DCR
  149. case mpic_access_dcr:
  150. return dcr_read(rb->dhost, reg);
  151. #endif
  152. case mpic_access_mmio_be:
  153. return in_be32(rb->base + (reg >> 2));
  154. case mpic_access_mmio_le:
  155. default:
  156. return in_le32(rb->base + (reg >> 2));
  157. }
  158. }
  159. static inline void _mpic_write(enum mpic_reg_type type,
  160. struct mpic_reg_bank *rb,
  161. unsigned int reg, u32 value)
  162. {
  163. switch(type) {
  164. #ifdef CONFIG_PPC_DCR
  165. case mpic_access_dcr:
  166. dcr_write(rb->dhost, reg, value);
  167. break;
  168. #endif
  169. case mpic_access_mmio_be:
  170. out_be32(rb->base + (reg >> 2), value);
  171. break;
  172. case mpic_access_mmio_le:
  173. default:
  174. out_le32(rb->base + (reg >> 2), value);
  175. break;
  176. }
  177. }
  178. static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
  179. {
  180. enum mpic_reg_type type = mpic->reg_type;
  181. unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
  182. (ipi * MPIC_INFO(GREG_IPI_STRIDE));
  183. if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
  184. type = mpic_access_mmio_be;
  185. return _mpic_read(type, &mpic->gregs, offset);
  186. }
  187. static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
  188. {
  189. unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
  190. (ipi * MPIC_INFO(GREG_IPI_STRIDE));
  191. _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
  192. }
  193. static inline u32 _mpic_tm_read(struct mpic *mpic, unsigned int tm)
  194. {
  195. unsigned int offset = MPIC_INFO(TIMER_VECTOR_PRI) +
  196. ((tm & 3) * MPIC_INFO(TIMER_STRIDE));
  197. if (tm >= 4)
  198. offset += 0x1000 / 4;
  199. return _mpic_read(mpic->reg_type, &mpic->tmregs, offset);
  200. }
  201. static inline void _mpic_tm_write(struct mpic *mpic, unsigned int tm, u32 value)
  202. {
  203. unsigned int offset = MPIC_INFO(TIMER_VECTOR_PRI) +
  204. ((tm & 3) * MPIC_INFO(TIMER_STRIDE));
  205. if (tm >= 4)
  206. offset += 0x1000 / 4;
  207. _mpic_write(mpic->reg_type, &mpic->tmregs, offset, value);
  208. }
  209. static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
  210. {
  211. unsigned int cpu = mpic_processor_id(mpic);
  212. return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
  213. }
  214. static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
  215. {
  216. unsigned int cpu = mpic_processor_id(mpic);
  217. _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
  218. }
  219. static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
  220. {
  221. unsigned int isu = src_no >> mpic->isu_shift;
  222. unsigned int idx = src_no & mpic->isu_mask;
  223. unsigned int val;
  224. val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
  225. reg + (idx * MPIC_INFO(IRQ_STRIDE)));
  226. #ifdef CONFIG_MPIC_BROKEN_REGREAD
  227. if (reg == 0)
  228. val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
  229. mpic->isu_reg0_shadow[src_no];
  230. #endif
  231. return val;
  232. }
  233. static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
  234. unsigned int reg, u32 value)
  235. {
  236. unsigned int isu = src_no >> mpic->isu_shift;
  237. unsigned int idx = src_no & mpic->isu_mask;
  238. _mpic_write(mpic->reg_type, &mpic->isus[isu],
  239. reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
  240. #ifdef CONFIG_MPIC_BROKEN_REGREAD
  241. if (reg == 0)
  242. mpic->isu_reg0_shadow[src_no] =
  243. value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
  244. #endif
  245. }
  246. #define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
  247. #define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
  248. #define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
  249. #define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
  250. #define mpic_tm_read(i) _mpic_tm_read(mpic,(i))
  251. #define mpic_tm_write(i,v) _mpic_tm_write(mpic,(i),(v))
  252. #define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
  253. #define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
  254. #define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
  255. #define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
  256. /*
  257. * Low level utility functions
  258. */
  259. static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
  260. struct mpic_reg_bank *rb, unsigned int offset,
  261. unsigned int size)
  262. {
  263. rb->base = ioremap(phys_addr + offset, size);
  264. BUG_ON(rb->base == NULL);
  265. }
  266. #ifdef CONFIG_PPC_DCR
  267. static void _mpic_map_dcr(struct mpic *mpic, struct device_node *node,
  268. struct mpic_reg_bank *rb,
  269. unsigned int offset, unsigned int size)
  270. {
  271. const u32 *dbasep;
  272. dbasep = of_get_property(node, "dcr-reg", NULL);
  273. rb->dhost = dcr_map(node, *dbasep + offset, size);
  274. BUG_ON(!DCR_MAP_OK(rb->dhost));
  275. }
  276. static inline void mpic_map(struct mpic *mpic, struct device_node *node,
  277. phys_addr_t phys_addr, struct mpic_reg_bank *rb,
  278. unsigned int offset, unsigned int size)
  279. {
  280. if (mpic->flags & MPIC_USES_DCR)
  281. _mpic_map_dcr(mpic, node, rb, offset, size);
  282. else
  283. _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
  284. }
  285. #else /* CONFIG_PPC_DCR */
  286. #define mpic_map(m,n,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
  287. #endif /* !CONFIG_PPC_DCR */
  288. /* Check if we have one of those nice broken MPICs with a flipped endian on
  289. * reads from IPI registers
  290. */
  291. static void __init mpic_test_broken_ipi(struct mpic *mpic)
  292. {
  293. u32 r;
  294. mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
  295. r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
  296. if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
  297. printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
  298. mpic->flags |= MPIC_BROKEN_IPI;
  299. }
  300. }
  301. #ifdef CONFIG_MPIC_U3_HT_IRQS
  302. /* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
  303. * to force the edge setting on the MPIC and do the ack workaround.
  304. */
  305. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
  306. {
  307. if (source >= 128 || !mpic->fixups)
  308. return 0;
  309. return mpic->fixups[source].base != NULL;
  310. }
  311. static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
  312. {
  313. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  314. if (fixup->applebase) {
  315. unsigned int soff = (fixup->index >> 3) & ~3;
  316. unsigned int mask = 1U << (fixup->index & 0x1f);
  317. writel(mask, fixup->applebase + soff);
  318. } else {
  319. raw_spin_lock(&mpic->fixup_lock);
  320. writeb(0x11 + 2 * fixup->index, fixup->base + 2);
  321. writel(fixup->data, fixup->base + 4);
  322. raw_spin_unlock(&mpic->fixup_lock);
  323. }
  324. }
  325. static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
  326. bool level)
  327. {
  328. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  329. unsigned long flags;
  330. u32 tmp;
  331. if (fixup->base == NULL)
  332. return;
  333. DBG("startup_ht_interrupt(0x%x) index: %d\n",
  334. source, fixup->index);
  335. raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
  336. /* Enable and configure */
  337. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  338. tmp = readl(fixup->base + 4);
  339. tmp &= ~(0x23U);
  340. if (level)
  341. tmp |= 0x22;
  342. writel(tmp, fixup->base + 4);
  343. raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  344. #ifdef CONFIG_PM
  345. /* use the lowest bit inverted to the actual HW,
  346. * set if this fixup was enabled, clear otherwise */
  347. mpic->save_data[source].fixup_data = tmp | 1;
  348. #endif
  349. }
  350. static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source)
  351. {
  352. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  353. unsigned long flags;
  354. u32 tmp;
  355. if (fixup->base == NULL)
  356. return;
  357. DBG("shutdown_ht_interrupt(0x%x)\n", source);
  358. /* Disable */
  359. raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
  360. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  361. tmp = readl(fixup->base + 4);
  362. tmp |= 1;
  363. writel(tmp, fixup->base + 4);
  364. raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  365. #ifdef CONFIG_PM
  366. /* use the lowest bit inverted to the actual HW,
  367. * set if this fixup was enabled, clear otherwise */
  368. mpic->save_data[source].fixup_data = tmp & ~1;
  369. #endif
  370. }
  371. #ifdef CONFIG_PCI_MSI
  372. static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
  373. unsigned int devfn)
  374. {
  375. u8 __iomem *base;
  376. u8 pos, flags;
  377. u64 addr = 0;
  378. for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
  379. pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
  380. u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
  381. if (id == PCI_CAP_ID_HT) {
  382. id = readb(devbase + pos + 3);
  383. if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
  384. break;
  385. }
  386. }
  387. if (pos == 0)
  388. return;
  389. base = devbase + pos;
  390. flags = readb(base + HT_MSI_FLAGS);
  391. if (!(flags & HT_MSI_FLAGS_FIXED)) {
  392. addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
  393. addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
  394. }
  395. printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
  396. PCI_SLOT(devfn), PCI_FUNC(devfn),
  397. flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
  398. if (!(flags & HT_MSI_FLAGS_ENABLE))
  399. writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
  400. }
  401. #else
  402. static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
  403. unsigned int devfn)
  404. {
  405. return;
  406. }
  407. #endif
  408. static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
  409. unsigned int devfn, u32 vdid)
  410. {
  411. int i, irq, n;
  412. u8 __iomem *base;
  413. u32 tmp;
  414. u8 pos;
  415. for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
  416. pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
  417. u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
  418. if (id == PCI_CAP_ID_HT) {
  419. id = readb(devbase + pos + 3);
  420. if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
  421. break;
  422. }
  423. }
  424. if (pos == 0)
  425. return;
  426. base = devbase + pos;
  427. writeb(0x01, base + 2);
  428. n = (readl(base + 4) >> 16) & 0xff;
  429. printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
  430. " has %d irqs\n",
  431. devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
  432. for (i = 0; i <= n; i++) {
  433. writeb(0x10 + 2 * i, base + 2);
  434. tmp = readl(base + 4);
  435. irq = (tmp >> 16) & 0xff;
  436. DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
  437. /* mask it , will be unmasked later */
  438. tmp |= 0x1;
  439. writel(tmp, base + 4);
  440. mpic->fixups[irq].index = i;
  441. mpic->fixups[irq].base = base;
  442. /* Apple HT PIC has a non-standard way of doing EOIs */
  443. if ((vdid & 0xffff) == 0x106b)
  444. mpic->fixups[irq].applebase = devbase + 0x60;
  445. else
  446. mpic->fixups[irq].applebase = NULL;
  447. writeb(0x11 + 2 * i, base + 2);
  448. mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
  449. }
  450. }
  451. static void __init mpic_scan_ht_pics(struct mpic *mpic)
  452. {
  453. unsigned int devfn;
  454. u8 __iomem *cfgspace;
  455. printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
  456. /* Allocate fixups array */
  457. mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
  458. BUG_ON(mpic->fixups == NULL);
  459. /* Init spinlock */
  460. raw_spin_lock_init(&mpic->fixup_lock);
  461. /* Map U3 config space. We assume all IO-APICs are on the primary bus
  462. * so we only need to map 64kB.
  463. */
  464. cfgspace = ioremap(0xf2000000, 0x10000);
  465. BUG_ON(cfgspace == NULL);
  466. /* Now we scan all slots. We do a very quick scan, we read the header
  467. * type, vendor ID and device ID only, that's plenty enough
  468. */
  469. for (devfn = 0; devfn < 0x100; devfn++) {
  470. u8 __iomem *devbase = cfgspace + (devfn << 8);
  471. u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
  472. u32 l = readl(devbase + PCI_VENDOR_ID);
  473. u16 s;
  474. DBG("devfn %x, l: %x\n", devfn, l);
  475. /* If no device, skip */
  476. if (l == 0xffffffff || l == 0x00000000 ||
  477. l == 0x0000ffff || l == 0xffff0000)
  478. goto next;
  479. /* Check if is supports capability lists */
  480. s = readw(devbase + PCI_STATUS);
  481. if (!(s & PCI_STATUS_CAP_LIST))
  482. goto next;
  483. mpic_scan_ht_pic(mpic, devbase, devfn, l);
  484. mpic_scan_ht_msi(mpic, devbase, devfn);
  485. next:
  486. /* next device, if function 0 */
  487. if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
  488. devfn += 7;
  489. }
  490. }
  491. #else /* CONFIG_MPIC_U3_HT_IRQS */
  492. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
  493. {
  494. return 0;
  495. }
  496. static void __init mpic_scan_ht_pics(struct mpic *mpic)
  497. {
  498. }
  499. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  500. /* Find an mpic associated with a given linux interrupt */
  501. static struct mpic *mpic_find(unsigned int irq)
  502. {
  503. if (irq < NUM_ISA_INTERRUPTS)
  504. return NULL;
  505. return irq_get_chip_data(irq);
  506. }
  507. /* Determine if the linux irq is an IPI */
  508. static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int irq)
  509. {
  510. unsigned int src = virq_to_hw(irq);
  511. return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
  512. }
  513. /* Determine if the linux irq is a timer */
  514. static unsigned int mpic_is_tm(struct mpic *mpic, unsigned int irq)
  515. {
  516. unsigned int src = virq_to_hw(irq);
  517. return (src >= mpic->timer_vecs[0] && src <= mpic->timer_vecs[7]);
  518. }
  519. /* Convert a cpu mask from logical to physical cpu numbers. */
  520. static inline u32 mpic_physmask(u32 cpumask)
  521. {
  522. int i;
  523. u32 mask = 0;
  524. for (i = 0; i < min(32, NR_CPUS); ++i, cpumask >>= 1)
  525. mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
  526. return mask;
  527. }
  528. #ifdef CONFIG_SMP
  529. /* Get the mpic structure from the IPI number */
  530. static inline struct mpic * mpic_from_ipi(struct irq_data *d)
  531. {
  532. return irq_data_get_irq_chip_data(d);
  533. }
  534. #endif
  535. /* Get the mpic structure from the irq number */
  536. static inline struct mpic * mpic_from_irq(unsigned int irq)
  537. {
  538. return irq_get_chip_data(irq);
  539. }
  540. /* Get the mpic structure from the irq data */
  541. static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
  542. {
  543. return irq_data_get_irq_chip_data(d);
  544. }
  545. /* Send an EOI */
  546. static inline void mpic_eoi(struct mpic *mpic)
  547. {
  548. mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
  549. (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
  550. }
  551. /*
  552. * Linux descriptor level callbacks
  553. */
  554. void mpic_unmask_irq(struct irq_data *d)
  555. {
  556. unsigned int loops = 100000;
  557. struct mpic *mpic = mpic_from_irq_data(d);
  558. unsigned int src = irqd_to_hwirq(d);
  559. DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
  560. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  561. mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
  562. ~MPIC_VECPRI_MASK);
  563. /* make sure mask gets to controller before we return to user */
  564. do {
  565. if (!loops--) {
  566. printk(KERN_ERR "%s: timeout on hwirq %u\n",
  567. __func__, src);
  568. break;
  569. }
  570. } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
  571. }
  572. void mpic_mask_irq(struct irq_data *d)
  573. {
  574. unsigned int loops = 100000;
  575. struct mpic *mpic = mpic_from_irq_data(d);
  576. unsigned int src = irqd_to_hwirq(d);
  577. DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
  578. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  579. mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
  580. MPIC_VECPRI_MASK);
  581. /* make sure mask gets to controller before we return to user */
  582. do {
  583. if (!loops--) {
  584. printk(KERN_ERR "%s: timeout on hwirq %u\n",
  585. __func__, src);
  586. break;
  587. }
  588. } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
  589. }
  590. void mpic_end_irq(struct irq_data *d)
  591. {
  592. struct mpic *mpic = mpic_from_irq_data(d);
  593. #ifdef DEBUG_IRQ
  594. DBG("%s: end_irq: %d\n", mpic->name, d->irq);
  595. #endif
  596. /* We always EOI on end_irq() even for edge interrupts since that
  597. * should only lower the priority, the MPIC should have properly
  598. * latched another edge interrupt coming in anyway
  599. */
  600. mpic_eoi(mpic);
  601. }
  602. #ifdef CONFIG_MPIC_U3_HT_IRQS
  603. static void mpic_unmask_ht_irq(struct irq_data *d)
  604. {
  605. struct mpic *mpic = mpic_from_irq_data(d);
  606. unsigned int src = irqd_to_hwirq(d);
  607. mpic_unmask_irq(d);
  608. if (irqd_is_level_type(d))
  609. mpic_ht_end_irq(mpic, src);
  610. }
  611. static unsigned int mpic_startup_ht_irq(struct irq_data *d)
  612. {
  613. struct mpic *mpic = mpic_from_irq_data(d);
  614. unsigned int src = irqd_to_hwirq(d);
  615. mpic_unmask_irq(d);
  616. mpic_startup_ht_interrupt(mpic, src, irqd_is_level_type(d));
  617. return 0;
  618. }
  619. static void mpic_shutdown_ht_irq(struct irq_data *d)
  620. {
  621. struct mpic *mpic = mpic_from_irq_data(d);
  622. unsigned int src = irqd_to_hwirq(d);
  623. mpic_shutdown_ht_interrupt(mpic, src);
  624. mpic_mask_irq(d);
  625. }
  626. static void mpic_end_ht_irq(struct irq_data *d)
  627. {
  628. struct mpic *mpic = mpic_from_irq_data(d);
  629. unsigned int src = irqd_to_hwirq(d);
  630. #ifdef DEBUG_IRQ
  631. DBG("%s: end_irq: %d\n", mpic->name, d->irq);
  632. #endif
  633. /* We always EOI on end_irq() even for edge interrupts since that
  634. * should only lower the priority, the MPIC should have properly
  635. * latched another edge interrupt coming in anyway
  636. */
  637. if (irqd_is_level_type(d))
  638. mpic_ht_end_irq(mpic, src);
  639. mpic_eoi(mpic);
  640. }
  641. #endif /* !CONFIG_MPIC_U3_HT_IRQS */
  642. #ifdef CONFIG_SMP
  643. static void mpic_unmask_ipi(struct irq_data *d)
  644. {
  645. struct mpic *mpic = mpic_from_ipi(d);
  646. unsigned int src = virq_to_hw(d->irq) - mpic->ipi_vecs[0];
  647. DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
  648. mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
  649. }
  650. static void mpic_mask_ipi(struct irq_data *d)
  651. {
  652. /* NEVER disable an IPI... that's just plain wrong! */
  653. }
  654. static void mpic_end_ipi(struct irq_data *d)
  655. {
  656. struct mpic *mpic = mpic_from_ipi(d);
  657. /*
  658. * IPIs are marked IRQ_PER_CPU. This has the side effect of
  659. * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
  660. * applying to them. We EOI them late to avoid re-entering.
  661. * We mark IPI's with IRQF_DISABLED as they must run with
  662. * irqs disabled.
  663. */
  664. mpic_eoi(mpic);
  665. }
  666. #endif /* CONFIG_SMP */
  667. static void mpic_unmask_tm(struct irq_data *d)
  668. {
  669. struct mpic *mpic = mpic_from_irq_data(d);
  670. unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
  671. DBG("%s: enable_tm: %d (tm %d)\n", mpic->name, d->irq, src);
  672. mpic_tm_write(src, mpic_tm_read(src) & ~MPIC_VECPRI_MASK);
  673. mpic_tm_read(src);
  674. }
  675. static void mpic_mask_tm(struct irq_data *d)
  676. {
  677. struct mpic *mpic = mpic_from_irq_data(d);
  678. unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
  679. mpic_tm_write(src, mpic_tm_read(src) | MPIC_VECPRI_MASK);
  680. mpic_tm_read(src);
  681. }
  682. int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
  683. bool force)
  684. {
  685. struct mpic *mpic = mpic_from_irq_data(d);
  686. unsigned int src = irqd_to_hwirq(d);
  687. if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
  688. int cpuid = irq_choose_cpu(cpumask);
  689. mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
  690. } else {
  691. u32 mask = cpumask_bits(cpumask)[0];
  692. mask &= cpumask_bits(cpu_online_mask)[0];
  693. mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
  694. mpic_physmask(mask));
  695. }
  696. return 0;
  697. }
  698. static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
  699. {
  700. /* Now convert sense value */
  701. switch(type & IRQ_TYPE_SENSE_MASK) {
  702. case IRQ_TYPE_EDGE_RISING:
  703. return MPIC_INFO(VECPRI_SENSE_EDGE) |
  704. MPIC_INFO(VECPRI_POLARITY_POSITIVE);
  705. case IRQ_TYPE_EDGE_FALLING:
  706. case IRQ_TYPE_EDGE_BOTH:
  707. return MPIC_INFO(VECPRI_SENSE_EDGE) |
  708. MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
  709. case IRQ_TYPE_LEVEL_HIGH:
  710. return MPIC_INFO(VECPRI_SENSE_LEVEL) |
  711. MPIC_INFO(VECPRI_POLARITY_POSITIVE);
  712. case IRQ_TYPE_LEVEL_LOW:
  713. default:
  714. return MPIC_INFO(VECPRI_SENSE_LEVEL) |
  715. MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
  716. }
  717. }
  718. int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
  719. {
  720. struct mpic *mpic = mpic_from_irq_data(d);
  721. unsigned int src = irqd_to_hwirq(d);
  722. unsigned int vecpri, vold, vnew;
  723. DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
  724. mpic, d->irq, src, flow_type);
  725. if (src >= mpic->irq_count)
  726. return -EINVAL;
  727. if (flow_type == IRQ_TYPE_NONE)
  728. if (mpic->senses && src < mpic->senses_count)
  729. flow_type = mpic->senses[src];
  730. if (flow_type == IRQ_TYPE_NONE)
  731. flow_type = IRQ_TYPE_LEVEL_LOW;
  732. irqd_set_trigger_type(d, flow_type);
  733. if (mpic_is_ht_interrupt(mpic, src))
  734. vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
  735. MPIC_VECPRI_SENSE_EDGE;
  736. else
  737. vecpri = mpic_type_to_vecpri(mpic, flow_type);
  738. vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
  739. vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
  740. MPIC_INFO(VECPRI_SENSE_MASK));
  741. vnew |= vecpri;
  742. if (vold != vnew)
  743. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
  744. return IRQ_SET_MASK_OK_NOCOPY;;
  745. }
  746. void mpic_set_vector(unsigned int virq, unsigned int vector)
  747. {
  748. struct mpic *mpic = mpic_from_irq(virq);
  749. unsigned int src = virq_to_hw(virq);
  750. unsigned int vecpri;
  751. DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
  752. mpic, virq, src, vector);
  753. if (src >= mpic->irq_count)
  754. return;
  755. vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
  756. vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
  757. vecpri |= vector;
  758. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
  759. }
  760. void mpic_set_destination(unsigned int virq, unsigned int cpuid)
  761. {
  762. struct mpic *mpic = mpic_from_irq(virq);
  763. unsigned int src = virq_to_hw(virq);
  764. DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
  765. mpic, virq, src, cpuid);
  766. if (src >= mpic->irq_count)
  767. return;
  768. mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
  769. }
  770. static struct irq_chip mpic_irq_chip = {
  771. .irq_mask = mpic_mask_irq,
  772. .irq_unmask = mpic_unmask_irq,
  773. .irq_eoi = mpic_end_irq,
  774. .irq_set_type = mpic_set_irq_type,
  775. };
  776. #ifdef CONFIG_SMP
  777. static struct irq_chip mpic_ipi_chip = {
  778. .irq_mask = mpic_mask_ipi,
  779. .irq_unmask = mpic_unmask_ipi,
  780. .irq_eoi = mpic_end_ipi,
  781. };
  782. #endif /* CONFIG_SMP */
  783. static struct irq_chip mpic_tm_chip = {
  784. .irq_mask = mpic_mask_tm,
  785. .irq_unmask = mpic_unmask_tm,
  786. .irq_eoi = mpic_end_irq,
  787. };
  788. #ifdef CONFIG_MPIC_U3_HT_IRQS
  789. static struct irq_chip mpic_irq_ht_chip = {
  790. .irq_startup = mpic_startup_ht_irq,
  791. .irq_shutdown = mpic_shutdown_ht_irq,
  792. .irq_mask = mpic_mask_irq,
  793. .irq_unmask = mpic_unmask_ht_irq,
  794. .irq_eoi = mpic_end_ht_irq,
  795. .irq_set_type = mpic_set_irq_type,
  796. };
  797. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  798. static int mpic_host_match(struct irq_host *h, struct device_node *node)
  799. {
  800. /* Exact match, unless mpic node is NULL */
  801. return h->of_node == NULL || h->of_node == node;
  802. }
  803. static int mpic_host_map(struct irq_host *h, unsigned int virq,
  804. irq_hw_number_t hw)
  805. {
  806. struct mpic *mpic = h->host_data;
  807. struct irq_chip *chip;
  808. DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
  809. if (hw == mpic->spurious_vec)
  810. return -EINVAL;
  811. if (mpic->protected && test_bit(hw, mpic->protected))
  812. return -EINVAL;
  813. #ifdef CONFIG_SMP
  814. else if (hw >= mpic->ipi_vecs[0]) {
  815. WARN_ON(!(mpic->flags & MPIC_PRIMARY));
  816. DBG("mpic: mapping as IPI\n");
  817. irq_set_chip_data(virq, mpic);
  818. irq_set_chip_and_handler(virq, &mpic->hc_ipi,
  819. handle_percpu_irq);
  820. return 0;
  821. }
  822. #endif /* CONFIG_SMP */
  823. if (hw >= mpic->timer_vecs[0] && hw <= mpic->timer_vecs[7]) {
  824. WARN_ON(!(mpic->flags & MPIC_PRIMARY));
  825. DBG("mpic: mapping as timer\n");
  826. irq_set_chip_data(virq, mpic);
  827. irq_set_chip_and_handler(virq, &mpic->hc_tm,
  828. handle_fasteoi_irq);
  829. return 0;
  830. }
  831. if (hw >= mpic->irq_count)
  832. return -EINVAL;
  833. mpic_msi_reserve_hwirq(mpic, hw);
  834. /* Default chip */
  835. chip = &mpic->hc_irq;
  836. #ifdef CONFIG_MPIC_U3_HT_IRQS
  837. /* Check for HT interrupts, override vecpri */
  838. if (mpic_is_ht_interrupt(mpic, hw))
  839. chip = &mpic->hc_ht_irq;
  840. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  841. DBG("mpic: mapping to irq chip @%p\n", chip);
  842. irq_set_chip_data(virq, mpic);
  843. irq_set_chip_and_handler(virq, chip, handle_fasteoi_irq);
  844. /* Set default irq type */
  845. irq_set_irq_type(virq, IRQ_TYPE_NONE);
  846. /* If the MPIC was reset, then all vectors have already been
  847. * initialized. Otherwise, a per source lazy initialization
  848. * is done here.
  849. */
  850. if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
  851. mpic_set_vector(virq, hw);
  852. mpic_set_destination(virq, mpic_processor_id(mpic));
  853. mpic_irq_set_priority(virq, 8);
  854. }
  855. return 0;
  856. }
  857. static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
  858. const u32 *intspec, unsigned int intsize,
  859. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  860. {
  861. struct mpic *mpic = h->host_data;
  862. static unsigned char map_mpic_senses[4] = {
  863. IRQ_TYPE_EDGE_RISING,
  864. IRQ_TYPE_LEVEL_LOW,
  865. IRQ_TYPE_LEVEL_HIGH,
  866. IRQ_TYPE_EDGE_FALLING,
  867. };
  868. *out_hwirq = intspec[0];
  869. if (intsize >= 4 && (mpic->flags & MPIC_FSL)) {
  870. /*
  871. * Freescale MPIC with extended intspec:
  872. * First two cells are as usual. Third specifies
  873. * an "interrupt type". Fourth is type-specific data.
  874. *
  875. * See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
  876. */
  877. switch (intspec[2]) {
  878. case 0:
  879. case 1: /* no EISR/EIMR support for now, treat as shared IRQ */
  880. break;
  881. case 2:
  882. if (intspec[0] >= ARRAY_SIZE(mpic->ipi_vecs))
  883. return -EINVAL;
  884. *out_hwirq = mpic->ipi_vecs[intspec[0]];
  885. break;
  886. case 3:
  887. if (intspec[0] >= ARRAY_SIZE(mpic->timer_vecs))
  888. return -EINVAL;
  889. *out_hwirq = mpic->timer_vecs[intspec[0]];
  890. break;
  891. default:
  892. pr_debug("%s: unknown irq type %u\n",
  893. __func__, intspec[2]);
  894. return -EINVAL;
  895. }
  896. *out_flags = map_mpic_senses[intspec[1] & 3];
  897. } else if (intsize > 1) {
  898. u32 mask = 0x3;
  899. /* Apple invented a new race of encoding on machines with
  900. * an HT APIC. They encode, among others, the index within
  901. * the HT APIC. We don't care about it here since thankfully,
  902. * it appears that they have the APIC already properly
  903. * configured, and thus our current fixup code that reads the
  904. * APIC config works fine. However, we still need to mask out
  905. * bits in the specifier to make sure we only get bit 0 which
  906. * is the level/edge bit (the only sense bit exposed by Apple),
  907. * as their bit 1 means something else.
  908. */
  909. if (machine_is(powermac))
  910. mask = 0x1;
  911. *out_flags = map_mpic_senses[intspec[1] & mask];
  912. } else
  913. *out_flags = IRQ_TYPE_NONE;
  914. DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
  915. intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
  916. return 0;
  917. }
  918. static struct irq_host_ops mpic_host_ops = {
  919. .match = mpic_host_match,
  920. .map = mpic_host_map,
  921. .xlate = mpic_host_xlate,
  922. };
  923. static int mpic_reset_prohibited(struct device_node *node)
  924. {
  925. return node && of_get_property(node, "pic-no-reset", NULL);
  926. }
  927. /*
  928. * Exported functions
  929. */
  930. struct mpic * __init mpic_alloc(struct device_node *node,
  931. phys_addr_t phys_addr,
  932. unsigned int flags,
  933. unsigned int isu_size,
  934. unsigned int irq_count,
  935. const char *name)
  936. {
  937. struct mpic *mpic;
  938. u32 greg_feature;
  939. const char *vers;
  940. int i;
  941. int intvec_top;
  942. u64 paddr = phys_addr;
  943. mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
  944. if (mpic == NULL)
  945. return NULL;
  946. mpic->name = name;
  947. mpic->hc_irq = mpic_irq_chip;
  948. mpic->hc_irq.name = name;
  949. if (flags & MPIC_PRIMARY)
  950. mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
  951. #ifdef CONFIG_MPIC_U3_HT_IRQS
  952. mpic->hc_ht_irq = mpic_irq_ht_chip;
  953. mpic->hc_ht_irq.name = name;
  954. if (flags & MPIC_PRIMARY)
  955. mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
  956. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  957. #ifdef CONFIG_SMP
  958. mpic->hc_ipi = mpic_ipi_chip;
  959. mpic->hc_ipi.name = name;
  960. #endif /* CONFIG_SMP */
  961. mpic->hc_tm = mpic_tm_chip;
  962. mpic->hc_tm.name = name;
  963. mpic->flags = flags;
  964. mpic->isu_size = isu_size;
  965. mpic->irq_count = irq_count;
  966. mpic->num_sources = 0; /* so far */
  967. if (flags & MPIC_LARGE_VECTORS)
  968. intvec_top = 2047;
  969. else
  970. intvec_top = 255;
  971. mpic->timer_vecs[0] = intvec_top - 12;
  972. mpic->timer_vecs[1] = intvec_top - 11;
  973. mpic->timer_vecs[2] = intvec_top - 10;
  974. mpic->timer_vecs[3] = intvec_top - 9;
  975. mpic->timer_vecs[4] = intvec_top - 8;
  976. mpic->timer_vecs[5] = intvec_top - 7;
  977. mpic->timer_vecs[6] = intvec_top - 6;
  978. mpic->timer_vecs[7] = intvec_top - 5;
  979. mpic->ipi_vecs[0] = intvec_top - 4;
  980. mpic->ipi_vecs[1] = intvec_top - 3;
  981. mpic->ipi_vecs[2] = intvec_top - 2;
  982. mpic->ipi_vecs[3] = intvec_top - 1;
  983. mpic->spurious_vec = intvec_top;
  984. /* Check for "big-endian" in device-tree */
  985. if (node && of_get_property(node, "big-endian", NULL) != NULL)
  986. mpic->flags |= MPIC_BIG_ENDIAN;
  987. if (node && of_device_is_compatible(node, "fsl,mpic"))
  988. mpic->flags |= MPIC_FSL;
  989. /* Look for protected sources */
  990. if (node) {
  991. int psize;
  992. unsigned int bits, mapsize;
  993. const u32 *psrc =
  994. of_get_property(node, "protected-sources", &psize);
  995. if (psrc) {
  996. psize /= 4;
  997. bits = intvec_top + 1;
  998. mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
  999. mpic->protected = kzalloc(mapsize, GFP_KERNEL);
  1000. BUG_ON(mpic->protected == NULL);
  1001. for (i = 0; i < psize; i++) {
  1002. if (psrc[i] > intvec_top)
  1003. continue;
  1004. __set_bit(psrc[i], mpic->protected);
  1005. }
  1006. }
  1007. }
  1008. #ifdef CONFIG_MPIC_WEIRD
  1009. mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
  1010. #endif
  1011. /* default register type */
  1012. mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ?
  1013. mpic_access_mmio_be : mpic_access_mmio_le;
  1014. /* If no physical address is passed in, a device-node is mandatory */
  1015. BUG_ON(paddr == 0 && node == NULL);
  1016. /* If no physical address passed in, check if it's dcr based */
  1017. if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL) {
  1018. #ifdef CONFIG_PPC_DCR
  1019. mpic->flags |= MPIC_USES_DCR;
  1020. mpic->reg_type = mpic_access_dcr;
  1021. #else
  1022. BUG();
  1023. #endif /* CONFIG_PPC_DCR */
  1024. }
  1025. /* If the MPIC is not DCR based, and no physical address was passed
  1026. * in, try to obtain one
  1027. */
  1028. if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) {
  1029. const u32 *reg = of_get_property(node, "reg", NULL);
  1030. BUG_ON(reg == NULL);
  1031. paddr = of_translate_address(node, reg);
  1032. BUG_ON(paddr == OF_BAD_ADDR);
  1033. }
  1034. /* Map the global registers */
  1035. mpic_map(mpic, node, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
  1036. mpic_map(mpic, node, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
  1037. /* Reset */
  1038. /* When using a device-node, reset requests are only honored if the MPIC
  1039. * is allowed to reset.
  1040. */
  1041. if (mpic_reset_prohibited(node))
  1042. mpic->flags |= MPIC_NO_RESET;
  1043. if ((flags & MPIC_WANTS_RESET) && !(mpic->flags & MPIC_NO_RESET)) {
  1044. printk(KERN_DEBUG "mpic: Resetting\n");
  1045. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1046. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1047. | MPIC_GREG_GCONF_RESET);
  1048. while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1049. & MPIC_GREG_GCONF_RESET)
  1050. mb();
  1051. }
  1052. /* CoreInt */
  1053. if (flags & MPIC_ENABLE_COREINT)
  1054. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1055. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1056. | MPIC_GREG_GCONF_COREINT);
  1057. if (flags & MPIC_ENABLE_MCK)
  1058. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1059. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1060. | MPIC_GREG_GCONF_MCK);
  1061. /* Read feature register, calculate num CPUs and, for non-ISU
  1062. * MPICs, num sources as well. On ISU MPICs, sources are counted
  1063. * as ISUs are added
  1064. */
  1065. greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
  1066. mpic->num_cpus = ((greg_feature & MPIC_GREG_FEATURE_LAST_CPU_MASK)
  1067. >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
  1068. if (isu_size == 0) {
  1069. if (flags & MPIC_BROKEN_FRR_NIRQS)
  1070. mpic->num_sources = mpic->irq_count;
  1071. else
  1072. mpic->num_sources =
  1073. ((greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
  1074. >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
  1075. }
  1076. /* Map the per-CPU registers */
  1077. for (i = 0; i < mpic->num_cpus; i++) {
  1078. mpic_map(mpic, node, paddr, &mpic->cpuregs[i],
  1079. MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE),
  1080. 0x1000);
  1081. }
  1082. /* Initialize main ISU if none provided */
  1083. if (mpic->isu_size == 0) {
  1084. mpic->isu_size = mpic->num_sources;
  1085. mpic_map(mpic, node, paddr, &mpic->isus[0],
  1086. MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
  1087. }
  1088. mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
  1089. mpic->isu_mask = (1 << mpic->isu_shift) - 1;
  1090. mpic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
  1091. isu_size ? isu_size : mpic->num_sources,
  1092. &mpic_host_ops,
  1093. flags & MPIC_LARGE_VECTORS ? 2048 : 256);
  1094. if (mpic->irqhost == NULL)
  1095. return NULL;
  1096. mpic->irqhost->host_data = mpic;
  1097. /* Display version */
  1098. switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
  1099. case 1:
  1100. vers = "1.0";
  1101. break;
  1102. case 2:
  1103. vers = "1.2";
  1104. break;
  1105. case 3:
  1106. vers = "1.3";
  1107. break;
  1108. default:
  1109. vers = "<unknown>";
  1110. break;
  1111. }
  1112. printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
  1113. " max %d CPUs\n",
  1114. name, vers, (unsigned long long)paddr, mpic->num_cpus);
  1115. printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
  1116. mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
  1117. mpic->next = mpics;
  1118. mpics = mpic;
  1119. if (flags & MPIC_PRIMARY) {
  1120. mpic_primary = mpic;
  1121. irq_set_default_host(mpic->irqhost);
  1122. }
  1123. return mpic;
  1124. }
  1125. void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
  1126. phys_addr_t paddr)
  1127. {
  1128. unsigned int isu_first = isu_num * mpic->isu_size;
  1129. BUG_ON(isu_num >= MPIC_MAX_ISU);
  1130. mpic_map(mpic, mpic->irqhost->of_node,
  1131. paddr, &mpic->isus[isu_num], 0,
  1132. MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
  1133. if ((isu_first + mpic->isu_size) > mpic->num_sources)
  1134. mpic->num_sources = isu_first + mpic->isu_size;
  1135. }
  1136. void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
  1137. {
  1138. mpic->senses = senses;
  1139. mpic->senses_count = count;
  1140. }
  1141. void __init mpic_init(struct mpic *mpic)
  1142. {
  1143. int i;
  1144. int cpu;
  1145. BUG_ON(mpic->num_sources == 0);
  1146. printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
  1147. /* Set current processor priority to max */
  1148. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
  1149. /* Initialize timers to our reserved vectors and mask them for now */
  1150. for (i = 0; i < 4; i++) {
  1151. mpic_write(mpic->tmregs,
  1152. i * MPIC_INFO(TIMER_STRIDE) +
  1153. MPIC_INFO(TIMER_DESTINATION),
  1154. 1 << hard_smp_processor_id());
  1155. mpic_write(mpic->tmregs,
  1156. i * MPIC_INFO(TIMER_STRIDE) +
  1157. MPIC_INFO(TIMER_VECTOR_PRI),
  1158. MPIC_VECPRI_MASK |
  1159. (9 << MPIC_VECPRI_PRIORITY_SHIFT) |
  1160. (mpic->timer_vecs[0] + i));
  1161. }
  1162. /* Initialize IPIs to our reserved vectors and mark them disabled for now */
  1163. mpic_test_broken_ipi(mpic);
  1164. for (i = 0; i < 4; i++) {
  1165. mpic_ipi_write(i,
  1166. MPIC_VECPRI_MASK |
  1167. (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
  1168. (mpic->ipi_vecs[0] + i));
  1169. }
  1170. /* Initialize interrupt sources */
  1171. if (mpic->irq_count == 0)
  1172. mpic->irq_count = mpic->num_sources;
  1173. /* Do the HT PIC fixups on U3 broken mpic */
  1174. DBG("MPIC flags: %x\n", mpic->flags);
  1175. if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
  1176. mpic_scan_ht_pics(mpic);
  1177. mpic_u3msi_init(mpic);
  1178. }
  1179. mpic_pasemi_msi_init(mpic);
  1180. cpu = mpic_processor_id(mpic);
  1181. if (!(mpic->flags & MPIC_NO_RESET)) {
  1182. for (i = 0; i < mpic->num_sources; i++) {
  1183. /* start with vector = source number, and masked */
  1184. u32 vecpri = MPIC_VECPRI_MASK | i |
  1185. (8 << MPIC_VECPRI_PRIORITY_SHIFT);
  1186. /* check if protected */
  1187. if (mpic->protected && test_bit(i, mpic->protected))
  1188. continue;
  1189. /* init hw */
  1190. mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
  1191. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
  1192. }
  1193. }
  1194. /* Init spurious vector */
  1195. mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
  1196. /* Disable 8259 passthrough, if supported */
  1197. if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
  1198. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1199. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1200. | MPIC_GREG_GCONF_8259_PTHROU_DIS);
  1201. if (mpic->flags & MPIC_NO_BIAS)
  1202. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1203. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1204. | MPIC_GREG_GCONF_NO_BIAS);
  1205. /* Set current processor priority to 0 */
  1206. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
  1207. #ifdef CONFIG_PM
  1208. /* allocate memory to save mpic state */
  1209. mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
  1210. GFP_KERNEL);
  1211. BUG_ON(mpic->save_data == NULL);
  1212. #endif
  1213. }
  1214. void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
  1215. {
  1216. u32 v;
  1217. v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
  1218. v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
  1219. v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
  1220. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
  1221. }
  1222. void __init mpic_set_serial_int(struct mpic *mpic, int enable)
  1223. {
  1224. unsigned long flags;
  1225. u32 v;
  1226. raw_spin_lock_irqsave(&mpic_lock, flags);
  1227. v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
  1228. if (enable)
  1229. v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
  1230. else
  1231. v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
  1232. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
  1233. raw_spin_unlock_irqrestore(&mpic_lock, flags);
  1234. }
  1235. void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
  1236. {
  1237. struct mpic *mpic = mpic_find(irq);
  1238. unsigned int src = virq_to_hw(irq);
  1239. unsigned long flags;
  1240. u32 reg;
  1241. if (!mpic)
  1242. return;
  1243. raw_spin_lock_irqsave(&mpic_lock, flags);
  1244. if (mpic_is_ipi(mpic, irq)) {
  1245. reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
  1246. ~MPIC_VECPRI_PRIORITY_MASK;
  1247. mpic_ipi_write(src - mpic->ipi_vecs[0],
  1248. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  1249. } else if (mpic_is_tm(mpic, irq)) {
  1250. reg = mpic_tm_read(src - mpic->timer_vecs[0]) &
  1251. ~MPIC_VECPRI_PRIORITY_MASK;
  1252. mpic_tm_write(src - mpic->timer_vecs[0],
  1253. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  1254. } else {
  1255. reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
  1256. & ~MPIC_VECPRI_PRIORITY_MASK;
  1257. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  1258. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  1259. }
  1260. raw_spin_unlock_irqrestore(&mpic_lock, flags);
  1261. }
  1262. void mpic_setup_this_cpu(void)
  1263. {
  1264. #ifdef CONFIG_SMP
  1265. struct mpic *mpic = mpic_primary;
  1266. unsigned long flags;
  1267. u32 msk = 1 << hard_smp_processor_id();
  1268. unsigned int i;
  1269. BUG_ON(mpic == NULL);
  1270. DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  1271. raw_spin_lock_irqsave(&mpic_lock, flags);
  1272. /* let the mpic know we want intrs. default affinity is 0xffffffff
  1273. * until changed via /proc. That's how it's done on x86. If we want
  1274. * it differently, then we should make sure we also change the default
  1275. * values of irq_desc[].affinity in irq.c.
  1276. */
  1277. if (distribute_irqs) {
  1278. for (i = 0; i < mpic->num_sources ; i++)
  1279. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1280. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
  1281. }
  1282. /* Set current processor priority to 0 */
  1283. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
  1284. raw_spin_unlock_irqrestore(&mpic_lock, flags);
  1285. #endif /* CONFIG_SMP */
  1286. }
  1287. int mpic_cpu_get_priority(void)
  1288. {
  1289. struct mpic *mpic = mpic_primary;
  1290. return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
  1291. }
  1292. void mpic_cpu_set_priority(int prio)
  1293. {
  1294. struct mpic *mpic = mpic_primary;
  1295. prio &= MPIC_CPU_TASKPRI_MASK;
  1296. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
  1297. }
  1298. void mpic_teardown_this_cpu(int secondary)
  1299. {
  1300. struct mpic *mpic = mpic_primary;
  1301. unsigned long flags;
  1302. u32 msk = 1 << hard_smp_processor_id();
  1303. unsigned int i;
  1304. BUG_ON(mpic == NULL);
  1305. DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  1306. raw_spin_lock_irqsave(&mpic_lock, flags);
  1307. /* let the mpic know we don't want intrs. */
  1308. for (i = 0; i < mpic->num_sources ; i++)
  1309. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1310. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
  1311. /* Set current processor priority to max */
  1312. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
  1313. /* We need to EOI the IPI since not all platforms reset the MPIC
  1314. * on boot and new interrupts wouldn't get delivered otherwise.
  1315. */
  1316. mpic_eoi(mpic);
  1317. raw_spin_unlock_irqrestore(&mpic_lock, flags);
  1318. }
  1319. static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
  1320. {
  1321. u32 src;
  1322. src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
  1323. #ifdef DEBUG_LOW
  1324. DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
  1325. #endif
  1326. if (unlikely(src == mpic->spurious_vec)) {
  1327. if (mpic->flags & MPIC_SPV_EOI)
  1328. mpic_eoi(mpic);
  1329. return NO_IRQ;
  1330. }
  1331. if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
  1332. if (printk_ratelimit())
  1333. printk(KERN_WARNING "%s: Got protected source %d !\n",
  1334. mpic->name, (int)src);
  1335. mpic_eoi(mpic);
  1336. return NO_IRQ;
  1337. }
  1338. return irq_linear_revmap(mpic->irqhost, src);
  1339. }
  1340. unsigned int mpic_get_one_irq(struct mpic *mpic)
  1341. {
  1342. return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
  1343. }
  1344. unsigned int mpic_get_irq(void)
  1345. {
  1346. struct mpic *mpic = mpic_primary;
  1347. BUG_ON(mpic == NULL);
  1348. return mpic_get_one_irq(mpic);
  1349. }
  1350. unsigned int mpic_get_coreint_irq(void)
  1351. {
  1352. #ifdef CONFIG_BOOKE
  1353. struct mpic *mpic = mpic_primary;
  1354. u32 src;
  1355. BUG_ON(mpic == NULL);
  1356. src = mfspr(SPRN_EPR);
  1357. if (unlikely(src == mpic->spurious_vec)) {
  1358. if (mpic->flags & MPIC_SPV_EOI)
  1359. mpic_eoi(mpic);
  1360. return NO_IRQ;
  1361. }
  1362. if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
  1363. if (printk_ratelimit())
  1364. printk(KERN_WARNING "%s: Got protected source %d !\n",
  1365. mpic->name, (int)src);
  1366. return NO_IRQ;
  1367. }
  1368. return irq_linear_revmap(mpic->irqhost, src);
  1369. #else
  1370. return NO_IRQ;
  1371. #endif
  1372. }
  1373. unsigned int mpic_get_mcirq(void)
  1374. {
  1375. struct mpic *mpic = mpic_primary;
  1376. BUG_ON(mpic == NULL);
  1377. return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
  1378. }
  1379. #ifdef CONFIG_SMP
  1380. void mpic_request_ipis(void)
  1381. {
  1382. struct mpic *mpic = mpic_primary;
  1383. int i;
  1384. BUG_ON(mpic == NULL);
  1385. printk(KERN_INFO "mpic: requesting IPIs...\n");
  1386. for (i = 0; i < 4; i++) {
  1387. unsigned int vipi = irq_create_mapping(mpic->irqhost,
  1388. mpic->ipi_vecs[0] + i);
  1389. if (vipi == NO_IRQ) {
  1390. printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
  1391. continue;
  1392. }
  1393. smp_request_message_ipi(vipi, i);
  1394. }
  1395. }
  1396. void smp_mpic_message_pass(int cpu, int msg)
  1397. {
  1398. struct mpic *mpic = mpic_primary;
  1399. u32 physmask;
  1400. BUG_ON(mpic == NULL);
  1401. /* make sure we're sending something that translates to an IPI */
  1402. if ((unsigned int)msg > 3) {
  1403. printk("SMP %d: smp_message_pass: unknown msg %d\n",
  1404. smp_processor_id(), msg);
  1405. return;
  1406. }
  1407. #ifdef DEBUG_IPI
  1408. DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, msg);
  1409. #endif
  1410. physmask = 1 << get_hard_smp_processor_id(cpu);
  1411. mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
  1412. msg * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE), physmask);
  1413. }
  1414. int __init smp_mpic_probe(void)
  1415. {
  1416. int nr_cpus;
  1417. DBG("smp_mpic_probe()...\n");
  1418. nr_cpus = cpumask_weight(cpu_possible_mask);
  1419. DBG("nr_cpus: %d\n", nr_cpus);
  1420. if (nr_cpus > 1)
  1421. mpic_request_ipis();
  1422. return nr_cpus;
  1423. }
  1424. void __devinit smp_mpic_setup_cpu(int cpu)
  1425. {
  1426. mpic_setup_this_cpu();
  1427. }
  1428. void mpic_reset_core(int cpu)
  1429. {
  1430. struct mpic *mpic = mpic_primary;
  1431. u32 pir;
  1432. int cpuid = get_hard_smp_processor_id(cpu);
  1433. /* Set target bit for core reset */
  1434. pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
  1435. pir |= (1 << cpuid);
  1436. mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
  1437. mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
  1438. /* Restore target bit after reset complete */
  1439. pir &= ~(1 << cpuid);
  1440. mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
  1441. mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
  1442. }
  1443. #endif /* CONFIG_SMP */
  1444. #ifdef CONFIG_PM
  1445. static void mpic_suspend_one(struct mpic *mpic)
  1446. {
  1447. int i;
  1448. for (i = 0; i < mpic->num_sources; i++) {
  1449. mpic->save_data[i].vecprio =
  1450. mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
  1451. mpic->save_data[i].dest =
  1452. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
  1453. }
  1454. }
  1455. static int mpic_suspend(void)
  1456. {
  1457. struct mpic *mpic = mpics;
  1458. while (mpic) {
  1459. mpic_suspend_one(mpic);
  1460. mpic = mpic->next;
  1461. }
  1462. return 0;
  1463. }
  1464. static void mpic_resume_one(struct mpic *mpic)
  1465. {
  1466. int i;
  1467. for (i = 0; i < mpic->num_sources; i++) {
  1468. mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
  1469. mpic->save_data[i].vecprio);
  1470. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1471. mpic->save_data[i].dest);
  1472. #ifdef CONFIG_MPIC_U3_HT_IRQS
  1473. if (mpic->fixups) {
  1474. struct mpic_irq_fixup *fixup = &mpic->fixups[i];
  1475. if (fixup->base) {
  1476. /* we use the lowest bit in an inverted meaning */
  1477. if ((mpic->save_data[i].fixup_data & 1) == 0)
  1478. continue;
  1479. /* Enable and configure */
  1480. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  1481. writel(mpic->save_data[i].fixup_data & ~1,
  1482. fixup->base + 4);
  1483. }
  1484. }
  1485. #endif
  1486. } /* end for loop */
  1487. }
  1488. static void mpic_resume(void)
  1489. {
  1490. struct mpic *mpic = mpics;
  1491. while (mpic) {
  1492. mpic_resume_one(mpic);
  1493. mpic = mpic->next;
  1494. }
  1495. }
  1496. static struct syscore_ops mpic_syscore_ops = {
  1497. .resume = mpic_resume,
  1498. .suspend = mpic_suspend,
  1499. };
  1500. static int mpic_init_sys(void)
  1501. {
  1502. register_syscore_ops(&mpic_syscore_ops);
  1503. return 0;
  1504. }
  1505. device_initcall(mpic_init_sys);
  1506. #endif