clk-exynos4.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111
  1. /*
  2. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  3. * Copyright (c) 2013 Linaro Ltd.
  4. * Author: Thomas Abraham <thomas.ab@samsung.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Common Clock Framework support for all Exynos4 SoCs.
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clkdev.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/of.h>
  16. #include <linux/of_address.h>
  17. #include "clk.h"
  18. /* Exynos4 clock controller register offsets */
  19. #define SRC_LEFTBUS 0x4200
  20. #define DIV_LEFTBUS 0x4500
  21. #define GATE_IP_LEFTBUS 0x4800
  22. #define E4X12_GATE_IP_IMAGE 0x4930
  23. #define SRC_RIGHTBUS 0x8200
  24. #define DIV_RIGHTBUS 0x8500
  25. #define GATE_IP_RIGHTBUS 0x8800
  26. #define E4X12_GATE_IP_PERIR 0x8960
  27. #define EPLL_LOCK 0xc010
  28. #define VPLL_LOCK 0xc020
  29. #define EPLL_CON0 0xc110
  30. #define EPLL_CON1 0xc114
  31. #define EPLL_CON2 0xc118
  32. #define VPLL_CON0 0xc120
  33. #define VPLL_CON1 0xc124
  34. #define VPLL_CON2 0xc128
  35. #define SRC_TOP0 0xc210
  36. #define SRC_TOP1 0xc214
  37. #define SRC_CAM 0xc220
  38. #define SRC_TV 0xc224
  39. #define SRC_MFC 0xcc28
  40. #define SRC_G3D 0xc22c
  41. #define E4210_SRC_IMAGE 0xc230
  42. #define SRC_LCD0 0xc234
  43. #define E4210_SRC_LCD1 0xc238
  44. #define E4X12_SRC_ISP 0xc238
  45. #define SRC_MAUDIO 0xc23c
  46. #define SRC_FSYS 0xc240
  47. #define SRC_PERIL0 0xc250
  48. #define SRC_PERIL1 0xc254
  49. #define E4X12_SRC_CAM1 0xc258
  50. #define SRC_MASK_TOP 0xc310
  51. #define SRC_MASK_CAM 0xc320
  52. #define SRC_MASK_TV 0xc324
  53. #define SRC_MASK_LCD0 0xc334
  54. #define E4210_SRC_MASK_LCD1 0xc338
  55. #define E4X12_SRC_MASK_ISP 0xc338
  56. #define SRC_MASK_MAUDIO 0xc33c
  57. #define SRC_MASK_FSYS 0xc340
  58. #define SRC_MASK_PERIL0 0xc350
  59. #define SRC_MASK_PERIL1 0xc354
  60. #define DIV_TOP 0xc510
  61. #define DIV_CAM 0xc520
  62. #define DIV_TV 0xc524
  63. #define DIV_MFC 0xc528
  64. #define DIV_G3D 0xc52c
  65. #define DIV_IMAGE 0xc530
  66. #define DIV_LCD0 0xc534
  67. #define E4210_DIV_LCD1 0xc538
  68. #define E4X12_DIV_ISP 0xc538
  69. #define DIV_MAUDIO 0xc53c
  70. #define DIV_FSYS0 0xc540
  71. #define DIV_FSYS1 0xc544
  72. #define DIV_FSYS2 0xc548
  73. #define DIV_FSYS3 0xc54c
  74. #define DIV_PERIL0 0xc550
  75. #define DIV_PERIL1 0xc554
  76. #define DIV_PERIL2 0xc558
  77. #define DIV_PERIL3 0xc55c
  78. #define DIV_PERIL4 0xc560
  79. #define DIV_PERIL5 0xc564
  80. #define E4X12_DIV_CAM1 0xc568
  81. #define GATE_SCLK_CAM 0xc820
  82. #define GATE_IP_CAM 0xc920
  83. #define GATE_IP_TV 0xc924
  84. #define GATE_IP_MFC 0xc928
  85. #define GATE_IP_G3D 0xc92c
  86. #define E4210_GATE_IP_IMAGE 0xc930
  87. #define GATE_IP_LCD0 0xc934
  88. #define E4210_GATE_IP_LCD1 0xc938
  89. #define E4X12_GATE_IP_ISP 0xc938
  90. #define E4X12_GATE_IP_MAUDIO 0xc93c
  91. #define GATE_IP_FSYS 0xc940
  92. #define GATE_IP_GPS 0xc94c
  93. #define GATE_IP_PERIL 0xc950
  94. #define E4210_GATE_IP_PERIR 0xc960
  95. #define GATE_BLOCK 0xc970
  96. #define E4X12_MPLL_LOCK 0x10008
  97. #define E4X12_MPLL_CON0 0x10108
  98. #define SRC_DMC 0x10200
  99. #define SRC_MASK_DMC 0x10300
  100. #define DIV_DMC0 0x10500
  101. #define DIV_DMC1 0x10504
  102. #define GATE_IP_DMC 0x10900
  103. #define APLL_LOCK 0x14000
  104. #define APLL_CON0 0x14100
  105. #define E4210_MPLL_CON0 0x14108
  106. #define SRC_CPU 0x14200
  107. #define DIV_CPU0 0x14500
  108. #define DIV_CPU1 0x14504
  109. #define GATE_SCLK_CPU 0x14800
  110. #define GATE_IP_CPU 0x14900
  111. #define E4X12_DIV_ISP0 0x18300
  112. #define E4X12_DIV_ISP1 0x18304
  113. #define E4X12_GATE_ISP0 0x18800
  114. #define E4X12_GATE_ISP1 0x18804
  115. /* the exynos4 soc type */
  116. enum exynos4_soc {
  117. EXYNOS4210,
  118. EXYNOS4X12,
  119. };
  120. /* list of PLLs to be registered */
  121. enum exynos4_plls {
  122. apll, mpll, epll, vpll,
  123. nr_plls /* number of PLLs */
  124. };
  125. /*
  126. * Let each supported clock get a unique id. This id is used to lookup the clock
  127. * for device tree based platforms. The clocks are categorized into three
  128. * sections: core, sclk gate and bus interface gate clocks.
  129. *
  130. * When adding a new clock to this list, it is advised to choose a clock
  131. * category and add it to the end of that category. That is because the the
  132. * device tree source file is referring to these ids and any change in the
  133. * sequence number of existing clocks will require corresponding change in the
  134. * device tree files. This limitation would go away when pre-processor support
  135. * for dtc would be available.
  136. */
  137. enum exynos4_clks {
  138. none,
  139. /* core clocks */
  140. xxti, xusbxti, fin_pll, fout_apll, fout_mpll, fout_epll, fout_vpll,
  141. sclk_apll, sclk_mpll, sclk_epll, sclk_vpll, arm_clk, aclk200, aclk100,
  142. aclk160, aclk133, mout_mpll_user_t, mout_mpll_user_c, mout_core,
  143. mout_apll, /* 20 */
  144. /* gate for special clocks (sclk) */
  145. sclk_fimc0 = 128, sclk_fimc1, sclk_fimc2, sclk_fimc3, sclk_cam0,
  146. sclk_cam1, sclk_csis0, sclk_csis1, sclk_hdmi, sclk_mixer, sclk_dac,
  147. sclk_pixel, sclk_fimd0, sclk_mdnie0, sclk_mdnie_pwm0, sclk_mipi0,
  148. sclk_audio0, sclk_mmc0, sclk_mmc1, sclk_mmc2, sclk_mmc3, sclk_mmc4,
  149. sclk_sata, sclk_uart0, sclk_uart1, sclk_uart2, sclk_uart3, sclk_uart4,
  150. sclk_audio1, sclk_audio2, sclk_spdif, sclk_spi0, sclk_spi1, sclk_spi2,
  151. sclk_slimbus, sclk_fimd1, sclk_mipi1, sclk_pcm1, sclk_pcm2, sclk_i2s1,
  152. sclk_i2s2, sclk_mipihsi, sclk_mfc, sclk_pcm0, sclk_g3d, sclk_pwm_isp,
  153. sclk_spi0_isp, sclk_spi1_isp, sclk_uart_isp, sclk_fimg2d,
  154. /* gate clocks */
  155. fimc0 = 256, fimc1, fimc2, fimc3, csis0, csis1, jpeg, smmu_fimc0,
  156. smmu_fimc1, smmu_fimc2, smmu_fimc3, smmu_jpeg, vp, mixer, tvenc, hdmi,
  157. smmu_tv, mfc, smmu_mfcl, smmu_mfcr, g3d, g2d, rotator, mdma, smmu_g2d,
  158. smmu_rotator, smmu_mdma, fimd0, mie0, mdnie0, dsim0, smmu_fimd0, fimd1,
  159. mie1, dsim1, smmu_fimd1, pdma0, pdma1, pcie_phy, sata_phy, tsi, sdmmc0,
  160. sdmmc1, sdmmc2, sdmmc3, sdmmc4, sata, sromc, usb_host, usb_device, pcie,
  161. onenand, nfcon, smmu_pcie, gps, smmu_gps, uart0, uart1, uart2, uart3,
  162. uart4, i2c0, i2c1, i2c2, i2c3, i2c4, i2c5, i2c6, i2c7, i2c_hdmi, tsadc,
  163. spi0, spi1, spi2, i2s1, i2s2, pcm0, i2s0, pcm1, pcm2, pwm, slimbus,
  164. spdif, ac97, modemif, chipid, sysreg, hdmi_cec, mct, wdt, rtc, keyif,
  165. audss, mipi_hsi, mdma2, pixelasyncm0, pixelasyncm1, fimc_lite0,
  166. fimc_lite1, ppmuispx, ppmuispmx, fimc_isp, fimc_drc, fimc_fd, mcuisp,
  167. gicisp, smmu_isp, smmu_drc, smmu_fd, smmu_lite0, smmu_lite1, mcuctl_isp,
  168. mpwm_isp, i2c0_isp, i2c1_isp, mtcadc_isp, pwm_isp, wdt_isp, uart_isp,
  169. asyncaxim, smmu_ispcx, spi0_isp, spi1_isp, pwm_isp_sclk, spi0_isp_sclk,
  170. spi1_isp_sclk, uart_isp_sclk, tmu_apbif,
  171. /* mux clocks */
  172. mout_fimc0 = 384, mout_fimc1, mout_fimc2, mout_fimc3, mout_cam0,
  173. mout_cam1, mout_csis0, mout_csis1, mout_g3d0, mout_g3d1, mout_g3d,
  174. aclk400_mcuisp,
  175. /* div clocks */
  176. div_isp0 = 450, div_isp1, div_mcuisp0, div_mcuisp1, div_aclk200,
  177. div_aclk400_mcuisp,
  178. nr_clks,
  179. };
  180. /*
  181. * list of controller registers to be saved and restored during a
  182. * suspend/resume cycle.
  183. */
  184. static unsigned long exynos4210_clk_save[] __initdata = {
  185. E4210_SRC_IMAGE,
  186. E4210_SRC_LCD1,
  187. E4210_SRC_MASK_LCD1,
  188. E4210_DIV_LCD1,
  189. E4210_GATE_IP_IMAGE,
  190. E4210_GATE_IP_LCD1,
  191. E4210_GATE_IP_PERIR,
  192. E4210_MPLL_CON0,
  193. };
  194. static unsigned long exynos4x12_clk_save[] __initdata = {
  195. E4X12_GATE_IP_IMAGE,
  196. E4X12_GATE_IP_PERIR,
  197. E4X12_SRC_CAM1,
  198. E4X12_DIV_ISP,
  199. E4X12_DIV_CAM1,
  200. E4X12_MPLL_CON0,
  201. };
  202. static unsigned long exynos4_clk_regs[] __initdata = {
  203. SRC_LEFTBUS,
  204. DIV_LEFTBUS,
  205. GATE_IP_LEFTBUS,
  206. SRC_RIGHTBUS,
  207. DIV_RIGHTBUS,
  208. GATE_IP_RIGHTBUS,
  209. EPLL_CON0,
  210. EPLL_CON1,
  211. EPLL_CON2,
  212. VPLL_CON0,
  213. VPLL_CON1,
  214. VPLL_CON2,
  215. SRC_TOP0,
  216. SRC_TOP1,
  217. SRC_CAM,
  218. SRC_TV,
  219. SRC_MFC,
  220. SRC_G3D,
  221. SRC_LCD0,
  222. SRC_MAUDIO,
  223. SRC_FSYS,
  224. SRC_PERIL0,
  225. SRC_PERIL1,
  226. SRC_MASK_TOP,
  227. SRC_MASK_CAM,
  228. SRC_MASK_TV,
  229. SRC_MASK_LCD0,
  230. SRC_MASK_MAUDIO,
  231. SRC_MASK_FSYS,
  232. SRC_MASK_PERIL0,
  233. SRC_MASK_PERIL1,
  234. DIV_TOP,
  235. DIV_CAM,
  236. DIV_TV,
  237. DIV_MFC,
  238. DIV_G3D,
  239. DIV_IMAGE,
  240. DIV_LCD0,
  241. DIV_MAUDIO,
  242. DIV_FSYS0,
  243. DIV_FSYS1,
  244. DIV_FSYS2,
  245. DIV_FSYS3,
  246. DIV_PERIL0,
  247. DIV_PERIL1,
  248. DIV_PERIL2,
  249. DIV_PERIL3,
  250. DIV_PERIL4,
  251. DIV_PERIL5,
  252. GATE_SCLK_CAM,
  253. GATE_IP_CAM,
  254. GATE_IP_TV,
  255. GATE_IP_MFC,
  256. GATE_IP_G3D,
  257. GATE_IP_LCD0,
  258. GATE_IP_FSYS,
  259. GATE_IP_GPS,
  260. GATE_IP_PERIL,
  261. GATE_BLOCK,
  262. SRC_MASK_DMC,
  263. SRC_DMC,
  264. DIV_DMC0,
  265. DIV_DMC1,
  266. GATE_IP_DMC,
  267. APLL_CON0,
  268. SRC_CPU,
  269. DIV_CPU0,
  270. DIV_CPU1,
  271. GATE_SCLK_CPU,
  272. GATE_IP_CPU,
  273. };
  274. /* list of all parent clock list */
  275. PNAME(mout_apll_p) = { "fin_pll", "fout_apll", };
  276. PNAME(mout_mpll_p) = { "fin_pll", "fout_mpll", };
  277. PNAME(mout_epll_p) = { "fin_pll", "fout_epll", };
  278. PNAME(mout_vpllsrc_p) = { "fin_pll", "sclk_hdmi24m", };
  279. PNAME(mout_vpll_p) = { "fin_pll", "fout_vpll", };
  280. PNAME(sclk_evpll_p) = { "sclk_epll", "sclk_vpll", };
  281. PNAME(mout_mfc_p) = { "mout_mfc0", "mout_mfc1", };
  282. PNAME(mout_g3d_p) = { "mout_g3d0", "mout_g3d1", };
  283. PNAME(mout_g2d_p) = { "mout_g2d0", "mout_g2d1", };
  284. PNAME(mout_hdmi_p) = { "sclk_pixel", "sclk_hdmiphy", };
  285. PNAME(mout_jpeg_p) = { "mout_jpeg0", "mout_jpeg1", };
  286. PNAME(mout_spdif_p) = { "sclk_audio0", "sclk_audio1", "sclk_audio2",
  287. "spdif_extclk", };
  288. PNAME(mout_onenand_p) = {"aclk133", "aclk160", };
  289. PNAME(mout_onenand1_p) = {"mout_onenand", "sclk_vpll", };
  290. /* Exynos 4210-specific parent groups */
  291. PNAME(sclk_vpll_p4210) = { "mout_vpllsrc", "fout_vpll", };
  292. PNAME(mout_core_p4210) = { "mout_apll", "sclk_mpll", };
  293. PNAME(sclk_ampll_p4210) = { "sclk_mpll", "sclk_apll", };
  294. PNAME(group1_p4210) = { "xxti", "xusbxti", "sclk_hdmi24m",
  295. "sclk_usbphy0", "none", "sclk_hdmiphy",
  296. "sclk_mpll", "sclk_epll", "sclk_vpll", };
  297. PNAME(mout_audio0_p4210) = { "cdclk0", "none", "sclk_hdmi24m",
  298. "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
  299. "sclk_epll", "sclk_vpll" };
  300. PNAME(mout_audio1_p4210) = { "cdclk1", "none", "sclk_hdmi24m",
  301. "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
  302. "sclk_epll", "sclk_vpll", };
  303. PNAME(mout_audio2_p4210) = { "cdclk2", "none", "sclk_hdmi24m",
  304. "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll",
  305. "sclk_epll", "sclk_vpll", };
  306. PNAME(mout_mixer_p4210) = { "sclk_dac", "sclk_hdmi", };
  307. PNAME(mout_dac_p4210) = { "sclk_vpll", "sclk_hdmiphy", };
  308. /* Exynos 4x12-specific parent groups */
  309. PNAME(mout_mpll_user_p4x12) = { "fin_pll", "sclk_mpll", };
  310. PNAME(mout_core_p4x12) = { "mout_apll", "mout_mpll_user_c", };
  311. PNAME(sclk_ampll_p4x12) = { "mout_mpll_user_t", "sclk_apll", };
  312. PNAME(group1_p4x12) = { "xxti", "xusbxti", "sclk_hdmi24m", "sclk_usbphy0",
  313. "none", "sclk_hdmiphy", "mout_mpll_user_t",
  314. "sclk_epll", "sclk_vpll", };
  315. PNAME(mout_audio0_p4x12) = { "cdclk0", "none", "sclk_hdmi24m",
  316. "sclk_usbphy0", "xxti", "xusbxti",
  317. "mout_mpll_user_t", "sclk_epll", "sclk_vpll" };
  318. PNAME(mout_audio1_p4x12) = { "cdclk1", "none", "sclk_hdmi24m",
  319. "sclk_usbphy0", "xxti", "xusbxti",
  320. "mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
  321. PNAME(mout_audio2_p4x12) = { "cdclk2", "none", "sclk_hdmi24m",
  322. "sclk_usbphy0", "xxti", "xusbxti",
  323. "mout_mpll_user_t", "sclk_epll", "sclk_vpll", };
  324. PNAME(aclk_p4412) = { "mout_mpll_user_t", "sclk_apll", };
  325. PNAME(mout_user_aclk400_mcuisp_p4x12) = {"fin_pll", "div_aclk400_mcuisp", };
  326. PNAME(mout_user_aclk200_p4x12) = {"fin_pll", "div_aclk200", };
  327. PNAME(mout_user_aclk266_gps_p4x12) = {"fin_pll", "div_aclk266_gps", };
  328. /* fixed rate clocks generated outside the soc */
  329. static struct samsung_fixed_rate_clock exynos4_fixed_rate_ext_clks[] __initdata = {
  330. FRATE(xxti, "xxti", NULL, CLK_IS_ROOT, 0),
  331. FRATE(xusbxti, "xusbxti", NULL, CLK_IS_ROOT, 0),
  332. };
  333. /* fixed rate clocks generated inside the soc */
  334. static struct samsung_fixed_rate_clock exynos4_fixed_rate_clks[] __initdata = {
  335. FRATE(none, "sclk_hdmi24m", NULL, CLK_IS_ROOT, 24000000),
  336. FRATE(none, "sclk_hdmiphy", NULL, CLK_IS_ROOT, 27000000),
  337. FRATE(none, "sclk_usbphy0", NULL, CLK_IS_ROOT, 48000000),
  338. };
  339. static struct samsung_fixed_rate_clock exynos4210_fixed_rate_clks[] __initdata = {
  340. FRATE(none, "sclk_usbphy1", NULL, CLK_IS_ROOT, 48000000),
  341. };
  342. /* list of mux clocks supported in all exynos4 soc's */
  343. static struct samsung_mux_clock exynos4_mux_clks[] __initdata = {
  344. MUX_FA(mout_apll, "mout_apll", mout_apll_p, SRC_CPU, 0, 1,
  345. CLK_SET_RATE_PARENT, 0, "mout_apll"),
  346. MUX(none, "mout_hdmi", mout_hdmi_p, SRC_TV, 0, 1),
  347. MUX(none, "mout_mfc1", sclk_evpll_p, SRC_MFC, 4, 1),
  348. MUX(none, "mout_mfc", mout_mfc_p, SRC_MFC, 8, 1),
  349. MUX_F(mout_g3d1, "mout_g3d1", sclk_evpll_p, SRC_G3D, 4, 1,
  350. CLK_SET_RATE_PARENT, 0),
  351. MUX_F(mout_g3d, "mout_g3d", mout_g3d_p, SRC_G3D, 8, 1,
  352. CLK_SET_RATE_PARENT, 0),
  353. MUX(none, "mout_spdif", mout_spdif_p, SRC_PERIL1, 8, 2),
  354. MUX(none, "mout_onenand1", mout_onenand1_p, SRC_TOP0, 0, 1),
  355. MUX_A(sclk_epll, "sclk_epll", mout_epll_p, SRC_TOP0, 4, 1, "sclk_epll"),
  356. MUX(none, "mout_onenand", mout_onenand_p, SRC_TOP0, 28, 1),
  357. };
  358. /* list of mux clocks supported in exynos4210 soc */
  359. static struct samsung_mux_clock exynos4210_mux_clks[] __initdata = {
  360. MUX(none, "mout_aclk200", sclk_ampll_p4210, SRC_TOP0, 12, 1),
  361. MUX(none, "mout_aclk100", sclk_ampll_p4210, SRC_TOP0, 16, 1),
  362. MUX(none, "mout_aclk160", sclk_ampll_p4210, SRC_TOP0, 20, 1),
  363. MUX(none, "mout_aclk133", sclk_ampll_p4210, SRC_TOP0, 24, 1),
  364. MUX(none, "mout_vpllsrc", mout_vpllsrc_p, SRC_TOP1, 0, 1),
  365. MUX(none, "mout_mixer", mout_mixer_p4210, SRC_TV, 4, 1),
  366. MUX(none, "mout_dac", mout_dac_p4210, SRC_TV, 8, 1),
  367. MUX(none, "mout_g2d0", sclk_ampll_p4210, E4210_SRC_IMAGE, 0, 1),
  368. MUX(none, "mout_g2d1", sclk_evpll_p, E4210_SRC_IMAGE, 4, 1),
  369. MUX(none, "mout_g2d", mout_g2d_p, E4210_SRC_IMAGE, 8, 1),
  370. MUX(none, "mout_fimd1", group1_p4210, E4210_SRC_LCD1, 0, 4),
  371. MUX(none, "mout_mipi1", group1_p4210, E4210_SRC_LCD1, 12, 4),
  372. MUX(sclk_mpll, "sclk_mpll", mout_mpll_p, SRC_CPU, 8, 1),
  373. MUX(mout_core, "mout_core", mout_core_p4210, SRC_CPU, 16, 1),
  374. MUX_A(sclk_vpll, "sclk_vpll", sclk_vpll_p4210,
  375. SRC_TOP0, 8, 1, "sclk_vpll"),
  376. MUX(mout_fimc0, "mout_fimc0", group1_p4210, SRC_CAM, 0, 4),
  377. MUX(mout_fimc1, "mout_fimc1", group1_p4210, SRC_CAM, 4, 4),
  378. MUX(mout_fimc2, "mout_fimc2", group1_p4210, SRC_CAM, 8, 4),
  379. MUX(mout_fimc3, "mout_fimc3", group1_p4210, SRC_CAM, 12, 4),
  380. MUX(mout_cam0, "mout_cam0", group1_p4210, SRC_CAM, 16, 4),
  381. MUX(mout_cam1, "mout_cam1", group1_p4210, SRC_CAM, 20, 4),
  382. MUX(mout_csis0, "mout_csis0", group1_p4210, SRC_CAM, 24, 4),
  383. MUX(mout_csis1, "mout_csis1", group1_p4210, SRC_CAM, 28, 4),
  384. MUX(none, "mout_mfc0", sclk_ampll_p4210, SRC_MFC, 0, 1),
  385. MUX_F(mout_g3d0, "mout_g3d0", sclk_ampll_p4210, SRC_G3D, 0, 1,
  386. CLK_SET_RATE_PARENT, 0),
  387. MUX(none, "mout_fimd0", group1_p4210, SRC_LCD0, 0, 4),
  388. MUX(none, "mout_mipi0", group1_p4210, SRC_LCD0, 12, 4),
  389. MUX(none, "mout_audio0", mout_audio0_p4210, SRC_MAUDIO, 0, 4),
  390. MUX(none, "mout_mmc0", group1_p4210, SRC_FSYS, 0, 4),
  391. MUX(none, "mout_mmc1", group1_p4210, SRC_FSYS, 4, 4),
  392. MUX(none, "mout_mmc2", group1_p4210, SRC_FSYS, 8, 4),
  393. MUX(none, "mout_mmc3", group1_p4210, SRC_FSYS, 12, 4),
  394. MUX(none, "mout_mmc4", group1_p4210, SRC_FSYS, 16, 4),
  395. MUX(none, "mout_sata", sclk_ampll_p4210, SRC_FSYS, 24, 1),
  396. MUX(none, "mout_uart0", group1_p4210, SRC_PERIL0, 0, 4),
  397. MUX(none, "mout_uart1", group1_p4210, SRC_PERIL0, 4, 4),
  398. MUX(none, "mout_uart2", group1_p4210, SRC_PERIL0, 8, 4),
  399. MUX(none, "mout_uart3", group1_p4210, SRC_PERIL0, 12, 4),
  400. MUX(none, "mout_uart4", group1_p4210, SRC_PERIL0, 16, 4),
  401. MUX(none, "mout_audio1", mout_audio1_p4210, SRC_PERIL1, 0, 4),
  402. MUX(none, "mout_audio2", mout_audio2_p4210, SRC_PERIL1, 4, 4),
  403. MUX(none, "mout_spi0", group1_p4210, SRC_PERIL1, 16, 4),
  404. MUX(none, "mout_spi1", group1_p4210, SRC_PERIL1, 20, 4),
  405. MUX(none, "mout_spi2", group1_p4210, SRC_PERIL1, 24, 4),
  406. };
  407. /* list of mux clocks supported in exynos4x12 soc */
  408. static struct samsung_mux_clock exynos4x12_mux_clks[] __initdata = {
  409. MUX(mout_mpll_user_c, "mout_mpll_user_c", mout_mpll_user_p4x12,
  410. SRC_CPU, 24, 1),
  411. MUX(none, "mout_aclk266_gps", aclk_p4412, SRC_TOP1, 4, 1),
  412. MUX(none, "mout_aclk400_mcuisp", aclk_p4412, SRC_TOP1, 8, 1),
  413. MUX(mout_mpll_user_t, "mout_mpll_user_t", mout_mpll_user_p4x12,
  414. SRC_TOP1, 12, 1),
  415. MUX(none, "mout_user_aclk266_gps", mout_user_aclk266_gps_p4x12,
  416. SRC_TOP1, 16, 1),
  417. MUX(aclk200, "aclk200", mout_user_aclk200_p4x12, SRC_TOP1, 20, 1),
  418. MUX(aclk400_mcuisp, "aclk400_mcuisp", mout_user_aclk400_mcuisp_p4x12,
  419. SRC_TOP1, 24, 1),
  420. MUX(none, "mout_aclk200", aclk_p4412, SRC_TOP0, 12, 1),
  421. MUX(none, "mout_aclk100", aclk_p4412, SRC_TOP0, 16, 1),
  422. MUX(none, "mout_aclk160", aclk_p4412, SRC_TOP0, 20, 1),
  423. MUX(none, "mout_aclk133", aclk_p4412, SRC_TOP0, 24, 1),
  424. MUX(none, "mout_mdnie0", group1_p4x12, SRC_LCD0, 4, 4),
  425. MUX(none, "mout_mdnie_pwm0", group1_p4x12, SRC_LCD0, 8, 4),
  426. MUX(none, "mout_sata", sclk_ampll_p4x12, SRC_FSYS, 24, 1),
  427. MUX(none, "mout_jpeg0", sclk_ampll_p4x12, E4X12_SRC_CAM1, 0, 1),
  428. MUX(none, "mout_jpeg1", sclk_evpll_p, E4X12_SRC_CAM1, 4, 1),
  429. MUX(none, "mout_jpeg", mout_jpeg_p, E4X12_SRC_CAM1, 8, 1),
  430. MUX_A(sclk_mpll, "sclk_mpll", mout_mpll_p,
  431. SRC_DMC, 12, 1, "sclk_mpll"),
  432. MUX_A(sclk_vpll, "sclk_vpll", mout_vpll_p,
  433. SRC_TOP0, 8, 1, "sclk_vpll"),
  434. MUX(mout_core, "mout_core", mout_core_p4x12, SRC_CPU, 16, 1),
  435. MUX(mout_fimc0, "mout_fimc0", group1_p4x12, SRC_CAM, 0, 4),
  436. MUX(mout_fimc1, "mout_fimc1", group1_p4x12, SRC_CAM, 4, 4),
  437. MUX(mout_fimc2, "mout_fimc2", group1_p4x12, SRC_CAM, 8, 4),
  438. MUX(mout_fimc3, "mout_fimc3", group1_p4x12, SRC_CAM, 12, 4),
  439. MUX(mout_cam0, "mout_cam0", group1_p4x12, SRC_CAM, 16, 4),
  440. MUX(mout_cam1, "mout_cam1", group1_p4x12, SRC_CAM, 20, 4),
  441. MUX(mout_csis0, "mout_csis0", group1_p4x12, SRC_CAM, 24, 4),
  442. MUX(mout_csis1, "mout_csis1", group1_p4x12, SRC_CAM, 28, 4),
  443. MUX(none, "mout_mfc0", sclk_ampll_p4x12, SRC_MFC, 0, 1),
  444. MUX_F(mout_g3d0, "mout_g3d0", sclk_ampll_p4x12, SRC_G3D, 0, 1,
  445. CLK_SET_RATE_PARENT, 0),
  446. MUX(none, "mout_fimd0", group1_p4x12, SRC_LCD0, 0, 4),
  447. MUX(none, "mout_mipi0", group1_p4x12, SRC_LCD0, 12, 4),
  448. MUX(none, "mout_audio0", mout_audio0_p4x12, SRC_MAUDIO, 0, 4),
  449. MUX(none, "mout_mmc0", group1_p4x12, SRC_FSYS, 0, 4),
  450. MUX(none, "mout_mmc1", group1_p4x12, SRC_FSYS, 4, 4),
  451. MUX(none, "mout_mmc2", group1_p4x12, SRC_FSYS, 8, 4),
  452. MUX(none, "mout_mmc3", group1_p4x12, SRC_FSYS, 12, 4),
  453. MUX(none, "mout_mmc4", group1_p4x12, SRC_FSYS, 16, 4),
  454. MUX(none, "mout_mipihsi", aclk_p4412, SRC_FSYS, 24, 1),
  455. MUX(none, "mout_uart0", group1_p4x12, SRC_PERIL0, 0, 4),
  456. MUX(none, "mout_uart1", group1_p4x12, SRC_PERIL0, 4, 4),
  457. MUX(none, "mout_uart2", group1_p4x12, SRC_PERIL0, 8, 4),
  458. MUX(none, "mout_uart3", group1_p4x12, SRC_PERIL0, 12, 4),
  459. MUX(none, "mout_uart4", group1_p4x12, SRC_PERIL0, 16, 4),
  460. MUX(none, "mout_audio1", mout_audio1_p4x12, SRC_PERIL1, 0, 4),
  461. MUX(none, "mout_audio2", mout_audio2_p4x12, SRC_PERIL1, 4, 4),
  462. MUX(none, "mout_spi0", group1_p4x12, SRC_PERIL1, 16, 4),
  463. MUX(none, "mout_spi1", group1_p4x12, SRC_PERIL1, 20, 4),
  464. MUX(none, "mout_spi2", group1_p4x12, SRC_PERIL1, 24, 4),
  465. MUX(none, "mout_pwm_isp", group1_p4x12, E4X12_SRC_ISP, 0, 4),
  466. MUX(none, "mout_spi0_isp", group1_p4x12, E4X12_SRC_ISP, 4, 4),
  467. MUX(none, "mout_spi1_isp", group1_p4x12, E4X12_SRC_ISP, 8, 4),
  468. MUX(none, "mout_uart_isp", group1_p4x12, E4X12_SRC_ISP, 12, 4),
  469. MUX(none, "mout_g2d0", sclk_ampll_p4210, SRC_DMC, 20, 1),
  470. MUX(none, "mout_g2d1", sclk_evpll_p, SRC_DMC, 24, 1),
  471. MUX(none, "mout_g2d", mout_g2d_p, SRC_DMC, 28, 1),
  472. };
  473. /* list of divider clocks supported in all exynos4 soc's */
  474. static struct samsung_div_clock exynos4_div_clks[] __initdata = {
  475. DIV(none, "div_core", "mout_core", DIV_CPU0, 0, 3),
  476. DIV(none, "div_core2", "div_core", DIV_CPU0, 28, 3),
  477. DIV(none, "div_fimc0", "mout_fimc0", DIV_CAM, 0, 4),
  478. DIV(none, "div_fimc1", "mout_fimc1", DIV_CAM, 4, 4),
  479. DIV(none, "div_fimc2", "mout_fimc2", DIV_CAM, 8, 4),
  480. DIV(none, "div_fimc3", "mout_fimc3", DIV_CAM, 12, 4),
  481. DIV(none, "div_cam0", "mout_cam0", DIV_CAM, 16, 4),
  482. DIV(none, "div_cam1", "mout_cam1", DIV_CAM, 20, 4),
  483. DIV(none, "div_csis0", "mout_csis0", DIV_CAM, 24, 4),
  484. DIV(none, "div_csis1", "mout_csis1", DIV_CAM, 28, 4),
  485. DIV(sclk_mfc, "sclk_mfc", "mout_mfc", DIV_MFC, 0, 4),
  486. DIV_F(none, "div_g3d", "mout_g3d", DIV_G3D, 0, 4,
  487. CLK_SET_RATE_PARENT, 0),
  488. DIV(none, "div_fimd0", "mout_fimd0", DIV_LCD0, 0, 4),
  489. DIV(none, "div_mipi0", "mout_mipi0", DIV_LCD0, 16, 4),
  490. DIV(none, "div_audio0", "mout_audio0", DIV_MAUDIO, 0, 4),
  491. DIV(sclk_pcm0, "sclk_pcm0", "sclk_audio0", DIV_MAUDIO, 4, 8),
  492. DIV(none, "div_mmc0", "mout_mmc0", DIV_FSYS1, 0, 4),
  493. DIV(none, "div_mmc1", "mout_mmc1", DIV_FSYS1, 16, 4),
  494. DIV(none, "div_mmc2", "mout_mmc2", DIV_FSYS2, 0, 4),
  495. DIV(none, "div_mmc3", "mout_mmc3", DIV_FSYS2, 16, 4),
  496. DIV(sclk_pixel, "sclk_pixel", "sclk_vpll", DIV_TV, 0, 4),
  497. DIV(aclk100, "aclk100", "mout_aclk100", DIV_TOP, 4, 4),
  498. DIV(aclk160, "aclk160", "mout_aclk160", DIV_TOP, 8, 3),
  499. DIV(aclk133, "aclk133", "mout_aclk133", DIV_TOP, 12, 3),
  500. DIV(none, "div_onenand", "mout_onenand1", DIV_TOP, 16, 3),
  501. DIV(sclk_slimbus, "sclk_slimbus", "sclk_epll", DIV_PERIL3, 4, 4),
  502. DIV(sclk_pcm1, "sclk_pcm1", "sclk_audio1", DIV_PERIL4, 4, 8),
  503. DIV(sclk_pcm2, "sclk_pcm2", "sclk_audio2", DIV_PERIL4, 20, 8),
  504. DIV(sclk_i2s1, "sclk_i2s1", "sclk_audio1", DIV_PERIL5, 0, 6),
  505. DIV(sclk_i2s2, "sclk_i2s2", "sclk_audio2", DIV_PERIL5, 8, 6),
  506. DIV(none, "div_mmc4", "mout_mmc4", DIV_FSYS3, 0, 4),
  507. DIV(none, "div_mmc_pre4", "div_mmc4", DIV_FSYS3, 8, 8),
  508. DIV(none, "div_uart0", "mout_uart0", DIV_PERIL0, 0, 4),
  509. DIV(none, "div_uart1", "mout_uart1", DIV_PERIL0, 4, 4),
  510. DIV(none, "div_uart2", "mout_uart2", DIV_PERIL0, 8, 4),
  511. DIV(none, "div_uart3", "mout_uart3", DIV_PERIL0, 12, 4),
  512. DIV(none, "div_uart4", "mout_uart4", DIV_PERIL0, 16, 4),
  513. DIV(none, "div_spi0", "mout_spi0", DIV_PERIL1, 0, 4),
  514. DIV(none, "div_spi_pre0", "div_spi0", DIV_PERIL1, 8, 8),
  515. DIV(none, "div_spi1", "mout_spi1", DIV_PERIL1, 16, 4),
  516. DIV(none, "div_spi_pre1", "div_spi1", DIV_PERIL1, 24, 8),
  517. DIV(none, "div_spi2", "mout_spi2", DIV_PERIL2, 0, 4),
  518. DIV(none, "div_spi_pre2", "div_spi2", DIV_PERIL2, 8, 8),
  519. DIV(none, "div_audio1", "mout_audio1", DIV_PERIL4, 0, 4),
  520. DIV(none, "div_audio2", "mout_audio2", DIV_PERIL4, 16, 4),
  521. DIV(arm_clk, "arm_clk", "div_core2", DIV_CPU0, 28, 3),
  522. DIV_A(sclk_apll, "sclk_apll", "mout_apll",
  523. DIV_CPU0, 24, 3, "sclk_apll"),
  524. DIV_F(none, "div_mipi_pre0", "div_mipi0", DIV_LCD0, 20, 4,
  525. CLK_SET_RATE_PARENT, 0),
  526. DIV_F(none, "div_mmc_pre0", "div_mmc0", DIV_FSYS1, 8, 8,
  527. CLK_SET_RATE_PARENT, 0),
  528. DIV_F(none, "div_mmc_pre1", "div_mmc1", DIV_FSYS1, 24, 8,
  529. CLK_SET_RATE_PARENT, 0),
  530. DIV_F(none, "div_mmc_pre2", "div_mmc2", DIV_FSYS2, 8, 8,
  531. CLK_SET_RATE_PARENT, 0),
  532. DIV_F(none, "div_mmc_pre3", "div_mmc3", DIV_FSYS2, 24, 8,
  533. CLK_SET_RATE_PARENT, 0),
  534. };
  535. /* list of divider clocks supported in exynos4210 soc */
  536. static struct samsung_div_clock exynos4210_div_clks[] __initdata = {
  537. DIV(aclk200, "aclk200", "mout_aclk200", DIV_TOP, 0, 3),
  538. DIV(sclk_fimg2d, "sclk_fimg2d", "mout_g2d", DIV_IMAGE, 0, 4),
  539. DIV(none, "div_fimd1", "mout_fimd1", E4210_DIV_LCD1, 0, 4),
  540. DIV(none, "div_mipi1", "mout_mipi1", E4210_DIV_LCD1, 16, 4),
  541. DIV(none, "div_sata", "mout_sata", DIV_FSYS0, 20, 4),
  542. DIV_F(none, "div_mipi_pre1", "div_mipi1", E4210_DIV_LCD1, 20, 4,
  543. CLK_SET_RATE_PARENT, 0),
  544. };
  545. /* list of divider clocks supported in exynos4x12 soc */
  546. static struct samsung_div_clock exynos4x12_div_clks[] __initdata = {
  547. DIV(none, "div_mdnie0", "mout_mdnie0", DIV_LCD0, 4, 4),
  548. DIV(none, "div_mdnie_pwm0", "mout_mdnie_pwm0", DIV_LCD0, 8, 4),
  549. DIV(none, "div_mdnie_pwm_pre0", "div_mdnie_pwm0", DIV_LCD0, 12, 4),
  550. DIV(none, "div_mipihsi", "mout_mipihsi", DIV_FSYS0, 20, 4),
  551. DIV(none, "div_jpeg", "mout_jpeg", E4X12_DIV_CAM1, 0, 4),
  552. DIV(div_aclk200, "div_aclk200", "mout_aclk200", DIV_TOP, 0, 3),
  553. DIV(none, "div_aclk266_gps", "mout_aclk266_gps", DIV_TOP, 20, 3),
  554. DIV(div_aclk400_mcuisp, "div_aclk400_mcuisp", "mout_aclk400_mcuisp",
  555. DIV_TOP, 24, 3),
  556. DIV(none, "div_pwm_isp", "mout_pwm_isp", E4X12_DIV_ISP, 0, 4),
  557. DIV(none, "div_spi0_isp", "mout_spi0_isp", E4X12_DIV_ISP, 4, 4),
  558. DIV(none, "div_spi0_isp_pre", "div_spi0_isp", E4X12_DIV_ISP, 8, 8),
  559. DIV(none, "div_spi1_isp", "mout_spi1_isp", E4X12_DIV_ISP, 16, 4),
  560. DIV(none, "div_spi1_isp_pre", "div_spi1_isp", E4X12_DIV_ISP, 20, 8),
  561. DIV(none, "div_uart_isp", "mout_uart_isp", E4X12_DIV_ISP, 28, 4),
  562. DIV(div_isp0, "div_isp0", "aclk200", E4X12_DIV_ISP0, 0, 3),
  563. DIV(div_isp1, "div_isp1", "aclk200", E4X12_DIV_ISP0, 4, 3),
  564. DIV(none, "div_mpwm", "div_isp1", E4X12_DIV_ISP1, 0, 3),
  565. DIV(div_mcuisp0, "div_mcuisp0", "aclk400_mcuisp", E4X12_DIV_ISP1, 4, 3),
  566. DIV(div_mcuisp1, "div_mcuisp1", "div_mcuisp0", E4X12_DIV_ISP1, 8, 3),
  567. DIV(sclk_fimg2d, "sclk_fimg2d", "mout_g2d", DIV_DMC1, 0, 4),
  568. };
  569. /* list of gate clocks supported in all exynos4 soc's */
  570. static struct samsung_gate_clock exynos4_gate_clks[] __initdata = {
  571. /*
  572. * After all Exynos4 based platforms are migrated to use device tree,
  573. * the device name and clock alias names specified below for some
  574. * of the clocks can be removed.
  575. */
  576. GATE(sclk_hdmi, "sclk_hdmi", "mout_hdmi", SRC_MASK_TV, 0, 0, 0),
  577. GATE(sclk_spdif, "sclk_spdif", "mout_spdif", SRC_MASK_PERIL1, 8, 0, 0),
  578. GATE(jpeg, "jpeg", "aclk160", GATE_IP_CAM, 6, 0, 0),
  579. GATE(mie0, "mie0", "aclk160", GATE_IP_LCD0, 1, 0, 0),
  580. GATE(dsim0, "dsim0", "aclk160", GATE_IP_LCD0, 3, 0, 0),
  581. GATE(fimd1, "fimd1", "aclk160", E4210_GATE_IP_LCD1, 0, 0, 0),
  582. GATE(mie1, "mie1", "aclk160", E4210_GATE_IP_LCD1, 1, 0, 0),
  583. GATE(dsim1, "dsim1", "aclk160", E4210_GATE_IP_LCD1, 3, 0, 0),
  584. GATE(smmu_fimd1, "smmu_fimd1", "aclk160", E4210_GATE_IP_LCD1, 4, 0, 0),
  585. GATE(tsi, "tsi", "aclk133", GATE_IP_FSYS, 4, 0, 0),
  586. GATE(sromc, "sromc", "aclk133", GATE_IP_FSYS, 11, 0, 0),
  587. GATE(sclk_g3d, "sclk_g3d", "div_g3d", GATE_IP_G3D, 0,
  588. CLK_SET_RATE_PARENT, 0),
  589. GATE(usb_device, "usb_device", "aclk133", GATE_IP_FSYS, 13, 0, 0),
  590. GATE(onenand, "onenand", "aclk133", GATE_IP_FSYS, 15, 0, 0),
  591. GATE(nfcon, "nfcon", "aclk133", GATE_IP_FSYS, 16, 0, 0),
  592. GATE(gps, "gps", "aclk133", GATE_IP_GPS, 0, 0, 0),
  593. GATE(smmu_gps, "smmu_gps", "aclk133", GATE_IP_GPS, 1, 0, 0),
  594. GATE(slimbus, "slimbus", "aclk100", GATE_IP_PERIL, 25, 0, 0),
  595. GATE(sclk_cam0, "sclk_cam0", "div_cam0", GATE_SCLK_CAM, 4,
  596. CLK_SET_RATE_PARENT, 0),
  597. GATE(sclk_cam1, "sclk_cam1", "div_cam1", GATE_SCLK_CAM, 5,
  598. CLK_SET_RATE_PARENT, 0),
  599. GATE(sclk_mipi0, "sclk_mipi0", "div_mipi_pre0",
  600. SRC_MASK_LCD0, 12, CLK_SET_RATE_PARENT, 0),
  601. GATE(sclk_audio0, "sclk_audio0", "div_audio0", SRC_MASK_MAUDIO, 0,
  602. CLK_SET_RATE_PARENT, 0),
  603. GATE(sclk_audio1, "sclk_audio1", "div_audio1", SRC_MASK_PERIL1, 0,
  604. CLK_SET_RATE_PARENT, 0),
  605. GATE_D(vp, "s5p-mixer", "vp", "aclk160", GATE_IP_TV, 0, 0, 0),
  606. GATE_D(mixer, "s5p-mixer", "mixer", "aclk160", GATE_IP_TV, 1, 0, 0),
  607. GATE_D(hdmi, "exynos4-hdmi", "hdmi", "aclk160", GATE_IP_TV, 3, 0, 0),
  608. GATE_A(pwm, "pwm", "aclk100", GATE_IP_PERIL, 24, 0, 0, "timers"),
  609. GATE_A(sdmmc4, "sdmmc4", "aclk133", GATE_IP_FSYS, 9, 0, 0, "biu"),
  610. GATE_A(usb_host, "usb_host", "aclk133",
  611. GATE_IP_FSYS, 12, 0, 0, "usbhost"),
  612. GATE_DA(sclk_fimc0, "exynos4-fimc.0", "sclk_fimc0", "div_fimc0",
  613. SRC_MASK_CAM, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
  614. GATE_DA(sclk_fimc1, "exynos4-fimc.1", "sclk_fimc1", "div_fimc1",
  615. SRC_MASK_CAM, 4, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
  616. GATE_DA(sclk_fimc2, "exynos4-fimc.2", "sclk_fimc2", "div_fimc2",
  617. SRC_MASK_CAM, 8, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
  618. GATE_DA(sclk_fimc3, "exynos4-fimc.3", "sclk_fimc3", "div_fimc3",
  619. SRC_MASK_CAM, 12, CLK_SET_RATE_PARENT, 0, "sclk_fimc"),
  620. GATE_DA(sclk_csis0, "s5p-mipi-csis.0", "sclk_csis0", "div_csis0",
  621. SRC_MASK_CAM, 24, CLK_SET_RATE_PARENT, 0, "sclk_csis"),
  622. GATE_DA(sclk_csis1, "s5p-mipi-csis.1", "sclk_csis1", "div_csis1",
  623. SRC_MASK_CAM, 28, CLK_SET_RATE_PARENT, 0, "sclk_csis"),
  624. GATE_DA(sclk_fimd0, "exynos4-fb.0", "sclk_fimd0", "div_fimd0",
  625. SRC_MASK_LCD0, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimd"),
  626. GATE_DA(sclk_mmc0, "exynos4-sdhci.0", "sclk_mmc0", "div_mmc_pre0",
  627. SRC_MASK_FSYS, 0, CLK_SET_RATE_PARENT, 0,
  628. "mmc_busclk.2"),
  629. GATE_DA(sclk_mmc1, "exynos4-sdhci.1", "sclk_mmc1", "div_mmc_pre1",
  630. SRC_MASK_FSYS, 4, CLK_SET_RATE_PARENT, 0,
  631. "mmc_busclk.2"),
  632. GATE_DA(sclk_mmc2, "exynos4-sdhci.2", "sclk_mmc2", "div_mmc_pre2",
  633. SRC_MASK_FSYS, 8, CLK_SET_RATE_PARENT, 0,
  634. "mmc_busclk.2"),
  635. GATE_DA(sclk_mmc3, "exynos4-sdhci.3", "sclk_mmc3", "div_mmc_pre3",
  636. SRC_MASK_FSYS, 12, CLK_SET_RATE_PARENT, 0,
  637. "mmc_busclk.2"),
  638. GATE_DA(sclk_mmc4, NULL, "sclk_mmc4", "div_mmc_pre4",
  639. SRC_MASK_FSYS, 16, CLK_SET_RATE_PARENT, 0, "ciu"),
  640. GATE_DA(sclk_uart0, "exynos4210-uart.0", "uclk0", "div_uart0",
  641. SRC_MASK_PERIL0, 0, CLK_SET_RATE_PARENT,
  642. 0, "clk_uart_baud0"),
  643. GATE_DA(sclk_uart1, "exynos4210-uart.1", "uclk1", "div_uart1",
  644. SRC_MASK_PERIL0, 4, CLK_SET_RATE_PARENT,
  645. 0, "clk_uart_baud0"),
  646. GATE_DA(sclk_uart2, "exynos4210-uart.2", "uclk2", "div_uart2",
  647. SRC_MASK_PERIL0, 8, CLK_SET_RATE_PARENT,
  648. 0, "clk_uart_baud0"),
  649. GATE_DA(sclk_uart3, "exynos4210-uart.3", "uclk3", "div_uart3",
  650. SRC_MASK_PERIL0, 12, CLK_SET_RATE_PARENT,
  651. 0, "clk_uart_baud0"),
  652. GATE_DA(sclk_uart4, "exynos4210-uart.4", "uclk4", "div_uart4",
  653. SRC_MASK_PERIL0, 16, CLK_SET_RATE_PARENT,
  654. 0, "clk_uart_baud0"),
  655. GATE(sclk_audio2, "sclk_audio2", "div_audio2", SRC_MASK_PERIL1, 4,
  656. CLK_SET_RATE_PARENT, 0),
  657. GATE_DA(sclk_spi0, "exynos4210-spi.0", "sclk_spi0", "div_spi_pre0",
  658. SRC_MASK_PERIL1, 16, CLK_SET_RATE_PARENT,
  659. 0, "spi_busclk0"),
  660. GATE_DA(sclk_spi1, "exynos4210-spi.1", "sclk_spi1", "div_spi_pre1",
  661. SRC_MASK_PERIL1, 20, CLK_SET_RATE_PARENT,
  662. 0, "spi_busclk0"),
  663. GATE_DA(sclk_spi2, "exynos4210-spi.2", "sclk_spi2", "div_spi_pre2",
  664. SRC_MASK_PERIL1, 24, CLK_SET_RATE_PARENT,
  665. 0, "spi_busclk0"),
  666. GATE_DA(fimc0, "exynos4-fimc.0", "fimc0", "aclk160",
  667. GATE_IP_CAM, 0, 0, 0, "fimc"),
  668. GATE_DA(fimc1, "exynos4-fimc.1", "fimc1", "aclk160",
  669. GATE_IP_CAM, 1, 0, 0, "fimc"),
  670. GATE_DA(fimc2, "exynos4-fimc.2", "fimc2", "aclk160",
  671. GATE_IP_CAM, 2, 0, 0, "fimc"),
  672. GATE_DA(fimc3, "exynos4-fimc.3", "fimc3", "aclk160",
  673. GATE_IP_CAM, 3, 0, 0, "fimc"),
  674. GATE_DA(csis0, "s5p-mipi-csis.0", "csis0", "aclk160",
  675. GATE_IP_CAM, 4, 0, 0, "fimc"),
  676. GATE_DA(csis1, "s5p-mipi-csis.1", "csis1", "aclk160",
  677. GATE_IP_CAM, 5, 0, 0, "fimc"),
  678. GATE_DA(smmu_fimc0, "exynos-sysmmu.5", "smmu_fimc0", "aclk160",
  679. GATE_IP_CAM, 7, 0, 0, "sysmmu"),
  680. GATE_DA(smmu_fimc1, "exynos-sysmmu.6", "smmu_fimc1", "aclk160",
  681. GATE_IP_CAM, 8, 0, 0, "sysmmu"),
  682. GATE_DA(smmu_fimc2, "exynos-sysmmu.7", "smmu_fimc2", "aclk160",
  683. GATE_IP_CAM, 9, 0, 0, "sysmmu"),
  684. GATE_DA(smmu_fimc3, "exynos-sysmmu.8", "smmu_fimc3", "aclk160",
  685. GATE_IP_CAM, 10, 0, 0, "sysmmu"),
  686. GATE_DA(smmu_jpeg, "exynos-sysmmu.3", "smmu_jpeg", "aclk160",
  687. GATE_IP_CAM, 11, 0, 0, "sysmmu"),
  688. GATE(pixelasyncm0, "pxl_async0", "aclk160", GATE_IP_CAM, 17, 0, 0),
  689. GATE(pixelasyncm1, "pxl_async1", "aclk160", GATE_IP_CAM, 18, 0, 0),
  690. GATE_DA(smmu_tv, "exynos-sysmmu.2", "smmu_tv", "aclk160",
  691. GATE_IP_TV, 4, 0, 0, "sysmmu"),
  692. GATE_DA(mfc, "s5p-mfc", "mfc", "aclk100", GATE_IP_MFC, 0, 0, 0, "mfc"),
  693. GATE_DA(smmu_mfcl, "exynos-sysmmu.0", "smmu_mfcl", "aclk100",
  694. GATE_IP_MFC, 1, 0, 0, "sysmmu"),
  695. GATE_DA(smmu_mfcr, "exynos-sysmmu.1", "smmu_mfcr", "aclk100",
  696. GATE_IP_MFC, 2, 0, 0, "sysmmu"),
  697. GATE_DA(fimd0, "exynos4-fb.0", "fimd0", "aclk160",
  698. GATE_IP_LCD0, 0, 0, 0, "fimd"),
  699. GATE_DA(smmu_fimd0, "exynos-sysmmu.10", "smmu_fimd0", "aclk160",
  700. GATE_IP_LCD0, 4, 0, 0, "sysmmu"),
  701. GATE_DA(pdma0, "dma-pl330.0", "pdma0", "aclk133",
  702. GATE_IP_FSYS, 0, 0, 0, "dma"),
  703. GATE_DA(pdma1, "dma-pl330.1", "pdma1", "aclk133",
  704. GATE_IP_FSYS, 1, 0, 0, "dma"),
  705. GATE_DA(sdmmc0, "exynos4-sdhci.0", "sdmmc0", "aclk133",
  706. GATE_IP_FSYS, 5, 0, 0, "hsmmc"),
  707. GATE_DA(sdmmc1, "exynos4-sdhci.1", "sdmmc1", "aclk133",
  708. GATE_IP_FSYS, 6, 0, 0, "hsmmc"),
  709. GATE_DA(sdmmc2, "exynos4-sdhci.2", "sdmmc2", "aclk133",
  710. GATE_IP_FSYS, 7, 0, 0, "hsmmc"),
  711. GATE_DA(sdmmc3, "exynos4-sdhci.3", "sdmmc3", "aclk133",
  712. GATE_IP_FSYS, 8, 0, 0, "hsmmc"),
  713. GATE_DA(uart0, "exynos4210-uart.0", "uart0", "aclk100",
  714. GATE_IP_PERIL, 0, 0, 0, "uart"),
  715. GATE_DA(uart1, "exynos4210-uart.1", "uart1", "aclk100",
  716. GATE_IP_PERIL, 1, 0, 0, "uart"),
  717. GATE_DA(uart2, "exynos4210-uart.2", "uart2", "aclk100",
  718. GATE_IP_PERIL, 2, 0, 0, "uart"),
  719. GATE_DA(uart3, "exynos4210-uart.3", "uart3", "aclk100",
  720. GATE_IP_PERIL, 3, 0, 0, "uart"),
  721. GATE_DA(uart4, "exynos4210-uart.4", "uart4", "aclk100",
  722. GATE_IP_PERIL, 4, 0, 0, "uart"),
  723. GATE_DA(i2c0, "s3c2440-i2c.0", "i2c0", "aclk100",
  724. GATE_IP_PERIL, 6, 0, 0, "i2c"),
  725. GATE_DA(i2c1, "s3c2440-i2c.1", "i2c1", "aclk100",
  726. GATE_IP_PERIL, 7, 0, 0, "i2c"),
  727. GATE_DA(i2c2, "s3c2440-i2c.2", "i2c2", "aclk100",
  728. GATE_IP_PERIL, 8, 0, 0, "i2c"),
  729. GATE_DA(i2c3, "s3c2440-i2c.3", "i2c3", "aclk100",
  730. GATE_IP_PERIL, 9, 0, 0, "i2c"),
  731. GATE_DA(i2c4, "s3c2440-i2c.4", "i2c4", "aclk100",
  732. GATE_IP_PERIL, 10, 0, 0, "i2c"),
  733. GATE_DA(i2c5, "s3c2440-i2c.5", "i2c5", "aclk100",
  734. GATE_IP_PERIL, 11, 0, 0, "i2c"),
  735. GATE_DA(i2c6, "s3c2440-i2c.6", "i2c6", "aclk100",
  736. GATE_IP_PERIL, 12, 0, 0, "i2c"),
  737. GATE_DA(i2c7, "s3c2440-i2c.7", "i2c7", "aclk100",
  738. GATE_IP_PERIL, 13, 0, 0, "i2c"),
  739. GATE_DA(i2c_hdmi, "s3c2440-hdmiphy-i2c", "i2c-hdmi", "aclk100",
  740. GATE_IP_PERIL, 14, 0, 0, "i2c"),
  741. GATE_DA(spi0, "exynos4210-spi.0", "spi0", "aclk100",
  742. GATE_IP_PERIL, 16, 0, 0, "spi"),
  743. GATE_DA(spi1, "exynos4210-spi.1", "spi1", "aclk100",
  744. GATE_IP_PERIL, 17, 0, 0, "spi"),
  745. GATE_DA(spi2, "exynos4210-spi.2", "spi2", "aclk100",
  746. GATE_IP_PERIL, 18, 0, 0, "spi"),
  747. GATE_DA(i2s1, "samsung-i2s.1", "i2s1", "aclk100",
  748. GATE_IP_PERIL, 20, 0, 0, "iis"),
  749. GATE_DA(i2s2, "samsung-i2s.2", "i2s2", "aclk100",
  750. GATE_IP_PERIL, 21, 0, 0, "iis"),
  751. GATE_DA(pcm1, "samsung-pcm.1", "pcm1", "aclk100",
  752. GATE_IP_PERIL, 22, 0, 0, "pcm"),
  753. GATE_DA(pcm2, "samsung-pcm.2", "pcm2", "aclk100",
  754. GATE_IP_PERIL, 23, 0, 0, "pcm"),
  755. GATE_DA(spdif, "samsung-spdif", "spdif", "aclk100",
  756. GATE_IP_PERIL, 26, 0, 0, "spdif"),
  757. GATE_DA(ac97, "samsung-ac97", "ac97", "aclk100",
  758. GATE_IP_PERIL, 27, 0, 0, "ac97"),
  759. };
  760. /* list of gate clocks supported in exynos4210 soc */
  761. static struct samsung_gate_clock exynos4210_gate_clks[] __initdata = {
  762. GATE(tvenc, "tvenc", "aclk160", GATE_IP_TV, 2, 0, 0),
  763. GATE(g2d, "g2d", "aclk200", E4210_GATE_IP_IMAGE, 0, 0, 0),
  764. GATE(rotator, "rotator", "aclk200", E4210_GATE_IP_IMAGE, 1, 0, 0),
  765. GATE(mdma, "mdma", "aclk200", E4210_GATE_IP_IMAGE, 2, 0, 0),
  766. GATE(smmu_g2d, "smmu_g2d", "aclk200", E4210_GATE_IP_IMAGE, 3, 0, 0),
  767. GATE(smmu_mdma, "smmu_mdma", "aclk200", E4210_GATE_IP_IMAGE, 5, 0, 0),
  768. GATE(pcie_phy, "pcie_phy", "aclk133", GATE_IP_FSYS, 2, 0, 0),
  769. GATE(sata_phy, "sata_phy", "aclk133", GATE_IP_FSYS, 3, 0, 0),
  770. GATE(sata, "sata", "aclk133", GATE_IP_FSYS, 10, 0, 0),
  771. GATE(pcie, "pcie", "aclk133", GATE_IP_FSYS, 14, 0, 0),
  772. GATE(smmu_pcie, "smmu_pcie", "aclk133", GATE_IP_FSYS, 18, 0, 0),
  773. GATE(modemif, "modemif", "aclk100", GATE_IP_PERIL, 28, 0, 0),
  774. GATE(chipid, "chipid", "aclk100", E4210_GATE_IP_PERIR, 0, 0, 0),
  775. GATE(sysreg, "sysreg", "aclk100", E4210_GATE_IP_PERIR, 0,
  776. CLK_IGNORE_UNUSED, 0),
  777. GATE(hdmi_cec, "hdmi_cec", "aclk100", E4210_GATE_IP_PERIR, 11, 0, 0),
  778. GATE(smmu_rotator, "smmu_rotator", "aclk200",
  779. E4210_GATE_IP_IMAGE, 4, 0, 0),
  780. GATE(sclk_mipi1, "sclk_mipi1", "div_mipi_pre1",
  781. E4210_SRC_MASK_LCD1, 12, CLK_SET_RATE_PARENT, 0),
  782. GATE(sclk_sata, "sclk_sata", "div_sata",
  783. SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
  784. GATE(sclk_mixer, "sclk_mixer", "mout_mixer", SRC_MASK_TV, 4, 0, 0),
  785. GATE(sclk_dac, "sclk_dac", "mout_dac", SRC_MASK_TV, 8, 0, 0),
  786. GATE_A(tsadc, "tsadc", "aclk100", GATE_IP_PERIL, 15, 0, 0, "adc"),
  787. GATE_A(mct, "mct", "aclk100", E4210_GATE_IP_PERIR, 13, 0, 0, "mct"),
  788. GATE_A(wdt, "watchdog", "aclk100", E4210_GATE_IP_PERIR, 14, 0, 0, "watchdog"),
  789. GATE_A(rtc, "rtc", "aclk100", E4210_GATE_IP_PERIR, 15, 0, 0, "rtc"),
  790. GATE_A(keyif, "keyif", "aclk100", E4210_GATE_IP_PERIR, 16, 0, 0, "keypad"),
  791. GATE_DA(sclk_fimd1, "exynos4-fb.1", "sclk_fimd1", "div_fimd1",
  792. E4210_SRC_MASK_LCD1, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimd"),
  793. GATE(tmu_apbif, "tmu_apbif", "aclk100", E4210_GATE_IP_PERIR, 17, 0, 0),
  794. };
  795. /* list of gate clocks supported in exynos4x12 soc */
  796. static struct samsung_gate_clock exynos4x12_gate_clks[] __initdata = {
  797. GATE(audss, "audss", "sclk_epll", E4X12_GATE_IP_MAUDIO, 0, 0, 0),
  798. GATE(mdnie0, "mdnie0", "aclk160", GATE_IP_LCD0, 2, 0, 0),
  799. GATE(rotator, "rotator", "aclk200", E4X12_GATE_IP_IMAGE, 1, 0, 0),
  800. GATE(mdma2, "mdma2", "aclk200", E4X12_GATE_IP_IMAGE, 2, 0, 0),
  801. GATE(smmu_mdma, "smmu_mdma", "aclk200", E4X12_GATE_IP_IMAGE, 5, 0, 0),
  802. GATE(mipi_hsi, "mipi_hsi", "aclk133", GATE_IP_FSYS, 10, 0, 0),
  803. GATE(chipid, "chipid", "aclk100", E4X12_GATE_IP_PERIR, 0, 0, 0),
  804. GATE(sysreg, "sysreg", "aclk100", E4X12_GATE_IP_PERIR, 1,
  805. CLK_IGNORE_UNUSED, 0),
  806. GATE(hdmi_cec, "hdmi_cec", "aclk100", E4X12_GATE_IP_PERIR, 11, 0, 0),
  807. GATE(sclk_mdnie0, "sclk_mdnie0", "div_mdnie0",
  808. SRC_MASK_LCD0, 4, CLK_SET_RATE_PARENT, 0),
  809. GATE(sclk_mdnie_pwm0, "sclk_mdnie_pwm0", "div_mdnie_pwm_pre0",
  810. SRC_MASK_LCD0, 8, CLK_SET_RATE_PARENT, 0),
  811. GATE(sclk_mipihsi, "sclk_mipihsi", "div_mipihsi",
  812. SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0),
  813. GATE(smmu_rotator, "smmu_rotator", "aclk200",
  814. E4X12_GATE_IP_IMAGE, 4, 0, 0),
  815. GATE_A(mct, "mct", "aclk100", E4X12_GATE_IP_PERIR, 13, 0, 0, "mct"),
  816. GATE_A(rtc, "rtc", "aclk100", E4X12_GATE_IP_PERIR, 15, 0, 0, "rtc"),
  817. GATE_A(keyif, "keyif", "aclk100",
  818. E4X12_GATE_IP_PERIR, 16, 0, 0, "keypad"),
  819. GATE(sclk_pwm_isp, "sclk_pwm_isp", "div_pwm_isp",
  820. E4X12_SRC_MASK_ISP, 0, CLK_SET_RATE_PARENT, 0),
  821. GATE(sclk_spi0_isp, "sclk_spi0_isp", "div_spi0_isp_pre",
  822. E4X12_SRC_MASK_ISP, 4, CLK_SET_RATE_PARENT, 0),
  823. GATE(sclk_spi1_isp, "sclk_spi1_isp", "div_spi1_isp_pre",
  824. E4X12_SRC_MASK_ISP, 8, CLK_SET_RATE_PARENT, 0),
  825. GATE(sclk_uart_isp, "sclk_uart_isp", "div_uart_isp",
  826. E4X12_SRC_MASK_ISP, 12, CLK_SET_RATE_PARENT, 0),
  827. GATE(pwm_isp_sclk, "pwm_isp_sclk", "sclk_pwm_isp",
  828. E4X12_GATE_IP_ISP, 0, 0, 0),
  829. GATE(spi0_isp_sclk, "spi0_isp_sclk", "sclk_spi0_isp",
  830. E4X12_GATE_IP_ISP, 1, 0, 0),
  831. GATE(spi1_isp_sclk, "spi1_isp_sclk", "sclk_spi1_isp",
  832. E4X12_GATE_IP_ISP, 2, 0, 0),
  833. GATE(uart_isp_sclk, "uart_isp_sclk", "sclk_uart_isp",
  834. E4X12_GATE_IP_ISP, 3, 0, 0),
  835. GATE_A(wdt, "watchdog", "aclk100",
  836. E4X12_GATE_IP_PERIR, 14, 0, 0, "watchdog"),
  837. GATE_DA(pcm0, "samsung-pcm.0", "pcm0", "aclk100",
  838. E4X12_GATE_IP_MAUDIO, 2, 0, 0, "pcm"),
  839. GATE_DA(i2s0, "samsung-i2s.0", "i2s0", "aclk100",
  840. E4X12_GATE_IP_MAUDIO, 3, 0, 0, "iis"),
  841. GATE(fimc_isp, "isp", "aclk200", E4X12_GATE_ISP0, 0,
  842. CLK_IGNORE_UNUSED, 0),
  843. GATE(fimc_drc, "drc", "aclk200", E4X12_GATE_ISP0, 1,
  844. CLK_IGNORE_UNUSED, 0),
  845. GATE(fimc_fd, "fd", "aclk200", E4X12_GATE_ISP0, 2,
  846. CLK_IGNORE_UNUSED, 0),
  847. GATE(fimc_lite0, "lite0", "aclk200", E4X12_GATE_ISP0, 3,
  848. CLK_IGNORE_UNUSED, 0),
  849. GATE(fimc_lite1, "lite1", "aclk200", E4X12_GATE_ISP0, 4,
  850. CLK_IGNORE_UNUSED, 0),
  851. GATE(mcuisp, "mcuisp", "aclk200", E4X12_GATE_ISP0, 5,
  852. CLK_IGNORE_UNUSED, 0),
  853. GATE(gicisp, "gicisp", "aclk200", E4X12_GATE_ISP0, 7,
  854. CLK_IGNORE_UNUSED, 0),
  855. GATE(smmu_isp, "smmu_isp", "aclk200", E4X12_GATE_ISP0, 8,
  856. CLK_IGNORE_UNUSED, 0),
  857. GATE(smmu_drc, "smmu_drc", "aclk200", E4X12_GATE_ISP0, 9,
  858. CLK_IGNORE_UNUSED, 0),
  859. GATE(smmu_fd, "smmu_fd", "aclk200", E4X12_GATE_ISP0, 10,
  860. CLK_IGNORE_UNUSED, 0),
  861. GATE(smmu_lite0, "smmu_lite0", "aclk200", E4X12_GATE_ISP0, 11,
  862. CLK_IGNORE_UNUSED, 0),
  863. GATE(smmu_lite1, "smmu_lite1", "aclk200", E4X12_GATE_ISP0, 12,
  864. CLK_IGNORE_UNUSED, 0),
  865. GATE(ppmuispmx, "ppmuispmx", "aclk200", E4X12_GATE_ISP0, 20,
  866. CLK_IGNORE_UNUSED, 0),
  867. GATE(ppmuispx, "ppmuispx", "aclk200", E4X12_GATE_ISP0, 21,
  868. CLK_IGNORE_UNUSED, 0),
  869. GATE(mcuctl_isp, "mcuctl_isp", "aclk200", E4X12_GATE_ISP0, 23,
  870. CLK_IGNORE_UNUSED, 0),
  871. GATE(mpwm_isp, "mpwm_isp", "aclk200", E4X12_GATE_ISP0, 24,
  872. CLK_IGNORE_UNUSED, 0),
  873. GATE(i2c0_isp, "i2c0_isp", "aclk200", E4X12_GATE_ISP0, 25,
  874. CLK_IGNORE_UNUSED, 0),
  875. GATE(i2c1_isp, "i2c1_isp", "aclk200", E4X12_GATE_ISP0, 26,
  876. CLK_IGNORE_UNUSED, 0),
  877. GATE(mtcadc_isp, "mtcadc_isp", "aclk200", E4X12_GATE_ISP0, 27,
  878. CLK_IGNORE_UNUSED, 0),
  879. GATE(pwm_isp, "pwm_isp", "aclk200", E4X12_GATE_ISP0, 28,
  880. CLK_IGNORE_UNUSED, 0),
  881. GATE(wdt_isp, "wdt_isp", "aclk200", E4X12_GATE_ISP0, 30,
  882. CLK_IGNORE_UNUSED, 0),
  883. GATE(uart_isp, "uart_isp", "aclk200", E4X12_GATE_ISP0, 31,
  884. CLK_IGNORE_UNUSED, 0),
  885. GATE(asyncaxim, "asyncaxim", "aclk200", E4X12_GATE_ISP1, 0,
  886. CLK_IGNORE_UNUSED, 0),
  887. GATE(smmu_ispcx, "smmu_ispcx", "aclk200", E4X12_GATE_ISP1, 4,
  888. CLK_IGNORE_UNUSED, 0),
  889. GATE(spi0_isp, "spi0_isp", "aclk200", E4X12_GATE_ISP1, 12,
  890. CLK_IGNORE_UNUSED, 0),
  891. GATE(spi1_isp, "spi1_isp", "aclk200", E4X12_GATE_ISP1, 13,
  892. CLK_IGNORE_UNUSED, 0),
  893. GATE(g2d, "g2d", "aclk200", GATE_IP_DMC, 23, 0, 0),
  894. GATE(tmu_apbif, "tmu_apbif", "aclk100", E4X12_GATE_IP_PERIR, 17, 0, 0),
  895. };
  896. static struct samsung_clock_alias exynos4_aliases[] __initdata = {
  897. ALIAS(mout_core, NULL, "moutcore"),
  898. ALIAS(arm_clk, NULL, "armclk"),
  899. ALIAS(sclk_apll, NULL, "mout_apll"),
  900. };
  901. static struct samsung_clock_alias exynos4210_aliases[] __initdata = {
  902. ALIAS(sclk_mpll, NULL, "mout_mpll"),
  903. };
  904. static struct samsung_clock_alias exynos4x12_aliases[] __initdata = {
  905. ALIAS(mout_mpll_user_c, NULL, "mout_mpll"),
  906. };
  907. /*
  908. * The parent of the fin_pll clock is selected by the XOM[0] bit. This bit
  909. * resides in chipid register space, outside of the clock controller memory
  910. * mapped space. So to determine the parent of fin_pll clock, the chipid
  911. * controller is first remapped and the value of XOM[0] bit is read to
  912. * determine the parent clock.
  913. */
  914. static unsigned long exynos4_get_xom(void)
  915. {
  916. unsigned long xom = 0;
  917. void __iomem *chipid_base;
  918. struct device_node *np;
  919. np = of_find_compatible_node(NULL, NULL, "samsung,exynos4210-chipid");
  920. if (np) {
  921. chipid_base = of_iomap(np, 0);
  922. if (chipid_base)
  923. xom = readl(chipid_base + 8);
  924. iounmap(chipid_base);
  925. }
  926. return xom;
  927. }
  928. static void __init exynos4_clk_register_finpll(unsigned long xom)
  929. {
  930. struct samsung_fixed_rate_clock fclk;
  931. struct clk *clk;
  932. unsigned long finpll_f = 24000000;
  933. char *parent_name;
  934. parent_name = xom & 1 ? "xusbxti" : "xxti";
  935. clk = clk_get(NULL, parent_name);
  936. if (IS_ERR(clk)) {
  937. pr_err("%s: failed to lookup parent clock %s, assuming "
  938. "fin_pll clock frequency is 24MHz\n", __func__,
  939. parent_name);
  940. } else {
  941. finpll_f = clk_get_rate(clk);
  942. }
  943. fclk.id = fin_pll;
  944. fclk.name = "fin_pll";
  945. fclk.parent_name = NULL;
  946. fclk.flags = CLK_IS_ROOT;
  947. fclk.fixed_rate = finpll_f;
  948. samsung_clk_register_fixed_rate(&fclk, 1);
  949. }
  950. static struct of_device_id ext_clk_match[] __initdata = {
  951. { .compatible = "samsung,clock-xxti", .data = (void *)0, },
  952. { .compatible = "samsung,clock-xusbxti", .data = (void *)1, },
  953. {},
  954. };
  955. static struct samsung_pll_clock exynos4_plls[nr_plls] __initdata = {
  956. [apll] = PLL_A(pll_35xx, fout_apll, "fout_apll", "fin_pll", APLL_LOCK,
  957. APLL_CON0, "fout_apll", NULL),
  958. [mpll] = PLL_A(pll_35xx, fout_mpll, "fout_mpll", "fin_pll",
  959. E4X12_MPLL_LOCK, E4X12_MPLL_CON0, "fout_mpll", NULL),
  960. [epll] = PLL_A(pll_36xx, fout_epll, "fout_epll", "fin_pll", EPLL_LOCK,
  961. EPLL_CON0, "fout_epll", NULL),
  962. [vpll] = PLL_A(pll_36xx, fout_vpll, "fout_vpll", "fin_pll", VPLL_LOCK,
  963. VPLL_CON0, "fout_vpll", NULL),
  964. };
  965. /* register exynos4 clocks */
  966. static void __init exynos4_clk_init(struct device_node *np,
  967. enum exynos4_soc exynos4_soc,
  968. void __iomem *reg_base, unsigned long xom)
  969. {
  970. struct clk *apll, *mpll, *epll, *vpll;
  971. if (np) {
  972. reg_base = of_iomap(np, 0);
  973. if (!reg_base)
  974. panic("%s: failed to map registers\n", __func__);
  975. }
  976. if (exynos4_soc == EXYNOS4210)
  977. samsung_clk_init(np, reg_base, nr_clks,
  978. exynos4_clk_regs, ARRAY_SIZE(exynos4_clk_regs),
  979. exynos4210_clk_save, ARRAY_SIZE(exynos4210_clk_save));
  980. else
  981. samsung_clk_init(np, reg_base, nr_clks,
  982. exynos4_clk_regs, ARRAY_SIZE(exynos4_clk_regs),
  983. exynos4x12_clk_save, ARRAY_SIZE(exynos4x12_clk_save));
  984. if (np)
  985. samsung_clk_of_register_fixed_ext(exynos4_fixed_rate_ext_clks,
  986. ARRAY_SIZE(exynos4_fixed_rate_ext_clks),
  987. ext_clk_match);
  988. exynos4_clk_register_finpll(xom);
  989. if (exynos4_soc == EXYNOS4210) {
  990. apll = samsung_clk_register_pll45xx("fout_apll", "fin_pll",
  991. reg_base + APLL_CON0, pll_4508);
  992. mpll = samsung_clk_register_pll45xx("fout_mpll", "fin_pll",
  993. reg_base + E4210_MPLL_CON0, pll_4508);
  994. epll = samsung_clk_register_pll46xx("fout_epll", "fin_pll",
  995. reg_base + EPLL_CON0, pll_4600);
  996. vpll = samsung_clk_register_pll46xx("fout_vpll", "mout_vpllsrc",
  997. reg_base + VPLL_CON0, pll_4650c);
  998. samsung_clk_add_lookup(apll, fout_apll);
  999. samsung_clk_add_lookup(mpll, fout_mpll);
  1000. samsung_clk_add_lookup(epll, fout_epll);
  1001. samsung_clk_add_lookup(vpll, fout_vpll);
  1002. } else {
  1003. samsung_clk_register_pll(exynos4_plls,
  1004. ARRAY_SIZE(exynos4_plls), reg_base);
  1005. }
  1006. samsung_clk_register_fixed_rate(exynos4_fixed_rate_clks,
  1007. ARRAY_SIZE(exynos4_fixed_rate_clks));
  1008. samsung_clk_register_mux(exynos4_mux_clks,
  1009. ARRAY_SIZE(exynos4_mux_clks));
  1010. samsung_clk_register_div(exynos4_div_clks,
  1011. ARRAY_SIZE(exynos4_div_clks));
  1012. samsung_clk_register_gate(exynos4_gate_clks,
  1013. ARRAY_SIZE(exynos4_gate_clks));
  1014. if (exynos4_soc == EXYNOS4210) {
  1015. samsung_clk_register_fixed_rate(exynos4210_fixed_rate_clks,
  1016. ARRAY_SIZE(exynos4210_fixed_rate_clks));
  1017. samsung_clk_register_mux(exynos4210_mux_clks,
  1018. ARRAY_SIZE(exynos4210_mux_clks));
  1019. samsung_clk_register_div(exynos4210_div_clks,
  1020. ARRAY_SIZE(exynos4210_div_clks));
  1021. samsung_clk_register_gate(exynos4210_gate_clks,
  1022. ARRAY_SIZE(exynos4210_gate_clks));
  1023. samsung_clk_register_alias(exynos4210_aliases,
  1024. ARRAY_SIZE(exynos4210_aliases));
  1025. } else {
  1026. samsung_clk_register_mux(exynos4x12_mux_clks,
  1027. ARRAY_SIZE(exynos4x12_mux_clks));
  1028. samsung_clk_register_div(exynos4x12_div_clks,
  1029. ARRAY_SIZE(exynos4x12_div_clks));
  1030. samsung_clk_register_gate(exynos4x12_gate_clks,
  1031. ARRAY_SIZE(exynos4x12_gate_clks));
  1032. samsung_clk_register_alias(exynos4x12_aliases,
  1033. ARRAY_SIZE(exynos4x12_aliases));
  1034. }
  1035. samsung_clk_register_alias(exynos4_aliases,
  1036. ARRAY_SIZE(exynos4_aliases));
  1037. pr_info("%s clocks: sclk_apll = %ld, sclk_mpll = %ld\n"
  1038. "\tsclk_epll = %ld, sclk_vpll = %ld, arm_clk = %ld\n",
  1039. exynos4_soc == EXYNOS4210 ? "Exynos4210" : "Exynos4x12",
  1040. _get_rate("sclk_apll"), _get_rate("sclk_mpll"),
  1041. _get_rate("sclk_epll"), _get_rate("sclk_vpll"),
  1042. _get_rate("arm_clk"));
  1043. }
  1044. static void __init exynos4210_clk_init(struct device_node *np)
  1045. {
  1046. exynos4_clk_init(np, EXYNOS4210, NULL, exynos4_get_xom());
  1047. }
  1048. CLK_OF_DECLARE(exynos4210_clk, "samsung,exynos4210-clock", exynos4210_clk_init);
  1049. static void __init exynos4412_clk_init(struct device_node *np)
  1050. {
  1051. exynos4_clk_init(np, EXYNOS4X12, NULL, exynos4_get_xom());
  1052. }
  1053. CLK_OF_DECLARE(exynos4412_clk, "samsung,exynos4412-clock", exynos4412_clk_init);