da8xx-fb.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/wait.h>
  32. #include <linux/clk.h>
  33. #include <linux/cpufreq.h>
  34. #include <linux/console.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/slab.h>
  37. #include <linux/delay.h>
  38. #include <linux/lcm.h>
  39. #include <video/da8xx-fb.h>
  40. #include <asm/div64.h>
  41. #define DRIVER_NAME "da8xx_lcdc"
  42. #define LCD_VERSION_1 1
  43. #define LCD_VERSION_2 2
  44. /* LCD Status Register */
  45. #define LCD_END_OF_FRAME1 BIT(9)
  46. #define LCD_END_OF_FRAME0 BIT(8)
  47. #define LCD_PL_LOAD_DONE BIT(6)
  48. #define LCD_FIFO_UNDERFLOW BIT(5)
  49. #define LCD_SYNC_LOST BIT(2)
  50. #define LCD_FRAME_DONE BIT(0)
  51. /* LCD DMA Control Register */
  52. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  53. #define LCD_DMA_BURST_1 0x0
  54. #define LCD_DMA_BURST_2 0x1
  55. #define LCD_DMA_BURST_4 0x2
  56. #define LCD_DMA_BURST_8 0x3
  57. #define LCD_DMA_BURST_16 0x4
  58. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  59. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  60. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  61. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  62. /* LCD Control Register */
  63. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  64. #define LCD_RASTER_MODE 0x01
  65. /* LCD Raster Control Register */
  66. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  67. #define PALETTE_AND_DATA 0x00
  68. #define PALETTE_ONLY 0x01
  69. #define DATA_ONLY 0x02
  70. #define LCD_MONO_8BIT_MODE BIT(9)
  71. #define LCD_RASTER_ORDER BIT(8)
  72. #define LCD_TFT_MODE BIT(7)
  73. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  74. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  75. #define LCD_V1_PL_INT_ENA BIT(4)
  76. #define LCD_V2_PL_INT_ENA BIT(6)
  77. #define LCD_MONOCHROME_MODE BIT(1)
  78. #define LCD_RASTER_ENABLE BIT(0)
  79. #define LCD_TFT_ALT_ENABLE BIT(23)
  80. #define LCD_STN_565_ENABLE BIT(24)
  81. #define LCD_V2_DMA_CLK_EN BIT(2)
  82. #define LCD_V2_LIDD_CLK_EN BIT(1)
  83. #define LCD_V2_CORE_CLK_EN BIT(0)
  84. #define LCD_V2_LPP_B10 26
  85. #define LCD_V2_TFT_24BPP_MODE BIT(25)
  86. #define LCD_V2_TFT_24BPP_UNPACK BIT(26)
  87. /* LCD Raster Timing 2 Register */
  88. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  89. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  90. #define LCD_SYNC_CTRL BIT(25)
  91. #define LCD_SYNC_EDGE BIT(24)
  92. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  93. #define LCD_INVERT_LINE_CLOCK BIT(21)
  94. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  95. /* LCD Block */
  96. #define LCD_PID_REG 0x0
  97. #define LCD_CTRL_REG 0x4
  98. #define LCD_STAT_REG 0x8
  99. #define LCD_RASTER_CTRL_REG 0x28
  100. #define LCD_RASTER_TIMING_0_REG 0x2C
  101. #define LCD_RASTER_TIMING_1_REG 0x30
  102. #define LCD_RASTER_TIMING_2_REG 0x34
  103. #define LCD_DMA_CTRL_REG 0x40
  104. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  105. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  106. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  107. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  108. /* Interrupt Registers available only in Version 2 */
  109. #define LCD_RAW_STAT_REG 0x58
  110. #define LCD_MASKED_STAT_REG 0x5c
  111. #define LCD_INT_ENABLE_SET_REG 0x60
  112. #define LCD_INT_ENABLE_CLR_REG 0x64
  113. #define LCD_END_OF_INT_IND_REG 0x68
  114. /* Clock registers available only on Version 2 */
  115. #define LCD_CLK_ENABLE_REG 0x6c
  116. #define LCD_CLK_RESET_REG 0x70
  117. #define LCD_CLK_MAIN_RESET BIT(3)
  118. #define LCD_NUM_BUFFERS 2
  119. #define WSI_TIMEOUT 50
  120. #define PALETTE_SIZE 256
  121. static void __iomem *da8xx_fb_reg_base;
  122. static unsigned int lcd_revision;
  123. static irq_handler_t lcdc_irq_handler;
  124. static wait_queue_head_t frame_done_wq;
  125. static int frame_done_flag;
  126. static inline unsigned int lcdc_read(unsigned int addr)
  127. {
  128. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  129. }
  130. static inline void lcdc_write(unsigned int val, unsigned int addr)
  131. {
  132. __raw_writel(val, da8xx_fb_reg_base + (addr));
  133. }
  134. struct da8xx_fb_par {
  135. struct device *dev;
  136. resource_size_t p_palette_base;
  137. unsigned char *v_palette_base;
  138. dma_addr_t vram_phys;
  139. unsigned long vram_size;
  140. void *vram_virt;
  141. unsigned int dma_start;
  142. unsigned int dma_end;
  143. struct clk *lcdc_clk;
  144. int irq;
  145. unsigned int palette_sz;
  146. int blank;
  147. wait_queue_head_t vsync_wait;
  148. int vsync_flag;
  149. int vsync_timeout;
  150. spinlock_t lock_for_chan_update;
  151. /*
  152. * LCDC has 2 ping pong DMA channels, channel 0
  153. * and channel 1.
  154. */
  155. unsigned int which_dma_channel_done;
  156. #ifdef CONFIG_CPU_FREQ
  157. struct notifier_block freq_transition;
  158. #endif
  159. unsigned int lcd_fck_rate;
  160. void (*panel_power_ctrl)(int);
  161. u32 pseudo_palette[16];
  162. struct fb_videomode mode;
  163. struct lcd_ctrl_config cfg;
  164. };
  165. static struct fb_var_screeninfo da8xx_fb_var;
  166. static struct fb_fix_screeninfo da8xx_fb_fix = {
  167. .id = "DA8xx FB Drv",
  168. .type = FB_TYPE_PACKED_PIXELS,
  169. .type_aux = 0,
  170. .visual = FB_VISUAL_PSEUDOCOLOR,
  171. .xpanstep = 0,
  172. .ypanstep = 1,
  173. .ywrapstep = 0,
  174. .accel = FB_ACCEL_NONE
  175. };
  176. static struct fb_videomode known_lcd_panels[] = {
  177. /* Sharp LCD035Q3DG01 */
  178. [0] = {
  179. .name = "Sharp_LCD035Q3DG01",
  180. .xres = 320,
  181. .yres = 240,
  182. .pixclock = KHZ2PICOS(4607),
  183. .left_margin = 6,
  184. .right_margin = 8,
  185. .upper_margin = 2,
  186. .lower_margin = 2,
  187. .hsync_len = 0,
  188. .vsync_len = 0,
  189. .sync = FB_SYNC_CLK_INVERT |
  190. FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  191. },
  192. /* Sharp LK043T1DG01 */
  193. [1] = {
  194. .name = "Sharp_LK043T1DG01",
  195. .xres = 480,
  196. .yres = 272,
  197. .pixclock = KHZ2PICOS(7833),
  198. .left_margin = 2,
  199. .right_margin = 2,
  200. .upper_margin = 2,
  201. .lower_margin = 2,
  202. .hsync_len = 41,
  203. .vsync_len = 10,
  204. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  205. .flag = 0,
  206. },
  207. [2] = {
  208. /* Hitachi SP10Q010 */
  209. .name = "SP10Q010",
  210. .xres = 320,
  211. .yres = 240,
  212. .pixclock = KHZ2PICOS(7833),
  213. .left_margin = 10,
  214. .right_margin = 10,
  215. .upper_margin = 10,
  216. .lower_margin = 10,
  217. .hsync_len = 10,
  218. .vsync_len = 10,
  219. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  220. .flag = 0,
  221. },
  222. };
  223. static inline bool da8xx_fb_is_raster_enabled(void)
  224. {
  225. return !!(lcdc_read(LCD_RASTER_CTRL_REG) & LCD_RASTER_ENABLE);
  226. }
  227. /* Enable the Raster Engine of the LCD Controller */
  228. static inline void lcd_enable_raster(void)
  229. {
  230. u32 reg;
  231. /* Put LCDC in reset for several cycles */
  232. if (lcd_revision == LCD_VERSION_2)
  233. /* Write 1 to reset LCDC */
  234. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  235. mdelay(1);
  236. /* Bring LCDC out of reset */
  237. if (lcd_revision == LCD_VERSION_2)
  238. lcdc_write(0, LCD_CLK_RESET_REG);
  239. mdelay(1);
  240. /* Above reset sequence doesnot reset register context */
  241. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  242. if (!(reg & LCD_RASTER_ENABLE))
  243. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  244. }
  245. /* Disable the Raster Engine of the LCD Controller */
  246. static inline void lcd_disable_raster(enum da8xx_frame_complete
  247. wait_for_frame_done)
  248. {
  249. u32 reg;
  250. int ret;
  251. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  252. if (reg & LCD_RASTER_ENABLE)
  253. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  254. else
  255. /* return if already disabled */
  256. return;
  257. if ((wait_for_frame_done == DA8XX_FRAME_WAIT) &&
  258. (lcd_revision == LCD_VERSION_2)) {
  259. frame_done_flag = 0;
  260. ret = wait_event_interruptible_timeout(frame_done_wq,
  261. frame_done_flag != 0,
  262. msecs_to_jiffies(50));
  263. if (ret == 0)
  264. pr_err("LCD Controller timed out\n");
  265. }
  266. }
  267. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  268. {
  269. u32 start;
  270. u32 end;
  271. u32 reg_ras;
  272. u32 reg_dma;
  273. u32 reg_int;
  274. /* init reg to clear PLM (loading mode) fields */
  275. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  276. reg_ras &= ~(3 << 20);
  277. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  278. if (load_mode == LOAD_DATA) {
  279. start = par->dma_start;
  280. end = par->dma_end;
  281. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  282. if (lcd_revision == LCD_VERSION_1) {
  283. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  284. } else {
  285. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  286. LCD_V2_END_OF_FRAME0_INT_ENA |
  287. LCD_V2_END_OF_FRAME1_INT_ENA |
  288. LCD_FRAME_DONE | LCD_SYNC_LOST;
  289. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  290. }
  291. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  292. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  293. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  294. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  295. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  296. } else if (load_mode == LOAD_PALETTE) {
  297. start = par->p_palette_base;
  298. end = start + par->palette_sz - 1;
  299. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  300. if (lcd_revision == LCD_VERSION_1) {
  301. reg_ras |= LCD_V1_PL_INT_ENA;
  302. } else {
  303. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  304. LCD_V2_PL_INT_ENA;
  305. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  306. }
  307. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  308. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  309. }
  310. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  311. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  312. /*
  313. * The Raster enable bit must be set after all other control fields are
  314. * set.
  315. */
  316. lcd_enable_raster();
  317. }
  318. /* Configure the Burst Size and fifo threhold of DMA */
  319. static int lcd_cfg_dma(int burst_size, int fifo_th)
  320. {
  321. u32 reg;
  322. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  323. switch (burst_size) {
  324. case 1:
  325. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  326. break;
  327. case 2:
  328. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  329. break;
  330. case 4:
  331. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  332. break;
  333. case 8:
  334. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  335. break;
  336. case 16:
  337. default:
  338. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  339. break;
  340. }
  341. reg |= (fifo_th << 8);
  342. lcdc_write(reg, LCD_DMA_CTRL_REG);
  343. return 0;
  344. }
  345. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  346. {
  347. u32 reg;
  348. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  349. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  350. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  351. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  352. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  353. }
  354. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  355. int front_porch)
  356. {
  357. u32 reg;
  358. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  359. reg |= ((back_porch & 0xff) << 24)
  360. | ((front_porch & 0xff) << 16)
  361. | ((pulse_width & 0x3f) << 10);
  362. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  363. }
  364. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  365. int front_porch)
  366. {
  367. u32 reg;
  368. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  369. reg |= ((back_porch & 0xff) << 24)
  370. | ((front_porch & 0xff) << 16)
  371. | ((pulse_width & 0x3f) << 10);
  372. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  373. }
  374. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg,
  375. struct fb_videomode *panel)
  376. {
  377. u32 reg;
  378. u32 reg_int;
  379. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  380. LCD_MONO_8BIT_MODE |
  381. LCD_MONOCHROME_MODE);
  382. switch (cfg->panel_shade) {
  383. case MONOCHROME:
  384. reg |= LCD_MONOCHROME_MODE;
  385. if (cfg->mono_8bit_mode)
  386. reg |= LCD_MONO_8BIT_MODE;
  387. break;
  388. case COLOR_ACTIVE:
  389. reg |= LCD_TFT_MODE;
  390. if (cfg->tft_alt_mode)
  391. reg |= LCD_TFT_ALT_ENABLE;
  392. break;
  393. case COLOR_PASSIVE:
  394. /* AC bias applicable only for Pasive panels */
  395. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  396. if (cfg->bpp == 12 && cfg->stn_565_mode)
  397. reg |= LCD_STN_565_ENABLE;
  398. break;
  399. default:
  400. return -EINVAL;
  401. }
  402. /* enable additional interrupts here */
  403. if (lcd_revision == LCD_VERSION_1) {
  404. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  405. } else {
  406. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  407. LCD_V2_UNDERFLOW_INT_ENA;
  408. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  409. }
  410. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  411. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  412. reg |= LCD_SYNC_CTRL;
  413. if (cfg->sync_edge)
  414. reg |= LCD_SYNC_EDGE;
  415. else
  416. reg &= ~LCD_SYNC_EDGE;
  417. if (panel->sync & FB_SYNC_HOR_HIGH_ACT)
  418. reg |= LCD_INVERT_LINE_CLOCK;
  419. else
  420. reg &= ~LCD_INVERT_LINE_CLOCK;
  421. if (panel->sync & FB_SYNC_VERT_HIGH_ACT)
  422. reg |= LCD_INVERT_FRAME_CLOCK;
  423. else
  424. reg &= ~LCD_INVERT_FRAME_CLOCK;
  425. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  426. return 0;
  427. }
  428. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  429. u32 bpp, u32 raster_order)
  430. {
  431. u32 reg;
  432. if (bpp > 16 && lcd_revision == LCD_VERSION_1)
  433. return -EINVAL;
  434. /* Set the Panel Width */
  435. /* Pixels per line = (PPL + 1)*16 */
  436. if (lcd_revision == LCD_VERSION_1) {
  437. /*
  438. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  439. * pixels.
  440. */
  441. width &= 0x3f0;
  442. } else {
  443. /*
  444. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  445. * pixels.
  446. */
  447. width &= 0x7f0;
  448. }
  449. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  450. reg &= 0xfffffc00;
  451. if (lcd_revision == LCD_VERSION_1) {
  452. reg |= ((width >> 4) - 1) << 4;
  453. } else {
  454. width = (width >> 4) - 1;
  455. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  456. }
  457. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  458. /* Set the Panel Height */
  459. /* Set bits 9:0 of Lines Per Pixel */
  460. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  461. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  462. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  463. /* Set bit 10 of Lines Per Pixel */
  464. if (lcd_revision == LCD_VERSION_2) {
  465. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  466. reg |= ((height - 1) & 0x400) << 16;
  467. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  468. }
  469. /* Set the Raster Order of the Frame Buffer */
  470. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  471. if (raster_order)
  472. reg |= LCD_RASTER_ORDER;
  473. par->palette_sz = 16 * 2;
  474. switch (bpp) {
  475. case 1:
  476. case 2:
  477. case 4:
  478. case 16:
  479. break;
  480. case 24:
  481. reg |= LCD_V2_TFT_24BPP_MODE;
  482. break;
  483. case 32:
  484. reg |= LCD_V2_TFT_24BPP_MODE;
  485. reg |= LCD_V2_TFT_24BPP_UNPACK;
  486. break;
  487. case 8:
  488. par->palette_sz = 256 * 2;
  489. break;
  490. default:
  491. return -EINVAL;
  492. }
  493. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  494. return 0;
  495. }
  496. #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
  497. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  498. unsigned blue, unsigned transp,
  499. struct fb_info *info)
  500. {
  501. struct da8xx_fb_par *par = info->par;
  502. unsigned short *palette = (unsigned short *) par->v_palette_base;
  503. u_short pal;
  504. int update_hw = 0;
  505. if (regno > 255)
  506. return 1;
  507. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  508. return 1;
  509. if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  510. return -EINVAL;
  511. switch (info->fix.visual) {
  512. case FB_VISUAL_TRUECOLOR:
  513. red = CNVT_TOHW(red, info->var.red.length);
  514. green = CNVT_TOHW(green, info->var.green.length);
  515. blue = CNVT_TOHW(blue, info->var.blue.length);
  516. break;
  517. case FB_VISUAL_PSEUDOCOLOR:
  518. switch (info->var.bits_per_pixel) {
  519. case 4:
  520. if (regno > 15)
  521. return -EINVAL;
  522. if (info->var.grayscale) {
  523. pal = regno;
  524. } else {
  525. red >>= 4;
  526. green >>= 8;
  527. blue >>= 12;
  528. pal = red & 0x0f00;
  529. pal |= green & 0x00f0;
  530. pal |= blue & 0x000f;
  531. }
  532. if (regno == 0)
  533. pal |= 0x2000;
  534. palette[regno] = pal;
  535. break;
  536. case 8:
  537. red >>= 4;
  538. green >>= 8;
  539. blue >>= 12;
  540. pal = (red & 0x0f00);
  541. pal |= (green & 0x00f0);
  542. pal |= (blue & 0x000f);
  543. if (palette[regno] != pal) {
  544. update_hw = 1;
  545. palette[regno] = pal;
  546. }
  547. break;
  548. }
  549. break;
  550. }
  551. /* Truecolor has hardware independent palette */
  552. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  553. u32 v;
  554. if (regno > 15)
  555. return -EINVAL;
  556. v = (red << info->var.red.offset) |
  557. (green << info->var.green.offset) |
  558. (blue << info->var.blue.offset);
  559. switch (info->var.bits_per_pixel) {
  560. case 16:
  561. ((u16 *) (info->pseudo_palette))[regno] = v;
  562. break;
  563. case 24:
  564. case 32:
  565. ((u32 *) (info->pseudo_palette))[regno] = v;
  566. break;
  567. }
  568. if (palette[0] != 0x4000) {
  569. update_hw = 1;
  570. palette[0] = 0x4000;
  571. }
  572. }
  573. /* Update the palette in the h/w as needed. */
  574. if (update_hw)
  575. lcd_blit(LOAD_PALETTE, par);
  576. return 0;
  577. }
  578. #undef CNVT_TOHW
  579. static void da8xx_fb_lcd_reset(void)
  580. {
  581. /* DMA has to be disabled */
  582. lcdc_write(0, LCD_DMA_CTRL_REG);
  583. lcdc_write(0, LCD_RASTER_CTRL_REG);
  584. if (lcd_revision == LCD_VERSION_2) {
  585. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  586. /* Write 1 to reset */
  587. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  588. lcdc_write(0, LCD_CLK_RESET_REG);
  589. }
  590. }
  591. static inline unsigned da8xx_fb_calc_clk_divider(struct da8xx_fb_par *par,
  592. unsigned pixclock)
  593. {
  594. return par->lcd_fck_rate / (PICOS2KHZ(pixclock) * 1000);
  595. }
  596. static inline unsigned da8xx_fb_round_clk(struct da8xx_fb_par *par,
  597. unsigned pixclock)
  598. {
  599. unsigned div;
  600. div = da8xx_fb_calc_clk_divider(par, pixclock);
  601. return KHZ2PICOS(par->lcd_fck_rate / (1000 * div));
  602. }
  603. static inline void da8xx_fb_config_clk_divider(unsigned div)
  604. {
  605. /* Configure the LCD clock divisor. */
  606. lcdc_write(LCD_CLK_DIVISOR(div) |
  607. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  608. if (lcd_revision == LCD_VERSION_2)
  609. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  610. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  611. }
  612. static inline void da8xx_fb_calc_config_clk_divider(struct da8xx_fb_par *par,
  613. struct fb_videomode *mode)
  614. {
  615. unsigned div = da8xx_fb_calc_clk_divider(par, mode->pixclock);
  616. da8xx_fb_config_clk_divider(div);
  617. }
  618. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  619. struct fb_videomode *panel)
  620. {
  621. u32 bpp;
  622. int ret = 0;
  623. da8xx_fb_calc_config_clk_divider(par, panel);
  624. if (panel->sync & FB_SYNC_CLK_INVERT)
  625. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  626. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  627. else
  628. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  629. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  630. /* Configure the DMA burst size and fifo threshold. */
  631. ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th);
  632. if (ret < 0)
  633. return ret;
  634. /* Configure the vertical and horizontal sync properties. */
  635. lcd_cfg_vertical_sync(panel->lower_margin, panel->vsync_len,
  636. panel->upper_margin);
  637. lcd_cfg_horizontal_sync(panel->right_margin, panel->hsync_len,
  638. panel->left_margin);
  639. /* Configure for disply */
  640. ret = lcd_cfg_display(cfg, panel);
  641. if (ret < 0)
  642. return ret;
  643. bpp = cfg->bpp;
  644. if (bpp == 12)
  645. bpp = 16;
  646. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->xres,
  647. (unsigned int)panel->yres, bpp,
  648. cfg->raster_order);
  649. if (ret < 0)
  650. return ret;
  651. /* Configure FDD */
  652. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  653. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  654. return 0;
  655. }
  656. /* IRQ handler for version 2 of LCDC */
  657. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  658. {
  659. struct da8xx_fb_par *par = arg;
  660. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  661. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  662. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  663. lcdc_write(stat, LCD_MASKED_STAT_REG);
  664. lcd_enable_raster();
  665. } else if (stat & LCD_PL_LOAD_DONE) {
  666. /*
  667. * Must disable raster before changing state of any control bit.
  668. * And also must be disabled before clearing the PL loading
  669. * interrupt via the following write to the status register. If
  670. * this is done after then one gets multiple PL done interrupts.
  671. */
  672. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  673. lcdc_write(stat, LCD_MASKED_STAT_REG);
  674. /* Disable PL completion interrupt */
  675. lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG);
  676. /* Setup and start data loading mode */
  677. lcd_blit(LOAD_DATA, par);
  678. } else {
  679. lcdc_write(stat, LCD_MASKED_STAT_REG);
  680. if (stat & LCD_END_OF_FRAME0) {
  681. par->which_dma_channel_done = 0;
  682. lcdc_write(par->dma_start,
  683. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  684. lcdc_write(par->dma_end,
  685. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  686. par->vsync_flag = 1;
  687. wake_up_interruptible(&par->vsync_wait);
  688. }
  689. if (stat & LCD_END_OF_FRAME1) {
  690. par->which_dma_channel_done = 1;
  691. lcdc_write(par->dma_start,
  692. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  693. lcdc_write(par->dma_end,
  694. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  695. par->vsync_flag = 1;
  696. wake_up_interruptible(&par->vsync_wait);
  697. }
  698. /* Set only when controller is disabled and at the end of
  699. * active frame
  700. */
  701. if (stat & BIT(0)) {
  702. frame_done_flag = 1;
  703. wake_up_interruptible(&frame_done_wq);
  704. }
  705. }
  706. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  707. return IRQ_HANDLED;
  708. }
  709. /* IRQ handler for version 1 LCDC */
  710. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  711. {
  712. struct da8xx_fb_par *par = arg;
  713. u32 stat = lcdc_read(LCD_STAT_REG);
  714. u32 reg_ras;
  715. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  716. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  717. lcdc_write(stat, LCD_STAT_REG);
  718. lcd_enable_raster();
  719. } else if (stat & LCD_PL_LOAD_DONE) {
  720. /*
  721. * Must disable raster before changing state of any control bit.
  722. * And also must be disabled before clearing the PL loading
  723. * interrupt via the following write to the status register. If
  724. * this is done after then one gets multiple PL done interrupts.
  725. */
  726. lcd_disable_raster(DA8XX_FRAME_NOWAIT);
  727. lcdc_write(stat, LCD_STAT_REG);
  728. /* Disable PL completion inerrupt */
  729. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  730. reg_ras &= ~LCD_V1_PL_INT_ENA;
  731. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  732. /* Setup and start data loading mode */
  733. lcd_blit(LOAD_DATA, par);
  734. } else {
  735. lcdc_write(stat, LCD_STAT_REG);
  736. if (stat & LCD_END_OF_FRAME0) {
  737. par->which_dma_channel_done = 0;
  738. lcdc_write(par->dma_start,
  739. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  740. lcdc_write(par->dma_end,
  741. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  742. par->vsync_flag = 1;
  743. wake_up_interruptible(&par->vsync_wait);
  744. }
  745. if (stat & LCD_END_OF_FRAME1) {
  746. par->which_dma_channel_done = 1;
  747. lcdc_write(par->dma_start,
  748. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  749. lcdc_write(par->dma_end,
  750. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  751. par->vsync_flag = 1;
  752. wake_up_interruptible(&par->vsync_wait);
  753. }
  754. }
  755. return IRQ_HANDLED;
  756. }
  757. static int fb_check_var(struct fb_var_screeninfo *var,
  758. struct fb_info *info)
  759. {
  760. int err = 0;
  761. struct da8xx_fb_par *par = info->par;
  762. int bpp = var->bits_per_pixel >> 3;
  763. unsigned long line_size = var->xres_virtual * bpp;
  764. if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  765. return -EINVAL;
  766. switch (var->bits_per_pixel) {
  767. case 1:
  768. case 8:
  769. var->red.offset = 0;
  770. var->red.length = 8;
  771. var->green.offset = 0;
  772. var->green.length = 8;
  773. var->blue.offset = 0;
  774. var->blue.length = 8;
  775. var->transp.offset = 0;
  776. var->transp.length = 0;
  777. var->nonstd = 0;
  778. break;
  779. case 4:
  780. var->red.offset = 0;
  781. var->red.length = 4;
  782. var->green.offset = 0;
  783. var->green.length = 4;
  784. var->blue.offset = 0;
  785. var->blue.length = 4;
  786. var->transp.offset = 0;
  787. var->transp.length = 0;
  788. var->nonstd = FB_NONSTD_REV_PIX_IN_B;
  789. break;
  790. case 16: /* RGB 565 */
  791. var->red.offset = 11;
  792. var->red.length = 5;
  793. var->green.offset = 5;
  794. var->green.length = 6;
  795. var->blue.offset = 0;
  796. var->blue.length = 5;
  797. var->transp.offset = 0;
  798. var->transp.length = 0;
  799. var->nonstd = 0;
  800. break;
  801. case 24:
  802. var->red.offset = 16;
  803. var->red.length = 8;
  804. var->green.offset = 8;
  805. var->green.length = 8;
  806. var->blue.offset = 0;
  807. var->blue.length = 8;
  808. var->nonstd = 0;
  809. break;
  810. case 32:
  811. var->transp.offset = 24;
  812. var->transp.length = 8;
  813. var->red.offset = 16;
  814. var->red.length = 8;
  815. var->green.offset = 8;
  816. var->green.length = 8;
  817. var->blue.offset = 0;
  818. var->blue.length = 8;
  819. var->nonstd = 0;
  820. break;
  821. default:
  822. err = -EINVAL;
  823. }
  824. var->red.msb_right = 0;
  825. var->green.msb_right = 0;
  826. var->blue.msb_right = 0;
  827. var->transp.msb_right = 0;
  828. if (line_size * var->yres_virtual > par->vram_size)
  829. var->yres_virtual = par->vram_size / line_size;
  830. if (var->yres > var->yres_virtual)
  831. var->yres = var->yres_virtual;
  832. if (var->xres > var->xres_virtual)
  833. var->xres = var->xres_virtual;
  834. if (var->xres + var->xoffset > var->xres_virtual)
  835. var->xoffset = var->xres_virtual - var->xres;
  836. if (var->yres + var->yoffset > var->yres_virtual)
  837. var->yoffset = var->yres_virtual - var->yres;
  838. var->pixclock = da8xx_fb_round_clk(par, var->pixclock);
  839. return err;
  840. }
  841. #ifdef CONFIG_CPU_FREQ
  842. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  843. unsigned long val, void *data)
  844. {
  845. struct da8xx_fb_par *par;
  846. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  847. if (val == CPUFREQ_POSTCHANGE) {
  848. if (par->lcd_fck_rate != clk_get_rate(par->lcdc_clk)) {
  849. par->lcd_fck_rate = clk_get_rate(par->lcdc_clk);
  850. lcd_disable_raster(DA8XX_FRAME_WAIT);
  851. da8xx_fb_calc_config_clk_divider(par, &par->mode);
  852. if (par->blank == FB_BLANK_UNBLANK)
  853. lcd_enable_raster();
  854. }
  855. }
  856. return 0;
  857. }
  858. static inline int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  859. {
  860. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  861. return cpufreq_register_notifier(&par->freq_transition,
  862. CPUFREQ_TRANSITION_NOTIFIER);
  863. }
  864. static inline void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  865. {
  866. cpufreq_unregister_notifier(&par->freq_transition,
  867. CPUFREQ_TRANSITION_NOTIFIER);
  868. }
  869. #endif
  870. static int fb_remove(struct platform_device *dev)
  871. {
  872. struct fb_info *info = dev_get_drvdata(&dev->dev);
  873. if (info) {
  874. struct da8xx_fb_par *par = info->par;
  875. #ifdef CONFIG_CPU_FREQ
  876. lcd_da8xx_cpufreq_deregister(par);
  877. #endif
  878. if (par->panel_power_ctrl)
  879. par->panel_power_ctrl(0);
  880. lcd_disable_raster(DA8XX_FRAME_WAIT);
  881. lcdc_write(0, LCD_RASTER_CTRL_REG);
  882. /* disable DMA */
  883. lcdc_write(0, LCD_DMA_CTRL_REG);
  884. unregister_framebuffer(info);
  885. fb_dealloc_cmap(&info->cmap);
  886. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  887. par->p_palette_base);
  888. dma_free_coherent(NULL, par->vram_size, par->vram_virt,
  889. par->vram_phys);
  890. pm_runtime_put_sync(&dev->dev);
  891. pm_runtime_disable(&dev->dev);
  892. framebuffer_release(info);
  893. }
  894. return 0;
  895. }
  896. /*
  897. * Function to wait for vertical sync which for this LCD peripheral
  898. * translates into waiting for the current raster frame to complete.
  899. */
  900. static int fb_wait_for_vsync(struct fb_info *info)
  901. {
  902. struct da8xx_fb_par *par = info->par;
  903. int ret;
  904. /*
  905. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  906. * race condition here where the ISR could have occurred just before or
  907. * just after this set. But since we are just coarsely waiting for
  908. * a frame to complete then that's OK. i.e. if the frame completed
  909. * just before this code executed then we have to wait another full
  910. * frame time but there is no way to avoid such a situation. On the
  911. * other hand if the frame completed just after then we don't need
  912. * to wait long at all. Either way we are guaranteed to return to the
  913. * user immediately after a frame completion which is all that is
  914. * required.
  915. */
  916. par->vsync_flag = 0;
  917. ret = wait_event_interruptible_timeout(par->vsync_wait,
  918. par->vsync_flag != 0,
  919. par->vsync_timeout);
  920. if (ret < 0)
  921. return ret;
  922. if (ret == 0)
  923. return -ETIMEDOUT;
  924. return 0;
  925. }
  926. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  927. unsigned long arg)
  928. {
  929. struct lcd_sync_arg sync_arg;
  930. switch (cmd) {
  931. case FBIOGET_CONTRAST:
  932. case FBIOPUT_CONTRAST:
  933. case FBIGET_BRIGHTNESS:
  934. case FBIPUT_BRIGHTNESS:
  935. case FBIGET_COLOR:
  936. case FBIPUT_COLOR:
  937. return -ENOTTY;
  938. case FBIPUT_HSYNC:
  939. if (copy_from_user(&sync_arg, (char *)arg,
  940. sizeof(struct lcd_sync_arg)))
  941. return -EFAULT;
  942. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  943. sync_arg.pulse_width,
  944. sync_arg.front_porch);
  945. break;
  946. case FBIPUT_VSYNC:
  947. if (copy_from_user(&sync_arg, (char *)arg,
  948. sizeof(struct lcd_sync_arg)))
  949. return -EFAULT;
  950. lcd_cfg_vertical_sync(sync_arg.back_porch,
  951. sync_arg.pulse_width,
  952. sync_arg.front_porch);
  953. break;
  954. case FBIO_WAITFORVSYNC:
  955. return fb_wait_for_vsync(info);
  956. default:
  957. return -EINVAL;
  958. }
  959. return 0;
  960. }
  961. static int cfb_blank(int blank, struct fb_info *info)
  962. {
  963. struct da8xx_fb_par *par = info->par;
  964. int ret = 0;
  965. if (par->blank == blank)
  966. return 0;
  967. par->blank = blank;
  968. switch (blank) {
  969. case FB_BLANK_UNBLANK:
  970. lcd_enable_raster();
  971. if (par->panel_power_ctrl)
  972. par->panel_power_ctrl(1);
  973. break;
  974. case FB_BLANK_NORMAL:
  975. case FB_BLANK_VSYNC_SUSPEND:
  976. case FB_BLANK_HSYNC_SUSPEND:
  977. case FB_BLANK_POWERDOWN:
  978. if (par->panel_power_ctrl)
  979. par->panel_power_ctrl(0);
  980. lcd_disable_raster(DA8XX_FRAME_WAIT);
  981. break;
  982. default:
  983. ret = -EINVAL;
  984. }
  985. return ret;
  986. }
  987. /*
  988. * Set new x,y offsets in the virtual display for the visible area and switch
  989. * to the new mode.
  990. */
  991. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  992. struct fb_info *fbi)
  993. {
  994. int ret = 0;
  995. struct fb_var_screeninfo new_var;
  996. struct da8xx_fb_par *par = fbi->par;
  997. struct fb_fix_screeninfo *fix = &fbi->fix;
  998. unsigned int end;
  999. unsigned int start;
  1000. unsigned long irq_flags;
  1001. if (var->xoffset != fbi->var.xoffset ||
  1002. var->yoffset != fbi->var.yoffset) {
  1003. memcpy(&new_var, &fbi->var, sizeof(new_var));
  1004. new_var.xoffset = var->xoffset;
  1005. new_var.yoffset = var->yoffset;
  1006. if (fb_check_var(&new_var, fbi))
  1007. ret = -EINVAL;
  1008. else {
  1009. memcpy(&fbi->var, &new_var, sizeof(new_var));
  1010. start = fix->smem_start +
  1011. new_var.yoffset * fix->line_length +
  1012. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  1013. end = start + fbi->var.yres * fix->line_length - 1;
  1014. par->dma_start = start;
  1015. par->dma_end = end;
  1016. spin_lock_irqsave(&par->lock_for_chan_update,
  1017. irq_flags);
  1018. if (par->which_dma_channel_done == 0) {
  1019. lcdc_write(par->dma_start,
  1020. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1021. lcdc_write(par->dma_end,
  1022. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1023. } else if (par->which_dma_channel_done == 1) {
  1024. lcdc_write(par->dma_start,
  1025. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1026. lcdc_write(par->dma_end,
  1027. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1028. }
  1029. spin_unlock_irqrestore(&par->lock_for_chan_update,
  1030. irq_flags);
  1031. }
  1032. }
  1033. return ret;
  1034. }
  1035. static int da8xxfb_set_par(struct fb_info *info)
  1036. {
  1037. struct da8xx_fb_par *par = info->par;
  1038. int ret;
  1039. bool raster = da8xx_fb_is_raster_enabled();
  1040. if (raster)
  1041. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1042. fb_var_to_videomode(&par->mode, &info->var);
  1043. par->cfg.bpp = info->var.bits_per_pixel;
  1044. info->fix.visual = (par->cfg.bpp <= 8) ?
  1045. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1046. info->fix.line_length = (par->mode.xres * par->cfg.bpp) / 8;
  1047. ret = lcd_init(par, &par->cfg, &par->mode);
  1048. if (ret < 0) {
  1049. dev_err(par->dev, "lcd init failed\n");
  1050. return ret;
  1051. }
  1052. par->dma_start = info->fix.smem_start +
  1053. info->var.yoffset * info->fix.line_length +
  1054. info->var.xoffset * info->var.bits_per_pixel / 8;
  1055. par->dma_end = par->dma_start +
  1056. info->var.yres * info->fix.line_length - 1;
  1057. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1058. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1059. lcdc_write(par->dma_start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1060. lcdc_write(par->dma_end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1061. if (raster)
  1062. lcd_enable_raster();
  1063. return 0;
  1064. }
  1065. static struct fb_ops da8xx_fb_ops = {
  1066. .owner = THIS_MODULE,
  1067. .fb_check_var = fb_check_var,
  1068. .fb_set_par = da8xxfb_set_par,
  1069. .fb_setcolreg = fb_setcolreg,
  1070. .fb_pan_display = da8xx_pan_display,
  1071. .fb_ioctl = fb_ioctl,
  1072. .fb_fillrect = cfb_fillrect,
  1073. .fb_copyarea = cfb_copyarea,
  1074. .fb_imageblit = cfb_imageblit,
  1075. .fb_blank = cfb_blank,
  1076. };
  1077. static int fb_probe(struct platform_device *device)
  1078. {
  1079. struct da8xx_lcdc_platform_data *fb_pdata =
  1080. device->dev.platform_data;
  1081. static struct resource *lcdc_regs;
  1082. struct lcd_ctrl_config *lcd_cfg;
  1083. struct fb_videomode *lcdc_info;
  1084. struct fb_info *da8xx_fb_info;
  1085. struct clk *fb_clk = NULL;
  1086. struct da8xx_fb_par *par;
  1087. int ret, i;
  1088. unsigned long ulcm;
  1089. if (fb_pdata == NULL) {
  1090. dev_err(&device->dev, "Can not get platform data\n");
  1091. return -ENOENT;
  1092. }
  1093. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  1094. da8xx_fb_reg_base = devm_ioremap_resource(&device->dev, lcdc_regs);
  1095. if (IS_ERR(da8xx_fb_reg_base))
  1096. return PTR_ERR(da8xx_fb_reg_base);
  1097. fb_clk = devm_clk_get(&device->dev, "fck");
  1098. if (IS_ERR(fb_clk)) {
  1099. dev_err(&device->dev, "Can not get device clock\n");
  1100. return PTR_ERR(fb_clk);
  1101. }
  1102. pm_runtime_enable(&device->dev);
  1103. pm_runtime_get_sync(&device->dev);
  1104. /* Determine LCD IP Version */
  1105. switch (lcdc_read(LCD_PID_REG)) {
  1106. case 0x4C100102:
  1107. lcd_revision = LCD_VERSION_1;
  1108. break;
  1109. case 0x4F200800:
  1110. case 0x4F201000:
  1111. lcd_revision = LCD_VERSION_2;
  1112. break;
  1113. default:
  1114. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  1115. "defaulting to LCD revision 1\n",
  1116. lcdc_read(LCD_PID_REG));
  1117. lcd_revision = LCD_VERSION_1;
  1118. break;
  1119. }
  1120. for (i = 0, lcdc_info = known_lcd_panels;
  1121. i < ARRAY_SIZE(known_lcd_panels);
  1122. i++, lcdc_info++) {
  1123. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  1124. break;
  1125. }
  1126. if (i == ARRAY_SIZE(known_lcd_panels)) {
  1127. dev_err(&device->dev, "GLCD: No valid panel found\n");
  1128. ret = -ENODEV;
  1129. goto err_pm_runtime_disable;
  1130. } else
  1131. dev_info(&device->dev, "GLCD: Found %s panel\n",
  1132. fb_pdata->type);
  1133. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  1134. if (!lcd_cfg) {
  1135. ret = -EINVAL;
  1136. goto err_pm_runtime_disable;
  1137. }
  1138. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  1139. &device->dev);
  1140. if (!da8xx_fb_info) {
  1141. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  1142. ret = -ENOMEM;
  1143. goto err_pm_runtime_disable;
  1144. }
  1145. par = da8xx_fb_info->par;
  1146. par->dev = &device->dev;
  1147. par->lcdc_clk = fb_clk;
  1148. par->lcd_fck_rate = clk_get_rate(fb_clk);
  1149. if (fb_pdata->panel_power_ctrl) {
  1150. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  1151. par->panel_power_ctrl(1);
  1152. }
  1153. fb_videomode_to_var(&da8xx_fb_var, lcdc_info);
  1154. par->cfg = *lcd_cfg;
  1155. da8xx_fb_lcd_reset();
  1156. /* allocate frame buffer */
  1157. par->vram_size = lcdc_info->xres * lcdc_info->yres * lcd_cfg->bpp;
  1158. ulcm = lcm((lcdc_info->xres * lcd_cfg->bpp)/8, PAGE_SIZE);
  1159. par->vram_size = roundup(par->vram_size/8, ulcm);
  1160. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  1161. par->vram_virt = dma_alloc_coherent(NULL,
  1162. par->vram_size,
  1163. (resource_size_t *) &par->vram_phys,
  1164. GFP_KERNEL | GFP_DMA);
  1165. if (!par->vram_virt) {
  1166. dev_err(&device->dev,
  1167. "GLCD: kmalloc for frame buffer failed\n");
  1168. ret = -EINVAL;
  1169. goto err_release_fb;
  1170. }
  1171. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1172. da8xx_fb_fix.smem_start = par->vram_phys;
  1173. da8xx_fb_fix.smem_len = par->vram_size;
  1174. da8xx_fb_fix.line_length = (lcdc_info->xres * lcd_cfg->bpp) / 8;
  1175. par->dma_start = par->vram_phys;
  1176. par->dma_end = par->dma_start + lcdc_info->yres *
  1177. da8xx_fb_fix.line_length - 1;
  1178. /* allocate palette buffer */
  1179. par->v_palette_base = dma_alloc_coherent(NULL,
  1180. PALETTE_SIZE,
  1181. (resource_size_t *)
  1182. &par->p_palette_base,
  1183. GFP_KERNEL | GFP_DMA);
  1184. if (!par->v_palette_base) {
  1185. dev_err(&device->dev,
  1186. "GLCD: kmalloc for palette buffer failed\n");
  1187. ret = -EINVAL;
  1188. goto err_release_fb_mem;
  1189. }
  1190. memset(par->v_palette_base, 0, PALETTE_SIZE);
  1191. par->irq = platform_get_irq(device, 0);
  1192. if (par->irq < 0) {
  1193. ret = -ENOENT;
  1194. goto err_release_pl_mem;
  1195. }
  1196. da8xx_fb_var.grayscale =
  1197. lcd_cfg->panel_shade == MONOCHROME ? 1 : 0;
  1198. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1199. /* Initialize fbinfo */
  1200. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1201. da8xx_fb_info->fix = da8xx_fb_fix;
  1202. da8xx_fb_info->var = da8xx_fb_var;
  1203. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1204. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1205. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1206. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1207. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1208. if (ret)
  1209. goto err_release_pl_mem;
  1210. da8xx_fb_info->cmap.len = par->palette_sz;
  1211. /* initialize var_screeninfo */
  1212. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1213. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1214. dev_set_drvdata(&device->dev, da8xx_fb_info);
  1215. /* initialize the vsync wait queue */
  1216. init_waitqueue_head(&par->vsync_wait);
  1217. par->vsync_timeout = HZ / 5;
  1218. par->which_dma_channel_done = -1;
  1219. spin_lock_init(&par->lock_for_chan_update);
  1220. /* Register the Frame Buffer */
  1221. if (register_framebuffer(da8xx_fb_info) < 0) {
  1222. dev_err(&device->dev,
  1223. "GLCD: Frame Buffer Registration Failed!\n");
  1224. ret = -EINVAL;
  1225. goto err_dealloc_cmap;
  1226. }
  1227. #ifdef CONFIG_CPU_FREQ
  1228. ret = lcd_da8xx_cpufreq_register(par);
  1229. if (ret) {
  1230. dev_err(&device->dev, "failed to register cpufreq\n");
  1231. goto err_cpu_freq;
  1232. }
  1233. #endif
  1234. if (lcd_revision == LCD_VERSION_1)
  1235. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1236. else {
  1237. init_waitqueue_head(&frame_done_wq);
  1238. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1239. }
  1240. ret = devm_request_irq(&device->dev, par->irq, lcdc_irq_handler, 0,
  1241. DRIVER_NAME, par);
  1242. if (ret)
  1243. goto irq_freq;
  1244. return 0;
  1245. irq_freq:
  1246. #ifdef CONFIG_CPU_FREQ
  1247. lcd_da8xx_cpufreq_deregister(par);
  1248. err_cpu_freq:
  1249. #endif
  1250. unregister_framebuffer(da8xx_fb_info);
  1251. err_dealloc_cmap:
  1252. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1253. err_release_pl_mem:
  1254. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  1255. par->p_palette_base);
  1256. err_release_fb_mem:
  1257. dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
  1258. err_release_fb:
  1259. framebuffer_release(da8xx_fb_info);
  1260. err_pm_runtime_disable:
  1261. pm_runtime_put_sync(&device->dev);
  1262. pm_runtime_disable(&device->dev);
  1263. return ret;
  1264. }
  1265. #ifdef CONFIG_PM
  1266. struct lcdc_context {
  1267. u32 clk_enable;
  1268. u32 ctrl;
  1269. u32 dma_ctrl;
  1270. u32 raster_timing_0;
  1271. u32 raster_timing_1;
  1272. u32 raster_timing_2;
  1273. u32 int_enable_set;
  1274. u32 dma_frm_buf_base_addr_0;
  1275. u32 dma_frm_buf_ceiling_addr_0;
  1276. u32 dma_frm_buf_base_addr_1;
  1277. u32 dma_frm_buf_ceiling_addr_1;
  1278. u32 raster_ctrl;
  1279. } reg_context;
  1280. static void lcd_context_save(void)
  1281. {
  1282. if (lcd_revision == LCD_VERSION_2) {
  1283. reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG);
  1284. reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG);
  1285. }
  1286. reg_context.ctrl = lcdc_read(LCD_CTRL_REG);
  1287. reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG);
  1288. reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG);
  1289. reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG);
  1290. reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG);
  1291. reg_context.dma_frm_buf_base_addr_0 =
  1292. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1293. reg_context.dma_frm_buf_ceiling_addr_0 =
  1294. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1295. reg_context.dma_frm_buf_base_addr_1 =
  1296. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1297. reg_context.dma_frm_buf_ceiling_addr_1 =
  1298. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1299. reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG);
  1300. return;
  1301. }
  1302. static void lcd_context_restore(void)
  1303. {
  1304. if (lcd_revision == LCD_VERSION_2) {
  1305. lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG);
  1306. lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG);
  1307. }
  1308. lcdc_write(reg_context.ctrl, LCD_CTRL_REG);
  1309. lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG);
  1310. lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG);
  1311. lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG);
  1312. lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG);
  1313. lcdc_write(reg_context.dma_frm_buf_base_addr_0,
  1314. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1315. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0,
  1316. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1317. lcdc_write(reg_context.dma_frm_buf_base_addr_1,
  1318. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1319. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1,
  1320. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1321. lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG);
  1322. return;
  1323. }
  1324. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  1325. {
  1326. struct fb_info *info = platform_get_drvdata(dev);
  1327. struct da8xx_fb_par *par = info->par;
  1328. console_lock();
  1329. if (par->panel_power_ctrl)
  1330. par->panel_power_ctrl(0);
  1331. fb_set_suspend(info, 1);
  1332. lcd_disable_raster(DA8XX_FRAME_WAIT);
  1333. lcd_context_save();
  1334. pm_runtime_put_sync(&dev->dev);
  1335. console_unlock();
  1336. return 0;
  1337. }
  1338. static int fb_resume(struct platform_device *dev)
  1339. {
  1340. struct fb_info *info = platform_get_drvdata(dev);
  1341. struct da8xx_fb_par *par = info->par;
  1342. console_lock();
  1343. pm_runtime_get_sync(&dev->dev);
  1344. lcd_context_restore();
  1345. if (par->blank == FB_BLANK_UNBLANK) {
  1346. lcd_enable_raster();
  1347. if (par->panel_power_ctrl)
  1348. par->panel_power_ctrl(1);
  1349. }
  1350. fb_set_suspend(info, 0);
  1351. console_unlock();
  1352. return 0;
  1353. }
  1354. #else
  1355. #define fb_suspend NULL
  1356. #define fb_resume NULL
  1357. #endif
  1358. static struct platform_driver da8xx_fb_driver = {
  1359. .probe = fb_probe,
  1360. .remove = fb_remove,
  1361. .suspend = fb_suspend,
  1362. .resume = fb_resume,
  1363. .driver = {
  1364. .name = DRIVER_NAME,
  1365. .owner = THIS_MODULE,
  1366. },
  1367. };
  1368. static int __init da8xx_fb_init(void)
  1369. {
  1370. return platform_driver_register(&da8xx_fb_driver);
  1371. }
  1372. static void __exit da8xx_fb_cleanup(void)
  1373. {
  1374. platform_driver_unregister(&da8xx_fb_driver);
  1375. }
  1376. module_init(da8xx_fb_init);
  1377. module_exit(da8xx_fb_cleanup);
  1378. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1379. MODULE_AUTHOR("Texas Instruments");
  1380. MODULE_LICENSE("GPL");