imx6qdl.dtsi 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. / {
  14. aliases {
  15. gpio0 = &gpio1;
  16. gpio1 = &gpio2;
  17. gpio2 = &gpio3;
  18. gpio3 = &gpio4;
  19. gpio4 = &gpio5;
  20. gpio5 = &gpio6;
  21. gpio6 = &gpio7;
  22. i2c0 = &i2c1;
  23. i2c1 = &i2c2;
  24. i2c2 = &i2c3;
  25. serial0 = &uart1;
  26. serial1 = &uart2;
  27. serial2 = &uart3;
  28. serial3 = &uart4;
  29. serial4 = &uart5;
  30. spi0 = &ecspi1;
  31. spi1 = &ecspi2;
  32. spi2 = &ecspi3;
  33. spi3 = &ecspi4;
  34. };
  35. intc: interrupt-controller@00a01000 {
  36. compatible = "arm,cortex-a9-gic";
  37. #interrupt-cells = <3>;
  38. #address-cells = <1>;
  39. #size-cells = <1>;
  40. interrupt-controller;
  41. reg = <0x00a01000 0x1000>,
  42. <0x00a00100 0x100>;
  43. };
  44. clocks {
  45. #address-cells = <1>;
  46. #size-cells = <0>;
  47. ckil {
  48. compatible = "fsl,imx-ckil", "fixed-clock";
  49. clock-frequency = <32768>;
  50. };
  51. ckih1 {
  52. compatible = "fsl,imx-ckih1", "fixed-clock";
  53. clock-frequency = <0>;
  54. };
  55. osc {
  56. compatible = "fsl,imx-osc", "fixed-clock";
  57. clock-frequency = <24000000>;
  58. };
  59. };
  60. soc {
  61. #address-cells = <1>;
  62. #size-cells = <1>;
  63. compatible = "simple-bus";
  64. interrupt-parent = <&intc>;
  65. ranges;
  66. dma_apbh: dma-apbh@00110000 {
  67. compatible = "fsl,imx6q-dma-apbh", "fsl,imx28-dma-apbh";
  68. reg = <0x00110000 0x2000>;
  69. interrupts = <0 13 0x04>, <0 13 0x04>, <0 13 0x04>, <0 13 0x04>;
  70. interrupt-names = "gpmi0", "gpmi1", "gpmi2", "gpmi3";
  71. #dma-cells = <1>;
  72. dma-channels = <4>;
  73. clocks = <&clks 106>;
  74. };
  75. gpmi: gpmi-nand@00112000 {
  76. compatible = "fsl,imx6q-gpmi-nand";
  77. #address-cells = <1>;
  78. #size-cells = <1>;
  79. reg = <0x00112000 0x2000>, <0x00114000 0x2000>;
  80. reg-names = "gpmi-nand", "bch";
  81. interrupts = <0 15 0x04>;
  82. interrupt-names = "bch";
  83. clocks = <&clks 152>, <&clks 153>, <&clks 151>,
  84. <&clks 150>, <&clks 149>;
  85. clock-names = "gpmi_io", "gpmi_apb", "gpmi_bch",
  86. "gpmi_bch_apb", "per1_bch";
  87. dmas = <&dma_apbh 0>;
  88. dma-names = "rx-tx";
  89. status = "disabled";
  90. };
  91. timer@00a00600 {
  92. compatible = "arm,cortex-a9-twd-timer";
  93. reg = <0x00a00600 0x20>;
  94. interrupts = <1 13 0xf01>;
  95. clocks = <&clks 15>;
  96. };
  97. L2: l2-cache@00a02000 {
  98. compatible = "arm,pl310-cache";
  99. reg = <0x00a02000 0x1000>;
  100. interrupts = <0 92 0x04>;
  101. cache-unified;
  102. cache-level = <2>;
  103. arm,tag-latency = <4 2 3>;
  104. arm,data-latency = <4 2 3>;
  105. };
  106. pcie: pcie@0x01000000 {
  107. compatible = "fsl,imx6q-pcie", "snps,dw-pcie";
  108. reg = <0x01ffc000 0x4000>; /* DBI */
  109. #address-cells = <3>;
  110. #size-cells = <2>;
  111. device_type = "pci";
  112. ranges = <0x00000800 0 0x01f00000 0x01f00000 0 0x00080000 /* configuration space */
  113. 0x81000000 0 0 0x01f80000 0 0x00010000 /* downstream I/O */
  114. 0x82000000 0 0x01000000 0x01000000 0 0x00f00000>; /* non-prefetchable memory */
  115. num-lanes = <1>;
  116. interrupts = <0 123 0x04>;
  117. clocks = <&clks 189>, <&clks 187>, <&clks 206>, <&clks 144>;
  118. clock-names = "pcie_ref_125m", "sata_ref_100m", "lvds_gate", "pcie_axi";
  119. status = "disabled";
  120. };
  121. pmu {
  122. compatible = "arm,cortex-a9-pmu";
  123. interrupts = <0 94 0x04>;
  124. };
  125. aips-bus@02000000 { /* AIPS1 */
  126. compatible = "fsl,aips-bus", "simple-bus";
  127. #address-cells = <1>;
  128. #size-cells = <1>;
  129. reg = <0x02000000 0x100000>;
  130. ranges;
  131. spba-bus@02000000 {
  132. compatible = "fsl,spba-bus", "simple-bus";
  133. #address-cells = <1>;
  134. #size-cells = <1>;
  135. reg = <0x02000000 0x40000>;
  136. ranges;
  137. spdif: spdif@02004000 {
  138. compatible = "fsl,imx35-spdif";
  139. reg = <0x02004000 0x4000>;
  140. interrupts = <0 52 0x04>;
  141. dmas = <&sdma 14 18 0>,
  142. <&sdma 15 18 0>;
  143. dma-names = "rx", "tx";
  144. clocks = <&clks 197>, <&clks 3>,
  145. <&clks 197>, <&clks 107>,
  146. <&clks 0>, <&clks 118>,
  147. <&clks 62>, <&clks 139>,
  148. <&clks 0>;
  149. clock-names = "core", "rxtx0",
  150. "rxtx1", "rxtx2",
  151. "rxtx3", "rxtx4",
  152. "rxtx5", "rxtx6",
  153. "rxtx7";
  154. status = "disabled";
  155. };
  156. ecspi1: ecspi@02008000 {
  157. #address-cells = <1>;
  158. #size-cells = <0>;
  159. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  160. reg = <0x02008000 0x4000>;
  161. interrupts = <0 31 0x04>;
  162. clocks = <&clks 112>, <&clks 112>;
  163. clock-names = "ipg", "per";
  164. status = "disabled";
  165. };
  166. ecspi2: ecspi@0200c000 {
  167. #address-cells = <1>;
  168. #size-cells = <0>;
  169. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  170. reg = <0x0200c000 0x4000>;
  171. interrupts = <0 32 0x04>;
  172. clocks = <&clks 113>, <&clks 113>;
  173. clock-names = "ipg", "per";
  174. status = "disabled";
  175. };
  176. ecspi3: ecspi@02010000 {
  177. #address-cells = <1>;
  178. #size-cells = <0>;
  179. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  180. reg = <0x02010000 0x4000>;
  181. interrupts = <0 33 0x04>;
  182. clocks = <&clks 114>, <&clks 114>;
  183. clock-names = "ipg", "per";
  184. status = "disabled";
  185. };
  186. ecspi4: ecspi@02014000 {
  187. #address-cells = <1>;
  188. #size-cells = <0>;
  189. compatible = "fsl,imx6q-ecspi", "fsl,imx51-ecspi";
  190. reg = <0x02014000 0x4000>;
  191. interrupts = <0 34 0x04>;
  192. clocks = <&clks 115>, <&clks 115>;
  193. clock-names = "ipg", "per";
  194. status = "disabled";
  195. };
  196. uart1: serial@02020000 {
  197. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  198. reg = <0x02020000 0x4000>;
  199. interrupts = <0 26 0x04>;
  200. clocks = <&clks 160>, <&clks 161>;
  201. clock-names = "ipg", "per";
  202. dmas = <&sdma 25 4 0>, <&sdma 26 4 0>;
  203. dma-names = "rx", "tx";
  204. status = "disabled";
  205. };
  206. esai: esai@02024000 {
  207. reg = <0x02024000 0x4000>;
  208. interrupts = <0 51 0x04>;
  209. };
  210. ssi1: ssi@02028000 {
  211. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  212. reg = <0x02028000 0x4000>;
  213. interrupts = <0 46 0x04>;
  214. clocks = <&clks 178>;
  215. dmas = <&sdma 37 1 0>,
  216. <&sdma 38 1 0>;
  217. dma-names = "rx", "tx";
  218. fsl,fifo-depth = <15>;
  219. fsl,ssi-dma-events = <38 37>;
  220. status = "disabled";
  221. };
  222. ssi2: ssi@0202c000 {
  223. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  224. reg = <0x0202c000 0x4000>;
  225. interrupts = <0 47 0x04>;
  226. clocks = <&clks 179>;
  227. dmas = <&sdma 41 1 0>,
  228. <&sdma 42 1 0>;
  229. dma-names = "rx", "tx";
  230. fsl,fifo-depth = <15>;
  231. fsl,ssi-dma-events = <42 41>;
  232. status = "disabled";
  233. };
  234. ssi3: ssi@02030000 {
  235. compatible = "fsl,imx6q-ssi","fsl,imx21-ssi";
  236. reg = <0x02030000 0x4000>;
  237. interrupts = <0 48 0x04>;
  238. clocks = <&clks 180>;
  239. dmas = <&sdma 45 1 0>,
  240. <&sdma 46 1 0>;
  241. dma-names = "rx", "tx";
  242. fsl,fifo-depth = <15>;
  243. fsl,ssi-dma-events = <46 45>;
  244. status = "disabled";
  245. };
  246. asrc: asrc@02034000 {
  247. reg = <0x02034000 0x4000>;
  248. interrupts = <0 50 0x04>;
  249. };
  250. spba@0203c000 {
  251. reg = <0x0203c000 0x4000>;
  252. };
  253. };
  254. vpu: vpu@02040000 {
  255. reg = <0x02040000 0x3c000>;
  256. interrupts = <0 3 0x04 0 12 0x04>;
  257. };
  258. aipstz@0207c000 { /* AIPSTZ1 */
  259. reg = <0x0207c000 0x4000>;
  260. };
  261. pwm1: pwm@02080000 {
  262. #pwm-cells = <2>;
  263. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  264. reg = <0x02080000 0x4000>;
  265. interrupts = <0 83 0x04>;
  266. clocks = <&clks 62>, <&clks 145>;
  267. clock-names = "ipg", "per";
  268. };
  269. pwm2: pwm@02084000 {
  270. #pwm-cells = <2>;
  271. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  272. reg = <0x02084000 0x4000>;
  273. interrupts = <0 84 0x04>;
  274. clocks = <&clks 62>, <&clks 146>;
  275. clock-names = "ipg", "per";
  276. };
  277. pwm3: pwm@02088000 {
  278. #pwm-cells = <2>;
  279. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  280. reg = <0x02088000 0x4000>;
  281. interrupts = <0 85 0x04>;
  282. clocks = <&clks 62>, <&clks 147>;
  283. clock-names = "ipg", "per";
  284. };
  285. pwm4: pwm@0208c000 {
  286. #pwm-cells = <2>;
  287. compatible = "fsl,imx6q-pwm", "fsl,imx27-pwm";
  288. reg = <0x0208c000 0x4000>;
  289. interrupts = <0 86 0x04>;
  290. clocks = <&clks 62>, <&clks 148>;
  291. clock-names = "ipg", "per";
  292. };
  293. can1: flexcan@02090000 {
  294. compatible = "fsl,imx6q-flexcan";
  295. reg = <0x02090000 0x4000>;
  296. interrupts = <0 110 0x04>;
  297. clocks = <&clks 108>, <&clks 109>;
  298. clock-names = "ipg", "per";
  299. };
  300. can2: flexcan@02094000 {
  301. compatible = "fsl,imx6q-flexcan";
  302. reg = <0x02094000 0x4000>;
  303. interrupts = <0 111 0x04>;
  304. clocks = <&clks 110>, <&clks 111>;
  305. clock-names = "ipg", "per";
  306. };
  307. gpt: gpt@02098000 {
  308. compatible = "fsl,imx6q-gpt", "fsl,imx31-gpt";
  309. reg = <0x02098000 0x4000>;
  310. interrupts = <0 55 0x04>;
  311. clocks = <&clks 119>, <&clks 120>;
  312. clock-names = "ipg", "per";
  313. };
  314. gpio1: gpio@0209c000 {
  315. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  316. reg = <0x0209c000 0x4000>;
  317. interrupts = <0 66 0x04 0 67 0x04>;
  318. gpio-controller;
  319. #gpio-cells = <2>;
  320. interrupt-controller;
  321. #interrupt-cells = <2>;
  322. };
  323. gpio2: gpio@020a0000 {
  324. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  325. reg = <0x020a0000 0x4000>;
  326. interrupts = <0 68 0x04 0 69 0x04>;
  327. gpio-controller;
  328. #gpio-cells = <2>;
  329. interrupt-controller;
  330. #interrupt-cells = <2>;
  331. };
  332. gpio3: gpio@020a4000 {
  333. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  334. reg = <0x020a4000 0x4000>;
  335. interrupts = <0 70 0x04 0 71 0x04>;
  336. gpio-controller;
  337. #gpio-cells = <2>;
  338. interrupt-controller;
  339. #interrupt-cells = <2>;
  340. };
  341. gpio4: gpio@020a8000 {
  342. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  343. reg = <0x020a8000 0x4000>;
  344. interrupts = <0 72 0x04 0 73 0x04>;
  345. gpio-controller;
  346. #gpio-cells = <2>;
  347. interrupt-controller;
  348. #interrupt-cells = <2>;
  349. };
  350. gpio5: gpio@020ac000 {
  351. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  352. reg = <0x020ac000 0x4000>;
  353. interrupts = <0 74 0x04 0 75 0x04>;
  354. gpio-controller;
  355. #gpio-cells = <2>;
  356. interrupt-controller;
  357. #interrupt-cells = <2>;
  358. };
  359. gpio6: gpio@020b0000 {
  360. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  361. reg = <0x020b0000 0x4000>;
  362. interrupts = <0 76 0x04 0 77 0x04>;
  363. gpio-controller;
  364. #gpio-cells = <2>;
  365. interrupt-controller;
  366. #interrupt-cells = <2>;
  367. };
  368. gpio7: gpio@020b4000 {
  369. compatible = "fsl,imx6q-gpio", "fsl,imx35-gpio";
  370. reg = <0x020b4000 0x4000>;
  371. interrupts = <0 78 0x04 0 79 0x04>;
  372. gpio-controller;
  373. #gpio-cells = <2>;
  374. interrupt-controller;
  375. #interrupt-cells = <2>;
  376. };
  377. kpp: kpp@020b8000 {
  378. reg = <0x020b8000 0x4000>;
  379. interrupts = <0 82 0x04>;
  380. };
  381. wdog1: wdog@020bc000 {
  382. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  383. reg = <0x020bc000 0x4000>;
  384. interrupts = <0 80 0x04>;
  385. clocks = <&clks 0>;
  386. };
  387. wdog2: wdog@020c0000 {
  388. compatible = "fsl,imx6q-wdt", "fsl,imx21-wdt";
  389. reg = <0x020c0000 0x4000>;
  390. interrupts = <0 81 0x04>;
  391. clocks = <&clks 0>;
  392. status = "disabled";
  393. };
  394. clks: ccm@020c4000 {
  395. compatible = "fsl,imx6q-ccm";
  396. reg = <0x020c4000 0x4000>;
  397. interrupts = <0 87 0x04 0 88 0x04>;
  398. #clock-cells = <1>;
  399. };
  400. anatop: anatop@020c8000 {
  401. compatible = "fsl,imx6q-anatop", "syscon", "simple-bus";
  402. reg = <0x020c8000 0x1000>;
  403. interrupts = <0 49 0x04 0 54 0x04 0 127 0x04>;
  404. regulator-1p1@110 {
  405. compatible = "fsl,anatop-regulator";
  406. regulator-name = "vdd1p1";
  407. regulator-min-microvolt = <800000>;
  408. regulator-max-microvolt = <1375000>;
  409. regulator-always-on;
  410. anatop-reg-offset = <0x110>;
  411. anatop-vol-bit-shift = <8>;
  412. anatop-vol-bit-width = <5>;
  413. anatop-min-bit-val = <4>;
  414. anatop-min-voltage = <800000>;
  415. anatop-max-voltage = <1375000>;
  416. };
  417. regulator-3p0@120 {
  418. compatible = "fsl,anatop-regulator";
  419. regulator-name = "vdd3p0";
  420. regulator-min-microvolt = <2800000>;
  421. regulator-max-microvolt = <3150000>;
  422. regulator-always-on;
  423. anatop-reg-offset = <0x120>;
  424. anatop-vol-bit-shift = <8>;
  425. anatop-vol-bit-width = <5>;
  426. anatop-min-bit-val = <0>;
  427. anatop-min-voltage = <2625000>;
  428. anatop-max-voltage = <3400000>;
  429. };
  430. regulator-2p5@130 {
  431. compatible = "fsl,anatop-regulator";
  432. regulator-name = "vdd2p5";
  433. regulator-min-microvolt = <2000000>;
  434. regulator-max-microvolt = <2750000>;
  435. regulator-always-on;
  436. anatop-reg-offset = <0x130>;
  437. anatop-vol-bit-shift = <8>;
  438. anatop-vol-bit-width = <5>;
  439. anatop-min-bit-val = <0>;
  440. anatop-min-voltage = <2000000>;
  441. anatop-max-voltage = <2750000>;
  442. };
  443. reg_arm: regulator-vddcore@140 {
  444. compatible = "fsl,anatop-regulator";
  445. regulator-name = "cpu";
  446. regulator-min-microvolt = <725000>;
  447. regulator-max-microvolt = <1450000>;
  448. regulator-always-on;
  449. anatop-reg-offset = <0x140>;
  450. anatop-vol-bit-shift = <0>;
  451. anatop-vol-bit-width = <5>;
  452. anatop-delay-reg-offset = <0x170>;
  453. anatop-delay-bit-shift = <24>;
  454. anatop-delay-bit-width = <2>;
  455. anatop-min-bit-val = <1>;
  456. anatop-min-voltage = <725000>;
  457. anatop-max-voltage = <1450000>;
  458. };
  459. reg_pu: regulator-vddpu@140 {
  460. compatible = "fsl,anatop-regulator";
  461. regulator-name = "vddpu";
  462. regulator-min-microvolt = <725000>;
  463. regulator-max-microvolt = <1450000>;
  464. regulator-always-on;
  465. anatop-reg-offset = <0x140>;
  466. anatop-vol-bit-shift = <9>;
  467. anatop-vol-bit-width = <5>;
  468. anatop-delay-reg-offset = <0x170>;
  469. anatop-delay-bit-shift = <26>;
  470. anatop-delay-bit-width = <2>;
  471. anatop-min-bit-val = <1>;
  472. anatop-min-voltage = <725000>;
  473. anatop-max-voltage = <1450000>;
  474. };
  475. reg_soc: regulator-vddsoc@140 {
  476. compatible = "fsl,anatop-regulator";
  477. regulator-name = "vddsoc";
  478. regulator-min-microvolt = <725000>;
  479. regulator-max-microvolt = <1450000>;
  480. regulator-always-on;
  481. anatop-reg-offset = <0x140>;
  482. anatop-vol-bit-shift = <18>;
  483. anatop-vol-bit-width = <5>;
  484. anatop-delay-reg-offset = <0x170>;
  485. anatop-delay-bit-shift = <28>;
  486. anatop-delay-bit-width = <2>;
  487. anatop-min-bit-val = <1>;
  488. anatop-min-voltage = <725000>;
  489. anatop-max-voltage = <1450000>;
  490. };
  491. };
  492. tempmon: tempmon {
  493. compatible = "fsl,imx6q-tempmon";
  494. interrupts = <0 49 0x04>;
  495. fsl,tempmon = <&anatop>;
  496. fsl,tempmon-data = <&ocotp>;
  497. };
  498. usbphy1: usbphy@020c9000 {
  499. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  500. reg = <0x020c9000 0x1000>;
  501. interrupts = <0 44 0x04>;
  502. clocks = <&clks 182>;
  503. };
  504. usbphy2: usbphy@020ca000 {
  505. compatible = "fsl,imx6q-usbphy", "fsl,imx23-usbphy";
  506. reg = <0x020ca000 0x1000>;
  507. interrupts = <0 45 0x04>;
  508. clocks = <&clks 183>;
  509. };
  510. snvs@020cc000 {
  511. compatible = "fsl,sec-v4.0-mon", "simple-bus";
  512. #address-cells = <1>;
  513. #size-cells = <1>;
  514. ranges = <0 0x020cc000 0x4000>;
  515. snvs-rtc-lp@34 {
  516. compatible = "fsl,sec-v4.0-mon-rtc-lp";
  517. reg = <0x34 0x58>;
  518. interrupts = <0 19 0x04 0 20 0x04>;
  519. };
  520. };
  521. epit1: epit@020d0000 { /* EPIT1 */
  522. reg = <0x020d0000 0x4000>;
  523. interrupts = <0 56 0x04>;
  524. };
  525. epit2: epit@020d4000 { /* EPIT2 */
  526. reg = <0x020d4000 0x4000>;
  527. interrupts = <0 57 0x04>;
  528. };
  529. src: src@020d8000 {
  530. compatible = "fsl,imx6q-src", "fsl,imx51-src";
  531. reg = <0x020d8000 0x4000>;
  532. interrupts = <0 91 0x04 0 96 0x04>;
  533. #reset-cells = <1>;
  534. };
  535. gpc: gpc@020dc000 {
  536. compatible = "fsl,imx6q-gpc";
  537. reg = <0x020dc000 0x4000>;
  538. interrupts = <0 89 0x04 0 90 0x04>;
  539. };
  540. gpr: iomuxc-gpr@020e0000 {
  541. compatible = "fsl,imx6q-iomuxc-gpr", "syscon";
  542. reg = <0x020e0000 0x38>;
  543. };
  544. iomuxc: iomuxc@020e0000 {
  545. compatible = "fsl,imx6dl-iomuxc", "fsl,imx6q-iomuxc";
  546. reg = <0x020e0000 0x4000>;
  547. audmux {
  548. pinctrl_audmux_1: audmux-1 {
  549. fsl,pins = <
  550. MX6QDL_PAD_SD2_DAT0__AUD4_RXD 0x80000000
  551. MX6QDL_PAD_SD2_DAT3__AUD4_TXC 0x80000000
  552. MX6QDL_PAD_SD2_DAT2__AUD4_TXD 0x80000000
  553. MX6QDL_PAD_SD2_DAT1__AUD4_TXFS 0x80000000
  554. >;
  555. };
  556. pinctrl_audmux_2: audmux-2 {
  557. fsl,pins = <
  558. MX6QDL_PAD_CSI0_DAT7__AUD3_RXD 0x80000000
  559. MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x80000000
  560. MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x80000000
  561. MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x80000000
  562. >;
  563. };
  564. pinctrl_audmux_3: audmux-3 {
  565. fsl,pins = <
  566. MX6QDL_PAD_DISP0_DAT16__AUD5_TXC 0x80000000
  567. MX6QDL_PAD_DISP0_DAT18__AUD5_TXFS 0x80000000
  568. MX6QDL_PAD_DISP0_DAT19__AUD5_RXD 0x80000000
  569. >;
  570. };
  571. };
  572. ecspi1 {
  573. pinctrl_ecspi1_1: ecspi1grp-1 {
  574. fsl,pins = <
  575. MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1
  576. MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
  577. MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
  578. >;
  579. };
  580. pinctrl_ecspi1_2: ecspi1grp-2 {
  581. fsl,pins = <
  582. MX6QDL_PAD_KEY_COL1__ECSPI1_MISO 0x100b1
  583. MX6QDL_PAD_KEY_ROW0__ECSPI1_MOSI 0x100b1
  584. MX6QDL_PAD_KEY_COL0__ECSPI1_SCLK 0x100b1
  585. >;
  586. };
  587. };
  588. ecspi3 {
  589. pinctrl_ecspi3_1: ecspi3grp-1 {
  590. fsl,pins = <
  591. MX6QDL_PAD_DISP0_DAT2__ECSPI3_MISO 0x100b1
  592. MX6QDL_PAD_DISP0_DAT1__ECSPI3_MOSI 0x100b1
  593. MX6QDL_PAD_DISP0_DAT0__ECSPI3_SCLK 0x100b1
  594. >;
  595. };
  596. };
  597. enet {
  598. pinctrl_enet_1: enetgrp-1 {
  599. fsl,pins = <
  600. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  601. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  602. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  603. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  604. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  605. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  606. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  607. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  608. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  609. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  610. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  611. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  612. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  613. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  614. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  615. MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  616. >;
  617. };
  618. pinctrl_enet_2: enetgrp-2 {
  619. fsl,pins = <
  620. MX6QDL_PAD_KEY_COL1__ENET_MDIO 0x1b0b0
  621. MX6QDL_PAD_KEY_COL2__ENET_MDC 0x1b0b0
  622. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  623. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  624. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  625. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  626. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  627. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  628. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  629. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  630. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  631. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  632. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  633. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  634. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  635. >;
  636. };
  637. pinctrl_enet_3: enetgrp-3 {
  638. fsl,pins = <
  639. MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  640. MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  641. MX6QDL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  642. MX6QDL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  643. MX6QDL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  644. MX6QDL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  645. MX6QDL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  646. MX6QDL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  647. MX6QDL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  648. MX6QDL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  649. MX6QDL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  650. MX6QDL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  651. MX6QDL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  652. MX6QDL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  653. MX6QDL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  654. MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0
  655. >;
  656. };
  657. };
  658. esai {
  659. pinctrl_esai_1: esaigrp-1 {
  660. fsl,pins = <
  661. MX6QDL_PAD_ENET_RXD0__ESAI_TX_HF_CLK 0x1b030
  662. MX6QDL_PAD_ENET_CRS_DV__ESAI_TX_CLK 0x1b030
  663. MX6QDL_PAD_ENET_RXD1__ESAI_TX_FS 0x1b030
  664. MX6QDL_PAD_ENET_TX_EN__ESAI_TX3_RX2 0x1b030
  665. MX6QDL_PAD_ENET_TXD1__ESAI_TX2_RX3 0x1b030
  666. MX6QDL_PAD_ENET_TXD0__ESAI_TX4_RX1 0x1b030
  667. MX6QDL_PAD_ENET_MDC__ESAI_TX5_RX0 0x1b030
  668. MX6QDL_PAD_NANDF_CS2__ESAI_TX0 0x1b030
  669. MX6QDL_PAD_NANDF_CS3__ESAI_TX1 0x1b030
  670. >;
  671. };
  672. pinctrl_esai_2: esaigrp-2 {
  673. fsl,pins = <
  674. MX6QDL_PAD_ENET_CRS_DV__ESAI_TX_CLK 0x1b030
  675. MX6QDL_PAD_ENET_RXD1__ESAI_TX_FS 0x1b030
  676. MX6QDL_PAD_ENET_TX_EN__ESAI_TX3_RX2 0x1b030
  677. MX6QDL_PAD_GPIO_5__ESAI_TX2_RX3 0x1b030
  678. MX6QDL_PAD_ENET_TXD0__ESAI_TX4_RX1 0x1b030
  679. MX6QDL_PAD_ENET_MDC__ESAI_TX5_RX0 0x1b030
  680. MX6QDL_PAD_GPIO_17__ESAI_TX0 0x1b030
  681. MX6QDL_PAD_NANDF_CS3__ESAI_TX1 0x1b030
  682. MX6QDL_PAD_ENET_MDIO__ESAI_RX_CLK 0x1b030
  683. MX6QDL_PAD_GPIO_9__ESAI_RX_FS 0x1b030
  684. >;
  685. };
  686. };
  687. flexcan1 {
  688. pinctrl_flexcan1_1: flexcan1grp-1 {
  689. fsl,pins = <
  690. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000
  691. MX6QDL_PAD_KEY_COL2__FLEXCAN1_TX 0x80000000
  692. >;
  693. };
  694. pinctrl_flexcan1_2: flexcan1grp-2 {
  695. fsl,pins = <
  696. MX6QDL_PAD_GPIO_7__FLEXCAN1_TX 0x80000000
  697. MX6QDL_PAD_KEY_ROW2__FLEXCAN1_RX 0x80000000
  698. >;
  699. };
  700. };
  701. flexcan2 {
  702. pinctrl_flexcan2_1: flexcan2grp-1 {
  703. fsl,pins = <
  704. MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x80000000
  705. MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x80000000
  706. >;
  707. };
  708. };
  709. gpmi-nand {
  710. pinctrl_gpmi_nand_1: gpmi-nand-1 {
  711. fsl,pins = <
  712. MX6QDL_PAD_NANDF_CLE__NAND_CLE 0xb0b1
  713. MX6QDL_PAD_NANDF_ALE__NAND_ALE 0xb0b1
  714. MX6QDL_PAD_NANDF_WP_B__NAND_WP_B 0xb0b1
  715. MX6QDL_PAD_NANDF_RB0__NAND_READY_B 0xb000
  716. MX6QDL_PAD_NANDF_CS0__NAND_CE0_B 0xb0b1
  717. MX6QDL_PAD_NANDF_CS1__NAND_CE1_B 0xb0b1
  718. MX6QDL_PAD_SD4_CMD__NAND_RE_B 0xb0b1
  719. MX6QDL_PAD_SD4_CLK__NAND_WE_B 0xb0b1
  720. MX6QDL_PAD_NANDF_D0__NAND_DATA00 0xb0b1
  721. MX6QDL_PAD_NANDF_D1__NAND_DATA01 0xb0b1
  722. MX6QDL_PAD_NANDF_D2__NAND_DATA02 0xb0b1
  723. MX6QDL_PAD_NANDF_D3__NAND_DATA03 0xb0b1
  724. MX6QDL_PAD_NANDF_D4__NAND_DATA04 0xb0b1
  725. MX6QDL_PAD_NANDF_D5__NAND_DATA05 0xb0b1
  726. MX6QDL_PAD_NANDF_D6__NAND_DATA06 0xb0b1
  727. MX6QDL_PAD_NANDF_D7__NAND_DATA07 0xb0b1
  728. MX6QDL_PAD_SD4_DAT0__NAND_DQS 0x00b1
  729. >;
  730. };
  731. };
  732. hdmi_hdcp {
  733. pinctrl_hdmi_hdcp_1: hdmihdcpgrp-1 {
  734. fsl,pins = <
  735. MX6QDL_PAD_KEY_COL3__HDMI_TX_DDC_SCL 0x4001b8b1
  736. MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1
  737. >;
  738. };
  739. pinctrl_hdmi_hdcp_2: hdmihdcpgrp-2 {
  740. fsl,pins = <
  741. MX6QDL_PAD_EIM_EB2__HDMI_TX_DDC_SCL 0x4001b8b1
  742. MX6QDL_PAD_EIM_D16__HDMI_TX_DDC_SDA 0x4001b8b1
  743. >;
  744. };
  745. pinctrl_hdmi_hdcp_3: hdmihdcpgrp-3 {
  746. fsl,pins = <
  747. MX6QDL_PAD_EIM_EB2__HDMI_TX_DDC_SCL 0x4001b8b1
  748. MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1
  749. >;
  750. };
  751. };
  752. hdmi_cec {
  753. pinctrl_hdmi_cec_1: hdmicecgrp-1 {
  754. fsl,pins = <
  755. MX6QDL_PAD_EIM_A25__HDMI_TX_CEC_LINE 0x1f8b0
  756. >;
  757. };
  758. pinctrl_hdmi_cec_2: hdmicecgrp-2 {
  759. fsl,pins = <
  760. MX6QDL_PAD_KEY_ROW2__HDMI_TX_CEC_LINE 0x1f8b0
  761. >;
  762. };
  763. };
  764. i2c1 {
  765. pinctrl_i2c1_1: i2c1grp-1 {
  766. fsl,pins = <
  767. MX6QDL_PAD_EIM_D21__I2C1_SCL 0x4001b8b1
  768. MX6QDL_PAD_EIM_D28__I2C1_SDA 0x4001b8b1
  769. >;
  770. };
  771. pinctrl_i2c1_2: i2c1grp-2 {
  772. fsl,pins = <
  773. MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
  774. MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
  775. >;
  776. };
  777. };
  778. i2c2 {
  779. pinctrl_i2c2_1: i2c2grp-1 {
  780. fsl,pins = <
  781. MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
  782. MX6QDL_PAD_EIM_D16__I2C2_SDA 0x4001b8b1
  783. >;
  784. };
  785. pinctrl_i2c2_2: i2c2grp-2 {
  786. fsl,pins = <
  787. MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
  788. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  789. >;
  790. };
  791. pinctrl_i2c2_3: i2c2grp-3 {
  792. fsl,pins = <
  793. MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
  794. MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
  795. >;
  796. };
  797. };
  798. i2c3 {
  799. pinctrl_i2c3_1: i2c3grp-1 {
  800. fsl,pins = <
  801. MX6QDL_PAD_EIM_D17__I2C3_SCL 0x4001b8b1
  802. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  803. >;
  804. };
  805. pinctrl_i2c3_2: i2c3grp-2 {
  806. fsl,pins = <
  807. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  808. MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
  809. >;
  810. };
  811. pinctrl_i2c3_3: i2c3grp-3 {
  812. fsl,pins = <
  813. MX6QDL_PAD_GPIO_5__I2C3_SCL 0x4001b8b1
  814. MX6QDL_PAD_GPIO_16__I2C3_SDA 0x4001b8b1
  815. >;
  816. };
  817. pinctrl_i2c3_4: i2c3grp-4 {
  818. fsl,pins = <
  819. MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
  820. MX6QDL_PAD_EIM_D18__I2C3_SDA 0x4001b8b1
  821. >;
  822. };
  823. };
  824. ipu1 {
  825. pinctrl_ipu1_1: ipu1grp-1 {
  826. fsl,pins = <
  827. MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x10
  828. MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x10
  829. MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x10
  830. MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x10
  831. MX6QDL_PAD_DI0_PIN4__IPU1_DI0_PIN04 0x80000000
  832. MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x10
  833. MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x10
  834. MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x10
  835. MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x10
  836. MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x10
  837. MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x10
  838. MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x10
  839. MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x10
  840. MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x10
  841. MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x10
  842. MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x10
  843. MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x10
  844. MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x10
  845. MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x10
  846. MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x10
  847. MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x10
  848. MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x10
  849. MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x10
  850. MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x10
  851. MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x10
  852. MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x10
  853. MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x10
  854. MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x10
  855. MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x10
  856. >;
  857. };
  858. pinctrl_ipu1_2: ipu1grp-2 { /* parallel camera */
  859. fsl,pins = <
  860. MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x80000000
  861. MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x80000000
  862. MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x80000000
  863. MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x80000000
  864. MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x80000000
  865. MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x80000000
  866. MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x80000000
  867. MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x80000000
  868. MX6QDL_PAD_CSI0_DATA_EN__IPU1_CSI0_DATA_EN 0x80000000
  869. MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x80000000
  870. MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x80000000
  871. MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x80000000
  872. >;
  873. };
  874. pinctrl_ipu1_3: ipu1grp-3 { /* parallel port 16-bit */
  875. fsl,pins = <
  876. MX6QDL_PAD_CSI0_DAT4__IPU1_CSI0_DATA04 0x80000000
  877. MX6QDL_PAD_CSI0_DAT5__IPU1_CSI0_DATA05 0x80000000
  878. MX6QDL_PAD_CSI0_DAT6__IPU1_CSI0_DATA06 0x80000000
  879. MX6QDL_PAD_CSI0_DAT7__IPU1_CSI0_DATA07 0x80000000
  880. MX6QDL_PAD_CSI0_DAT8__IPU1_CSI0_DATA08 0x80000000
  881. MX6QDL_PAD_CSI0_DAT9__IPU1_CSI0_DATA09 0x80000000
  882. MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x80000000
  883. MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x80000000
  884. MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x80000000
  885. MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x80000000
  886. MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x80000000
  887. MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x80000000
  888. MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x80000000
  889. MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x80000000
  890. MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x80000000
  891. MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x80000000
  892. MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x80000000
  893. MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x80000000
  894. MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x80000000
  895. >;
  896. };
  897. };
  898. mlb {
  899. pinctrl_mlb_1: mlbgrp-1 {
  900. fsl,pins = <
  901. MX6QDL_PAD_GPIO_3__MLB_CLK 0x71
  902. MX6QDL_PAD_GPIO_6__MLB_SIG 0x71
  903. MX6QDL_PAD_GPIO_2__MLB_DATA 0x71
  904. >;
  905. };
  906. pinctrl_mlb_2: mlbgrp-2 {
  907. fsl,pins = <
  908. MX6QDL_PAD_ENET_TXD1__MLB_CLK 0x71
  909. MX6QDL_PAD_GPIO_6__MLB_SIG 0x71
  910. MX6QDL_PAD_GPIO_2__MLB_DATA 0x71
  911. >;
  912. };
  913. };
  914. pwm0 {
  915. pinctrl_pwm0_1: pwm0grp-1 {
  916. fsl,pins = <
  917. MX6QDL_PAD_SD1_DAT3__PWM1_OUT 0x1b0b1
  918. >;
  919. };
  920. };
  921. pwm3 {
  922. pinctrl_pwm3_1: pwm3grp-1 {
  923. fsl,pins = <
  924. MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b1
  925. >;
  926. };
  927. };
  928. spdif {
  929. pinctrl_spdif_1: spdifgrp-1 {
  930. fsl,pins = <
  931. MX6QDL_PAD_KEY_COL3__SPDIF_IN 0x1b0b0
  932. >;
  933. };
  934. pinctrl_spdif_2: spdifgrp-2 {
  935. fsl,pins = <
  936. MX6QDL_PAD_GPIO_16__SPDIF_IN 0x1b0b0
  937. MX6QDL_PAD_GPIO_17__SPDIF_OUT 0x1b0b0
  938. >;
  939. };
  940. pinctrl_spdif_3: spdifgrp-3 {
  941. fsl,pins = <
  942. MX6QDL_PAD_ENET_RXD0__SPDIF_OUT 0x1b0b0
  943. >;
  944. };
  945. };
  946. uart1 {
  947. pinctrl_uart1_1: uart1grp-1 {
  948. fsl,pins = <
  949. MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  950. MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  951. >;
  952. };
  953. };
  954. uart2 {
  955. pinctrl_uart2_1: uart2grp-1 {
  956. fsl,pins = <
  957. MX6QDL_PAD_EIM_D26__UART2_TX_DATA 0x1b0b1
  958. MX6QDL_PAD_EIM_D27__UART2_RX_DATA 0x1b0b1
  959. >;
  960. };
  961. pinctrl_uart2_2: uart2grp-2 { /* DTE mode */
  962. fsl,pins = <
  963. MX6QDL_PAD_EIM_D26__UART2_RX_DATA 0x1b0b1
  964. MX6QDL_PAD_EIM_D27__UART2_TX_DATA 0x1b0b1
  965. MX6QDL_PAD_EIM_D28__UART2_DTE_CTS_B 0x1b0b1
  966. MX6QDL_PAD_EIM_D29__UART2_DTE_RTS_B 0x1b0b1
  967. >;
  968. };
  969. };
  970. uart3 {
  971. pinctrl_uart3_1: uart3grp-1 {
  972. fsl,pins = <
  973. MX6QDL_PAD_SD4_CLK__UART3_RX_DATA 0x1b0b1
  974. MX6QDL_PAD_SD4_CMD__UART3_TX_DATA 0x1b0b1
  975. MX6QDL_PAD_EIM_D30__UART3_CTS_B 0x1b0b1
  976. MX6QDL_PAD_EIM_EB3__UART3_RTS_B 0x1b0b1
  977. >;
  978. };
  979. pinctrl_uart3_2: uart3grp-2 {
  980. fsl,pins = <
  981. MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1
  982. MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1
  983. MX6QDL_PAD_EIM_D23__UART3_CTS_B 0x1b0b1
  984. MX6QDL_PAD_EIM_EB3__UART3_RTS_B 0x1b0b1
  985. >;
  986. };
  987. };
  988. uart4 {
  989. pinctrl_uart4_1: uart4grp-1 {
  990. fsl,pins = <
  991. MX6QDL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
  992. MX6QDL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
  993. >;
  994. };
  995. };
  996. usbotg {
  997. pinctrl_usbotg_1: usbotggrp-1 {
  998. fsl,pins = <
  999. MX6QDL_PAD_GPIO_1__USB_OTG_ID 0x17059
  1000. >;
  1001. };
  1002. pinctrl_usbotg_2: usbotggrp-2 {
  1003. fsl,pins = <
  1004. MX6QDL_PAD_ENET_RX_ER__USB_OTG_ID 0x17059
  1005. >;
  1006. };
  1007. };
  1008. usbh2 {
  1009. pinctrl_usbh2_1: usbh2grp-1 {
  1010. fsl,pins = <
  1011. MX6QDL_PAD_RGMII_TXC__USB_H2_DATA 0x40013030
  1012. MX6QDL_PAD_RGMII_TX_CTL__USB_H2_STROBE 0x40013030
  1013. >;
  1014. };
  1015. pinctrl_usbh2_2: usbh2grp-2 {
  1016. fsl,pins = <
  1017. MX6QDL_PAD_RGMII_TX_CTL__USB_H2_STROBE 0x40017030
  1018. >;
  1019. };
  1020. };
  1021. usbh3 {
  1022. pinctrl_usbh3_1: usbh3grp-1 {
  1023. fsl,pins = <
  1024. MX6QDL_PAD_RGMII_RX_CTL__USB_H3_DATA 0x40013030
  1025. MX6QDL_PAD_RGMII_RXC__USB_H3_STROBE 0x40013030
  1026. >;
  1027. };
  1028. pinctrl_usbh3_2: usbh3grp-2 {
  1029. fsl,pins = <
  1030. MX6QDL_PAD_RGMII_RXC__USB_H3_STROBE 0x40017030
  1031. >;
  1032. };
  1033. };
  1034. usdhc1 {
  1035. pinctrl_usdhc1_1: usdhc1grp-1 {
  1036. fsl,pins = <
  1037. MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059
  1038. MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059
  1039. MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059
  1040. MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059
  1041. MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059
  1042. MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059
  1043. MX6QDL_PAD_NANDF_D0__SD1_DATA4 0x17059
  1044. MX6QDL_PAD_NANDF_D1__SD1_DATA5 0x17059
  1045. MX6QDL_PAD_NANDF_D2__SD1_DATA6 0x17059
  1046. MX6QDL_PAD_NANDF_D3__SD1_DATA7 0x17059
  1047. >;
  1048. };
  1049. pinctrl_usdhc1_2: usdhc1grp-2 {
  1050. fsl,pins = <
  1051. MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17059
  1052. MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10059
  1053. MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17059
  1054. MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17059
  1055. MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17059
  1056. MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17059
  1057. >;
  1058. };
  1059. };
  1060. usdhc2 {
  1061. pinctrl_usdhc2_1: usdhc2grp-1 {
  1062. fsl,pins = <
  1063. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  1064. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  1065. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  1066. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  1067. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  1068. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  1069. MX6QDL_PAD_NANDF_D4__SD2_DATA4 0x17059
  1070. MX6QDL_PAD_NANDF_D5__SD2_DATA5 0x17059
  1071. MX6QDL_PAD_NANDF_D6__SD2_DATA6 0x17059
  1072. MX6QDL_PAD_NANDF_D7__SD2_DATA7 0x17059
  1073. >;
  1074. };
  1075. pinctrl_usdhc2_2: usdhc2grp-2 {
  1076. fsl,pins = <
  1077. MX6QDL_PAD_SD2_CMD__SD2_CMD 0x17059
  1078. MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10059
  1079. MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  1080. MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  1081. MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  1082. MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  1083. >;
  1084. };
  1085. };
  1086. usdhc3 {
  1087. pinctrl_usdhc3_1: usdhc3grp-1 {
  1088. fsl,pins = <
  1089. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  1090. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  1091. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  1092. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  1093. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  1094. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  1095. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059
  1096. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059
  1097. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059
  1098. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059
  1099. >;
  1100. };
  1101. pinctrl_usdhc3_1_100mhz: usdhc3grp-1-100mhz { /* 100Mhz */
  1102. fsl,pins = <
  1103. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170b9
  1104. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100b9
  1105. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170b9
  1106. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170b9
  1107. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170b9
  1108. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170b9
  1109. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x170b9
  1110. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x170b9
  1111. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x170b9
  1112. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x170b9
  1113. >;
  1114. };
  1115. pinctrl_usdhc3_1_200mhz: usdhc3grp-1-200mhz { /* 200Mhz */
  1116. fsl,pins = <
  1117. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x170f9
  1118. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x100f9
  1119. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x170f9
  1120. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x170f9
  1121. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x170f9
  1122. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x170f9
  1123. MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x170f9
  1124. MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x170f9
  1125. MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x170f9
  1126. MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x170f9
  1127. >;
  1128. };
  1129. pinctrl_usdhc3_2: usdhc3grp-2 {
  1130. fsl,pins = <
  1131. MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
  1132. MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
  1133. MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  1134. MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  1135. MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  1136. MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  1137. >;
  1138. };
  1139. };
  1140. usdhc4 {
  1141. pinctrl_usdhc4_1: usdhc4grp-1 {
  1142. fsl,pins = <
  1143. MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
  1144. MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
  1145. MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
  1146. MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
  1147. MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
  1148. MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
  1149. MX6QDL_PAD_SD4_DAT4__SD4_DATA4 0x17059
  1150. MX6QDL_PAD_SD4_DAT5__SD4_DATA5 0x17059
  1151. MX6QDL_PAD_SD4_DAT6__SD4_DATA6 0x17059
  1152. MX6QDL_PAD_SD4_DAT7__SD4_DATA7 0x17059
  1153. >;
  1154. };
  1155. pinctrl_usdhc4_2: usdhc4grp-2 {
  1156. fsl,pins = <
  1157. MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
  1158. MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
  1159. MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
  1160. MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
  1161. MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
  1162. MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
  1163. >;
  1164. };
  1165. };
  1166. weim {
  1167. pinctrl_weim_cs0_1: weim_cs0grp-1 {
  1168. fsl,pins = <
  1169. MX6QDL_PAD_EIM_CS0__EIM_CS0_B 0xb0b1
  1170. >;
  1171. };
  1172. pinctrl_weim_nor_1: weim_norgrp-1 {
  1173. fsl,pins = <
  1174. MX6QDL_PAD_EIM_OE__EIM_OE_B 0xb0b1
  1175. MX6QDL_PAD_EIM_RW__EIM_RW 0xb0b1
  1176. MX6QDL_PAD_EIM_WAIT__EIM_WAIT_B 0xb060
  1177. /* data */
  1178. MX6QDL_PAD_EIM_D16__EIM_DATA16 0x1b0b0
  1179. MX6QDL_PAD_EIM_D17__EIM_DATA17 0x1b0b0
  1180. MX6QDL_PAD_EIM_D18__EIM_DATA18 0x1b0b0
  1181. MX6QDL_PAD_EIM_D19__EIM_DATA19 0x1b0b0
  1182. MX6QDL_PAD_EIM_D20__EIM_DATA20 0x1b0b0
  1183. MX6QDL_PAD_EIM_D21__EIM_DATA21 0x1b0b0
  1184. MX6QDL_PAD_EIM_D22__EIM_DATA22 0x1b0b0
  1185. MX6QDL_PAD_EIM_D23__EIM_DATA23 0x1b0b0
  1186. MX6QDL_PAD_EIM_D24__EIM_DATA24 0x1b0b0
  1187. MX6QDL_PAD_EIM_D25__EIM_DATA25 0x1b0b0
  1188. MX6QDL_PAD_EIM_D26__EIM_DATA26 0x1b0b0
  1189. MX6QDL_PAD_EIM_D27__EIM_DATA27 0x1b0b0
  1190. MX6QDL_PAD_EIM_D28__EIM_DATA28 0x1b0b0
  1191. MX6QDL_PAD_EIM_D29__EIM_DATA29 0x1b0b0
  1192. MX6QDL_PAD_EIM_D30__EIM_DATA30 0x1b0b0
  1193. MX6QDL_PAD_EIM_D31__EIM_DATA31 0x1b0b0
  1194. /* address */
  1195. MX6QDL_PAD_EIM_A23__EIM_ADDR23 0xb0b1
  1196. MX6QDL_PAD_EIM_A22__EIM_ADDR22 0xb0b1
  1197. MX6QDL_PAD_EIM_A21__EIM_ADDR21 0xb0b1
  1198. MX6QDL_PAD_EIM_A20__EIM_ADDR20 0xb0b1
  1199. MX6QDL_PAD_EIM_A19__EIM_ADDR19 0xb0b1
  1200. MX6QDL_PAD_EIM_A18__EIM_ADDR18 0xb0b1
  1201. MX6QDL_PAD_EIM_A17__EIM_ADDR17 0xb0b1
  1202. MX6QDL_PAD_EIM_A16__EIM_ADDR16 0xb0b1
  1203. MX6QDL_PAD_EIM_DA15__EIM_AD15 0xb0b1
  1204. MX6QDL_PAD_EIM_DA14__EIM_AD14 0xb0b1
  1205. MX6QDL_PAD_EIM_DA13__EIM_AD13 0xb0b1
  1206. MX6QDL_PAD_EIM_DA12__EIM_AD12 0xb0b1
  1207. MX6QDL_PAD_EIM_DA11__EIM_AD11 0xb0b1
  1208. MX6QDL_PAD_EIM_DA10__EIM_AD10 0xb0b1
  1209. MX6QDL_PAD_EIM_DA9__EIM_AD09 0xb0b1
  1210. MX6QDL_PAD_EIM_DA8__EIM_AD08 0xb0b1
  1211. MX6QDL_PAD_EIM_DA7__EIM_AD07 0xb0b1
  1212. MX6QDL_PAD_EIM_DA6__EIM_AD06 0xb0b1
  1213. MX6QDL_PAD_EIM_DA5__EIM_AD05 0xb0b1
  1214. MX6QDL_PAD_EIM_DA4__EIM_AD04 0xb0b1
  1215. MX6QDL_PAD_EIM_DA3__EIM_AD03 0xb0b1
  1216. MX6QDL_PAD_EIM_DA2__EIM_AD02 0xb0b1
  1217. MX6QDL_PAD_EIM_DA1__EIM_AD01 0xb0b1
  1218. MX6QDL_PAD_EIM_DA0__EIM_AD00 0xb0b1
  1219. >;
  1220. };
  1221. };
  1222. };
  1223. ldb: ldb@020e0008 {
  1224. #address-cells = <1>;
  1225. #size-cells = <0>;
  1226. compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb";
  1227. gpr = <&gpr>;
  1228. status = "disabled";
  1229. lvds-channel@0 {
  1230. reg = <0>;
  1231. status = "disabled";
  1232. };
  1233. lvds-channel@1 {
  1234. reg = <1>;
  1235. status = "disabled";
  1236. };
  1237. };
  1238. dcic1: dcic@020e4000 {
  1239. reg = <0x020e4000 0x4000>;
  1240. interrupts = <0 124 0x04>;
  1241. };
  1242. dcic2: dcic@020e8000 {
  1243. reg = <0x020e8000 0x4000>;
  1244. interrupts = <0 125 0x04>;
  1245. };
  1246. sdma: sdma@020ec000 {
  1247. compatible = "fsl,imx6q-sdma", "fsl,imx35-sdma";
  1248. reg = <0x020ec000 0x4000>;
  1249. interrupts = <0 2 0x04>;
  1250. clocks = <&clks 155>, <&clks 155>;
  1251. clock-names = "ipg", "ahb";
  1252. #dma-cells = <3>;
  1253. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx6q.bin";
  1254. };
  1255. };
  1256. aips-bus@02100000 { /* AIPS2 */
  1257. compatible = "fsl,aips-bus", "simple-bus";
  1258. #address-cells = <1>;
  1259. #size-cells = <1>;
  1260. reg = <0x02100000 0x100000>;
  1261. ranges;
  1262. caam@02100000 {
  1263. reg = <0x02100000 0x40000>;
  1264. interrupts = <0 105 0x04 0 106 0x04>;
  1265. };
  1266. aipstz@0217c000 { /* AIPSTZ2 */
  1267. reg = <0x0217c000 0x4000>;
  1268. };
  1269. usbotg: usb@02184000 {
  1270. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1271. reg = <0x02184000 0x200>;
  1272. interrupts = <0 43 0x04>;
  1273. clocks = <&clks 162>;
  1274. fsl,usbphy = <&usbphy1>;
  1275. fsl,usbmisc = <&usbmisc 0>;
  1276. status = "disabled";
  1277. };
  1278. usbh1: usb@02184200 {
  1279. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1280. reg = <0x02184200 0x200>;
  1281. interrupts = <0 40 0x04>;
  1282. clocks = <&clks 162>;
  1283. fsl,usbphy = <&usbphy2>;
  1284. fsl,usbmisc = <&usbmisc 1>;
  1285. status = "disabled";
  1286. };
  1287. usbh2: usb@02184400 {
  1288. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1289. reg = <0x02184400 0x200>;
  1290. interrupts = <0 41 0x04>;
  1291. clocks = <&clks 162>;
  1292. fsl,usbmisc = <&usbmisc 2>;
  1293. status = "disabled";
  1294. };
  1295. usbh3: usb@02184600 {
  1296. compatible = "fsl,imx6q-usb", "fsl,imx27-usb";
  1297. reg = <0x02184600 0x200>;
  1298. interrupts = <0 42 0x04>;
  1299. clocks = <&clks 162>;
  1300. fsl,usbmisc = <&usbmisc 3>;
  1301. status = "disabled";
  1302. };
  1303. usbmisc: usbmisc@02184800 {
  1304. #index-cells = <1>;
  1305. compatible = "fsl,imx6q-usbmisc";
  1306. reg = <0x02184800 0x200>;
  1307. clocks = <&clks 162>;
  1308. };
  1309. fec: ethernet@02188000 {
  1310. compatible = "fsl,imx6q-fec";
  1311. reg = <0x02188000 0x4000>;
  1312. interrupts = <0 118 0x04 0 119 0x04>;
  1313. clocks = <&clks 117>, <&clks 117>, <&clks 190>;
  1314. clock-names = "ipg", "ahb", "ptp";
  1315. status = "disabled";
  1316. };
  1317. mlb@0218c000 {
  1318. reg = <0x0218c000 0x4000>;
  1319. interrupts = <0 53 0x04 0 117 0x04 0 126 0x04>;
  1320. };
  1321. usdhc1: usdhc@02190000 {
  1322. compatible = "fsl,imx6q-usdhc";
  1323. reg = <0x02190000 0x4000>;
  1324. interrupts = <0 22 0x04>;
  1325. clocks = <&clks 163>, <&clks 163>, <&clks 163>;
  1326. clock-names = "ipg", "ahb", "per";
  1327. bus-width = <4>;
  1328. status = "disabled";
  1329. };
  1330. usdhc2: usdhc@02194000 {
  1331. compatible = "fsl,imx6q-usdhc";
  1332. reg = <0x02194000 0x4000>;
  1333. interrupts = <0 23 0x04>;
  1334. clocks = <&clks 164>, <&clks 164>, <&clks 164>;
  1335. clock-names = "ipg", "ahb", "per";
  1336. bus-width = <4>;
  1337. status = "disabled";
  1338. };
  1339. usdhc3: usdhc@02198000 {
  1340. compatible = "fsl,imx6q-usdhc";
  1341. reg = <0x02198000 0x4000>;
  1342. interrupts = <0 24 0x04>;
  1343. clocks = <&clks 165>, <&clks 165>, <&clks 165>;
  1344. clock-names = "ipg", "ahb", "per";
  1345. bus-width = <4>;
  1346. status = "disabled";
  1347. };
  1348. usdhc4: usdhc@0219c000 {
  1349. compatible = "fsl,imx6q-usdhc";
  1350. reg = <0x0219c000 0x4000>;
  1351. interrupts = <0 25 0x04>;
  1352. clocks = <&clks 166>, <&clks 166>, <&clks 166>;
  1353. clock-names = "ipg", "ahb", "per";
  1354. bus-width = <4>;
  1355. status = "disabled";
  1356. };
  1357. i2c1: i2c@021a0000 {
  1358. #address-cells = <1>;
  1359. #size-cells = <0>;
  1360. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  1361. reg = <0x021a0000 0x4000>;
  1362. interrupts = <0 36 0x04>;
  1363. clocks = <&clks 125>;
  1364. status = "disabled";
  1365. };
  1366. i2c2: i2c@021a4000 {
  1367. #address-cells = <1>;
  1368. #size-cells = <0>;
  1369. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  1370. reg = <0x021a4000 0x4000>;
  1371. interrupts = <0 37 0x04>;
  1372. clocks = <&clks 126>;
  1373. status = "disabled";
  1374. };
  1375. i2c3: i2c@021a8000 {
  1376. #address-cells = <1>;
  1377. #size-cells = <0>;
  1378. compatible = "fsl,imx6q-i2c", "fsl,imx21-i2c";
  1379. reg = <0x021a8000 0x4000>;
  1380. interrupts = <0 38 0x04>;
  1381. clocks = <&clks 127>;
  1382. status = "disabled";
  1383. };
  1384. romcp@021ac000 {
  1385. reg = <0x021ac000 0x4000>;
  1386. };
  1387. mmdc0: mmdc@021b0000 { /* MMDC0 */
  1388. compatible = "fsl,imx6q-mmdc";
  1389. reg = <0x021b0000 0x4000>;
  1390. };
  1391. mmdc1: mmdc@021b4000 { /* MMDC1 */
  1392. reg = <0x021b4000 0x4000>;
  1393. };
  1394. weim: weim@021b8000 {
  1395. compatible = "fsl,imx6q-weim";
  1396. reg = <0x021b8000 0x4000>;
  1397. interrupts = <0 14 0x04>;
  1398. clocks = <&clks 196>;
  1399. };
  1400. ocotp: ocotp@021bc000 {
  1401. compatible = "fsl,imx6q-ocotp", "syscon";
  1402. reg = <0x021bc000 0x4000>;
  1403. };
  1404. tzasc@021d0000 { /* TZASC1 */
  1405. reg = <0x021d0000 0x4000>;
  1406. interrupts = <0 108 0x04>;
  1407. };
  1408. tzasc@021d4000 { /* TZASC2 */
  1409. reg = <0x021d4000 0x4000>;
  1410. interrupts = <0 109 0x04>;
  1411. };
  1412. audmux: audmux@021d8000 {
  1413. compatible = "fsl,imx6q-audmux", "fsl,imx31-audmux";
  1414. reg = <0x021d8000 0x4000>;
  1415. status = "disabled";
  1416. };
  1417. mipi@021dc000 { /* MIPI-CSI */
  1418. reg = <0x021dc000 0x4000>;
  1419. };
  1420. mipi@021e0000 { /* MIPI-DSI */
  1421. reg = <0x021e0000 0x4000>;
  1422. };
  1423. vdoa@021e4000 {
  1424. reg = <0x021e4000 0x4000>;
  1425. interrupts = <0 18 0x04>;
  1426. };
  1427. uart2: serial@021e8000 {
  1428. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1429. reg = <0x021e8000 0x4000>;
  1430. interrupts = <0 27 0x04>;
  1431. clocks = <&clks 160>, <&clks 161>;
  1432. clock-names = "ipg", "per";
  1433. dmas = <&sdma 27 4 0>, <&sdma 28 4 0>;
  1434. dma-names = "rx", "tx";
  1435. status = "disabled";
  1436. };
  1437. uart3: serial@021ec000 {
  1438. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1439. reg = <0x021ec000 0x4000>;
  1440. interrupts = <0 28 0x04>;
  1441. clocks = <&clks 160>, <&clks 161>;
  1442. clock-names = "ipg", "per";
  1443. dmas = <&sdma 29 4 0>, <&sdma 30 4 0>;
  1444. dma-names = "rx", "tx";
  1445. status = "disabled";
  1446. };
  1447. uart4: serial@021f0000 {
  1448. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1449. reg = <0x021f0000 0x4000>;
  1450. interrupts = <0 29 0x04>;
  1451. clocks = <&clks 160>, <&clks 161>;
  1452. clock-names = "ipg", "per";
  1453. dmas = <&sdma 31 4 0>, <&sdma 32 4 0>;
  1454. dma-names = "rx", "tx";
  1455. status = "disabled";
  1456. };
  1457. uart5: serial@021f4000 {
  1458. compatible = "fsl,imx6q-uart", "fsl,imx21-uart";
  1459. reg = <0x021f4000 0x4000>;
  1460. interrupts = <0 30 0x04>;
  1461. clocks = <&clks 160>, <&clks 161>;
  1462. clock-names = "ipg", "per";
  1463. dmas = <&sdma 33 4 0>, <&sdma 34 4 0>;
  1464. dma-names = "rx", "tx";
  1465. status = "disabled";
  1466. };
  1467. };
  1468. ipu1: ipu@02400000 {
  1469. #crtc-cells = <1>;
  1470. compatible = "fsl,imx6q-ipu";
  1471. reg = <0x02400000 0x400000>;
  1472. interrupts = <0 6 0x4 0 5 0x4>;
  1473. clocks = <&clks 130>, <&clks 131>, <&clks 132>;
  1474. clock-names = "bus", "di0", "di1";
  1475. resets = <&src 2>;
  1476. };
  1477. };
  1478. };