wm8994.c 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/slab.h>
  22. #include <sound/core.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #include <sound/initval.h>
  27. #include <sound/tlv.h>
  28. #include <linux/mfd/wm8994/core.h>
  29. #include <linux/mfd/wm8994/registers.h>
  30. #include <linux/mfd/wm8994/pdata.h>
  31. #include <linux/mfd/wm8994/gpio.h>
  32. #include "wm8994.h"
  33. #include "wm_hubs.h"
  34. struct fll_config {
  35. int src;
  36. int in;
  37. int out;
  38. };
  39. #define WM8994_NUM_DRC 3
  40. #define WM8994_NUM_EQ 3
  41. static int wm8994_drc_base[] = {
  42. WM8994_AIF1_DRC1_1,
  43. WM8994_AIF1_DRC2_1,
  44. WM8994_AIF2_DRC_1,
  45. };
  46. static int wm8994_retune_mobile_base[] = {
  47. WM8994_AIF1_DAC1_EQ_GAINS_1,
  48. WM8994_AIF1_DAC2_EQ_GAINS_1,
  49. WM8994_AIF2_EQ_GAINS_1,
  50. };
  51. #define WM8994_REG_CACHE_SIZE 0x621
  52. struct wm8994_micdet {
  53. struct snd_soc_jack *jack;
  54. int det;
  55. int shrt;
  56. };
  57. /* codec private data */
  58. struct wm8994_priv {
  59. struct wm_hubs_data hubs;
  60. enum snd_soc_control_type control_type;
  61. void *control_data;
  62. struct snd_soc_codec *codec;
  63. u16 reg_cache[WM8994_REG_CACHE_SIZE + 1];
  64. int sysclk[2];
  65. int sysclk_rate[2];
  66. int mclk[2];
  67. int aifclk[2];
  68. struct fll_config fll[2], fll_suspend[2];
  69. int dac_rates[2];
  70. int lrclk_shared[2];
  71. /* Platform dependant DRC configuration */
  72. const char **drc_texts;
  73. int drc_cfg[WM8994_NUM_DRC];
  74. struct soc_enum drc_enum;
  75. /* Platform dependant ReTune mobile configuration */
  76. int num_retune_mobile_texts;
  77. const char **retune_mobile_texts;
  78. int retune_mobile_cfg[WM8994_NUM_EQ];
  79. struct soc_enum retune_mobile_enum;
  80. struct wm8994_micdet micdet[2];
  81. int revision;
  82. struct wm8994_pdata *pdata;
  83. };
  84. static int wm8994_readable(unsigned int reg)
  85. {
  86. switch (reg) {
  87. case WM8994_GPIO_1:
  88. case WM8994_GPIO_2:
  89. case WM8994_GPIO_3:
  90. case WM8994_GPIO_4:
  91. case WM8994_GPIO_5:
  92. case WM8994_GPIO_6:
  93. case WM8994_GPIO_7:
  94. case WM8994_GPIO_8:
  95. case WM8994_GPIO_9:
  96. case WM8994_GPIO_10:
  97. case WM8994_GPIO_11:
  98. case WM8994_INTERRUPT_STATUS_1:
  99. case WM8994_INTERRUPT_STATUS_2:
  100. case WM8994_INTERRUPT_RAW_STATUS_2:
  101. return 1;
  102. default:
  103. break;
  104. }
  105. if (reg >= WM8994_CACHE_SIZE)
  106. return 0;
  107. return wm8994_access_masks[reg].readable != 0;
  108. }
  109. static int wm8994_volatile(unsigned int reg)
  110. {
  111. if (reg >= WM8994_REG_CACHE_SIZE)
  112. return 1;
  113. switch (reg) {
  114. case WM8994_SOFTWARE_RESET:
  115. case WM8994_CHIP_REVISION:
  116. case WM8994_DC_SERVO_1:
  117. case WM8994_DC_SERVO_READBACK:
  118. case WM8994_RATE_STATUS:
  119. case WM8994_LDO_1:
  120. case WM8994_LDO_2:
  121. return 1;
  122. default:
  123. return 0;
  124. }
  125. }
  126. static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
  127. unsigned int value)
  128. {
  129. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  130. BUG_ON(reg > WM8994_MAX_REGISTER);
  131. if (!wm8994_volatile(reg))
  132. wm8994->reg_cache[reg] = value;
  133. return wm8994_reg_write(codec->control_data, reg, value);
  134. }
  135. static unsigned int wm8994_read(struct snd_soc_codec *codec,
  136. unsigned int reg)
  137. {
  138. u16 *reg_cache = codec->reg_cache;
  139. BUG_ON(reg > WM8994_MAX_REGISTER);
  140. if (wm8994_volatile(reg))
  141. return wm8994_reg_read(codec->control_data, reg);
  142. else
  143. return reg_cache[reg];
  144. }
  145. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  146. {
  147. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  148. int rate;
  149. int reg1 = 0;
  150. int offset;
  151. if (aif)
  152. offset = 4;
  153. else
  154. offset = 0;
  155. switch (wm8994->sysclk[aif]) {
  156. case WM8994_SYSCLK_MCLK1:
  157. rate = wm8994->mclk[0];
  158. break;
  159. case WM8994_SYSCLK_MCLK2:
  160. reg1 |= 0x8;
  161. rate = wm8994->mclk[1];
  162. break;
  163. case WM8994_SYSCLK_FLL1:
  164. reg1 |= 0x10;
  165. rate = wm8994->fll[0].out;
  166. break;
  167. case WM8994_SYSCLK_FLL2:
  168. reg1 |= 0x18;
  169. rate = wm8994->fll[1].out;
  170. break;
  171. default:
  172. return -EINVAL;
  173. }
  174. if (rate >= 13500000) {
  175. rate /= 2;
  176. reg1 |= WM8994_AIF1CLK_DIV;
  177. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  178. aif + 1, rate);
  179. }
  180. if (rate && rate < 3000000)
  181. dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n",
  182. aif + 1, rate);
  183. wm8994->aifclk[aif] = rate;
  184. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  185. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  186. reg1);
  187. return 0;
  188. }
  189. static int configure_clock(struct snd_soc_codec *codec)
  190. {
  191. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  192. int old, new;
  193. /* Bring up the AIF clocks first */
  194. configure_aif_clock(codec, 0);
  195. configure_aif_clock(codec, 1);
  196. /* Then switch CLK_SYS over to the higher of them; a change
  197. * can only happen as a result of a clocking change which can
  198. * only be made outside of DAPM so we can safely redo the
  199. * clocking.
  200. */
  201. /* If they're equal it doesn't matter which is used */
  202. if (wm8994->aifclk[0] == wm8994->aifclk[1])
  203. return 0;
  204. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  205. new = WM8994_SYSCLK_SRC;
  206. else
  207. new = 0;
  208. old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC;
  209. /* If there's no change then we're done. */
  210. if (old == new)
  211. return 0;
  212. snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new);
  213. snd_soc_dapm_sync(&codec->dapm);
  214. return 0;
  215. }
  216. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  217. struct snd_soc_dapm_widget *sink)
  218. {
  219. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  220. const char *clk;
  221. /* Check what we're currently using for CLK_SYS */
  222. if (reg & WM8994_SYSCLK_SRC)
  223. clk = "AIF2CLK";
  224. else
  225. clk = "AIF1CLK";
  226. return strcmp(source->name, clk) == 0;
  227. }
  228. static const char *sidetone_hpf_text[] = {
  229. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  230. };
  231. static const struct soc_enum sidetone_hpf =
  232. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  233. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  234. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  235. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  236. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  237. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  238. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  239. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  240. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  241. .put = wm8994_put_drc_sw, \
  242. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  243. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  244. struct snd_ctl_elem_value *ucontrol)
  245. {
  246. struct soc_mixer_control *mc =
  247. (struct soc_mixer_control *)kcontrol->private_value;
  248. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  249. int mask, ret;
  250. /* Can't enable both ADC and DAC paths simultaneously */
  251. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  252. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  253. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  254. else
  255. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  256. ret = snd_soc_read(codec, mc->reg);
  257. if (ret < 0)
  258. return ret;
  259. if (ret & mask)
  260. return -EINVAL;
  261. return snd_soc_put_volsw(kcontrol, ucontrol);
  262. }
  263. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  264. {
  265. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  266. struct wm8994_pdata *pdata = wm8994->pdata;
  267. int base = wm8994_drc_base[drc];
  268. int cfg = wm8994->drc_cfg[drc];
  269. int save, i;
  270. /* Save any enables; the configuration should clear them. */
  271. save = snd_soc_read(codec, base);
  272. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  273. WM8994_AIF1ADC1R_DRC_ENA;
  274. for (i = 0; i < WM8994_DRC_REGS; i++)
  275. snd_soc_update_bits(codec, base + i, 0xffff,
  276. pdata->drc_cfgs[cfg].regs[i]);
  277. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  278. WM8994_AIF1ADC1L_DRC_ENA |
  279. WM8994_AIF1ADC1R_DRC_ENA, save);
  280. }
  281. /* Icky as hell but saves code duplication */
  282. static int wm8994_get_drc(const char *name)
  283. {
  284. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  285. return 0;
  286. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  287. return 1;
  288. if (strcmp(name, "AIF2DRC Mode") == 0)
  289. return 2;
  290. return -EINVAL;
  291. }
  292. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  293. struct snd_ctl_elem_value *ucontrol)
  294. {
  295. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  296. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  297. struct wm8994_pdata *pdata = wm8994->pdata;
  298. int drc = wm8994_get_drc(kcontrol->id.name);
  299. int value = ucontrol->value.integer.value[0];
  300. if (drc < 0)
  301. return drc;
  302. if (value >= pdata->num_drc_cfgs)
  303. return -EINVAL;
  304. wm8994->drc_cfg[drc] = value;
  305. wm8994_set_drc(codec, drc);
  306. return 0;
  307. }
  308. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  309. struct snd_ctl_elem_value *ucontrol)
  310. {
  311. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  312. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  313. int drc = wm8994_get_drc(kcontrol->id.name);
  314. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  315. return 0;
  316. }
  317. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  318. {
  319. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  320. struct wm8994_pdata *pdata = wm8994->pdata;
  321. int base = wm8994_retune_mobile_base[block];
  322. int iface, best, best_val, save, i, cfg;
  323. if (!pdata || !wm8994->num_retune_mobile_texts)
  324. return;
  325. switch (block) {
  326. case 0:
  327. case 1:
  328. iface = 0;
  329. break;
  330. case 2:
  331. iface = 1;
  332. break;
  333. default:
  334. return;
  335. }
  336. /* Find the version of the currently selected configuration
  337. * with the nearest sample rate. */
  338. cfg = wm8994->retune_mobile_cfg[block];
  339. best = 0;
  340. best_val = INT_MAX;
  341. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  342. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  343. wm8994->retune_mobile_texts[cfg]) == 0 &&
  344. abs(pdata->retune_mobile_cfgs[i].rate
  345. - wm8994->dac_rates[iface]) < best_val) {
  346. best = i;
  347. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  348. - wm8994->dac_rates[iface]);
  349. }
  350. }
  351. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  352. block,
  353. pdata->retune_mobile_cfgs[best].name,
  354. pdata->retune_mobile_cfgs[best].rate,
  355. wm8994->dac_rates[iface]);
  356. /* The EQ will be disabled while reconfiguring it, remember the
  357. * current configuration.
  358. */
  359. save = snd_soc_read(codec, base);
  360. save &= WM8994_AIF1DAC1_EQ_ENA;
  361. for (i = 0; i < WM8994_EQ_REGS; i++)
  362. snd_soc_update_bits(codec, base + i, 0xffff,
  363. pdata->retune_mobile_cfgs[best].regs[i]);
  364. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  365. }
  366. /* Icky as hell but saves code duplication */
  367. static int wm8994_get_retune_mobile_block(const char *name)
  368. {
  369. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  370. return 0;
  371. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  372. return 1;
  373. if (strcmp(name, "AIF2 EQ Mode") == 0)
  374. return 2;
  375. return -EINVAL;
  376. }
  377. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  378. struct snd_ctl_elem_value *ucontrol)
  379. {
  380. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  381. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  382. struct wm8994_pdata *pdata = wm8994->pdata;
  383. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  384. int value = ucontrol->value.integer.value[0];
  385. if (block < 0)
  386. return block;
  387. if (value >= pdata->num_retune_mobile_cfgs)
  388. return -EINVAL;
  389. wm8994->retune_mobile_cfg[block] = value;
  390. wm8994_set_retune_mobile(codec, block);
  391. return 0;
  392. }
  393. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  394. struct snd_ctl_elem_value *ucontrol)
  395. {
  396. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  397. struct wm8994_priv *wm8994 =snd_soc_codec_get_drvdata(codec);
  398. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  399. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  400. return 0;
  401. }
  402. static const char *aif_chan_src_text[] = {
  403. "Left", "Right"
  404. };
  405. static const struct soc_enum aif1adcl_src =
  406. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  407. static const struct soc_enum aif1adcr_src =
  408. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  409. static const struct soc_enum aif2adcl_src =
  410. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  411. static const struct soc_enum aif2adcr_src =
  412. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  413. static const struct soc_enum aif1dacl_src =
  414. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  415. static const struct soc_enum aif1dacr_src =
  416. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  417. static const struct soc_enum aif2dacl_src =
  418. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  419. static const struct soc_enum aif2dacr_src =
  420. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  421. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  422. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  423. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  424. 1, 119, 0, digital_tlv),
  425. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  426. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  427. 1, 119, 0, digital_tlv),
  428. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  429. WM8994_AIF2_ADC_RIGHT_VOLUME,
  430. 1, 119, 0, digital_tlv),
  431. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  432. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  433. SOC_ENUM("AIF2ADCL Source", aif1adcl_src),
  434. SOC_ENUM("AIF2ADCR Source", aif1adcr_src),
  435. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  436. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  437. SOC_ENUM("AIF2DACL Source", aif1dacl_src),
  438. SOC_ENUM("AIF2DACR Source", aif1dacr_src),
  439. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  440. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  441. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  442. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  443. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  444. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  445. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  446. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  447. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  448. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  449. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  450. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  451. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  452. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  453. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  454. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  455. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  456. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  457. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  458. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  459. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  460. 5, 12, 0, st_tlv),
  461. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  462. 0, 12, 0, st_tlv),
  463. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  464. 5, 12, 0, st_tlv),
  465. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  466. 0, 12, 0, st_tlv),
  467. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  468. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  469. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  470. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  471. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  472. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  473. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  474. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  475. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  476. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  477. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  478. 6, 1, 1, wm_hubs_spkmix_tlv),
  479. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  480. 2, 1, 1, wm_hubs_spkmix_tlv),
  481. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  482. 6, 1, 1, wm_hubs_spkmix_tlv),
  483. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  484. 2, 1, 1, wm_hubs_spkmix_tlv),
  485. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  486. 10, 15, 0, wm8994_3d_tlv),
  487. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  488. 8, 1, 0),
  489. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  490. 10, 15, 0, wm8994_3d_tlv),
  491. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  492. 8, 1, 0),
  493. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  494. 10, 15, 0, wm8994_3d_tlv),
  495. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  496. 8, 1, 0),
  497. };
  498. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  499. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  500. eq_tlv),
  501. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  502. eq_tlv),
  503. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  504. eq_tlv),
  505. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  506. eq_tlv),
  507. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  508. eq_tlv),
  509. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  510. eq_tlv),
  511. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  512. eq_tlv),
  513. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  514. eq_tlv),
  515. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  516. eq_tlv),
  517. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  518. eq_tlv),
  519. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  520. eq_tlv),
  521. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  522. eq_tlv),
  523. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  524. eq_tlv),
  525. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  526. eq_tlv),
  527. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  528. eq_tlv),
  529. };
  530. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  531. struct snd_kcontrol *kcontrol, int event)
  532. {
  533. struct snd_soc_codec *codec = w->codec;
  534. switch (event) {
  535. case SND_SOC_DAPM_PRE_PMU:
  536. return configure_clock(codec);
  537. case SND_SOC_DAPM_POST_PMD:
  538. configure_clock(codec);
  539. break;
  540. }
  541. return 0;
  542. }
  543. static void wm8994_update_class_w(struct snd_soc_codec *codec)
  544. {
  545. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  546. int enable = 1;
  547. int source = 0; /* GCC flow analysis can't track enable */
  548. int reg, reg_r;
  549. /* Only support direct DAC->headphone paths */
  550. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
  551. if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
  552. dev_vdbg(codec->dev, "HPL connected to output mixer\n");
  553. enable = 0;
  554. }
  555. reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
  556. if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
  557. dev_vdbg(codec->dev, "HPR connected to output mixer\n");
  558. enable = 0;
  559. }
  560. /* We also need the same setting for L/R and only one path */
  561. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  562. switch (reg) {
  563. case WM8994_AIF2DACL_TO_DAC1L:
  564. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  565. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  566. break;
  567. case WM8994_AIF1DAC2L_TO_DAC1L:
  568. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  569. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  570. break;
  571. case WM8994_AIF1DAC1L_TO_DAC1L:
  572. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  573. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  574. break;
  575. default:
  576. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  577. enable = 0;
  578. break;
  579. }
  580. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  581. if (reg_r != reg) {
  582. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  583. enable = 0;
  584. }
  585. if (enable) {
  586. dev_dbg(codec->dev, "Class W enabled\n");
  587. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  588. WM8994_CP_DYN_PWR |
  589. WM8994_CP_DYN_SRC_SEL_MASK,
  590. source | WM8994_CP_DYN_PWR);
  591. wm8994->hubs.class_w = true;
  592. } else {
  593. dev_dbg(codec->dev, "Class W disabled\n");
  594. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  595. WM8994_CP_DYN_PWR, 0);
  596. wm8994->hubs.class_w = false;
  597. }
  598. }
  599. static const char *hp_mux_text[] = {
  600. "Mixer",
  601. "DAC",
  602. };
  603. #define WM8994_HP_ENUM(xname, xenum) \
  604. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  605. .info = snd_soc_info_enum_double, \
  606. .get = snd_soc_dapm_get_enum_double, \
  607. .put = wm8994_put_hp_enum, \
  608. .private_value = (unsigned long)&xenum }
  609. static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
  610. struct snd_ctl_elem_value *ucontrol)
  611. {
  612. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  613. struct snd_soc_codec *codec = w->codec;
  614. int ret;
  615. ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  616. wm8994_update_class_w(codec);
  617. return ret;
  618. }
  619. static const struct soc_enum hpl_enum =
  620. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
  621. static const struct snd_kcontrol_new hpl_mux =
  622. WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
  623. static const struct soc_enum hpr_enum =
  624. SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
  625. static const struct snd_kcontrol_new hpr_mux =
  626. WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
  627. static const char *adc_mux_text[] = {
  628. "ADC",
  629. "DMIC",
  630. };
  631. static const struct soc_enum adc_enum =
  632. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  633. static const struct snd_kcontrol_new adcl_mux =
  634. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  635. static const struct snd_kcontrol_new adcr_mux =
  636. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  637. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  638. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  639. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  640. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  641. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  642. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  643. };
  644. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  645. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  646. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  647. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  648. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  649. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  650. };
  651. /* Debugging; dump chip status after DAPM transitions */
  652. static int post_ev(struct snd_soc_dapm_widget *w,
  653. struct snd_kcontrol *kcontrol, int event)
  654. {
  655. struct snd_soc_codec *codec = w->codec;
  656. dev_dbg(codec->dev, "SRC status: %x\n",
  657. snd_soc_read(codec,
  658. WM8994_RATE_STATUS));
  659. return 0;
  660. }
  661. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  662. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  663. 1, 1, 0),
  664. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  665. 0, 1, 0),
  666. };
  667. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  668. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  669. 1, 1, 0),
  670. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  671. 0, 1, 0),
  672. };
  673. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  674. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  675. 1, 1, 0),
  676. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  677. 0, 1, 0),
  678. };
  679. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  680. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  681. 1, 1, 0),
  682. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  683. 0, 1, 0),
  684. };
  685. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  686. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  687. 5, 1, 0),
  688. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  689. 4, 1, 0),
  690. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  691. 2, 1, 0),
  692. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  693. 1, 1, 0),
  694. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  695. 0, 1, 0),
  696. };
  697. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  698. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  699. 5, 1, 0),
  700. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  701. 4, 1, 0),
  702. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  703. 2, 1, 0),
  704. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  705. 1, 1, 0),
  706. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  707. 0, 1, 0),
  708. };
  709. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  710. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  711. .info = snd_soc_info_volsw, \
  712. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  713. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  714. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  715. struct snd_ctl_elem_value *ucontrol)
  716. {
  717. struct snd_soc_dapm_widget *w = snd_kcontrol_chip(kcontrol);
  718. struct snd_soc_codec *codec = w->codec;
  719. int ret;
  720. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  721. wm8994_update_class_w(codec);
  722. return ret;
  723. }
  724. static const struct snd_kcontrol_new dac1l_mix[] = {
  725. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  726. 5, 1, 0),
  727. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  728. 4, 1, 0),
  729. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  730. 2, 1, 0),
  731. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  732. 1, 1, 0),
  733. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  734. 0, 1, 0),
  735. };
  736. static const struct snd_kcontrol_new dac1r_mix[] = {
  737. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  738. 5, 1, 0),
  739. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  740. 4, 1, 0),
  741. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  742. 2, 1, 0),
  743. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  744. 1, 1, 0),
  745. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  746. 0, 1, 0),
  747. };
  748. static const char *sidetone_text[] = {
  749. "ADC/DMIC1", "DMIC2",
  750. };
  751. static const struct soc_enum sidetone1_enum =
  752. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  753. static const struct snd_kcontrol_new sidetone1_mux =
  754. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  755. static const struct soc_enum sidetone2_enum =
  756. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  757. static const struct snd_kcontrol_new sidetone2_mux =
  758. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  759. static const char *aif1dac_text[] = {
  760. "AIF1DACDAT", "AIF3DACDAT",
  761. };
  762. static const struct soc_enum aif1dac_enum =
  763. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  764. static const struct snd_kcontrol_new aif1dac_mux =
  765. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  766. static const char *aif2dac_text[] = {
  767. "AIF2DACDAT", "AIF3DACDAT",
  768. };
  769. static const struct soc_enum aif2dac_enum =
  770. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  771. static const struct snd_kcontrol_new aif2dac_mux =
  772. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  773. static const char *aif2adc_text[] = {
  774. "AIF2ADCDAT", "AIF3DACDAT",
  775. };
  776. static const struct soc_enum aif2adc_enum =
  777. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  778. static const struct snd_kcontrol_new aif2adc_mux =
  779. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  780. static const char *aif3adc_text[] = {
  781. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT",
  782. };
  783. static const struct soc_enum aif3adc_enum =
  784. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  785. static const struct snd_kcontrol_new aif3adc_mux =
  786. SOC_DAPM_ENUM("AIF3ADC Mux", aif3adc_enum);
  787. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  788. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  789. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  790. SND_SOC_DAPM_INPUT("Clock"),
  791. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  792. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  793. SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
  794. SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
  795. SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
  796. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
  797. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
  798. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", "AIF1 Capture",
  799. 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
  800. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", "AIF1 Capture",
  801. 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
  802. SND_SOC_DAPM_AIF_IN("AIF1DAC1L", NULL, 0,
  803. WM8994_POWER_MANAGEMENT_5, 9, 0),
  804. SND_SOC_DAPM_AIF_IN("AIF1DAC1R", NULL, 0,
  805. WM8994_POWER_MANAGEMENT_5, 8, 0),
  806. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", "AIF1 Capture",
  807. 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
  808. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", "AIF1 Capture",
  809. 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
  810. SND_SOC_DAPM_AIF_IN("AIF1DAC2L", NULL, 0,
  811. WM8994_POWER_MANAGEMENT_5, 11, 0),
  812. SND_SOC_DAPM_AIF_IN("AIF1DAC2R", NULL, 0,
  813. WM8994_POWER_MANAGEMENT_5, 10, 0),
  814. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  815. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  816. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  817. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  818. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  819. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  820. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  821. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  822. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  823. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  824. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  825. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  826. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  827. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  828. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  829. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  830. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  831. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  832. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  833. WM8994_POWER_MANAGEMENT_4, 13, 0),
  834. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  835. WM8994_POWER_MANAGEMENT_4, 12, 0),
  836. SND_SOC_DAPM_AIF_IN("AIF2DACL", NULL, 0,
  837. WM8994_POWER_MANAGEMENT_5, 13, 0),
  838. SND_SOC_DAPM_AIF_IN("AIF2DACR", NULL, 0,
  839. WM8994_POWER_MANAGEMENT_5, 12, 0),
  840. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  841. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  842. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  843. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  844. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  845. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  846. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &aif3adc_mux),
  847. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
  848. SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
  849. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  850. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  851. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  852. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  853. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  854. /* Power is done with the muxes since the ADC power also controls the
  855. * downsampling chain, the chip will automatically manage the analogue
  856. * specific portions.
  857. */
  858. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  859. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  860. SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  861. SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  862. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  863. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  864. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  865. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  866. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
  867. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
  868. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  869. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  870. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  871. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  872. SND_SOC_DAPM_POST("Debug log", post_ev),
  873. };
  874. static const struct snd_soc_dapm_route intercon[] = {
  875. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  876. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  877. { "DSP1CLK", NULL, "CLK_SYS" },
  878. { "DSP2CLK", NULL, "CLK_SYS" },
  879. { "DSPINTCLK", NULL, "CLK_SYS" },
  880. { "AIF1ADC1L", NULL, "AIF1CLK" },
  881. { "AIF1ADC1L", NULL, "DSP1CLK" },
  882. { "AIF1ADC1R", NULL, "AIF1CLK" },
  883. { "AIF1ADC1R", NULL, "DSP1CLK" },
  884. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  885. { "AIF1DAC1L", NULL, "AIF1CLK" },
  886. { "AIF1DAC1L", NULL, "DSP1CLK" },
  887. { "AIF1DAC1R", NULL, "AIF1CLK" },
  888. { "AIF1DAC1R", NULL, "DSP1CLK" },
  889. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  890. { "AIF1ADC2L", NULL, "AIF1CLK" },
  891. { "AIF1ADC2L", NULL, "DSP1CLK" },
  892. { "AIF1ADC2R", NULL, "AIF1CLK" },
  893. { "AIF1ADC2R", NULL, "DSP1CLK" },
  894. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  895. { "AIF1DAC2L", NULL, "AIF1CLK" },
  896. { "AIF1DAC2L", NULL, "DSP1CLK" },
  897. { "AIF1DAC2R", NULL, "AIF1CLK" },
  898. { "AIF1DAC2R", NULL, "DSP1CLK" },
  899. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  900. { "AIF2ADCL", NULL, "AIF2CLK" },
  901. { "AIF2ADCL", NULL, "DSP2CLK" },
  902. { "AIF2ADCR", NULL, "AIF2CLK" },
  903. { "AIF2ADCR", NULL, "DSP2CLK" },
  904. { "AIF2ADCR", NULL, "DSPINTCLK" },
  905. { "AIF2DACL", NULL, "AIF2CLK" },
  906. { "AIF2DACL", NULL, "DSP2CLK" },
  907. { "AIF2DACR", NULL, "AIF2CLK" },
  908. { "AIF2DACR", NULL, "DSP2CLK" },
  909. { "AIF2DACR", NULL, "DSPINTCLK" },
  910. { "DMIC1L", NULL, "DMIC1DAT" },
  911. { "DMIC1L", NULL, "CLK_SYS" },
  912. { "DMIC1R", NULL, "DMIC1DAT" },
  913. { "DMIC1R", NULL, "CLK_SYS" },
  914. { "DMIC2L", NULL, "DMIC2DAT" },
  915. { "DMIC2L", NULL, "CLK_SYS" },
  916. { "DMIC2R", NULL, "DMIC2DAT" },
  917. { "DMIC2R", NULL, "CLK_SYS" },
  918. { "ADCL", NULL, "AIF1CLK" },
  919. { "ADCL", NULL, "DSP1CLK" },
  920. { "ADCL", NULL, "DSPINTCLK" },
  921. { "ADCR", NULL, "AIF1CLK" },
  922. { "ADCR", NULL, "DSP1CLK" },
  923. { "ADCR", NULL, "DSPINTCLK" },
  924. { "ADCL Mux", "ADC", "ADCL" },
  925. { "ADCL Mux", "DMIC", "DMIC1L" },
  926. { "ADCR Mux", "ADC", "ADCR" },
  927. { "ADCR Mux", "DMIC", "DMIC1R" },
  928. { "DAC1L", NULL, "AIF1CLK" },
  929. { "DAC1L", NULL, "DSP1CLK" },
  930. { "DAC1L", NULL, "DSPINTCLK" },
  931. { "DAC1R", NULL, "AIF1CLK" },
  932. { "DAC1R", NULL, "DSP1CLK" },
  933. { "DAC1R", NULL, "DSPINTCLK" },
  934. { "DAC2L", NULL, "AIF2CLK" },
  935. { "DAC2L", NULL, "DSP2CLK" },
  936. { "DAC2L", NULL, "DSPINTCLK" },
  937. { "DAC2R", NULL, "AIF2DACR" },
  938. { "DAC2R", NULL, "AIF2CLK" },
  939. { "DAC2R", NULL, "DSP2CLK" },
  940. { "DAC2R", NULL, "DSPINTCLK" },
  941. { "TOCLK", NULL, "CLK_SYS" },
  942. /* AIF1 outputs */
  943. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  944. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  945. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  946. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  947. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  948. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  949. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  950. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  951. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  952. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  953. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  954. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  955. /* Pin level routing for AIF3 */
  956. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  957. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  958. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  959. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  960. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  961. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  962. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  963. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  964. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  965. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  966. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  967. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  968. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  969. /* DAC1 inputs */
  970. { "DAC1L", NULL, "DAC1L Mixer" },
  971. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  972. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  973. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  974. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  975. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  976. { "DAC1R", NULL, "DAC1R Mixer" },
  977. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  978. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  979. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  980. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  981. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  982. /* DAC2/AIF2 outputs */
  983. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  984. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  985. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  986. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  987. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  988. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  989. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  990. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  991. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  992. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  993. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  994. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  995. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  996. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  997. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  998. /* AIF3 output */
  999. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1000. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1001. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1002. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1003. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1004. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1005. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1006. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1007. /* Sidetone */
  1008. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1009. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1010. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1011. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1012. /* Output stages */
  1013. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1014. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1015. { "SPKL", "DAC1 Switch", "DAC1L" },
  1016. { "SPKL", "DAC2 Switch", "DAC2L" },
  1017. { "SPKR", "DAC1 Switch", "DAC1R" },
  1018. { "SPKR", "DAC2 Switch", "DAC2R" },
  1019. { "Left Headphone Mux", "DAC", "DAC1L" },
  1020. { "Right Headphone Mux", "DAC", "DAC1R" },
  1021. };
  1022. /* The size in bits of the FLL divide multiplied by 10
  1023. * to allow rounding later */
  1024. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1025. struct fll_div {
  1026. u16 outdiv;
  1027. u16 n;
  1028. u16 k;
  1029. u16 clk_ref_div;
  1030. u16 fll_fratio;
  1031. };
  1032. static int wm8994_get_fll_config(struct fll_div *fll,
  1033. int freq_in, int freq_out)
  1034. {
  1035. u64 Kpart;
  1036. unsigned int K, Ndiv, Nmod;
  1037. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1038. /* Scale the input frequency down to <= 13.5MHz */
  1039. fll->clk_ref_div = 0;
  1040. while (freq_in > 13500000) {
  1041. fll->clk_ref_div++;
  1042. freq_in /= 2;
  1043. if (fll->clk_ref_div > 3)
  1044. return -EINVAL;
  1045. }
  1046. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1047. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1048. fll->outdiv = 3;
  1049. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1050. fll->outdiv++;
  1051. if (fll->outdiv > 63)
  1052. return -EINVAL;
  1053. }
  1054. freq_out *= fll->outdiv + 1;
  1055. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1056. if (freq_in > 1000000) {
  1057. fll->fll_fratio = 0;
  1058. } else if (freq_in > 256000) {
  1059. fll->fll_fratio = 1;
  1060. freq_in *= 2;
  1061. } else if (freq_in > 128000) {
  1062. fll->fll_fratio = 2;
  1063. freq_in *= 4;
  1064. } else if (freq_in > 64000) {
  1065. fll->fll_fratio = 3;
  1066. freq_in *= 8;
  1067. } else {
  1068. fll->fll_fratio = 4;
  1069. freq_in *= 16;
  1070. }
  1071. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1072. /* Now, calculate N.K */
  1073. Ndiv = freq_out / freq_in;
  1074. fll->n = Ndiv;
  1075. Nmod = freq_out % freq_in;
  1076. pr_debug("Nmod=%d\n", Nmod);
  1077. /* Calculate fractional part - scale up so we can round. */
  1078. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1079. do_div(Kpart, freq_in);
  1080. K = Kpart & 0xFFFFFFFF;
  1081. if ((K % 10) >= 5)
  1082. K += 5;
  1083. /* Move down to proper range now rounding is done */
  1084. fll->k = K / 10;
  1085. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1086. return 0;
  1087. }
  1088. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1089. unsigned int freq_in, unsigned int freq_out)
  1090. {
  1091. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1092. int reg_offset, ret;
  1093. struct fll_div fll;
  1094. u16 reg, aif1, aif2;
  1095. aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
  1096. & WM8994_AIF1CLK_ENA;
  1097. aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
  1098. & WM8994_AIF2CLK_ENA;
  1099. switch (id) {
  1100. case WM8994_FLL1:
  1101. reg_offset = 0;
  1102. id = 0;
  1103. break;
  1104. case WM8994_FLL2:
  1105. reg_offset = 0x20;
  1106. id = 1;
  1107. break;
  1108. default:
  1109. return -EINVAL;
  1110. }
  1111. switch (src) {
  1112. case 0:
  1113. /* Allow no source specification when stopping */
  1114. if (freq_out)
  1115. return -EINVAL;
  1116. break;
  1117. case WM8994_FLL_SRC_MCLK1:
  1118. case WM8994_FLL_SRC_MCLK2:
  1119. case WM8994_FLL_SRC_LRCLK:
  1120. case WM8994_FLL_SRC_BCLK:
  1121. break;
  1122. default:
  1123. return -EINVAL;
  1124. }
  1125. /* Are we changing anything? */
  1126. if (wm8994->fll[id].src == src &&
  1127. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1128. return 0;
  1129. /* If we're stopping the FLL redo the old config - no
  1130. * registers will actually be written but we avoid GCC flow
  1131. * analysis bugs spewing warnings.
  1132. */
  1133. if (freq_out)
  1134. ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
  1135. else
  1136. ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
  1137. wm8994->fll[id].out);
  1138. if (ret < 0)
  1139. return ret;
  1140. /* Gate the AIF clocks while we reclock */
  1141. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1142. WM8994_AIF1CLK_ENA, 0);
  1143. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1144. WM8994_AIF2CLK_ENA, 0);
  1145. /* We always need to disable the FLL while reconfiguring */
  1146. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1147. WM8994_FLL1_ENA, 0);
  1148. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1149. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1150. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1151. WM8994_FLL1_OUTDIV_MASK |
  1152. WM8994_FLL1_FRATIO_MASK, reg);
  1153. snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
  1154. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1155. WM8994_FLL1_N_MASK,
  1156. fll.n << WM8994_FLL1_N_SHIFT);
  1157. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1158. WM8994_FLL1_REFCLK_DIV_MASK |
  1159. WM8994_FLL1_REFCLK_SRC_MASK,
  1160. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1161. (src - 1));
  1162. /* Enable (with fractional mode if required) */
  1163. if (freq_out) {
  1164. if (fll.k)
  1165. reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
  1166. else
  1167. reg = WM8994_FLL1_ENA;
  1168. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1169. WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
  1170. reg);
  1171. }
  1172. wm8994->fll[id].in = freq_in;
  1173. wm8994->fll[id].out = freq_out;
  1174. wm8994->fll[id].src = src;
  1175. /* Enable any gated AIF clocks */
  1176. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1177. WM8994_AIF1CLK_ENA, aif1);
  1178. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1179. WM8994_AIF2CLK_ENA, aif2);
  1180. configure_clock(codec);
  1181. return 0;
  1182. }
  1183. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1184. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1185. unsigned int freq_in, unsigned int freq_out)
  1186. {
  1187. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1188. }
  1189. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1190. int clk_id, unsigned int freq, int dir)
  1191. {
  1192. struct snd_soc_codec *codec = dai->codec;
  1193. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1194. int i;
  1195. switch (dai->id) {
  1196. case 1:
  1197. case 2:
  1198. break;
  1199. default:
  1200. /* AIF3 shares clocking with AIF1/2 */
  1201. return -EINVAL;
  1202. }
  1203. switch (clk_id) {
  1204. case WM8994_SYSCLK_MCLK1:
  1205. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1206. wm8994->mclk[0] = freq;
  1207. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1208. dai->id, freq);
  1209. break;
  1210. case WM8994_SYSCLK_MCLK2:
  1211. /* TODO: Set GPIO AF */
  1212. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1213. wm8994->mclk[1] = freq;
  1214. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1215. dai->id, freq);
  1216. break;
  1217. case WM8994_SYSCLK_FLL1:
  1218. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1219. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1220. break;
  1221. case WM8994_SYSCLK_FLL2:
  1222. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1223. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1224. break;
  1225. case WM8994_SYSCLK_OPCLK:
  1226. /* Special case - a division (times 10) is given and
  1227. * no effect on main clocking.
  1228. */
  1229. if (freq) {
  1230. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1231. if (opclk_divs[i] == freq)
  1232. break;
  1233. if (i == ARRAY_SIZE(opclk_divs))
  1234. return -EINVAL;
  1235. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1236. WM8994_OPCLK_DIV_MASK, i);
  1237. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1238. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1239. } else {
  1240. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1241. WM8994_OPCLK_ENA, 0);
  1242. }
  1243. default:
  1244. return -EINVAL;
  1245. }
  1246. configure_clock(codec);
  1247. return 0;
  1248. }
  1249. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  1250. enum snd_soc_bias_level level)
  1251. {
  1252. struct wm8994 *control = codec->control_data;
  1253. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1254. switch (level) {
  1255. case SND_SOC_BIAS_ON:
  1256. break;
  1257. case SND_SOC_BIAS_PREPARE:
  1258. /* VMID=2x40k */
  1259. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1260. WM8994_VMID_SEL_MASK, 0x2);
  1261. break;
  1262. case SND_SOC_BIAS_STANDBY:
  1263. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1264. /* Tweak DC servo and DSP configuration for
  1265. * improved performance. */
  1266. if (control->type == WM8994 && wm8994->revision < 4) {
  1267. /* Tweak DC servo and DSP configuration for
  1268. * improved performance. */
  1269. snd_soc_write(codec, 0x102, 0x3);
  1270. snd_soc_write(codec, 0x56, 0x3);
  1271. snd_soc_write(codec, 0x817, 0);
  1272. snd_soc_write(codec, 0x102, 0);
  1273. }
  1274. /* Discharge LINEOUT1 & 2 */
  1275. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1276. WM8994_LINEOUT1_DISCH |
  1277. WM8994_LINEOUT2_DISCH,
  1278. WM8994_LINEOUT1_DISCH |
  1279. WM8994_LINEOUT2_DISCH);
  1280. /* Startup bias, VMID ramp & buffer */
  1281. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1282. WM8994_STARTUP_BIAS_ENA |
  1283. WM8994_VMID_BUF_ENA |
  1284. WM8994_VMID_RAMP_MASK,
  1285. WM8994_STARTUP_BIAS_ENA |
  1286. WM8994_VMID_BUF_ENA |
  1287. (0x11 << WM8994_VMID_RAMP_SHIFT));
  1288. /* Main bias enable, VMID=2x40k */
  1289. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1290. WM8994_BIAS_ENA |
  1291. WM8994_VMID_SEL_MASK,
  1292. WM8994_BIAS_ENA | 0x2);
  1293. msleep(20);
  1294. }
  1295. /* VMID=2x500k */
  1296. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1297. WM8994_VMID_SEL_MASK, 0x4);
  1298. break;
  1299. case SND_SOC_BIAS_OFF:
  1300. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1301. /* Switch over to startup biases */
  1302. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1303. WM8994_BIAS_SRC |
  1304. WM8994_STARTUP_BIAS_ENA |
  1305. WM8994_VMID_BUF_ENA |
  1306. WM8994_VMID_RAMP_MASK,
  1307. WM8994_BIAS_SRC |
  1308. WM8994_STARTUP_BIAS_ENA |
  1309. WM8994_VMID_BUF_ENA |
  1310. (1 << WM8994_VMID_RAMP_SHIFT));
  1311. /* Disable main biases */
  1312. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  1313. WM8994_BIAS_ENA |
  1314. WM8994_VMID_SEL_MASK, 0);
  1315. /* Discharge line */
  1316. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  1317. WM8994_LINEOUT1_DISCH |
  1318. WM8994_LINEOUT2_DISCH,
  1319. WM8994_LINEOUT1_DISCH |
  1320. WM8994_LINEOUT2_DISCH);
  1321. msleep(5);
  1322. /* Switch off startup biases */
  1323. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  1324. WM8994_BIAS_SRC |
  1325. WM8994_STARTUP_BIAS_ENA |
  1326. WM8994_VMID_BUF_ENA |
  1327. WM8994_VMID_RAMP_MASK, 0);
  1328. }
  1329. break;
  1330. }
  1331. codec->dapm.bias_level = level;
  1332. return 0;
  1333. }
  1334. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1335. {
  1336. struct snd_soc_codec *codec = dai->codec;
  1337. int ms_reg;
  1338. int aif1_reg;
  1339. int ms = 0;
  1340. int aif1 = 0;
  1341. switch (dai->id) {
  1342. case 1:
  1343. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  1344. aif1_reg = WM8994_AIF1_CONTROL_1;
  1345. break;
  1346. case 2:
  1347. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  1348. aif1_reg = WM8994_AIF2_CONTROL_1;
  1349. break;
  1350. default:
  1351. return -EINVAL;
  1352. }
  1353. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1354. case SND_SOC_DAIFMT_CBS_CFS:
  1355. break;
  1356. case SND_SOC_DAIFMT_CBM_CFM:
  1357. ms = WM8994_AIF1_MSTR;
  1358. break;
  1359. default:
  1360. return -EINVAL;
  1361. }
  1362. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1363. case SND_SOC_DAIFMT_DSP_B:
  1364. aif1 |= WM8994_AIF1_LRCLK_INV;
  1365. case SND_SOC_DAIFMT_DSP_A:
  1366. aif1 |= 0x18;
  1367. break;
  1368. case SND_SOC_DAIFMT_I2S:
  1369. aif1 |= 0x10;
  1370. break;
  1371. case SND_SOC_DAIFMT_RIGHT_J:
  1372. break;
  1373. case SND_SOC_DAIFMT_LEFT_J:
  1374. aif1 |= 0x8;
  1375. break;
  1376. default:
  1377. return -EINVAL;
  1378. }
  1379. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1380. case SND_SOC_DAIFMT_DSP_A:
  1381. case SND_SOC_DAIFMT_DSP_B:
  1382. /* frame inversion not valid for DSP modes */
  1383. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1384. case SND_SOC_DAIFMT_NB_NF:
  1385. break;
  1386. case SND_SOC_DAIFMT_IB_NF:
  1387. aif1 |= WM8994_AIF1_BCLK_INV;
  1388. break;
  1389. default:
  1390. return -EINVAL;
  1391. }
  1392. break;
  1393. case SND_SOC_DAIFMT_I2S:
  1394. case SND_SOC_DAIFMT_RIGHT_J:
  1395. case SND_SOC_DAIFMT_LEFT_J:
  1396. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1397. case SND_SOC_DAIFMT_NB_NF:
  1398. break;
  1399. case SND_SOC_DAIFMT_IB_IF:
  1400. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  1401. break;
  1402. case SND_SOC_DAIFMT_IB_NF:
  1403. aif1 |= WM8994_AIF1_BCLK_INV;
  1404. break;
  1405. case SND_SOC_DAIFMT_NB_IF:
  1406. aif1 |= WM8994_AIF1_LRCLK_INV;
  1407. break;
  1408. default:
  1409. return -EINVAL;
  1410. }
  1411. break;
  1412. default:
  1413. return -EINVAL;
  1414. }
  1415. snd_soc_update_bits(codec, aif1_reg,
  1416. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  1417. WM8994_AIF1_FMT_MASK,
  1418. aif1);
  1419. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  1420. ms);
  1421. return 0;
  1422. }
  1423. static struct {
  1424. int val, rate;
  1425. } srs[] = {
  1426. { 0, 8000 },
  1427. { 1, 11025 },
  1428. { 2, 12000 },
  1429. { 3, 16000 },
  1430. { 4, 22050 },
  1431. { 5, 24000 },
  1432. { 6, 32000 },
  1433. { 7, 44100 },
  1434. { 8, 48000 },
  1435. { 9, 88200 },
  1436. { 10, 96000 },
  1437. };
  1438. static int fs_ratios[] = {
  1439. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  1440. };
  1441. static int bclk_divs[] = {
  1442. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  1443. 640, 880, 960, 1280, 1760, 1920
  1444. };
  1445. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  1446. struct snd_pcm_hw_params *params,
  1447. struct snd_soc_dai *dai)
  1448. {
  1449. struct snd_soc_codec *codec = dai->codec;
  1450. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1451. int aif1_reg;
  1452. int bclk_reg;
  1453. int lrclk_reg;
  1454. int rate_reg;
  1455. int aif1 = 0;
  1456. int bclk = 0;
  1457. int lrclk = 0;
  1458. int rate_val = 0;
  1459. int id = dai->id - 1;
  1460. int i, cur_val, best_val, bclk_rate, best;
  1461. switch (dai->id) {
  1462. case 1:
  1463. aif1_reg = WM8994_AIF1_CONTROL_1;
  1464. bclk_reg = WM8994_AIF1_BCLK;
  1465. rate_reg = WM8994_AIF1_RATE;
  1466. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1467. wm8994->lrclk_shared[0]) {
  1468. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  1469. } else {
  1470. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  1471. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  1472. }
  1473. break;
  1474. case 2:
  1475. aif1_reg = WM8994_AIF2_CONTROL_1;
  1476. bclk_reg = WM8994_AIF2_BCLK;
  1477. rate_reg = WM8994_AIF2_RATE;
  1478. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1479. wm8994->lrclk_shared[1]) {
  1480. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  1481. } else {
  1482. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  1483. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  1484. }
  1485. break;
  1486. default:
  1487. return -EINVAL;
  1488. }
  1489. bclk_rate = params_rate(params) * 2;
  1490. switch (params_format(params)) {
  1491. case SNDRV_PCM_FORMAT_S16_LE:
  1492. bclk_rate *= 16;
  1493. break;
  1494. case SNDRV_PCM_FORMAT_S20_3LE:
  1495. bclk_rate *= 20;
  1496. aif1 |= 0x20;
  1497. break;
  1498. case SNDRV_PCM_FORMAT_S24_LE:
  1499. bclk_rate *= 24;
  1500. aif1 |= 0x40;
  1501. break;
  1502. case SNDRV_PCM_FORMAT_S32_LE:
  1503. bclk_rate *= 32;
  1504. aif1 |= 0x60;
  1505. break;
  1506. default:
  1507. return -EINVAL;
  1508. }
  1509. /* Try to find an appropriate sample rate; look for an exact match. */
  1510. for (i = 0; i < ARRAY_SIZE(srs); i++)
  1511. if (srs[i].rate == params_rate(params))
  1512. break;
  1513. if (i == ARRAY_SIZE(srs))
  1514. return -EINVAL;
  1515. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  1516. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  1517. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  1518. dai->id, wm8994->aifclk[id], bclk_rate);
  1519. if (wm8994->aifclk[id] == 0) {
  1520. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  1521. return -EINVAL;
  1522. }
  1523. /* AIFCLK/fs ratio; look for a close match in either direction */
  1524. best = 0;
  1525. best_val = abs((fs_ratios[0] * params_rate(params))
  1526. - wm8994->aifclk[id]);
  1527. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  1528. cur_val = abs((fs_ratios[i] * params_rate(params))
  1529. - wm8994->aifclk[id]);
  1530. if (cur_val >= best_val)
  1531. continue;
  1532. best = i;
  1533. best_val = cur_val;
  1534. }
  1535. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  1536. dai->id, fs_ratios[best]);
  1537. rate_val |= best;
  1538. /* We may not get quite the right frequency if using
  1539. * approximate clocks so look for the closest match that is
  1540. * higher than the target (we need to ensure that there enough
  1541. * BCLKs to clock out the samples).
  1542. */
  1543. best = 0;
  1544. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1545. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  1546. if (cur_val < 0) /* BCLK table is sorted */
  1547. break;
  1548. best = i;
  1549. }
  1550. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  1551. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1552. bclk_divs[best], bclk_rate);
  1553. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  1554. lrclk = bclk_rate / params_rate(params);
  1555. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1556. lrclk, bclk_rate / lrclk);
  1557. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  1558. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  1559. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  1560. lrclk);
  1561. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  1562. WM8994_AIF1CLK_RATE_MASK, rate_val);
  1563. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1564. switch (dai->id) {
  1565. case 1:
  1566. wm8994->dac_rates[0] = params_rate(params);
  1567. wm8994_set_retune_mobile(codec, 0);
  1568. wm8994_set_retune_mobile(codec, 1);
  1569. break;
  1570. case 2:
  1571. wm8994->dac_rates[1] = params_rate(params);
  1572. wm8994_set_retune_mobile(codec, 2);
  1573. break;
  1574. }
  1575. }
  1576. return 0;
  1577. }
  1578. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  1579. {
  1580. struct snd_soc_codec *codec = codec_dai->codec;
  1581. int mute_reg;
  1582. int reg;
  1583. switch (codec_dai->id) {
  1584. case 1:
  1585. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  1586. break;
  1587. case 2:
  1588. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  1589. break;
  1590. default:
  1591. return -EINVAL;
  1592. }
  1593. if (mute)
  1594. reg = WM8994_AIF1DAC1_MUTE;
  1595. else
  1596. reg = 0;
  1597. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  1598. return 0;
  1599. }
  1600. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  1601. {
  1602. struct snd_soc_codec *codec = codec_dai->codec;
  1603. int reg, val, mask;
  1604. switch (codec_dai->id) {
  1605. case 1:
  1606. reg = WM8994_AIF1_MASTER_SLAVE;
  1607. mask = WM8994_AIF1_TRI;
  1608. break;
  1609. case 2:
  1610. reg = WM8994_AIF2_MASTER_SLAVE;
  1611. mask = WM8994_AIF2_TRI;
  1612. break;
  1613. case 3:
  1614. reg = WM8994_POWER_MANAGEMENT_6;
  1615. mask = WM8994_AIF3_TRI;
  1616. break;
  1617. default:
  1618. return -EINVAL;
  1619. }
  1620. if (tristate)
  1621. val = mask;
  1622. else
  1623. val = 0;
  1624. return snd_soc_update_bits(codec, reg, mask, reg);
  1625. }
  1626. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  1627. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1628. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1629. static struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  1630. .set_sysclk = wm8994_set_dai_sysclk,
  1631. .set_fmt = wm8994_set_dai_fmt,
  1632. .hw_params = wm8994_hw_params,
  1633. .digital_mute = wm8994_aif_mute,
  1634. .set_pll = wm8994_set_fll,
  1635. .set_tristate = wm8994_set_tristate,
  1636. };
  1637. static struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  1638. .set_sysclk = wm8994_set_dai_sysclk,
  1639. .set_fmt = wm8994_set_dai_fmt,
  1640. .hw_params = wm8994_hw_params,
  1641. .digital_mute = wm8994_aif_mute,
  1642. .set_pll = wm8994_set_fll,
  1643. .set_tristate = wm8994_set_tristate,
  1644. };
  1645. static struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  1646. .set_tristate = wm8994_set_tristate,
  1647. };
  1648. static struct snd_soc_dai_driver wm8994_dai[] = {
  1649. {
  1650. .name = "wm8994-aif1",
  1651. .id = 1,
  1652. .playback = {
  1653. .stream_name = "AIF1 Playback",
  1654. .channels_min = 2,
  1655. .channels_max = 2,
  1656. .rates = WM8994_RATES,
  1657. .formats = WM8994_FORMATS,
  1658. },
  1659. .capture = {
  1660. .stream_name = "AIF1 Capture",
  1661. .channels_min = 2,
  1662. .channels_max = 2,
  1663. .rates = WM8994_RATES,
  1664. .formats = WM8994_FORMATS,
  1665. },
  1666. .ops = &wm8994_aif1_dai_ops,
  1667. },
  1668. {
  1669. .name = "wm8994-aif2",
  1670. .id = 2,
  1671. .playback = {
  1672. .stream_name = "AIF2 Playback",
  1673. .channels_min = 2,
  1674. .channels_max = 2,
  1675. .rates = WM8994_RATES,
  1676. .formats = WM8994_FORMATS,
  1677. },
  1678. .capture = {
  1679. .stream_name = "AIF2 Capture",
  1680. .channels_min = 2,
  1681. .channels_max = 2,
  1682. .rates = WM8994_RATES,
  1683. .formats = WM8994_FORMATS,
  1684. },
  1685. .ops = &wm8994_aif2_dai_ops,
  1686. },
  1687. {
  1688. .name = "wm8994-aif3",
  1689. .id = 3,
  1690. .playback = {
  1691. .stream_name = "AIF3 Playback",
  1692. .channels_min = 2,
  1693. .channels_max = 2,
  1694. .rates = WM8994_RATES,
  1695. .formats = WM8994_FORMATS,
  1696. },
  1697. .capture = {
  1698. .stream_name = "AIF3 Capture",
  1699. .channels_min = 2,
  1700. .channels_max = 2,
  1701. .rates = WM8994_RATES,
  1702. .formats = WM8994_FORMATS,
  1703. },
  1704. .ops = &wm8994_aif3_dai_ops,
  1705. }
  1706. };
  1707. #ifdef CONFIG_PM
  1708. static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
  1709. {
  1710. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1711. int i, ret;
  1712. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  1713. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  1714. sizeof(struct fll_config));
  1715. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  1716. if (ret < 0)
  1717. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  1718. i + 1, ret);
  1719. }
  1720. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1721. return 0;
  1722. }
  1723. static int wm8994_resume(struct snd_soc_codec *codec)
  1724. {
  1725. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1726. u16 *reg_cache = codec->reg_cache;
  1727. int i, ret;
  1728. /* Restore the registers */
  1729. for (i = 1; i < ARRAY_SIZE(wm8994->reg_cache); i++) {
  1730. switch (i) {
  1731. case WM8994_LDO_1:
  1732. case WM8994_LDO_2:
  1733. case WM8994_SOFTWARE_RESET:
  1734. /* Handled by other MFD drivers */
  1735. continue;
  1736. default:
  1737. break;
  1738. }
  1739. if (!wm8994_access_masks[i].writable)
  1740. continue;
  1741. wm8994_reg_write(codec->control_data, i, reg_cache[i]);
  1742. }
  1743. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1744. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  1745. if (!wm8994->fll_suspend[i].out)
  1746. continue;
  1747. ret = _wm8994_set_fll(codec, i + 1,
  1748. wm8994->fll_suspend[i].src,
  1749. wm8994->fll_suspend[i].in,
  1750. wm8994->fll_suspend[i].out);
  1751. if (ret < 0)
  1752. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  1753. i + 1, ret);
  1754. }
  1755. return 0;
  1756. }
  1757. #else
  1758. #define wm8994_suspend NULL
  1759. #define wm8994_resume NULL
  1760. #endif
  1761. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  1762. {
  1763. struct snd_soc_codec *codec = wm8994->codec;
  1764. struct wm8994_pdata *pdata = wm8994->pdata;
  1765. struct snd_kcontrol_new controls[] = {
  1766. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  1767. wm8994->retune_mobile_enum,
  1768. wm8994_get_retune_mobile_enum,
  1769. wm8994_put_retune_mobile_enum),
  1770. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  1771. wm8994->retune_mobile_enum,
  1772. wm8994_get_retune_mobile_enum,
  1773. wm8994_put_retune_mobile_enum),
  1774. SOC_ENUM_EXT("AIF2 EQ Mode",
  1775. wm8994->retune_mobile_enum,
  1776. wm8994_get_retune_mobile_enum,
  1777. wm8994_put_retune_mobile_enum),
  1778. };
  1779. int ret, i, j;
  1780. const char **t;
  1781. /* We need an array of texts for the enum API but the number
  1782. * of texts is likely to be less than the number of
  1783. * configurations due to the sample rate dependency of the
  1784. * configurations. */
  1785. wm8994->num_retune_mobile_texts = 0;
  1786. wm8994->retune_mobile_texts = NULL;
  1787. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  1788. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  1789. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  1790. wm8994->retune_mobile_texts[j]) == 0)
  1791. break;
  1792. }
  1793. if (j != wm8994->num_retune_mobile_texts)
  1794. continue;
  1795. /* Expand the array... */
  1796. t = krealloc(wm8994->retune_mobile_texts,
  1797. sizeof(char *) *
  1798. (wm8994->num_retune_mobile_texts + 1),
  1799. GFP_KERNEL);
  1800. if (t == NULL)
  1801. continue;
  1802. /* ...store the new entry... */
  1803. t[wm8994->num_retune_mobile_texts] =
  1804. pdata->retune_mobile_cfgs[i].name;
  1805. /* ...and remember the new version. */
  1806. wm8994->num_retune_mobile_texts++;
  1807. wm8994->retune_mobile_texts = t;
  1808. }
  1809. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  1810. wm8994->num_retune_mobile_texts);
  1811. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  1812. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  1813. ret = snd_soc_add_controls(wm8994->codec, controls,
  1814. ARRAY_SIZE(controls));
  1815. if (ret != 0)
  1816. dev_err(wm8994->codec->dev,
  1817. "Failed to add ReTune Mobile controls: %d\n", ret);
  1818. }
  1819. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  1820. {
  1821. struct snd_soc_codec *codec = wm8994->codec;
  1822. struct wm8994_pdata *pdata = wm8994->pdata;
  1823. int ret, i;
  1824. if (!pdata)
  1825. return;
  1826. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  1827. pdata->lineout2_diff,
  1828. pdata->lineout1fb,
  1829. pdata->lineout2fb,
  1830. pdata->jd_scthr,
  1831. pdata->jd_thr,
  1832. pdata->micbias1_lvl,
  1833. pdata->micbias2_lvl);
  1834. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  1835. if (pdata->num_drc_cfgs) {
  1836. struct snd_kcontrol_new controls[] = {
  1837. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  1838. wm8994_get_drc_enum, wm8994_put_drc_enum),
  1839. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  1840. wm8994_get_drc_enum, wm8994_put_drc_enum),
  1841. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  1842. wm8994_get_drc_enum, wm8994_put_drc_enum),
  1843. };
  1844. /* We need an array of texts for the enum API */
  1845. wm8994->drc_texts = kmalloc(sizeof(char *)
  1846. * pdata->num_drc_cfgs, GFP_KERNEL);
  1847. if (!wm8994->drc_texts) {
  1848. dev_err(wm8994->codec->dev,
  1849. "Failed to allocate %d DRC config texts\n",
  1850. pdata->num_drc_cfgs);
  1851. return;
  1852. }
  1853. for (i = 0; i < pdata->num_drc_cfgs; i++)
  1854. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  1855. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  1856. wm8994->drc_enum.texts = wm8994->drc_texts;
  1857. ret = snd_soc_add_controls(wm8994->codec, controls,
  1858. ARRAY_SIZE(controls));
  1859. if (ret != 0)
  1860. dev_err(wm8994->codec->dev,
  1861. "Failed to add DRC mode controls: %d\n", ret);
  1862. for (i = 0; i < WM8994_NUM_DRC; i++)
  1863. wm8994_set_drc(codec, i);
  1864. }
  1865. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  1866. pdata->num_retune_mobile_cfgs);
  1867. if (pdata->num_retune_mobile_cfgs)
  1868. wm8994_handle_retune_mobile_pdata(wm8994);
  1869. else
  1870. snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
  1871. ARRAY_SIZE(wm8994_eq_controls));
  1872. }
  1873. /**
  1874. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  1875. *
  1876. * @codec: WM8994 codec
  1877. * @jack: jack to report detection events on
  1878. * @micbias: microphone bias to detect on
  1879. * @det: value to report for presence detection
  1880. * @shrt: value to report for short detection
  1881. *
  1882. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  1883. * being used to bring out signals to the processor then only platform
  1884. * data configuration is needed for WM8994 and processor GPIOs should
  1885. * be configured using snd_soc_jack_add_gpios() instead.
  1886. *
  1887. * Configuration of detection levels is available via the micbias1_lvl
  1888. * and micbias2_lvl platform data members.
  1889. */
  1890. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  1891. int micbias, int det, int shrt)
  1892. {
  1893. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1894. struct wm8994_micdet *micdet;
  1895. struct wm8994 *control = codec->control_data;
  1896. int reg;
  1897. if (control->type != WM8994)
  1898. return -EINVAL;
  1899. switch (micbias) {
  1900. case 1:
  1901. micdet = &wm8994->micdet[0];
  1902. break;
  1903. case 2:
  1904. micdet = &wm8994->micdet[1];
  1905. break;
  1906. default:
  1907. return -EINVAL;
  1908. }
  1909. dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
  1910. micbias, det, shrt);
  1911. /* Store the configuration */
  1912. micdet->jack = jack;
  1913. micdet->det = det;
  1914. micdet->shrt = shrt;
  1915. /* If either of the jacks is set up then enable detection */
  1916. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  1917. reg = WM8994_MICD_ENA;
  1918. else
  1919. reg = 0;
  1920. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  1921. return 0;
  1922. }
  1923. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  1924. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  1925. {
  1926. struct wm8994_priv *priv = data;
  1927. struct snd_soc_codec *codec = priv->codec;
  1928. int reg;
  1929. int report;
  1930. reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
  1931. if (reg < 0) {
  1932. dev_err(codec->dev, "Failed to read microphone status: %d\n",
  1933. reg);
  1934. return IRQ_HANDLED;
  1935. }
  1936. dev_dbg(codec->dev, "Microphone status: %x\n", reg);
  1937. report = 0;
  1938. if (reg & WM8994_MIC1_DET_STS)
  1939. report |= priv->micdet[0].det;
  1940. if (reg & WM8994_MIC1_SHRT_STS)
  1941. report |= priv->micdet[0].shrt;
  1942. snd_soc_jack_report(priv->micdet[0].jack, report,
  1943. priv->micdet[0].det | priv->micdet[0].shrt);
  1944. report = 0;
  1945. if (reg & WM8994_MIC2_DET_STS)
  1946. report |= priv->micdet[1].det;
  1947. if (reg & WM8994_MIC2_SHRT_STS)
  1948. report |= priv->micdet[1].shrt;
  1949. snd_soc_jack_report(priv->micdet[1].jack, report,
  1950. priv->micdet[1].det | priv->micdet[1].shrt);
  1951. return IRQ_HANDLED;
  1952. }
  1953. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  1954. {
  1955. struct wm8994 *control;
  1956. struct wm8994_priv *wm8994;
  1957. struct snd_soc_dapm_context *dapm = &codec->dapm;
  1958. int ret, i;
  1959. codec->control_data = dev_get_drvdata(codec->dev->parent);
  1960. control = codec->control_data;
  1961. wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
  1962. if (wm8994 == NULL)
  1963. return -ENOMEM;
  1964. snd_soc_codec_set_drvdata(codec, wm8994);
  1965. codec->reg_cache = &wm8994->reg_cache;
  1966. wm8994->pdata = dev_get_platdata(codec->dev->parent);
  1967. wm8994->codec = codec;
  1968. /* Fill the cache with physical values we inherited; don't reset */
  1969. ret = wm8994_bulk_read(codec->control_data, 0,
  1970. ARRAY_SIZE(wm8994->reg_cache) - 1,
  1971. codec->reg_cache);
  1972. if (ret < 0) {
  1973. dev_err(codec->dev, "Failed to fill register cache: %d\n",
  1974. ret);
  1975. goto err;
  1976. }
  1977. /* Clear the cached values for unreadable/volatile registers to
  1978. * avoid potential confusion.
  1979. */
  1980. for (i = 0; i < ARRAY_SIZE(wm8994->reg_cache); i++)
  1981. if (wm8994_volatile(i) || !wm8994_readable(i))
  1982. wm8994->reg_cache[i] = 0;
  1983. /* Set revision-specific configuration */
  1984. wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
  1985. switch (control->type) {
  1986. case WM8994:
  1987. switch (wm8994->revision) {
  1988. case 2:
  1989. case 3:
  1990. wm8994->hubs.dcs_codes = -5;
  1991. wm8994->hubs.hp_startup_mode = 1;
  1992. wm8994->hubs.dcs_readback_mode = 1;
  1993. break;
  1994. default:
  1995. wm8994->hubs.dcs_readback_mode = 1;
  1996. break;
  1997. }
  1998. case WM8958:
  1999. wm8994->hubs.dcs_readback_mode = 1;
  2000. break;
  2001. default:
  2002. break;
  2003. }
  2004. switch (control->type) {
  2005. case WM8994:
  2006. ret = wm8994_request_irq(codec->control_data,
  2007. WM8994_IRQ_MIC1_DET,
  2008. wm8994_mic_irq, "Mic 1 detect",
  2009. wm8994);
  2010. if (ret != 0)
  2011. dev_warn(codec->dev,
  2012. "Failed to request Mic1 detect IRQ: %d\n",
  2013. ret);
  2014. ret = wm8994_request_irq(codec->control_data,
  2015. WM8994_IRQ_MIC1_SHRT,
  2016. wm8994_mic_irq, "Mic 1 short",
  2017. wm8994);
  2018. if (ret != 0)
  2019. dev_warn(codec->dev,
  2020. "Failed to request Mic1 short IRQ: %d\n",
  2021. ret);
  2022. ret = wm8994_request_irq(codec->control_data,
  2023. WM8994_IRQ_MIC2_DET,
  2024. wm8994_mic_irq, "Mic 2 detect",
  2025. wm8994);
  2026. if (ret != 0)
  2027. dev_warn(codec->dev,
  2028. "Failed to request Mic2 detect IRQ: %d\n",
  2029. ret);
  2030. ret = wm8994_request_irq(codec->control_data,
  2031. WM8994_IRQ_MIC2_SHRT,
  2032. wm8994_mic_irq, "Mic 2 short",
  2033. wm8994);
  2034. if (ret != 0)
  2035. dev_warn(codec->dev,
  2036. "Failed to request Mic2 short IRQ: %d\n",
  2037. ret);
  2038. break;
  2039. }
  2040. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  2041. * configured on init - if a system wants to do this dynamically
  2042. * at runtime we can deal with that then.
  2043. */
  2044. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
  2045. if (ret < 0) {
  2046. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  2047. goto err_irq;
  2048. }
  2049. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2050. wm8994->lrclk_shared[0] = 1;
  2051. wm8994_dai[0].symmetric_rates = 1;
  2052. } else {
  2053. wm8994->lrclk_shared[0] = 0;
  2054. }
  2055. ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
  2056. if (ret < 0) {
  2057. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  2058. goto err_irq;
  2059. }
  2060. if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  2061. wm8994->lrclk_shared[1] = 1;
  2062. wm8994_dai[1].symmetric_rates = 1;
  2063. } else {
  2064. wm8994->lrclk_shared[1] = 0;
  2065. }
  2066. wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  2067. /* Latch volume updates (right only; we always do left then right). */
  2068. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
  2069. WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
  2070. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
  2071. WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
  2072. snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
  2073. WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
  2074. snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
  2075. WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
  2076. snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
  2077. WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
  2078. snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
  2079. WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
  2080. snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
  2081. WM8994_DAC1_VU, WM8994_DAC1_VU);
  2082. snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
  2083. WM8994_DAC2_VU, WM8994_DAC2_VU);
  2084. /* Set the low bit of the 3D stereo depth so TLV matches */
  2085. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  2086. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  2087. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  2088. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  2089. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  2090. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  2091. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  2092. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  2093. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  2094. /* Unconditionally enable AIF1 ADC TDM mode; it only affects
  2095. * behaviour on idle TDM clock cycles. */
  2096. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  2097. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  2098. wm8994_update_class_w(codec);
  2099. wm8994_handle_pdata(wm8994);
  2100. wm_hubs_add_analogue_controls(codec);
  2101. snd_soc_add_controls(codec, wm8994_snd_controls,
  2102. ARRAY_SIZE(wm8994_snd_controls));
  2103. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  2104. ARRAY_SIZE(wm8994_dapm_widgets));
  2105. wm_hubs_add_analogue_routes(codec, 0, 0);
  2106. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  2107. return 0;
  2108. err_irq:
  2109. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994);
  2110. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994);
  2111. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994);
  2112. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET, wm8994);
  2113. err:
  2114. kfree(wm8994);
  2115. return ret;
  2116. }
  2117. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  2118. {
  2119. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2120. struct wm8994 *control = codec->control_data;
  2121. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2122. switch (control->type) {
  2123. case WM8994:
  2124. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT,
  2125. wm8994);
  2126. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET,
  2127. wm8994);
  2128. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT,
  2129. wm8994);
  2130. wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET,
  2131. wm8994);
  2132. break;
  2133. }
  2134. kfree(wm8994->retune_mobile_texts);
  2135. kfree(wm8994->drc_texts);
  2136. kfree(wm8994);
  2137. return 0;
  2138. }
  2139. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  2140. .probe = wm8994_codec_probe,
  2141. .remove = wm8994_codec_remove,
  2142. .suspend = wm8994_suspend,
  2143. .resume = wm8994_resume,
  2144. .read = wm8994_read,
  2145. .write = wm8994_write,
  2146. .readable_register = wm8994_readable,
  2147. .volatile_register = wm8994_volatile,
  2148. .set_bias_level = wm8994_set_bias_level,
  2149. };
  2150. static int __devinit wm8994_probe(struct platform_device *pdev)
  2151. {
  2152. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  2153. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  2154. }
  2155. static int __devexit wm8994_remove(struct platform_device *pdev)
  2156. {
  2157. snd_soc_unregister_codec(&pdev->dev);
  2158. return 0;
  2159. }
  2160. static struct platform_driver wm8994_codec_driver = {
  2161. .driver = {
  2162. .name = "wm8994-codec",
  2163. .owner = THIS_MODULE,
  2164. },
  2165. .probe = wm8994_probe,
  2166. .remove = __devexit_p(wm8994_remove),
  2167. };
  2168. static __init int wm8994_init(void)
  2169. {
  2170. return platform_driver_register(&wm8994_codec_driver);
  2171. }
  2172. module_init(wm8994_init);
  2173. static __exit void wm8994_exit(void)
  2174. {
  2175. platform_driver_unregister(&wm8994_codec_driver);
  2176. }
  2177. module_exit(wm8994_exit);
  2178. MODULE_DESCRIPTION("ASoC WM8994 driver");
  2179. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2180. MODULE_LICENSE("GPL");
  2181. MODULE_ALIAS("platform:wm8994-codec");