iwl-core.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2009 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/etherdevice.h>
  31. #include <net/mac80211.h>
  32. #include "iwl-eeprom.h"
  33. #include "iwl-dev.h" /* FIXME: remove */
  34. #include "iwl-debug.h"
  35. #include "iwl-core.h"
  36. #include "iwl-io.h"
  37. #include "iwl-power.h"
  38. #include "iwl-sta.h"
  39. #include "iwl-helpers.h"
  40. MODULE_DESCRIPTION("iwl core");
  41. MODULE_VERSION(IWLWIFI_VERSION);
  42. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  43. MODULE_LICENSE("GPL");
  44. static struct iwl_wimax_coex_event_entry cu_priorities[COEX_NUM_OF_EVENTS] = {
  45. {COEX_CU_UNASSOC_IDLE_RP, COEX_CU_UNASSOC_IDLE_WP,
  46. 0, COEX_UNASSOC_IDLE_FLAGS},
  47. {COEX_CU_UNASSOC_MANUAL_SCAN_RP, COEX_CU_UNASSOC_MANUAL_SCAN_WP,
  48. 0, COEX_UNASSOC_MANUAL_SCAN_FLAGS},
  49. {COEX_CU_UNASSOC_AUTO_SCAN_RP, COEX_CU_UNASSOC_AUTO_SCAN_WP,
  50. 0, COEX_UNASSOC_AUTO_SCAN_FLAGS},
  51. {COEX_CU_CALIBRATION_RP, COEX_CU_CALIBRATION_WP,
  52. 0, COEX_CALIBRATION_FLAGS},
  53. {COEX_CU_PERIODIC_CALIBRATION_RP, COEX_CU_PERIODIC_CALIBRATION_WP,
  54. 0, COEX_PERIODIC_CALIBRATION_FLAGS},
  55. {COEX_CU_CONNECTION_ESTAB_RP, COEX_CU_CONNECTION_ESTAB_WP,
  56. 0, COEX_CONNECTION_ESTAB_FLAGS},
  57. {COEX_CU_ASSOCIATED_IDLE_RP, COEX_CU_ASSOCIATED_IDLE_WP,
  58. 0, COEX_ASSOCIATED_IDLE_FLAGS},
  59. {COEX_CU_ASSOC_MANUAL_SCAN_RP, COEX_CU_ASSOC_MANUAL_SCAN_WP,
  60. 0, COEX_ASSOC_MANUAL_SCAN_FLAGS},
  61. {COEX_CU_ASSOC_AUTO_SCAN_RP, COEX_CU_ASSOC_AUTO_SCAN_WP,
  62. 0, COEX_ASSOC_AUTO_SCAN_FLAGS},
  63. {COEX_CU_ASSOC_ACTIVE_LEVEL_RP, COEX_CU_ASSOC_ACTIVE_LEVEL_WP,
  64. 0, COEX_ASSOC_ACTIVE_LEVEL_FLAGS},
  65. {COEX_CU_RF_ON_RP, COEX_CU_RF_ON_WP, 0, COEX_CU_RF_ON_FLAGS},
  66. {COEX_CU_RF_OFF_RP, COEX_CU_RF_OFF_WP, 0, COEX_RF_OFF_FLAGS},
  67. {COEX_CU_STAND_ALONE_DEBUG_RP, COEX_CU_STAND_ALONE_DEBUG_WP,
  68. 0, COEX_STAND_ALONE_DEBUG_FLAGS},
  69. {COEX_CU_IPAN_ASSOC_LEVEL_RP, COEX_CU_IPAN_ASSOC_LEVEL_WP,
  70. 0, COEX_IPAN_ASSOC_LEVEL_FLAGS},
  71. {COEX_CU_RSRVD1_RP, COEX_CU_RSRVD1_WP, 0, COEX_RSRVD1_FLAGS},
  72. {COEX_CU_RSRVD2_RP, COEX_CU_RSRVD2_WP, 0, COEX_RSRVD2_FLAGS}
  73. };
  74. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  75. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  76. IWL_RATE_SISO_##s##M_PLCP, \
  77. IWL_RATE_MIMO2_##s##M_PLCP,\
  78. IWL_RATE_MIMO3_##s##M_PLCP,\
  79. IWL_RATE_##r##M_IEEE, \
  80. IWL_RATE_##ip##M_INDEX, \
  81. IWL_RATE_##in##M_INDEX, \
  82. IWL_RATE_##rp##M_INDEX, \
  83. IWL_RATE_##rn##M_INDEX, \
  84. IWL_RATE_##pp##M_INDEX, \
  85. IWL_RATE_##np##M_INDEX }
  86. u32 iwl_debug_level;
  87. EXPORT_SYMBOL(iwl_debug_level);
  88. static irqreturn_t iwl_isr(int irq, void *data);
  89. /*
  90. * Parameter order:
  91. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  92. *
  93. * If there isn't a valid next or previous rate then INV is used which
  94. * maps to IWL_RATE_INVALID
  95. *
  96. */
  97. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  98. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  99. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  100. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  101. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  102. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  103. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  104. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  105. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  106. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  107. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  108. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  109. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  110. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  111. /* FIXME:RS: ^^ should be INV (legacy) */
  112. };
  113. EXPORT_SYMBOL(iwl_rates);
  114. /**
  115. * translate ucode response to mac80211 tx status control values
  116. */
  117. void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  118. struct ieee80211_tx_info *info)
  119. {
  120. struct ieee80211_tx_rate *r = &info->control.rates[0];
  121. info->antenna_sel_tx =
  122. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  123. if (rate_n_flags & RATE_MCS_HT_MSK)
  124. r->flags |= IEEE80211_TX_RC_MCS;
  125. if (rate_n_flags & RATE_MCS_GF_MSK)
  126. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  127. if (rate_n_flags & RATE_MCS_HT40_MSK)
  128. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  129. if (rate_n_flags & RATE_MCS_DUP_MSK)
  130. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  131. if (rate_n_flags & RATE_MCS_SGI_MSK)
  132. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  133. r->idx = iwl_hwrate_to_mac80211_idx(rate_n_flags, info->band);
  134. }
  135. EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
  136. int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
  137. {
  138. int idx = 0;
  139. /* HT rate format */
  140. if (rate_n_flags & RATE_MCS_HT_MSK) {
  141. idx = (rate_n_flags & 0xff);
  142. if (idx >= IWL_RATE_MIMO3_6M_PLCP)
  143. idx = idx - IWL_RATE_MIMO3_6M_PLCP;
  144. else if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  145. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  146. idx += IWL_FIRST_OFDM_RATE;
  147. /* skip 9M not supported in ht*/
  148. if (idx >= IWL_RATE_9M_INDEX)
  149. idx += 1;
  150. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  151. return idx;
  152. /* legacy rate format, search for match in table */
  153. } else {
  154. for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
  155. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  156. return idx;
  157. }
  158. return -1;
  159. }
  160. EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
  161. int iwl_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  162. {
  163. int idx = 0;
  164. int band_offset = 0;
  165. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  166. if (rate_n_flags & RATE_MCS_HT_MSK) {
  167. idx = (rate_n_flags & 0xff);
  168. return idx;
  169. /* Legacy rate format, search for match in table */
  170. } else {
  171. if (band == IEEE80211_BAND_5GHZ)
  172. band_offset = IWL_FIRST_OFDM_RATE;
  173. for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
  174. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  175. return idx - band_offset;
  176. }
  177. return -1;
  178. }
  179. u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant)
  180. {
  181. int i;
  182. u8 ind = ant;
  183. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  184. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  185. if (priv->hw_params.valid_tx_ant & BIT(ind))
  186. return ind;
  187. }
  188. return ant;
  189. }
  190. EXPORT_SYMBOL(iwl_toggle_tx_ant);
  191. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  192. EXPORT_SYMBOL(iwl_bcast_addr);
  193. /* This function both allocates and initializes hw and priv. */
  194. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  195. struct ieee80211_ops *hw_ops)
  196. {
  197. struct iwl_priv *priv;
  198. /* mac80211 allocates memory for this device instance, including
  199. * space for this driver's private structure */
  200. struct ieee80211_hw *hw =
  201. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  202. if (hw == NULL) {
  203. printk(KERN_ERR "%s: Can not allocate network device\n",
  204. cfg->name);
  205. goto out;
  206. }
  207. priv = hw->priv;
  208. priv->hw = hw;
  209. out:
  210. return hw;
  211. }
  212. EXPORT_SYMBOL(iwl_alloc_all);
  213. void iwl_hw_detect(struct iwl_priv *priv)
  214. {
  215. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  216. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  217. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  218. }
  219. EXPORT_SYMBOL(iwl_hw_detect);
  220. int iwl_hw_nic_init(struct iwl_priv *priv)
  221. {
  222. unsigned long flags;
  223. struct iwl_rx_queue *rxq = &priv->rxq;
  224. int ret;
  225. /* nic_init */
  226. spin_lock_irqsave(&priv->lock, flags);
  227. priv->cfg->ops->lib->apm_ops.init(priv);
  228. /* Set interrupt coalescing timer to 512 usecs */
  229. iwl_write8(priv, CSR_INT_COALESCING, 512 / 32);
  230. spin_unlock_irqrestore(&priv->lock, flags);
  231. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  232. priv->cfg->ops->lib->apm_ops.config(priv);
  233. /* Allocate the RX queue, or reset if it is already allocated */
  234. if (!rxq->bd) {
  235. ret = iwl_rx_queue_alloc(priv);
  236. if (ret) {
  237. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  238. return -ENOMEM;
  239. }
  240. } else
  241. iwl_rx_queue_reset(priv, rxq);
  242. iwl_rx_replenish(priv);
  243. iwl_rx_init(priv, rxq);
  244. spin_lock_irqsave(&priv->lock, flags);
  245. rxq->need_update = 1;
  246. iwl_rx_queue_update_write_ptr(priv, rxq);
  247. spin_unlock_irqrestore(&priv->lock, flags);
  248. /* Allocate and init all Tx and Command queues */
  249. ret = iwl_txq_ctx_reset(priv);
  250. if (ret)
  251. return ret;
  252. set_bit(STATUS_INIT, &priv->status);
  253. return 0;
  254. }
  255. EXPORT_SYMBOL(iwl_hw_nic_init);
  256. /*
  257. * QoS support
  258. */
  259. void iwl_activate_qos(struct iwl_priv *priv, u8 force)
  260. {
  261. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  262. return;
  263. priv->qos_data.def_qos_parm.qos_flags = 0;
  264. if (priv->qos_data.qos_cap.q_AP.queue_request &&
  265. !priv->qos_data.qos_cap.q_AP.txop_request)
  266. priv->qos_data.def_qos_parm.qos_flags |=
  267. QOS_PARAM_FLG_TXOP_TYPE_MSK;
  268. if (priv->qos_data.qos_active)
  269. priv->qos_data.def_qos_parm.qos_flags |=
  270. QOS_PARAM_FLG_UPDATE_EDCA_MSK;
  271. if (priv->current_ht_config.is_ht)
  272. priv->qos_data.def_qos_parm.qos_flags |= QOS_PARAM_FLG_TGN_MSK;
  273. if (force || iwl_is_associated(priv)) {
  274. IWL_DEBUG_QOS(priv, "send QoS cmd with Qos active=%d FLAGS=0x%X\n",
  275. priv->qos_data.qos_active,
  276. priv->qos_data.def_qos_parm.qos_flags);
  277. iwl_send_cmd_pdu_async(priv, REPLY_QOS_PARAM,
  278. sizeof(struct iwl_qosparam_cmd),
  279. &priv->qos_data.def_qos_parm, NULL);
  280. }
  281. }
  282. EXPORT_SYMBOL(iwl_activate_qos);
  283. /*
  284. * AC CWmin CW max AIFSN TXOP Limit TXOP Limit
  285. * (802.11b) (802.11a/g)
  286. * AC_BK 15 1023 7 0 0
  287. * AC_BE 15 1023 3 0 0
  288. * AC_VI 7 15 2 6.016ms 3.008ms
  289. * AC_VO 3 7 2 3.264ms 1.504ms
  290. */
  291. void iwl_reset_qos(struct iwl_priv *priv)
  292. {
  293. u16 cw_min = 15;
  294. u16 cw_max = 1023;
  295. u8 aifs = 2;
  296. bool is_legacy = false;
  297. unsigned long flags;
  298. int i;
  299. spin_lock_irqsave(&priv->lock, flags);
  300. /* QoS always active in AP and ADHOC mode
  301. * In STA mode wait for association
  302. */
  303. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  304. priv->iw_mode == NL80211_IFTYPE_AP)
  305. priv->qos_data.qos_active = 1;
  306. else
  307. priv->qos_data.qos_active = 0;
  308. /* check for legacy mode */
  309. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  310. (priv->active_rate & IWL_OFDM_RATES_MASK) == 0) ||
  311. (priv->iw_mode == NL80211_IFTYPE_STATION &&
  312. (priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK) == 0)) {
  313. cw_min = 31;
  314. is_legacy = 1;
  315. }
  316. if (priv->qos_data.qos_active)
  317. aifs = 3;
  318. /* AC_BE */
  319. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  320. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  321. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  322. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  323. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  324. if (priv->qos_data.qos_active) {
  325. /* AC_BK */
  326. i = 1;
  327. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  328. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  329. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  330. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  331. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  332. /* AC_VI */
  333. i = 2;
  334. priv->qos_data.def_qos_parm.ac[i].cw_min =
  335. cpu_to_le16((cw_min + 1) / 2 - 1);
  336. priv->qos_data.def_qos_parm.ac[i].cw_max =
  337. cpu_to_le16(cw_min);
  338. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  339. if (is_legacy)
  340. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  341. cpu_to_le16(6016);
  342. else
  343. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  344. cpu_to_le16(3008);
  345. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  346. /* AC_VO */
  347. i = 3;
  348. priv->qos_data.def_qos_parm.ac[i].cw_min =
  349. cpu_to_le16((cw_min + 1) / 4 - 1);
  350. priv->qos_data.def_qos_parm.ac[i].cw_max =
  351. cpu_to_le16((cw_min + 1) / 2 - 1);
  352. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  353. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  354. if (is_legacy)
  355. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  356. cpu_to_le16(3264);
  357. else
  358. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  359. cpu_to_le16(1504);
  360. } else {
  361. for (i = 1; i < 4; i++) {
  362. priv->qos_data.def_qos_parm.ac[i].cw_min =
  363. cpu_to_le16(cw_min);
  364. priv->qos_data.def_qos_parm.ac[i].cw_max =
  365. cpu_to_le16(cw_max);
  366. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  367. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  368. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  369. }
  370. }
  371. IWL_DEBUG_QOS(priv, "set QoS to default \n");
  372. spin_unlock_irqrestore(&priv->lock, flags);
  373. }
  374. EXPORT_SYMBOL(iwl_reset_qos);
  375. #define MAX_BIT_RATE_40_MHZ 150 /* Mbps */
  376. #define MAX_BIT_RATE_20_MHZ 72 /* Mbps */
  377. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  378. struct ieee80211_sta_ht_cap *ht_info,
  379. enum ieee80211_band band)
  380. {
  381. u16 max_bit_rate = 0;
  382. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  383. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  384. ht_info->cap = 0;
  385. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  386. ht_info->ht_supported = true;
  387. if (priv->cfg->ht_greenfield_support)
  388. ht_info->cap |= IEEE80211_HT_CAP_GRN_FLD;
  389. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  390. ht_info->cap |= (IEEE80211_HT_CAP_SM_PS &
  391. (priv->cfg->sm_ps_mode << 2));
  392. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  393. if (priv->hw_params.ht40_channel & BIT(band)) {
  394. ht_info->cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
  395. ht_info->cap |= IEEE80211_HT_CAP_SGI_40;
  396. ht_info->mcs.rx_mask[4] = 0x01;
  397. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  398. }
  399. if (priv->cfg->mod_params->amsdu_size_8K)
  400. ht_info->cap |= IEEE80211_HT_CAP_MAX_AMSDU;
  401. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  402. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  403. ht_info->mcs.rx_mask[0] = 0xFF;
  404. if (rx_chains_num >= 2)
  405. ht_info->mcs.rx_mask[1] = 0xFF;
  406. if (rx_chains_num >= 3)
  407. ht_info->mcs.rx_mask[2] = 0xFF;
  408. /* Highest supported Rx data rate */
  409. max_bit_rate *= rx_chains_num;
  410. WARN_ON(max_bit_rate & ~IEEE80211_HT_MCS_RX_HIGHEST_MASK);
  411. ht_info->mcs.rx_highest = cpu_to_le16(max_bit_rate);
  412. /* Tx MCS capabilities */
  413. ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  414. if (tx_chains_num != rx_chains_num) {
  415. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  416. ht_info->mcs.tx_params |= ((tx_chains_num - 1) <<
  417. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  418. }
  419. }
  420. /**
  421. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  422. */
  423. int iwlcore_init_geos(struct iwl_priv *priv)
  424. {
  425. struct iwl_channel_info *ch;
  426. struct ieee80211_supported_band *sband;
  427. struct ieee80211_channel *channels;
  428. struct ieee80211_channel *geo_ch;
  429. struct ieee80211_rate *rates;
  430. int i = 0;
  431. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  432. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  433. IWL_DEBUG_INFO(priv, "Geography modes already initialized.\n");
  434. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  435. return 0;
  436. }
  437. channels = kzalloc(sizeof(struct ieee80211_channel) *
  438. priv->channel_count, GFP_KERNEL);
  439. if (!channels)
  440. return -ENOMEM;
  441. rates = kzalloc((sizeof(struct ieee80211_rate) * IWL_RATE_COUNT_LEGACY),
  442. GFP_KERNEL);
  443. if (!rates) {
  444. kfree(channels);
  445. return -ENOMEM;
  446. }
  447. /* 5.2GHz channels start after the 2.4GHz channels */
  448. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  449. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  450. /* just OFDM */
  451. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  452. sband->n_bitrates = IWL_RATE_COUNT_LEGACY - IWL_FIRST_OFDM_RATE;
  453. if (priv->cfg->sku & IWL_SKU_N)
  454. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  455. IEEE80211_BAND_5GHZ);
  456. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  457. sband->channels = channels;
  458. /* OFDM & CCK */
  459. sband->bitrates = rates;
  460. sband->n_bitrates = IWL_RATE_COUNT_LEGACY;
  461. if (priv->cfg->sku & IWL_SKU_N)
  462. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  463. IEEE80211_BAND_2GHZ);
  464. priv->ieee_channels = channels;
  465. priv->ieee_rates = rates;
  466. for (i = 0; i < priv->channel_count; i++) {
  467. ch = &priv->channel_info[i];
  468. /* FIXME: might be removed if scan is OK */
  469. if (!is_channel_valid(ch))
  470. continue;
  471. if (is_channel_a_band(ch))
  472. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  473. else
  474. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  475. geo_ch = &sband->channels[sband->n_channels++];
  476. geo_ch->center_freq =
  477. ieee80211_channel_to_frequency(ch->channel);
  478. geo_ch->max_power = ch->max_power_avg;
  479. geo_ch->max_antenna_gain = 0xff;
  480. geo_ch->hw_value = ch->channel;
  481. if (is_channel_valid(ch)) {
  482. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  483. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  484. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  485. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  486. if (ch->flags & EEPROM_CHANNEL_RADAR)
  487. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  488. geo_ch->flags |= ch->ht40_extension_channel;
  489. if (ch->max_power_avg > priv->tx_power_device_lmt)
  490. priv->tx_power_device_lmt = ch->max_power_avg;
  491. } else {
  492. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  493. }
  494. IWL_DEBUG_INFO(priv, "Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  495. ch->channel, geo_ch->center_freq,
  496. is_channel_a_band(ch) ? "5.2" : "2.4",
  497. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  498. "restricted" : "valid",
  499. geo_ch->flags);
  500. }
  501. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  502. priv->cfg->sku & IWL_SKU_A) {
  503. IWL_INFO(priv, "Incorrectly detected BG card as ABG. "
  504. "Please send your PCI ID 0x%04X:0x%04X to maintainer.\n",
  505. priv->pci_dev->device,
  506. priv->pci_dev->subsystem_device);
  507. priv->cfg->sku &= ~IWL_SKU_A;
  508. }
  509. IWL_INFO(priv, "Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  510. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  511. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  512. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  513. return 0;
  514. }
  515. EXPORT_SYMBOL(iwlcore_init_geos);
  516. /*
  517. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  518. */
  519. void iwlcore_free_geos(struct iwl_priv *priv)
  520. {
  521. kfree(priv->ieee_channels);
  522. kfree(priv->ieee_rates);
  523. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  524. }
  525. EXPORT_SYMBOL(iwlcore_free_geos);
  526. /*
  527. * iwlcore_rts_tx_cmd_flag: Set rts/cts. 3945 and 4965 only share this
  528. * function.
  529. */
  530. void iwlcore_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
  531. __le32 *tx_flags)
  532. {
  533. if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  534. *tx_flags |= TX_CMD_FLG_RTS_MSK;
  535. *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
  536. } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  537. *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  538. *tx_flags |= TX_CMD_FLG_CTS_MSK;
  539. }
  540. }
  541. EXPORT_SYMBOL(iwlcore_rts_tx_cmd_flag);
  542. static bool is_single_rx_stream(struct iwl_priv *priv)
  543. {
  544. return !priv->current_ht_config.is_ht ||
  545. priv->current_ht_config.single_chain_sufficient;
  546. }
  547. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  548. enum ieee80211_band band,
  549. u16 channel, u8 extension_chan_offset)
  550. {
  551. const struct iwl_channel_info *ch_info;
  552. ch_info = iwl_get_channel_info(priv, band, channel);
  553. if (!is_channel_valid(ch_info))
  554. return 0;
  555. if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_ABOVE)
  556. return !(ch_info->ht40_extension_channel &
  557. IEEE80211_CHAN_NO_HT40PLUS);
  558. else if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_BELOW)
  559. return !(ch_info->ht40_extension_channel &
  560. IEEE80211_CHAN_NO_HT40MINUS);
  561. return 0;
  562. }
  563. u8 iwl_is_ht40_tx_allowed(struct iwl_priv *priv,
  564. struct ieee80211_sta_ht_cap *sta_ht_inf)
  565. {
  566. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  567. if (!ht_conf->is_ht || !ht_conf->is_40mhz)
  568. return 0;
  569. /* We do not check for IEEE80211_HT_CAP_SUP_WIDTH_20_40
  570. * the bit will not set if it is pure 40MHz case
  571. */
  572. if (sta_ht_inf) {
  573. if (!sta_ht_inf->ht_supported)
  574. return 0;
  575. }
  576. #ifdef CONFIG_IWLWIFI_DEBUG
  577. if (priv->disable_ht40)
  578. return 0;
  579. #endif
  580. return iwl_is_channel_extension(priv, priv->band,
  581. le16_to_cpu(priv->staging_rxon.channel),
  582. ht_conf->extension_chan_offset);
  583. }
  584. EXPORT_SYMBOL(iwl_is_ht40_tx_allowed);
  585. static u16 iwl_adjust_beacon_interval(u16 beacon_val, u16 max_beacon_val)
  586. {
  587. u16 new_val = 0;
  588. u16 beacon_factor = 0;
  589. beacon_factor = (beacon_val + max_beacon_val) / max_beacon_val;
  590. new_val = beacon_val / beacon_factor;
  591. if (!new_val)
  592. new_val = max_beacon_val;
  593. return new_val;
  594. }
  595. void iwl_setup_rxon_timing(struct iwl_priv *priv)
  596. {
  597. u64 tsf;
  598. s32 interval_tm, rem;
  599. unsigned long flags;
  600. struct ieee80211_conf *conf = NULL;
  601. u16 beacon_int;
  602. conf = ieee80211_get_hw_conf(priv->hw);
  603. spin_lock_irqsave(&priv->lock, flags);
  604. priv->rxon_timing.timestamp = cpu_to_le64(priv->timestamp);
  605. priv->rxon_timing.listen_interval = cpu_to_le16(conf->listen_interval);
  606. if (priv->iw_mode == NL80211_IFTYPE_STATION) {
  607. beacon_int = priv->beacon_int;
  608. priv->rxon_timing.atim_window = 0;
  609. } else {
  610. beacon_int = priv->vif->bss_conf.beacon_int;
  611. /* TODO: we need to get atim_window from upper stack
  612. * for now we set to 0 */
  613. priv->rxon_timing.atim_window = 0;
  614. }
  615. beacon_int = iwl_adjust_beacon_interval(beacon_int,
  616. priv->hw_params.max_beacon_itrvl * 1024);
  617. priv->rxon_timing.beacon_interval = cpu_to_le16(beacon_int);
  618. tsf = priv->timestamp; /* tsf is modifed by do_div: copy it */
  619. interval_tm = beacon_int * 1024;
  620. rem = do_div(tsf, interval_tm);
  621. priv->rxon_timing.beacon_init_val = cpu_to_le32(interval_tm - rem);
  622. spin_unlock_irqrestore(&priv->lock, flags);
  623. IWL_DEBUG_ASSOC(priv,
  624. "beacon interval %d beacon timer %d beacon tim %d\n",
  625. le16_to_cpu(priv->rxon_timing.beacon_interval),
  626. le32_to_cpu(priv->rxon_timing.beacon_init_val),
  627. le16_to_cpu(priv->rxon_timing.atim_window));
  628. }
  629. EXPORT_SYMBOL(iwl_setup_rxon_timing);
  630. void iwl_set_rxon_hwcrypto(struct iwl_priv *priv, int hw_decrypt)
  631. {
  632. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  633. if (hw_decrypt)
  634. rxon->filter_flags &= ~RXON_FILTER_DIS_DECRYPT_MSK;
  635. else
  636. rxon->filter_flags |= RXON_FILTER_DIS_DECRYPT_MSK;
  637. }
  638. EXPORT_SYMBOL(iwl_set_rxon_hwcrypto);
  639. /**
  640. * iwl_check_rxon_cmd - validate RXON structure is valid
  641. *
  642. * NOTE: This is really only useful during development and can eventually
  643. * be #ifdef'd out once the driver is stable and folks aren't actively
  644. * making changes
  645. */
  646. int iwl_check_rxon_cmd(struct iwl_priv *priv)
  647. {
  648. int error = 0;
  649. int counter = 1;
  650. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  651. if (rxon->flags & RXON_FLG_BAND_24G_MSK) {
  652. error |= le32_to_cpu(rxon->flags &
  653. (RXON_FLG_TGJ_NARROW_BAND_MSK |
  654. RXON_FLG_RADAR_DETECT_MSK));
  655. if (error)
  656. IWL_WARN(priv, "check 24G fields %d | %d\n",
  657. counter++, error);
  658. } else {
  659. error |= (rxon->flags & RXON_FLG_SHORT_SLOT_MSK) ?
  660. 0 : le32_to_cpu(RXON_FLG_SHORT_SLOT_MSK);
  661. if (error)
  662. IWL_WARN(priv, "check 52 fields %d | %d\n",
  663. counter++, error);
  664. error |= le32_to_cpu(rxon->flags & RXON_FLG_CCK_MSK);
  665. if (error)
  666. IWL_WARN(priv, "check 52 CCK %d | %d\n",
  667. counter++, error);
  668. }
  669. error |= (rxon->node_addr[0] | rxon->bssid_addr[0]) & 0x1;
  670. if (error)
  671. IWL_WARN(priv, "check mac addr %d | %d\n", counter++, error);
  672. /* make sure basic rates 6Mbps and 1Mbps are supported */
  673. error |= (((rxon->ofdm_basic_rates & IWL_RATE_6M_MASK) == 0) &&
  674. ((rxon->cck_basic_rates & IWL_RATE_1M_MASK) == 0));
  675. if (error)
  676. IWL_WARN(priv, "check basic rate %d | %d\n", counter++, error);
  677. error |= (le16_to_cpu(rxon->assoc_id) > 2007);
  678. if (error)
  679. IWL_WARN(priv, "check assoc id %d | %d\n", counter++, error);
  680. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK))
  681. == (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK));
  682. if (error)
  683. IWL_WARN(priv, "check CCK and short slot %d | %d\n",
  684. counter++, error);
  685. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK))
  686. == (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK));
  687. if (error)
  688. IWL_WARN(priv, "check CCK & auto detect %d | %d\n",
  689. counter++, error);
  690. error |= ((rxon->flags & (RXON_FLG_AUTO_DETECT_MSK |
  691. RXON_FLG_TGG_PROTECT_MSK)) == RXON_FLG_TGG_PROTECT_MSK);
  692. if (error)
  693. IWL_WARN(priv, "check TGG and auto detect %d | %d\n",
  694. counter++, error);
  695. if (error)
  696. IWL_WARN(priv, "Tuning to channel %d\n",
  697. le16_to_cpu(rxon->channel));
  698. if (error) {
  699. IWL_ERR(priv, "Not a valid iwl_rxon_assoc_cmd field values\n");
  700. return -1;
  701. }
  702. return 0;
  703. }
  704. EXPORT_SYMBOL(iwl_check_rxon_cmd);
  705. /**
  706. * iwl_full_rxon_required - check if full RXON (vs RXON_ASSOC) cmd is needed
  707. * @priv: staging_rxon is compared to active_rxon
  708. *
  709. * If the RXON structure is changing enough to require a new tune,
  710. * or is clearing the RXON_FILTER_ASSOC_MSK, then return 1 to indicate that
  711. * a new tune (full RXON command, rather than RXON_ASSOC cmd) is required.
  712. */
  713. int iwl_full_rxon_required(struct iwl_priv *priv)
  714. {
  715. /* These items are only settable from the full RXON command */
  716. if (!(iwl_is_associated(priv)) ||
  717. compare_ether_addr(priv->staging_rxon.bssid_addr,
  718. priv->active_rxon.bssid_addr) ||
  719. compare_ether_addr(priv->staging_rxon.node_addr,
  720. priv->active_rxon.node_addr) ||
  721. compare_ether_addr(priv->staging_rxon.wlap_bssid_addr,
  722. priv->active_rxon.wlap_bssid_addr) ||
  723. (priv->staging_rxon.dev_type != priv->active_rxon.dev_type) ||
  724. (priv->staging_rxon.channel != priv->active_rxon.channel) ||
  725. (priv->staging_rxon.air_propagation !=
  726. priv->active_rxon.air_propagation) ||
  727. (priv->staging_rxon.ofdm_ht_single_stream_basic_rates !=
  728. priv->active_rxon.ofdm_ht_single_stream_basic_rates) ||
  729. (priv->staging_rxon.ofdm_ht_dual_stream_basic_rates !=
  730. priv->active_rxon.ofdm_ht_dual_stream_basic_rates) ||
  731. (priv->staging_rxon.ofdm_ht_triple_stream_basic_rates !=
  732. priv->active_rxon.ofdm_ht_triple_stream_basic_rates) ||
  733. (priv->staging_rxon.assoc_id != priv->active_rxon.assoc_id))
  734. return 1;
  735. /* flags, filter_flags, ofdm_basic_rates, and cck_basic_rates can
  736. * be updated with the RXON_ASSOC command -- however only some
  737. * flag transitions are allowed using RXON_ASSOC */
  738. /* Check if we are not switching bands */
  739. if ((priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) !=
  740. (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK))
  741. return 1;
  742. /* Check if we are switching association toggle */
  743. if ((priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) !=
  744. (priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK))
  745. return 1;
  746. return 0;
  747. }
  748. EXPORT_SYMBOL(iwl_full_rxon_required);
  749. u8 iwl_rate_get_lowest_plcp(struct iwl_priv *priv)
  750. {
  751. int i;
  752. int rate_mask;
  753. /* Set rate mask*/
  754. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)
  755. rate_mask = priv->active_rate_basic & IWL_CCK_RATES_MASK;
  756. else
  757. rate_mask = priv->active_rate_basic & IWL_OFDM_RATES_MASK;
  758. /* Find lowest valid rate */
  759. for (i = IWL_RATE_1M_INDEX; i != IWL_RATE_INVALID;
  760. i = iwl_rates[i].next_ieee) {
  761. if (rate_mask & (1 << i))
  762. return iwl_rates[i].plcp;
  763. }
  764. /* No valid rate was found. Assign the lowest one */
  765. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)
  766. return IWL_RATE_1M_PLCP;
  767. else
  768. return IWL_RATE_6M_PLCP;
  769. }
  770. EXPORT_SYMBOL(iwl_rate_get_lowest_plcp);
  771. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_config *ht_conf)
  772. {
  773. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  774. if (!ht_conf->is_ht) {
  775. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MSK |
  776. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK |
  777. RXON_FLG_HT40_PROT_MSK |
  778. RXON_FLG_HT_PROT_MSK);
  779. return;
  780. }
  781. /* FIXME: if the definition of ht_protection changed, the "translation"
  782. * will be needed for rxon->flags
  783. */
  784. rxon->flags |= cpu_to_le32(ht_conf->ht_protection << RXON_FLG_HT_OPERATING_MODE_POS);
  785. /* Set up channel bandwidth:
  786. * 20 MHz only, 20/40 mixed or pure 40 if ht40 ok */
  787. /* clear the HT channel mode before set the mode */
  788. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MSK |
  789. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  790. if (iwl_is_ht40_tx_allowed(priv, NULL)) {
  791. /* pure ht40 */
  792. if (ht_conf->ht_protection == IEEE80211_HT_OP_MODE_PROTECTION_20MHZ) {
  793. rxon->flags |= RXON_FLG_CHANNEL_MODE_PURE_40;
  794. /* Note: control channel is opposite of extension channel */
  795. switch (ht_conf->extension_chan_offset) {
  796. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  797. rxon->flags &= ~RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  798. break;
  799. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  800. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  801. break;
  802. }
  803. } else {
  804. /* Note: control channel is opposite of extension channel */
  805. switch (ht_conf->extension_chan_offset) {
  806. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  807. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  808. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  809. break;
  810. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  811. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  812. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  813. break;
  814. case IEEE80211_HT_PARAM_CHA_SEC_NONE:
  815. default:
  816. /* channel location only valid if in Mixed mode */
  817. IWL_ERR(priv, "invalid extension channel offset\n");
  818. break;
  819. }
  820. }
  821. } else {
  822. rxon->flags |= RXON_FLG_CHANNEL_MODE_LEGACY;
  823. }
  824. if (priv->cfg->ops->hcmd->set_rxon_chain)
  825. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  826. IWL_DEBUG_ASSOC(priv, "rxon flags 0x%X operation mode :0x%X "
  827. "extension channel offset 0x%x\n",
  828. le32_to_cpu(rxon->flags), ht_conf->ht_protection,
  829. ht_conf->extension_chan_offset);
  830. return;
  831. }
  832. EXPORT_SYMBOL(iwl_set_rxon_ht);
  833. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  834. #define IWL_NUM_RX_CHAINS_SINGLE 2
  835. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  836. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  837. /*
  838. * Determine how many receiver/antenna chains to use.
  839. *
  840. * More provides better reception via diversity. Fewer saves power
  841. * at the expense of throughput, but only when not in powersave to
  842. * start with.
  843. *
  844. * MIMO (dual stream) requires at least 2, but works better with 3.
  845. * This does not determine *which* chains to use, just how many.
  846. */
  847. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  848. {
  849. /* # of Rx chains to use when expecting MIMO. */
  850. if (is_single_rx_stream(priv))
  851. return IWL_NUM_RX_CHAINS_SINGLE;
  852. else
  853. return IWL_NUM_RX_CHAINS_MULTIPLE;
  854. }
  855. /*
  856. * When we are in power saving mode, unless device support spatial
  857. * multiplexing power save, use the active count for rx chain count.
  858. */
  859. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  860. {
  861. int idle_cnt = active_cnt;
  862. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  863. /* # Rx chains when idling and maybe trying to save power */
  864. switch (priv->cfg->sm_ps_mode) {
  865. case WLAN_HT_CAP_SM_PS_STATIC:
  866. idle_cnt = (is_cam) ? active_cnt : IWL_NUM_IDLE_CHAINS_SINGLE;
  867. break;
  868. case WLAN_HT_CAP_SM_PS_DYNAMIC:
  869. idle_cnt = (is_cam) ? IWL_NUM_IDLE_CHAINS_DUAL :
  870. IWL_NUM_IDLE_CHAINS_SINGLE;
  871. break;
  872. case WLAN_HT_CAP_SM_PS_DISABLED:
  873. break;
  874. case WLAN_HT_CAP_SM_PS_INVALID:
  875. default:
  876. IWL_ERR(priv, "invalid sm_ps mode %u\n",
  877. priv->cfg->sm_ps_mode);
  878. WARN_ON(1);
  879. break;
  880. }
  881. return idle_cnt;
  882. }
  883. /* up to 4 chains */
  884. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  885. {
  886. u8 res;
  887. res = (chain_bitmap & BIT(0)) >> 0;
  888. res += (chain_bitmap & BIT(1)) >> 1;
  889. res += (chain_bitmap & BIT(2)) >> 2;
  890. res += (chain_bitmap & BIT(3)) >> 3;
  891. return res;
  892. }
  893. /**
  894. * iwl_is_monitor_mode - Determine if interface in monitor mode
  895. *
  896. * priv->iw_mode is set in add_interface, but add_interface is
  897. * never called for monitor mode. The only way mac80211 informs us about
  898. * monitor mode is through configuring filters (call to configure_filter).
  899. */
  900. bool iwl_is_monitor_mode(struct iwl_priv *priv)
  901. {
  902. return !!(priv->staging_rxon.filter_flags & RXON_FILTER_PROMISC_MSK);
  903. }
  904. EXPORT_SYMBOL(iwl_is_monitor_mode);
  905. /**
  906. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  907. *
  908. * Selects how many and which Rx receivers/antennas/chains to use.
  909. * This should not be used for scan command ... it puts data in wrong place.
  910. */
  911. void iwl_set_rxon_chain(struct iwl_priv *priv)
  912. {
  913. bool is_single = is_single_rx_stream(priv);
  914. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  915. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  916. u32 active_chains;
  917. u16 rx_chain;
  918. /* Tell uCode which antennas are actually connected.
  919. * Before first association, we assume all antennas are connected.
  920. * Just after first association, iwl_chain_noise_calibration()
  921. * checks which antennas actually *are* connected. */
  922. if (priv->chain_noise_data.active_chains)
  923. active_chains = priv->chain_noise_data.active_chains;
  924. else
  925. active_chains = priv->hw_params.valid_rx_ant;
  926. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  927. /* How many receivers should we use? */
  928. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  929. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  930. /* correct rx chain count according hw settings
  931. * and chain noise calibration
  932. */
  933. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  934. if (valid_rx_cnt < active_rx_cnt)
  935. active_rx_cnt = valid_rx_cnt;
  936. if (valid_rx_cnt < idle_rx_cnt)
  937. idle_rx_cnt = valid_rx_cnt;
  938. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  939. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  940. /* copied from 'iwl_bg_request_scan()' */
  941. /* Force use of chains B and C (0x6) for Rx for 4965
  942. * Avoid A (0x1) because of its off-channel reception on A-band.
  943. * MIMO is not used here, but value is required */
  944. if (iwl_is_monitor_mode(priv) &&
  945. !(priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) &&
  946. ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) == CSR_HW_REV_TYPE_4965)) {
  947. rx_chain = ANT_ABC << RXON_RX_CHAIN_VALID_POS;
  948. rx_chain |= ANT_BC << RXON_RX_CHAIN_FORCE_SEL_POS;
  949. rx_chain |= ANT_ABC << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  950. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  951. }
  952. priv->staging_rxon.rx_chain = cpu_to_le16(rx_chain);
  953. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  954. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  955. else
  956. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  957. IWL_DEBUG_ASSOC(priv, "rx_chain=0x%X active=%d idle=%d\n",
  958. priv->staging_rxon.rx_chain,
  959. active_rx_cnt, idle_rx_cnt);
  960. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  961. active_rx_cnt < idle_rx_cnt);
  962. }
  963. EXPORT_SYMBOL(iwl_set_rxon_chain);
  964. /**
  965. * iwl_set_rxon_channel - Set the phymode and channel values in staging RXON
  966. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  967. * @channel: Any channel valid for the requested phymode
  968. * In addition to setting the staging RXON, priv->phymode is also set.
  969. *
  970. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  971. * in the staging RXON flag structure based on the phymode
  972. */
  973. int iwl_set_rxon_channel(struct iwl_priv *priv, struct ieee80211_channel *ch)
  974. {
  975. enum ieee80211_band band = ch->band;
  976. u16 channel = ieee80211_frequency_to_channel(ch->center_freq);
  977. if (!iwl_get_channel_info(priv, band, channel)) {
  978. IWL_DEBUG_INFO(priv, "Could not set channel to %d [%d]\n",
  979. channel, band);
  980. return -EINVAL;
  981. }
  982. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  983. (priv->band == band))
  984. return 0;
  985. priv->staging_rxon.channel = cpu_to_le16(channel);
  986. if (band == IEEE80211_BAND_5GHZ)
  987. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  988. else
  989. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  990. priv->band = band;
  991. IWL_DEBUG_INFO(priv, "Staging channel set to %d [%d]\n", channel, band);
  992. return 0;
  993. }
  994. EXPORT_SYMBOL(iwl_set_rxon_channel);
  995. void iwl_set_flags_for_band(struct iwl_priv *priv,
  996. enum ieee80211_band band)
  997. {
  998. if (band == IEEE80211_BAND_5GHZ) {
  999. priv->staging_rxon.flags &=
  1000. ~(RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK
  1001. | RXON_FLG_CCK_MSK);
  1002. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1003. } else {
  1004. /* Copied from iwl_post_associate() */
  1005. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
  1006. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1007. else
  1008. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1009. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  1010. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1011. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  1012. priv->staging_rxon.flags |= RXON_FLG_AUTO_DETECT_MSK;
  1013. priv->staging_rxon.flags &= ~RXON_FLG_CCK_MSK;
  1014. }
  1015. }
  1016. /*
  1017. * initialize rxon structure with default values from eeprom
  1018. */
  1019. void iwl_connection_init_rx_config(struct iwl_priv *priv, int mode)
  1020. {
  1021. const struct iwl_channel_info *ch_info;
  1022. memset(&priv->staging_rxon, 0, sizeof(priv->staging_rxon));
  1023. switch (mode) {
  1024. case NL80211_IFTYPE_AP:
  1025. priv->staging_rxon.dev_type = RXON_DEV_TYPE_AP;
  1026. break;
  1027. case NL80211_IFTYPE_STATION:
  1028. priv->staging_rxon.dev_type = RXON_DEV_TYPE_ESS;
  1029. priv->staging_rxon.filter_flags = RXON_FILTER_ACCEPT_GRP_MSK;
  1030. break;
  1031. case NL80211_IFTYPE_ADHOC:
  1032. priv->staging_rxon.dev_type = RXON_DEV_TYPE_IBSS;
  1033. priv->staging_rxon.flags = RXON_FLG_SHORT_PREAMBLE_MSK;
  1034. priv->staging_rxon.filter_flags = RXON_FILTER_BCON_AWARE_MSK |
  1035. RXON_FILTER_ACCEPT_GRP_MSK;
  1036. break;
  1037. default:
  1038. IWL_ERR(priv, "Unsupported interface type %d\n", mode);
  1039. break;
  1040. }
  1041. #if 0
  1042. /* TODO: Figure out when short_preamble would be set and cache from
  1043. * that */
  1044. if (!hw_to_local(priv->hw)->short_preamble)
  1045. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  1046. else
  1047. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  1048. #endif
  1049. ch_info = iwl_get_channel_info(priv, priv->band,
  1050. le16_to_cpu(priv->active_rxon.channel));
  1051. if (!ch_info)
  1052. ch_info = &priv->channel_info[0];
  1053. /*
  1054. * in some case A channels are all non IBSS
  1055. * in this case force B/G channel
  1056. */
  1057. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC) &&
  1058. !(is_channel_ibss(ch_info)))
  1059. ch_info = &priv->channel_info[0];
  1060. priv->staging_rxon.channel = cpu_to_le16(ch_info->channel);
  1061. priv->band = ch_info->band;
  1062. iwl_set_flags_for_band(priv, priv->band);
  1063. priv->staging_rxon.ofdm_basic_rates =
  1064. (IWL_OFDM_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1065. priv->staging_rxon.cck_basic_rates =
  1066. (IWL_CCK_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  1067. /* clear both MIX and PURE40 mode flag */
  1068. priv->staging_rxon.flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED |
  1069. RXON_FLG_CHANNEL_MODE_PURE_40);
  1070. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  1071. memcpy(priv->staging_rxon.wlap_bssid_addr, priv->mac_addr, ETH_ALEN);
  1072. priv->staging_rxon.ofdm_ht_single_stream_basic_rates = 0xff;
  1073. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates = 0xff;
  1074. priv->staging_rxon.ofdm_ht_triple_stream_basic_rates = 0xff;
  1075. }
  1076. EXPORT_SYMBOL(iwl_connection_init_rx_config);
  1077. static void iwl_set_rate(struct iwl_priv *priv)
  1078. {
  1079. const struct ieee80211_supported_band *hw = NULL;
  1080. struct ieee80211_rate *rate;
  1081. int i;
  1082. hw = iwl_get_hw_mode(priv, priv->band);
  1083. if (!hw) {
  1084. IWL_ERR(priv, "Failed to set rate: unable to get hw mode\n");
  1085. return;
  1086. }
  1087. priv->active_rate = 0;
  1088. priv->active_rate_basic = 0;
  1089. for (i = 0; i < hw->n_bitrates; i++) {
  1090. rate = &(hw->bitrates[i]);
  1091. if (rate->hw_value < IWL_RATE_COUNT_LEGACY)
  1092. priv->active_rate |= (1 << rate->hw_value);
  1093. }
  1094. IWL_DEBUG_RATE(priv, "Set active_rate = %0x, active_rate_basic = %0x\n",
  1095. priv->active_rate, priv->active_rate_basic);
  1096. /*
  1097. * If a basic rate is configured, then use it (adding IWL_RATE_1M_MASK)
  1098. * otherwise set it to the default of all CCK rates and 6, 12, 24 for
  1099. * OFDM
  1100. */
  1101. if (priv->active_rate_basic & IWL_CCK_BASIC_RATES_MASK)
  1102. priv->staging_rxon.cck_basic_rates =
  1103. ((priv->active_rate_basic &
  1104. IWL_CCK_RATES_MASK) >> IWL_FIRST_CCK_RATE) & 0xF;
  1105. else
  1106. priv->staging_rxon.cck_basic_rates =
  1107. (IWL_CCK_BASIC_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  1108. if (priv->active_rate_basic & IWL_OFDM_BASIC_RATES_MASK)
  1109. priv->staging_rxon.ofdm_basic_rates =
  1110. ((priv->active_rate_basic &
  1111. (IWL_OFDM_BASIC_RATES_MASK | IWL_RATE_6M_MASK)) >>
  1112. IWL_FIRST_OFDM_RATE) & 0xFF;
  1113. else
  1114. priv->staging_rxon.ofdm_basic_rates =
  1115. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1116. }
  1117. void iwl_rx_csa(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  1118. {
  1119. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1120. struct iwl_rxon_cmd *rxon = (void *)&priv->active_rxon;
  1121. struct iwl_csa_notification *csa = &(pkt->u.csa_notif);
  1122. if (priv->switch_rxon.switch_in_progress) {
  1123. if (!le32_to_cpu(csa->status) &&
  1124. (csa->channel == priv->switch_rxon.channel)) {
  1125. rxon->channel = csa->channel;
  1126. priv->staging_rxon.channel = csa->channel;
  1127. IWL_DEBUG_11H(priv, "CSA notif: channel %d\n",
  1128. le16_to_cpu(csa->channel));
  1129. } else
  1130. IWL_ERR(priv, "CSA notif (fail) : channel %d\n",
  1131. le16_to_cpu(csa->channel));
  1132. priv->switch_rxon.switch_in_progress = false;
  1133. }
  1134. }
  1135. EXPORT_SYMBOL(iwl_rx_csa);
  1136. #ifdef CONFIG_IWLWIFI_DEBUG
  1137. void iwl_print_rx_config_cmd(struct iwl_priv *priv)
  1138. {
  1139. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  1140. IWL_DEBUG_RADIO(priv, "RX CONFIG:\n");
  1141. iwl_print_hex_dump(priv, IWL_DL_RADIO, (u8 *) rxon, sizeof(*rxon));
  1142. IWL_DEBUG_RADIO(priv, "u16 channel: 0x%x\n", le16_to_cpu(rxon->channel));
  1143. IWL_DEBUG_RADIO(priv, "u32 flags: 0x%08X\n", le32_to_cpu(rxon->flags));
  1144. IWL_DEBUG_RADIO(priv, "u32 filter_flags: 0x%08x\n",
  1145. le32_to_cpu(rxon->filter_flags));
  1146. IWL_DEBUG_RADIO(priv, "u8 dev_type: 0x%x\n", rxon->dev_type);
  1147. IWL_DEBUG_RADIO(priv, "u8 ofdm_basic_rates: 0x%02x\n",
  1148. rxon->ofdm_basic_rates);
  1149. IWL_DEBUG_RADIO(priv, "u8 cck_basic_rates: 0x%02x\n", rxon->cck_basic_rates);
  1150. IWL_DEBUG_RADIO(priv, "u8[6] node_addr: %pM\n", rxon->node_addr);
  1151. IWL_DEBUG_RADIO(priv, "u8[6] bssid_addr: %pM\n", rxon->bssid_addr);
  1152. IWL_DEBUG_RADIO(priv, "u16 assoc_id: 0x%x\n", le16_to_cpu(rxon->assoc_id));
  1153. }
  1154. EXPORT_SYMBOL(iwl_print_rx_config_cmd);
  1155. #endif
  1156. /**
  1157. * iwl_irq_handle_error - called for HW or SW error interrupt from card
  1158. */
  1159. void iwl_irq_handle_error(struct iwl_priv *priv)
  1160. {
  1161. /* Set the FW error flag -- cleared on iwl_down */
  1162. set_bit(STATUS_FW_ERROR, &priv->status);
  1163. /* Cancel currently queued command. */
  1164. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1165. priv->cfg->ops->lib->dump_nic_error_log(priv);
  1166. #ifdef CONFIG_IWLWIFI_DEBUG
  1167. if (iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) {
  1168. priv->cfg->ops->lib->dump_nic_event_log(priv);
  1169. iwl_print_rx_config_cmd(priv);
  1170. }
  1171. #endif
  1172. wake_up_interruptible(&priv->wait_command_queue);
  1173. /* Keep the restart process from trying to send host
  1174. * commands by clearing the INIT status bit */
  1175. clear_bit(STATUS_READY, &priv->status);
  1176. if (!test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  1177. IWL_DEBUG(priv, IWL_DL_FW_ERRORS,
  1178. "Restarting adapter due to uCode error.\n");
  1179. if (priv->cfg->mod_params->restart_fw)
  1180. queue_work(priv->workqueue, &priv->restart);
  1181. }
  1182. }
  1183. EXPORT_SYMBOL(iwl_irq_handle_error);
  1184. int iwl_apm_stop_master(struct iwl_priv *priv)
  1185. {
  1186. int ret = 0;
  1187. /* stop device's busmaster DMA activity */
  1188. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  1189. ret = iwl_poll_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_MASTER_DISABLED,
  1190. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  1191. if (ret)
  1192. IWL_WARN(priv, "Master Disable Timed Out, 100 usec\n");
  1193. IWL_DEBUG_INFO(priv, "stop master\n");
  1194. return ret;
  1195. }
  1196. EXPORT_SYMBOL(iwl_apm_stop_master);
  1197. void iwl_apm_stop(struct iwl_priv *priv)
  1198. {
  1199. IWL_DEBUG_INFO(priv, "Stop card, put in low power state\n");
  1200. /* Stop device's DMA activity */
  1201. iwl_apm_stop_master(priv);
  1202. /* Reset the entire device */
  1203. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1204. udelay(10);
  1205. /*
  1206. * Clear "initialization complete" bit to move adapter from
  1207. * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
  1208. */
  1209. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1210. }
  1211. EXPORT_SYMBOL(iwl_apm_stop);
  1212. /*
  1213. * Start up NIC's basic functionality after it has been reset
  1214. * (e.g. after platform boot, or shutdown via iwl_apm_stop())
  1215. * NOTE: This does not load uCode nor start the embedded processor
  1216. */
  1217. int iwl_apm_init(struct iwl_priv *priv)
  1218. {
  1219. int ret = 0;
  1220. u16 lctl;
  1221. IWL_DEBUG_INFO(priv, "Init card's basic functions\n");
  1222. /*
  1223. * Use "set_bit" below rather than "write", to preserve any hardware
  1224. * bits already set by default after reset.
  1225. */
  1226. /* Disable L0S exit timer (platform NMI Work/Around) */
  1227. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  1228. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  1229. /*
  1230. * Disable L0s without affecting L1;
  1231. * don't wait for ICH L0s (ICH bug W/A)
  1232. */
  1233. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  1234. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  1235. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  1236. iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  1237. /*
  1238. * Enable HAP INTA (interrupt from management bus) to
  1239. * wake device's PCI Express link L1a -> L0s
  1240. * NOTE: This is no-op for 3945 (non-existant bit)
  1241. */
  1242. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1243. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  1244. /*
  1245. * HW bug W/A for instability in PCIe bus L0->L0S->L1 transition.
  1246. * Check if BIOS (or OS) enabled L1-ASPM on this device.
  1247. * If so (likely), disable L0S, so device moves directly L0->L1;
  1248. * costs negligible amount of power savings.
  1249. * If not (unlikely), enable L0S, so there is at least some
  1250. * power savings, even without L1.
  1251. */
  1252. if (priv->cfg->set_l0s) {
  1253. lctl = iwl_pcie_link_ctl(priv);
  1254. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
  1255. PCI_CFG_LINK_CTRL_VAL_L1_EN) {
  1256. /* L1-ASPM enabled; disable(!) L0S */
  1257. iwl_set_bit(priv, CSR_GIO_REG,
  1258. CSR_GIO_REG_VAL_L0S_ENABLED);
  1259. IWL_DEBUG_POWER(priv, "L1 Enabled; Disabling L0S\n");
  1260. } else {
  1261. /* L1-ASPM disabled; enable(!) L0S */
  1262. iwl_clear_bit(priv, CSR_GIO_REG,
  1263. CSR_GIO_REG_VAL_L0S_ENABLED);
  1264. IWL_DEBUG_POWER(priv, "L1 Disabled; Enabling L0S\n");
  1265. }
  1266. }
  1267. /* Configure analog phase-lock-loop before activating to D0A */
  1268. if (priv->cfg->pll_cfg_val)
  1269. iwl_set_bit(priv, CSR_ANA_PLL_CFG, priv->cfg->pll_cfg_val);
  1270. /*
  1271. * Set "initialization complete" bit to move adapter from
  1272. * D0U* --> D0A* (powered-up active) state.
  1273. */
  1274. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1275. /*
  1276. * Wait for clock stabilization; once stabilized, access to
  1277. * device-internal resources is supported, e.g. iwl_write_prph()
  1278. * and accesses to uCode SRAM.
  1279. */
  1280. ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
  1281. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  1282. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  1283. if (ret < 0) {
  1284. IWL_DEBUG_INFO(priv, "Failed to init the card\n");
  1285. goto out;
  1286. }
  1287. /*
  1288. * Enable DMA and BSM (if used) clocks, wait for them to stabilize.
  1289. * BSM (Boostrap State Machine) is only in 3945 and 4965;
  1290. * later devices (i.e. 5000 and later) have non-volatile SRAM,
  1291. * and don't need BSM to restore data after power-saving sleep.
  1292. *
  1293. * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
  1294. * do not disable clocks. This preserves any hardware bits already
  1295. * set by default in "CLK_CTRL_REG" after reset.
  1296. */
  1297. if (priv->cfg->use_bsm)
  1298. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1299. APMG_CLK_VAL_DMA_CLK_RQT | APMG_CLK_VAL_BSM_CLK_RQT);
  1300. else
  1301. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1302. APMG_CLK_VAL_DMA_CLK_RQT);
  1303. udelay(20);
  1304. /* Disable L1-Active */
  1305. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  1306. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  1307. out:
  1308. return ret;
  1309. }
  1310. EXPORT_SYMBOL(iwl_apm_init);
  1311. void iwl_configure_filter(struct ieee80211_hw *hw,
  1312. unsigned int changed_flags,
  1313. unsigned int *total_flags,
  1314. u64 multicast)
  1315. {
  1316. struct iwl_priv *priv = hw->priv;
  1317. __le32 *filter_flags = &priv->staging_rxon.filter_flags;
  1318. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  1319. changed_flags, *total_flags);
  1320. if (changed_flags & (FIF_OTHER_BSS | FIF_PROMISC_IN_BSS)) {
  1321. if (*total_flags & (FIF_OTHER_BSS | FIF_PROMISC_IN_BSS))
  1322. *filter_flags |= RXON_FILTER_PROMISC_MSK;
  1323. else
  1324. *filter_flags &= ~RXON_FILTER_PROMISC_MSK;
  1325. }
  1326. if (changed_flags & FIF_ALLMULTI) {
  1327. if (*total_flags & FIF_ALLMULTI)
  1328. *filter_flags |= RXON_FILTER_ACCEPT_GRP_MSK;
  1329. else
  1330. *filter_flags &= ~RXON_FILTER_ACCEPT_GRP_MSK;
  1331. }
  1332. if (changed_flags & FIF_CONTROL) {
  1333. if (*total_flags & FIF_CONTROL)
  1334. *filter_flags |= RXON_FILTER_CTL2HOST_MSK;
  1335. else
  1336. *filter_flags &= ~RXON_FILTER_CTL2HOST_MSK;
  1337. }
  1338. if (changed_flags & FIF_BCN_PRBRESP_PROMISC) {
  1339. if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
  1340. *filter_flags |= RXON_FILTER_BCON_AWARE_MSK;
  1341. else
  1342. *filter_flags &= ~RXON_FILTER_BCON_AWARE_MSK;
  1343. }
  1344. /* We avoid iwl_commit_rxon here to commit the new filter flags
  1345. * since mac80211 will call ieee80211_hw_config immediately.
  1346. * (mc_list is not supported at this time). Otherwise, we need to
  1347. * queue a background iwl_commit_rxon work.
  1348. */
  1349. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  1350. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  1351. }
  1352. EXPORT_SYMBOL(iwl_configure_filter);
  1353. int iwl_set_hw_params(struct iwl_priv *priv)
  1354. {
  1355. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  1356. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  1357. if (priv->cfg->mod_params->amsdu_size_8K)
  1358. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  1359. else
  1360. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  1361. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  1362. if (priv->cfg->mod_params->disable_11n)
  1363. priv->cfg->sku &= ~IWL_SKU_N;
  1364. /* Device-specific setup */
  1365. return priv->cfg->ops->lib->set_hw_params(priv);
  1366. }
  1367. EXPORT_SYMBOL(iwl_set_hw_params);
  1368. int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
  1369. {
  1370. int ret = 0;
  1371. s8 prev_tx_power = priv->tx_power_user_lmt;
  1372. if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
  1373. IWL_WARN(priv, "Requested user TXPOWER %d below lower limit %d.\n",
  1374. tx_power,
  1375. IWL_TX_POWER_TARGET_POWER_MIN);
  1376. return -EINVAL;
  1377. }
  1378. if (tx_power > priv->tx_power_device_lmt) {
  1379. IWL_WARN(priv,
  1380. "Requested user TXPOWER %d above upper limit %d.\n",
  1381. tx_power, priv->tx_power_device_lmt);
  1382. return -EINVAL;
  1383. }
  1384. if (priv->tx_power_user_lmt != tx_power)
  1385. force = true;
  1386. /* if nic is not up don't send command */
  1387. if (iwl_is_ready_rf(priv)) {
  1388. priv->tx_power_user_lmt = tx_power;
  1389. if (force && priv->cfg->ops->lib->send_tx_power)
  1390. ret = priv->cfg->ops->lib->send_tx_power(priv);
  1391. else if (!priv->cfg->ops->lib->send_tx_power)
  1392. ret = -EOPNOTSUPP;
  1393. /*
  1394. * if fail to set tx_power, restore the orig. tx power
  1395. */
  1396. if (ret)
  1397. priv->tx_power_user_lmt = prev_tx_power;
  1398. }
  1399. /*
  1400. * Even this is an async host command, the command
  1401. * will always report success from uCode
  1402. * So once driver can placing the command into the queue
  1403. * successfully, driver can use priv->tx_power_user_lmt
  1404. * to reflect the current tx power
  1405. */
  1406. return ret;
  1407. }
  1408. EXPORT_SYMBOL(iwl_set_tx_power);
  1409. #define ICT_COUNT (PAGE_SIZE/sizeof(u32))
  1410. /* Free dram table */
  1411. void iwl_free_isr_ict(struct iwl_priv *priv)
  1412. {
  1413. if (priv->ict_tbl_vir) {
  1414. pci_free_consistent(priv->pci_dev, (sizeof(u32) * ICT_COUNT) +
  1415. PAGE_SIZE, priv->ict_tbl_vir,
  1416. priv->ict_tbl_dma);
  1417. priv->ict_tbl_vir = NULL;
  1418. }
  1419. }
  1420. EXPORT_SYMBOL(iwl_free_isr_ict);
  1421. /* allocate dram shared table it is a PAGE_SIZE aligned
  1422. * also reset all data related to ICT table interrupt.
  1423. */
  1424. int iwl_alloc_isr_ict(struct iwl_priv *priv)
  1425. {
  1426. if (priv->cfg->use_isr_legacy)
  1427. return 0;
  1428. /* allocate shrared data table */
  1429. priv->ict_tbl_vir = pci_alloc_consistent(priv->pci_dev, (sizeof(u32) *
  1430. ICT_COUNT) + PAGE_SIZE,
  1431. &priv->ict_tbl_dma);
  1432. if (!priv->ict_tbl_vir)
  1433. return -ENOMEM;
  1434. /* align table to PAGE_SIZE boundry */
  1435. priv->aligned_ict_tbl_dma = ALIGN(priv->ict_tbl_dma, PAGE_SIZE);
  1436. IWL_DEBUG_ISR(priv, "ict dma addr %Lx dma aligned %Lx diff %d\n",
  1437. (unsigned long long)priv->ict_tbl_dma,
  1438. (unsigned long long)priv->aligned_ict_tbl_dma,
  1439. (int)(priv->aligned_ict_tbl_dma - priv->ict_tbl_dma));
  1440. priv->ict_tbl = priv->ict_tbl_vir +
  1441. (priv->aligned_ict_tbl_dma - priv->ict_tbl_dma);
  1442. IWL_DEBUG_ISR(priv, "ict vir addr %p vir aligned %p diff %d\n",
  1443. priv->ict_tbl, priv->ict_tbl_vir,
  1444. (int)(priv->aligned_ict_tbl_dma - priv->ict_tbl_dma));
  1445. /* reset table and index to all 0 */
  1446. memset(priv->ict_tbl_vir,0, (sizeof(u32) * ICT_COUNT) + PAGE_SIZE);
  1447. priv->ict_index = 0;
  1448. /* add periodic RX interrupt */
  1449. priv->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
  1450. return 0;
  1451. }
  1452. EXPORT_SYMBOL(iwl_alloc_isr_ict);
  1453. /* Device is going up inform it about using ICT interrupt table,
  1454. * also we need to tell the driver to start using ICT interrupt.
  1455. */
  1456. int iwl_reset_ict(struct iwl_priv *priv)
  1457. {
  1458. u32 val;
  1459. unsigned long flags;
  1460. if (!priv->ict_tbl_vir)
  1461. return 0;
  1462. spin_lock_irqsave(&priv->lock, flags);
  1463. iwl_disable_interrupts(priv);
  1464. memset(&priv->ict_tbl[0], 0, sizeof(u32) * ICT_COUNT);
  1465. val = priv->aligned_ict_tbl_dma >> PAGE_SHIFT;
  1466. val |= CSR_DRAM_INT_TBL_ENABLE;
  1467. val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
  1468. IWL_DEBUG_ISR(priv, "CSR_DRAM_INT_TBL_REG =0x%X "
  1469. "aligned dma address %Lx\n",
  1470. val, (unsigned long long)priv->aligned_ict_tbl_dma);
  1471. iwl_write32(priv, CSR_DRAM_INT_TBL_REG, val);
  1472. priv->use_ict = true;
  1473. priv->ict_index = 0;
  1474. iwl_write32(priv, CSR_INT, priv->inta_mask);
  1475. iwl_enable_interrupts(priv);
  1476. spin_unlock_irqrestore(&priv->lock, flags);
  1477. return 0;
  1478. }
  1479. EXPORT_SYMBOL(iwl_reset_ict);
  1480. /* Device is going down disable ict interrupt usage */
  1481. void iwl_disable_ict(struct iwl_priv *priv)
  1482. {
  1483. unsigned long flags;
  1484. spin_lock_irqsave(&priv->lock, flags);
  1485. priv->use_ict = false;
  1486. spin_unlock_irqrestore(&priv->lock, flags);
  1487. }
  1488. EXPORT_SYMBOL(iwl_disable_ict);
  1489. /* interrupt handler using ict table, with this interrupt driver will
  1490. * stop using INTA register to get device's interrupt, reading this register
  1491. * is expensive, device will write interrupts in ICT dram table, increment
  1492. * index then will fire interrupt to driver, driver will OR all ICT table
  1493. * entries from current index up to table entry with 0 value. the result is
  1494. * the interrupt we need to service, driver will set the entries back to 0 and
  1495. * set index.
  1496. */
  1497. irqreturn_t iwl_isr_ict(int irq, void *data)
  1498. {
  1499. struct iwl_priv *priv = data;
  1500. u32 inta, inta_mask;
  1501. u32 val = 0;
  1502. if (!priv)
  1503. return IRQ_NONE;
  1504. /* dram interrupt table not set yet,
  1505. * use legacy interrupt.
  1506. */
  1507. if (!priv->use_ict)
  1508. return iwl_isr(irq, data);
  1509. spin_lock(&priv->lock);
  1510. /* Disable (but don't clear!) interrupts here to avoid
  1511. * back-to-back ISRs and sporadic interrupts from our NIC.
  1512. * If we have something to service, the tasklet will re-enable ints.
  1513. * If we *don't* have something, we'll re-enable before leaving here.
  1514. */
  1515. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1516. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1517. /* Ignore interrupt if there's nothing in NIC to service.
  1518. * This may be due to IRQ shared with another device,
  1519. * or due to sporadic interrupts thrown from our NIC. */
  1520. if (!priv->ict_tbl[priv->ict_index]) {
  1521. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0\n");
  1522. goto none;
  1523. }
  1524. /* read all entries that not 0 start with ict_index */
  1525. while (priv->ict_tbl[priv->ict_index]) {
  1526. val |= le32_to_cpu(priv->ict_tbl[priv->ict_index]);
  1527. IWL_DEBUG_ISR(priv, "ICT index %d value 0x%08X\n",
  1528. priv->ict_index,
  1529. le32_to_cpu(priv->ict_tbl[priv->ict_index]));
  1530. priv->ict_tbl[priv->ict_index] = 0;
  1531. priv->ict_index = iwl_queue_inc_wrap(priv->ict_index,
  1532. ICT_COUNT);
  1533. }
  1534. /* We should not get this value, just ignore it. */
  1535. if (val == 0xffffffff)
  1536. val = 0;
  1537. inta = (0xff & val) | ((0xff00 & val) << 16);
  1538. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x ict 0x%08x\n",
  1539. inta, inta_mask, val);
  1540. inta &= priv->inta_mask;
  1541. priv->inta |= inta;
  1542. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1543. if (likely(inta))
  1544. tasklet_schedule(&priv->irq_tasklet);
  1545. else if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta) {
  1546. /* Allow interrupt if was disabled by this handler and
  1547. * no tasklet was schedules, We should not enable interrupt,
  1548. * tasklet will enable it.
  1549. */
  1550. iwl_enable_interrupts(priv);
  1551. }
  1552. spin_unlock(&priv->lock);
  1553. return IRQ_HANDLED;
  1554. none:
  1555. /* re-enable interrupts here since we don't have anything to service.
  1556. * only Re-enable if disabled by irq.
  1557. */
  1558. if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1559. iwl_enable_interrupts(priv);
  1560. spin_unlock(&priv->lock);
  1561. return IRQ_NONE;
  1562. }
  1563. EXPORT_SYMBOL(iwl_isr_ict);
  1564. static irqreturn_t iwl_isr(int irq, void *data)
  1565. {
  1566. struct iwl_priv *priv = data;
  1567. u32 inta, inta_mask;
  1568. #ifdef CONFIG_IWLWIFI_DEBUG
  1569. u32 inta_fh;
  1570. #endif
  1571. if (!priv)
  1572. return IRQ_NONE;
  1573. spin_lock(&priv->lock);
  1574. /* Disable (but don't clear!) interrupts here to avoid
  1575. * back-to-back ISRs and sporadic interrupts from our NIC.
  1576. * If we have something to service, the tasklet will re-enable ints.
  1577. * If we *don't* have something, we'll re-enable before leaving here. */
  1578. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1579. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1580. /* Discover which interrupts are active/pending */
  1581. inta = iwl_read32(priv, CSR_INT);
  1582. /* Ignore interrupt if there's nothing in NIC to service.
  1583. * This may be due to IRQ shared with another device,
  1584. * or due to sporadic interrupts thrown from our NIC. */
  1585. if (!inta) {
  1586. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0\n");
  1587. goto none;
  1588. }
  1589. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1590. /* Hardware disappeared. It might have already raised
  1591. * an interrupt */
  1592. IWL_WARN(priv, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1593. goto unplugged;
  1594. }
  1595. #ifdef CONFIG_IWLWIFI_DEBUG
  1596. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1597. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1598. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x, "
  1599. "fh 0x%08x\n", inta, inta_mask, inta_fh);
  1600. }
  1601. #endif
  1602. priv->inta |= inta;
  1603. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1604. if (likely(inta))
  1605. tasklet_schedule(&priv->irq_tasklet);
  1606. else if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1607. iwl_enable_interrupts(priv);
  1608. unplugged:
  1609. spin_unlock(&priv->lock);
  1610. return IRQ_HANDLED;
  1611. none:
  1612. /* re-enable interrupts here since we don't have anything to service. */
  1613. /* only Re-enable if diabled by irq and no schedules tasklet. */
  1614. if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1615. iwl_enable_interrupts(priv);
  1616. spin_unlock(&priv->lock);
  1617. return IRQ_NONE;
  1618. }
  1619. irqreturn_t iwl_isr_legacy(int irq, void *data)
  1620. {
  1621. struct iwl_priv *priv = data;
  1622. u32 inta, inta_mask;
  1623. u32 inta_fh;
  1624. if (!priv)
  1625. return IRQ_NONE;
  1626. spin_lock(&priv->lock);
  1627. /* Disable (but don't clear!) interrupts here to avoid
  1628. * back-to-back ISRs and sporadic interrupts from our NIC.
  1629. * If we have something to service, the tasklet will re-enable ints.
  1630. * If we *don't* have something, we'll re-enable before leaving here. */
  1631. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1632. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1633. /* Discover which interrupts are active/pending */
  1634. inta = iwl_read32(priv, CSR_INT);
  1635. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1636. /* Ignore interrupt if there's nothing in NIC to service.
  1637. * This may be due to IRQ shared with another device,
  1638. * or due to sporadic interrupts thrown from our NIC. */
  1639. if (!inta && !inta_fh) {
  1640. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0, inta_fh == 0\n");
  1641. goto none;
  1642. }
  1643. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1644. /* Hardware disappeared. It might have already raised
  1645. * an interrupt */
  1646. IWL_WARN(priv, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1647. goto unplugged;
  1648. }
  1649. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  1650. inta, inta_mask, inta_fh);
  1651. inta &= ~CSR_INT_BIT_SCD;
  1652. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1653. if (likely(inta || inta_fh))
  1654. tasklet_schedule(&priv->irq_tasklet);
  1655. unplugged:
  1656. spin_unlock(&priv->lock);
  1657. return IRQ_HANDLED;
  1658. none:
  1659. /* re-enable interrupts here since we don't have anything to service. */
  1660. /* only Re-enable if diabled by irq */
  1661. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1662. iwl_enable_interrupts(priv);
  1663. spin_unlock(&priv->lock);
  1664. return IRQ_NONE;
  1665. }
  1666. EXPORT_SYMBOL(iwl_isr_legacy);
  1667. int iwl_send_bt_config(struct iwl_priv *priv)
  1668. {
  1669. struct iwl_bt_cmd bt_cmd = {
  1670. .flags = BT_COEX_MODE_4W,
  1671. .lead_time = BT_LEAD_TIME_DEF,
  1672. .max_kill = BT_MAX_KILL_DEF,
  1673. .kill_ack_mask = 0,
  1674. .kill_cts_mask = 0,
  1675. };
  1676. return iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1677. sizeof(struct iwl_bt_cmd), &bt_cmd);
  1678. }
  1679. EXPORT_SYMBOL(iwl_send_bt_config);
  1680. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags, bool clear)
  1681. {
  1682. struct iwl_statistics_cmd statistics_cmd = {
  1683. .configuration_flags =
  1684. clear ? IWL_STATS_CONF_CLEAR_STATS : 0,
  1685. };
  1686. if (flags & CMD_ASYNC)
  1687. return iwl_send_cmd_pdu_async(priv, REPLY_STATISTICS_CMD,
  1688. sizeof(struct iwl_statistics_cmd),
  1689. &statistics_cmd, NULL);
  1690. else
  1691. return iwl_send_cmd_pdu(priv, REPLY_STATISTICS_CMD,
  1692. sizeof(struct iwl_statistics_cmd),
  1693. &statistics_cmd);
  1694. }
  1695. EXPORT_SYMBOL(iwl_send_statistics_request);
  1696. /**
  1697. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  1698. * using sample data 100 bytes apart. If these sample points are good,
  1699. * it's a pretty good bet that everything between them is good, too.
  1700. */
  1701. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  1702. {
  1703. u32 val;
  1704. int ret = 0;
  1705. u32 errcnt = 0;
  1706. u32 i;
  1707. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1708. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  1709. /* read data comes through single port, auto-incr addr */
  1710. /* NOTE: Use the debugless read so we don't flood kernel log
  1711. * if IWL_DL_IO is set */
  1712. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1713. i + IWL49_RTC_INST_LOWER_BOUND);
  1714. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1715. if (val != le32_to_cpu(*image)) {
  1716. ret = -EIO;
  1717. errcnt++;
  1718. if (errcnt >= 3)
  1719. break;
  1720. }
  1721. }
  1722. return ret;
  1723. }
  1724. /**
  1725. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  1726. * looking at all data.
  1727. */
  1728. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  1729. u32 len)
  1730. {
  1731. u32 val;
  1732. u32 save_len = len;
  1733. int ret = 0;
  1734. u32 errcnt;
  1735. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1736. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1737. IWL49_RTC_INST_LOWER_BOUND);
  1738. errcnt = 0;
  1739. for (; len > 0; len -= sizeof(u32), image++) {
  1740. /* read data comes through single port, auto-incr addr */
  1741. /* NOTE: Use the debugless read so we don't flood kernel log
  1742. * if IWL_DL_IO is set */
  1743. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1744. if (val != le32_to_cpu(*image)) {
  1745. IWL_ERR(priv, "uCode INST section is invalid at "
  1746. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  1747. save_len - len, val, le32_to_cpu(*image));
  1748. ret = -EIO;
  1749. errcnt++;
  1750. if (errcnt >= 20)
  1751. break;
  1752. }
  1753. }
  1754. if (!errcnt)
  1755. IWL_DEBUG_INFO(priv,
  1756. "ucode image in INSTRUCTION memory is good\n");
  1757. return ret;
  1758. }
  1759. /**
  1760. * iwl_verify_ucode - determine which instruction image is in SRAM,
  1761. * and verify its contents
  1762. */
  1763. int iwl_verify_ucode(struct iwl_priv *priv)
  1764. {
  1765. __le32 *image;
  1766. u32 len;
  1767. int ret;
  1768. /* Try bootstrap */
  1769. image = (__le32 *)priv->ucode_boot.v_addr;
  1770. len = priv->ucode_boot.len;
  1771. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1772. if (!ret) {
  1773. IWL_DEBUG_INFO(priv, "Bootstrap uCode is good in inst SRAM\n");
  1774. return 0;
  1775. }
  1776. /* Try initialize */
  1777. image = (__le32 *)priv->ucode_init.v_addr;
  1778. len = priv->ucode_init.len;
  1779. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1780. if (!ret) {
  1781. IWL_DEBUG_INFO(priv, "Initialize uCode is good in inst SRAM\n");
  1782. return 0;
  1783. }
  1784. /* Try runtime/protocol */
  1785. image = (__le32 *)priv->ucode_code.v_addr;
  1786. len = priv->ucode_code.len;
  1787. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1788. if (!ret) {
  1789. IWL_DEBUG_INFO(priv, "Runtime uCode is good in inst SRAM\n");
  1790. return 0;
  1791. }
  1792. IWL_ERR(priv, "NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  1793. /* Since nothing seems to match, show first several data entries in
  1794. * instruction SRAM, so maybe visual inspection will give a clue.
  1795. * Selection of bootstrap image (vs. other images) is arbitrary. */
  1796. image = (__le32 *)priv->ucode_boot.v_addr;
  1797. len = priv->ucode_boot.len;
  1798. ret = iwl_verify_inst_full(priv, image, len);
  1799. return ret;
  1800. }
  1801. EXPORT_SYMBOL(iwl_verify_ucode);
  1802. void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1803. {
  1804. struct iwl_ct_kill_config cmd;
  1805. struct iwl_ct_kill_throttling_config adv_cmd;
  1806. unsigned long flags;
  1807. int ret = 0;
  1808. spin_lock_irqsave(&priv->lock, flags);
  1809. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1810. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1811. spin_unlock_irqrestore(&priv->lock, flags);
  1812. priv->thermal_throttle.ct_kill_toggle = false;
  1813. if (priv->cfg->support_ct_kill_exit) {
  1814. adv_cmd.critical_temperature_enter =
  1815. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1816. adv_cmd.critical_temperature_exit =
  1817. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  1818. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1819. sizeof(adv_cmd), &adv_cmd);
  1820. if (ret)
  1821. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1822. else
  1823. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1824. "succeeded, "
  1825. "critical temperature enter is %d,"
  1826. "exit is %d\n",
  1827. priv->hw_params.ct_kill_threshold,
  1828. priv->hw_params.ct_kill_exit_threshold);
  1829. } else {
  1830. cmd.critical_temperature_R =
  1831. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1832. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1833. sizeof(cmd), &cmd);
  1834. if (ret)
  1835. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1836. else
  1837. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1838. "succeeded, "
  1839. "critical temperature is %d\n",
  1840. priv->hw_params.ct_kill_threshold);
  1841. }
  1842. }
  1843. EXPORT_SYMBOL(iwl_rf_kill_ct_config);
  1844. /*
  1845. * CARD_STATE_CMD
  1846. *
  1847. * Use: Sets the device's internal card state to enable, disable, or halt
  1848. *
  1849. * When in the 'enable' state the card operates as normal.
  1850. * When in the 'disable' state, the card enters into a low power mode.
  1851. * When in the 'halt' state, the card is shut down and must be fully
  1852. * restarted to come back on.
  1853. */
  1854. int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1855. {
  1856. struct iwl_host_cmd cmd = {
  1857. .id = REPLY_CARD_STATE_CMD,
  1858. .len = sizeof(u32),
  1859. .data = &flags,
  1860. .flags = meta_flag,
  1861. };
  1862. return iwl_send_cmd(priv, &cmd);
  1863. }
  1864. void iwl_rx_pm_sleep_notif(struct iwl_priv *priv,
  1865. struct iwl_rx_mem_buffer *rxb)
  1866. {
  1867. #ifdef CONFIG_IWLWIFI_DEBUG
  1868. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1869. struct iwl_sleep_notification *sleep = &(pkt->u.sleep_notif);
  1870. IWL_DEBUG_RX(priv, "sleep mode: %d, src: %d\n",
  1871. sleep->pm_sleep_mode, sleep->pm_wakeup_src);
  1872. #endif
  1873. }
  1874. EXPORT_SYMBOL(iwl_rx_pm_sleep_notif);
  1875. void iwl_rx_pm_debug_statistics_notif(struct iwl_priv *priv,
  1876. struct iwl_rx_mem_buffer *rxb)
  1877. {
  1878. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1879. u32 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  1880. IWL_DEBUG_RADIO(priv, "Dumping %d bytes of unhandled "
  1881. "notification for %s:\n", len,
  1882. get_cmd_string(pkt->hdr.cmd));
  1883. iwl_print_hex_dump(priv, IWL_DL_RADIO, pkt->u.raw, len);
  1884. }
  1885. EXPORT_SYMBOL(iwl_rx_pm_debug_statistics_notif);
  1886. void iwl_rx_reply_error(struct iwl_priv *priv,
  1887. struct iwl_rx_mem_buffer *rxb)
  1888. {
  1889. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1890. IWL_ERR(priv, "Error Reply type 0x%08X cmd %s (0x%02X) "
  1891. "seq 0x%04X ser 0x%08X\n",
  1892. le32_to_cpu(pkt->u.err_resp.error_type),
  1893. get_cmd_string(pkt->u.err_resp.cmd_id),
  1894. pkt->u.err_resp.cmd_id,
  1895. le16_to_cpu(pkt->u.err_resp.bad_cmd_seq_num),
  1896. le32_to_cpu(pkt->u.err_resp.error_info));
  1897. }
  1898. EXPORT_SYMBOL(iwl_rx_reply_error);
  1899. void iwl_clear_isr_stats(struct iwl_priv *priv)
  1900. {
  1901. memset(&priv->isr_stats, 0, sizeof(priv->isr_stats));
  1902. }
  1903. int iwl_mac_conf_tx(struct ieee80211_hw *hw, u16 queue,
  1904. const struct ieee80211_tx_queue_params *params)
  1905. {
  1906. struct iwl_priv *priv = hw->priv;
  1907. unsigned long flags;
  1908. int q;
  1909. IWL_DEBUG_MAC80211(priv, "enter\n");
  1910. if (!iwl_is_ready_rf(priv)) {
  1911. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  1912. return -EIO;
  1913. }
  1914. if (queue >= AC_NUM) {
  1915. IWL_DEBUG_MAC80211(priv, "leave - queue >= AC_NUM %d\n", queue);
  1916. return 0;
  1917. }
  1918. q = AC_NUM - 1 - queue;
  1919. spin_lock_irqsave(&priv->lock, flags);
  1920. priv->qos_data.def_qos_parm.ac[q].cw_min = cpu_to_le16(params->cw_min);
  1921. priv->qos_data.def_qos_parm.ac[q].cw_max = cpu_to_le16(params->cw_max);
  1922. priv->qos_data.def_qos_parm.ac[q].aifsn = params->aifs;
  1923. priv->qos_data.def_qos_parm.ac[q].edca_txop =
  1924. cpu_to_le16((params->txop * 32));
  1925. priv->qos_data.def_qos_parm.ac[q].reserved1 = 0;
  1926. priv->qos_data.qos_active = 1;
  1927. if (priv->iw_mode == NL80211_IFTYPE_AP)
  1928. iwl_activate_qos(priv, 1);
  1929. else if (priv->assoc_id && iwl_is_associated(priv))
  1930. iwl_activate_qos(priv, 0);
  1931. spin_unlock_irqrestore(&priv->lock, flags);
  1932. IWL_DEBUG_MAC80211(priv, "leave\n");
  1933. return 0;
  1934. }
  1935. EXPORT_SYMBOL(iwl_mac_conf_tx);
  1936. static void iwl_ht_conf(struct iwl_priv *priv,
  1937. struct ieee80211_bss_conf *bss_conf)
  1938. {
  1939. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  1940. struct ieee80211_sta *sta;
  1941. IWL_DEBUG_MAC80211(priv, "enter: \n");
  1942. if (!ht_conf->is_ht)
  1943. return;
  1944. ht_conf->ht_protection =
  1945. bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_PROTECTION;
  1946. ht_conf->non_GF_STA_present =
  1947. !!(bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1948. ht_conf->single_chain_sufficient = false;
  1949. switch (priv->iw_mode) {
  1950. case NL80211_IFTYPE_STATION:
  1951. rcu_read_lock();
  1952. sta = ieee80211_find_sta(priv->vif, priv->bssid);
  1953. if (sta) {
  1954. struct ieee80211_sta_ht_cap *ht_cap = &sta->ht_cap;
  1955. int maxstreams;
  1956. maxstreams = (ht_cap->mcs.tx_params &
  1957. IEEE80211_HT_MCS_TX_MAX_STREAMS_MASK)
  1958. >> IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT;
  1959. maxstreams += 1;
  1960. if ((ht_cap->mcs.rx_mask[1] == 0) &&
  1961. (ht_cap->mcs.rx_mask[2] == 0))
  1962. ht_conf->single_chain_sufficient = true;
  1963. if (maxstreams <= 1)
  1964. ht_conf->single_chain_sufficient = true;
  1965. } else {
  1966. /*
  1967. * If at all, this can only happen through a race
  1968. * when the AP disconnects us while we're still
  1969. * setting up the connection, in that case mac80211
  1970. * will soon tell us about that.
  1971. */
  1972. ht_conf->single_chain_sufficient = true;
  1973. }
  1974. rcu_read_unlock();
  1975. break;
  1976. case NL80211_IFTYPE_ADHOC:
  1977. ht_conf->single_chain_sufficient = true;
  1978. break;
  1979. default:
  1980. break;
  1981. }
  1982. IWL_DEBUG_MAC80211(priv, "leave\n");
  1983. }
  1984. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  1985. void iwl_bss_info_changed(struct ieee80211_hw *hw,
  1986. struct ieee80211_vif *vif,
  1987. struct ieee80211_bss_conf *bss_conf,
  1988. u32 changes)
  1989. {
  1990. struct iwl_priv *priv = hw->priv;
  1991. int ret;
  1992. IWL_DEBUG_MAC80211(priv, "changes = 0x%X\n", changes);
  1993. if (!iwl_is_alive(priv))
  1994. return;
  1995. mutex_lock(&priv->mutex);
  1996. if (changes & BSS_CHANGED_BEACON &&
  1997. priv->iw_mode == NL80211_IFTYPE_AP) {
  1998. dev_kfree_skb(priv->ibss_beacon);
  1999. priv->ibss_beacon = ieee80211_beacon_get(hw, vif);
  2000. }
  2001. if (changes & BSS_CHANGED_BEACON_INT) {
  2002. priv->beacon_int = bss_conf->beacon_int;
  2003. /* TODO: in AP mode, do something to make this take effect */
  2004. }
  2005. if (changes & BSS_CHANGED_BSSID) {
  2006. IWL_DEBUG_MAC80211(priv, "BSSID %pM\n", bss_conf->bssid);
  2007. /*
  2008. * If there is currently a HW scan going on in the
  2009. * background then we need to cancel it else the RXON
  2010. * below/in post_associate will fail.
  2011. */
  2012. if (iwl_scan_cancel_timeout(priv, 100)) {
  2013. IWL_WARN(priv, "Aborted scan still in progress after 100ms\n");
  2014. IWL_DEBUG_MAC80211(priv, "leaving - scan abort failed.\n");
  2015. mutex_unlock(&priv->mutex);
  2016. return;
  2017. }
  2018. /* mac80211 only sets assoc when in STATION mode */
  2019. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  2020. bss_conf->assoc) {
  2021. memcpy(priv->staging_rxon.bssid_addr,
  2022. bss_conf->bssid, ETH_ALEN);
  2023. /* currently needed in a few places */
  2024. memcpy(priv->bssid, bss_conf->bssid, ETH_ALEN);
  2025. } else {
  2026. priv->staging_rxon.filter_flags &=
  2027. ~RXON_FILTER_ASSOC_MSK;
  2028. }
  2029. }
  2030. /*
  2031. * This needs to be after setting the BSSID in case
  2032. * mac80211 decides to do both changes at once because
  2033. * it will invoke post_associate.
  2034. */
  2035. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  2036. changes & BSS_CHANGED_BEACON) {
  2037. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2038. if (beacon)
  2039. iwl_mac_beacon_update(hw, beacon);
  2040. }
  2041. if (changes & BSS_CHANGED_ERP_PREAMBLE) {
  2042. IWL_DEBUG_MAC80211(priv, "ERP_PREAMBLE %d\n",
  2043. bss_conf->use_short_preamble);
  2044. if (bss_conf->use_short_preamble)
  2045. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2046. else
  2047. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2048. }
  2049. if (changes & BSS_CHANGED_ERP_CTS_PROT) {
  2050. IWL_DEBUG_MAC80211(priv, "ERP_CTS %d\n", bss_conf->use_cts_prot);
  2051. if (bss_conf->use_cts_prot && (priv->band != IEEE80211_BAND_5GHZ))
  2052. priv->staging_rxon.flags |= RXON_FLG_TGG_PROTECT_MSK;
  2053. else
  2054. priv->staging_rxon.flags &= ~RXON_FLG_TGG_PROTECT_MSK;
  2055. }
  2056. if (changes & BSS_CHANGED_BASIC_RATES) {
  2057. /* XXX use this information
  2058. *
  2059. * To do that, remove code from iwl_set_rate() and put something
  2060. * like this here:
  2061. *
  2062. if (A-band)
  2063. priv->staging_rxon.ofdm_basic_rates =
  2064. bss_conf->basic_rates;
  2065. else
  2066. priv->staging_rxon.ofdm_basic_rates =
  2067. bss_conf->basic_rates >> 4;
  2068. priv->staging_rxon.cck_basic_rates =
  2069. bss_conf->basic_rates & 0xF;
  2070. */
  2071. }
  2072. if (changes & BSS_CHANGED_HT) {
  2073. iwl_ht_conf(priv, bss_conf);
  2074. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2075. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2076. }
  2077. if (changes & BSS_CHANGED_ASSOC) {
  2078. IWL_DEBUG_MAC80211(priv, "ASSOC %d\n", bss_conf->assoc);
  2079. if (bss_conf->assoc) {
  2080. priv->assoc_id = bss_conf->aid;
  2081. priv->beacon_int = bss_conf->beacon_int;
  2082. priv->timestamp = bss_conf->timestamp;
  2083. priv->assoc_capability = bss_conf->assoc_capability;
  2084. iwl_led_associate(priv);
  2085. /*
  2086. * We have just associated, don't start scan too early
  2087. * leave time for EAPOL exchange to complete.
  2088. *
  2089. * XXX: do this in mac80211
  2090. */
  2091. priv->next_scan_jiffies = jiffies +
  2092. IWL_DELAY_NEXT_SCAN_AFTER_ASSOC;
  2093. if (!iwl_is_rfkill(priv))
  2094. priv->cfg->ops->lib->post_associate(priv);
  2095. } else {
  2096. priv->assoc_id = 0;
  2097. iwl_led_disassociate(priv);
  2098. }
  2099. }
  2100. if (changes && iwl_is_associated(priv) && priv->assoc_id) {
  2101. IWL_DEBUG_MAC80211(priv, "Changes (%#x) while associated\n",
  2102. changes);
  2103. ret = iwl_send_rxon_assoc(priv);
  2104. if (!ret) {
  2105. /* Sync active_rxon with latest change. */
  2106. memcpy((void *)&priv->active_rxon,
  2107. &priv->staging_rxon,
  2108. sizeof(struct iwl_rxon_cmd));
  2109. }
  2110. }
  2111. if ((changes & BSS_CHANGED_BEACON_ENABLED) &&
  2112. vif->bss_conf.enable_beacon) {
  2113. memcpy(priv->staging_rxon.bssid_addr,
  2114. bss_conf->bssid, ETH_ALEN);
  2115. memcpy(priv->bssid, bss_conf->bssid, ETH_ALEN);
  2116. iwlcore_config_ap(priv);
  2117. }
  2118. mutex_unlock(&priv->mutex);
  2119. IWL_DEBUG_MAC80211(priv, "leave\n");
  2120. }
  2121. EXPORT_SYMBOL(iwl_bss_info_changed);
  2122. int iwl_mac_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  2123. {
  2124. struct iwl_priv *priv = hw->priv;
  2125. unsigned long flags;
  2126. __le64 timestamp;
  2127. IWL_DEBUG_MAC80211(priv, "enter\n");
  2128. if (!iwl_is_ready_rf(priv)) {
  2129. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  2130. return -EIO;
  2131. }
  2132. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2133. IWL_DEBUG_MAC80211(priv, "leave - not IBSS\n");
  2134. return -EIO;
  2135. }
  2136. spin_lock_irqsave(&priv->lock, flags);
  2137. if (priv->ibss_beacon)
  2138. dev_kfree_skb(priv->ibss_beacon);
  2139. priv->ibss_beacon = skb;
  2140. priv->assoc_id = 0;
  2141. timestamp = ((struct ieee80211_mgmt *)skb->data)->u.beacon.timestamp;
  2142. priv->timestamp = le64_to_cpu(timestamp);
  2143. IWL_DEBUG_MAC80211(priv, "leave\n");
  2144. spin_unlock_irqrestore(&priv->lock, flags);
  2145. iwl_reset_qos(priv);
  2146. priv->cfg->ops->lib->post_associate(priv);
  2147. return 0;
  2148. }
  2149. EXPORT_SYMBOL(iwl_mac_beacon_update);
  2150. int iwl_set_mode(struct iwl_priv *priv, int mode)
  2151. {
  2152. if (mode == NL80211_IFTYPE_ADHOC) {
  2153. const struct iwl_channel_info *ch_info;
  2154. ch_info = iwl_get_channel_info(priv,
  2155. priv->band,
  2156. le16_to_cpu(priv->staging_rxon.channel));
  2157. if (!ch_info || !is_channel_ibss(ch_info)) {
  2158. IWL_ERR(priv, "channel %d not IBSS channel\n",
  2159. le16_to_cpu(priv->staging_rxon.channel));
  2160. return -EINVAL;
  2161. }
  2162. }
  2163. iwl_connection_init_rx_config(priv, mode);
  2164. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2165. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2166. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  2167. iwl_clear_stations_table(priv);
  2168. /* dont commit rxon if rf-kill is on*/
  2169. if (!iwl_is_ready_rf(priv))
  2170. return -EAGAIN;
  2171. iwlcore_commit_rxon(priv);
  2172. return 0;
  2173. }
  2174. EXPORT_SYMBOL(iwl_set_mode);
  2175. int iwl_mac_add_interface(struct ieee80211_hw *hw,
  2176. struct ieee80211_if_init_conf *conf)
  2177. {
  2178. struct iwl_priv *priv = hw->priv;
  2179. unsigned long flags;
  2180. IWL_DEBUG_MAC80211(priv, "enter: type %d\n", conf->type);
  2181. if (priv->vif) {
  2182. IWL_DEBUG_MAC80211(priv, "leave - vif != NULL\n");
  2183. return -EOPNOTSUPP;
  2184. }
  2185. spin_lock_irqsave(&priv->lock, flags);
  2186. priv->vif = conf->vif;
  2187. priv->iw_mode = conf->type;
  2188. spin_unlock_irqrestore(&priv->lock, flags);
  2189. mutex_lock(&priv->mutex);
  2190. if (conf->mac_addr) {
  2191. IWL_DEBUG_MAC80211(priv, "Set %pM\n", conf->mac_addr);
  2192. memcpy(priv->mac_addr, conf->mac_addr, ETH_ALEN);
  2193. }
  2194. if (iwl_set_mode(priv, conf->type) == -EAGAIN)
  2195. /* we are not ready, will run again when ready */
  2196. set_bit(STATUS_MODE_PENDING, &priv->status);
  2197. mutex_unlock(&priv->mutex);
  2198. IWL_DEBUG_MAC80211(priv, "leave\n");
  2199. return 0;
  2200. }
  2201. EXPORT_SYMBOL(iwl_mac_add_interface);
  2202. void iwl_mac_remove_interface(struct ieee80211_hw *hw,
  2203. struct ieee80211_if_init_conf *conf)
  2204. {
  2205. struct iwl_priv *priv = hw->priv;
  2206. IWL_DEBUG_MAC80211(priv, "enter\n");
  2207. mutex_lock(&priv->mutex);
  2208. if (iwl_is_ready_rf(priv)) {
  2209. iwl_scan_cancel_timeout(priv, 100);
  2210. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2211. iwlcore_commit_rxon(priv);
  2212. }
  2213. if (priv->vif == conf->vif) {
  2214. priv->vif = NULL;
  2215. memset(priv->bssid, 0, ETH_ALEN);
  2216. }
  2217. mutex_unlock(&priv->mutex);
  2218. IWL_DEBUG_MAC80211(priv, "leave\n");
  2219. }
  2220. EXPORT_SYMBOL(iwl_mac_remove_interface);
  2221. /**
  2222. * iwl_mac_config - mac80211 config callback
  2223. *
  2224. * We ignore conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME since it seems to
  2225. * be set inappropriately and the driver currently sets the hardware up to
  2226. * use it whenever needed.
  2227. */
  2228. int iwl_mac_config(struct ieee80211_hw *hw, u32 changed)
  2229. {
  2230. struct iwl_priv *priv = hw->priv;
  2231. const struct iwl_channel_info *ch_info;
  2232. struct ieee80211_conf *conf = &hw->conf;
  2233. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  2234. unsigned long flags = 0;
  2235. int ret = 0;
  2236. u16 ch;
  2237. int scan_active = 0;
  2238. mutex_lock(&priv->mutex);
  2239. IWL_DEBUG_MAC80211(priv, "enter to channel %d changed 0x%X\n",
  2240. conf->channel->hw_value, changed);
  2241. if (unlikely(!priv->cfg->mod_params->disable_hw_scan &&
  2242. test_bit(STATUS_SCANNING, &priv->status))) {
  2243. scan_active = 1;
  2244. IWL_DEBUG_MAC80211(priv, "leave - scanning\n");
  2245. }
  2246. /* during scanning mac80211 will delay channel setting until
  2247. * scan finish with changed = 0
  2248. */
  2249. if (!changed || (changed & IEEE80211_CONF_CHANGE_CHANNEL)) {
  2250. if (scan_active)
  2251. goto set_ch_out;
  2252. ch = ieee80211_frequency_to_channel(conf->channel->center_freq);
  2253. ch_info = iwl_get_channel_info(priv, conf->channel->band, ch);
  2254. if (!is_channel_valid(ch_info)) {
  2255. IWL_DEBUG_MAC80211(priv, "leave - invalid channel\n");
  2256. ret = -EINVAL;
  2257. goto set_ch_out;
  2258. }
  2259. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  2260. !is_channel_ibss(ch_info)) {
  2261. IWL_ERR(priv, "channel %d in band %d not "
  2262. "IBSS channel\n",
  2263. conf->channel->hw_value, conf->channel->band);
  2264. ret = -EINVAL;
  2265. goto set_ch_out;
  2266. }
  2267. spin_lock_irqsave(&priv->lock, flags);
  2268. /* Configure HT40 channels */
  2269. ht_conf->is_ht = conf_is_ht(conf);
  2270. if (ht_conf->is_ht) {
  2271. if (conf_is_ht40_minus(conf)) {
  2272. ht_conf->extension_chan_offset =
  2273. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  2274. ht_conf->is_40mhz = true;
  2275. } else if (conf_is_ht40_plus(conf)) {
  2276. ht_conf->extension_chan_offset =
  2277. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  2278. ht_conf->is_40mhz = true;
  2279. } else {
  2280. ht_conf->extension_chan_offset =
  2281. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  2282. ht_conf->is_40mhz = false;
  2283. }
  2284. } else
  2285. ht_conf->is_40mhz = false;
  2286. /* Default to no protection. Protection mode will later be set
  2287. * from BSS config in iwl_ht_conf */
  2288. ht_conf->ht_protection = IEEE80211_HT_OP_MODE_PROTECTION_NONE;
  2289. /* if we are switching from ht to 2.4 clear flags
  2290. * from any ht related info since 2.4 does not
  2291. * support ht */
  2292. if ((le16_to_cpu(priv->staging_rxon.channel) != ch))
  2293. priv->staging_rxon.flags = 0;
  2294. iwl_set_rxon_channel(priv, conf->channel);
  2295. iwl_set_flags_for_band(priv, conf->channel->band);
  2296. spin_unlock_irqrestore(&priv->lock, flags);
  2297. if (iwl_is_associated(priv) &&
  2298. (le16_to_cpu(priv->active_rxon.channel) != ch) &&
  2299. priv->cfg->ops->lib->set_channel_switch) {
  2300. iwl_set_rate(priv);
  2301. /*
  2302. * at this point, staging_rxon has the
  2303. * configuration for channel switch
  2304. */
  2305. ret = priv->cfg->ops->lib->set_channel_switch(priv,
  2306. ch);
  2307. if (!ret) {
  2308. iwl_print_rx_config_cmd(priv);
  2309. goto out;
  2310. }
  2311. priv->switch_rxon.switch_in_progress = false;
  2312. }
  2313. set_ch_out:
  2314. /* The list of supported rates and rate mask can be different
  2315. * for each band; since the band may have changed, reset
  2316. * the rate mask to what mac80211 lists */
  2317. iwl_set_rate(priv);
  2318. }
  2319. if (changed & (IEEE80211_CONF_CHANGE_PS |
  2320. IEEE80211_CONF_CHANGE_IDLE)) {
  2321. ret = iwl_power_update_mode(priv, false);
  2322. if (ret)
  2323. IWL_DEBUG_MAC80211(priv, "Error setting sleep level\n");
  2324. }
  2325. if (changed & IEEE80211_CONF_CHANGE_POWER) {
  2326. IWL_DEBUG_MAC80211(priv, "TX Power old=%d new=%d\n",
  2327. priv->tx_power_user_lmt, conf->power_level);
  2328. iwl_set_tx_power(priv, conf->power_level, false);
  2329. }
  2330. /* call to ensure that 4965 rx_chain is set properly in monitor mode */
  2331. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2332. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2333. if (!iwl_is_ready(priv)) {
  2334. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  2335. goto out;
  2336. }
  2337. if (scan_active)
  2338. goto out;
  2339. if (memcmp(&priv->active_rxon,
  2340. &priv->staging_rxon, sizeof(priv->staging_rxon)))
  2341. iwlcore_commit_rxon(priv);
  2342. else
  2343. IWL_DEBUG_INFO(priv, "Not re-sending same RXON configuration.\n");
  2344. out:
  2345. IWL_DEBUG_MAC80211(priv, "leave\n");
  2346. mutex_unlock(&priv->mutex);
  2347. return ret;
  2348. }
  2349. EXPORT_SYMBOL(iwl_mac_config);
  2350. int iwl_mac_get_tx_stats(struct ieee80211_hw *hw,
  2351. struct ieee80211_tx_queue_stats *stats)
  2352. {
  2353. struct iwl_priv *priv = hw->priv;
  2354. int i, avail;
  2355. struct iwl_tx_queue *txq;
  2356. struct iwl_queue *q;
  2357. unsigned long flags;
  2358. IWL_DEBUG_MAC80211(priv, "enter\n");
  2359. if (!iwl_is_ready_rf(priv)) {
  2360. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  2361. return -EIO;
  2362. }
  2363. spin_lock_irqsave(&priv->lock, flags);
  2364. for (i = 0; i < AC_NUM; i++) {
  2365. txq = &priv->txq[i];
  2366. q = &txq->q;
  2367. avail = iwl_queue_space(q);
  2368. stats[i].len = q->n_window - avail;
  2369. stats[i].limit = q->n_window - q->high_mark;
  2370. stats[i].count = q->n_window;
  2371. }
  2372. spin_unlock_irqrestore(&priv->lock, flags);
  2373. IWL_DEBUG_MAC80211(priv, "leave\n");
  2374. return 0;
  2375. }
  2376. EXPORT_SYMBOL(iwl_mac_get_tx_stats);
  2377. void iwl_mac_reset_tsf(struct ieee80211_hw *hw)
  2378. {
  2379. struct iwl_priv *priv = hw->priv;
  2380. unsigned long flags;
  2381. mutex_lock(&priv->mutex);
  2382. IWL_DEBUG_MAC80211(priv, "enter\n");
  2383. spin_lock_irqsave(&priv->lock, flags);
  2384. memset(&priv->current_ht_config, 0, sizeof(struct iwl_ht_config));
  2385. spin_unlock_irqrestore(&priv->lock, flags);
  2386. iwl_reset_qos(priv);
  2387. spin_lock_irqsave(&priv->lock, flags);
  2388. priv->assoc_id = 0;
  2389. priv->assoc_capability = 0;
  2390. priv->assoc_station_added = 0;
  2391. /* new association get rid of ibss beacon skb */
  2392. if (priv->ibss_beacon)
  2393. dev_kfree_skb(priv->ibss_beacon);
  2394. priv->ibss_beacon = NULL;
  2395. priv->beacon_int = priv->vif->bss_conf.beacon_int;
  2396. priv->timestamp = 0;
  2397. if ((priv->iw_mode == NL80211_IFTYPE_STATION))
  2398. priv->beacon_int = 0;
  2399. spin_unlock_irqrestore(&priv->lock, flags);
  2400. if (!iwl_is_ready_rf(priv)) {
  2401. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  2402. mutex_unlock(&priv->mutex);
  2403. return;
  2404. }
  2405. /* we are restarting association process
  2406. * clear RXON_FILTER_ASSOC_MSK bit
  2407. */
  2408. if (priv->iw_mode != NL80211_IFTYPE_AP) {
  2409. iwl_scan_cancel_timeout(priv, 100);
  2410. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2411. iwlcore_commit_rxon(priv);
  2412. }
  2413. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2414. IWL_DEBUG_MAC80211(priv, "leave - not in IBSS\n");
  2415. mutex_unlock(&priv->mutex);
  2416. return;
  2417. }
  2418. iwl_set_rate(priv);
  2419. mutex_unlock(&priv->mutex);
  2420. IWL_DEBUG_MAC80211(priv, "leave\n");
  2421. }
  2422. EXPORT_SYMBOL(iwl_mac_reset_tsf);
  2423. int iwl_alloc_txq_mem(struct iwl_priv *priv)
  2424. {
  2425. if (!priv->txq)
  2426. priv->txq = kzalloc(
  2427. sizeof(struct iwl_tx_queue) * priv->cfg->num_of_queues,
  2428. GFP_KERNEL);
  2429. if (!priv->txq) {
  2430. IWL_ERR(priv, "Not enough memory for txq \n");
  2431. return -ENOMEM;
  2432. }
  2433. return 0;
  2434. }
  2435. EXPORT_SYMBOL(iwl_alloc_txq_mem);
  2436. void iwl_free_txq_mem(struct iwl_priv *priv)
  2437. {
  2438. kfree(priv->txq);
  2439. priv->txq = NULL;
  2440. }
  2441. EXPORT_SYMBOL(iwl_free_txq_mem);
  2442. int iwl_send_wimax_coex(struct iwl_priv *priv)
  2443. {
  2444. struct iwl_wimax_coex_cmd uninitialized_var(coex_cmd);
  2445. if (priv->cfg->support_wimax_coexist) {
  2446. /* UnMask wake up src at associated sleep */
  2447. coex_cmd.flags |= COEX_FLAGS_ASSOC_WA_UNMASK_MSK;
  2448. /* UnMask wake up src at unassociated sleep */
  2449. coex_cmd.flags |= COEX_FLAGS_UNASSOC_WA_UNMASK_MSK;
  2450. memcpy(coex_cmd.sta_prio, cu_priorities,
  2451. sizeof(struct iwl_wimax_coex_event_entry) *
  2452. COEX_NUM_OF_EVENTS);
  2453. /* enabling the coexistence feature */
  2454. coex_cmd.flags |= COEX_FLAGS_COEX_ENABLE_MSK;
  2455. /* enabling the priorities tables */
  2456. coex_cmd.flags |= COEX_FLAGS_STA_TABLE_VALID_MSK;
  2457. } else {
  2458. /* coexistence is disabled */
  2459. memset(&coex_cmd, 0, sizeof(coex_cmd));
  2460. }
  2461. return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
  2462. sizeof(coex_cmd), &coex_cmd);
  2463. }
  2464. EXPORT_SYMBOL(iwl_send_wimax_coex);
  2465. #ifdef CONFIG_IWLWIFI_DEBUGFS
  2466. #define IWL_TRAFFIC_DUMP_SIZE (IWL_TRAFFIC_ENTRY_SIZE * IWL_TRAFFIC_ENTRIES)
  2467. void iwl_reset_traffic_log(struct iwl_priv *priv)
  2468. {
  2469. priv->tx_traffic_idx = 0;
  2470. priv->rx_traffic_idx = 0;
  2471. if (priv->tx_traffic)
  2472. memset(priv->tx_traffic, 0, IWL_TRAFFIC_DUMP_SIZE);
  2473. if (priv->rx_traffic)
  2474. memset(priv->rx_traffic, 0, IWL_TRAFFIC_DUMP_SIZE);
  2475. }
  2476. int iwl_alloc_traffic_mem(struct iwl_priv *priv)
  2477. {
  2478. u32 traffic_size = IWL_TRAFFIC_DUMP_SIZE;
  2479. if (iwl_debug_level & IWL_DL_TX) {
  2480. if (!priv->tx_traffic) {
  2481. priv->tx_traffic =
  2482. kzalloc(traffic_size, GFP_KERNEL);
  2483. if (!priv->tx_traffic)
  2484. return -ENOMEM;
  2485. }
  2486. }
  2487. if (iwl_debug_level & IWL_DL_RX) {
  2488. if (!priv->rx_traffic) {
  2489. priv->rx_traffic =
  2490. kzalloc(traffic_size, GFP_KERNEL);
  2491. if (!priv->rx_traffic)
  2492. return -ENOMEM;
  2493. }
  2494. }
  2495. iwl_reset_traffic_log(priv);
  2496. return 0;
  2497. }
  2498. EXPORT_SYMBOL(iwl_alloc_traffic_mem);
  2499. void iwl_free_traffic_mem(struct iwl_priv *priv)
  2500. {
  2501. kfree(priv->tx_traffic);
  2502. priv->tx_traffic = NULL;
  2503. kfree(priv->rx_traffic);
  2504. priv->rx_traffic = NULL;
  2505. }
  2506. EXPORT_SYMBOL(iwl_free_traffic_mem);
  2507. void iwl_dbg_log_tx_data_frame(struct iwl_priv *priv,
  2508. u16 length, struct ieee80211_hdr *header)
  2509. {
  2510. __le16 fc;
  2511. u16 len;
  2512. if (likely(!(iwl_debug_level & IWL_DL_TX)))
  2513. return;
  2514. if (!priv->tx_traffic)
  2515. return;
  2516. fc = header->frame_control;
  2517. if (ieee80211_is_data(fc)) {
  2518. len = (length > IWL_TRAFFIC_ENTRY_SIZE)
  2519. ? IWL_TRAFFIC_ENTRY_SIZE : length;
  2520. memcpy((priv->tx_traffic +
  2521. (priv->tx_traffic_idx * IWL_TRAFFIC_ENTRY_SIZE)),
  2522. header, len);
  2523. priv->tx_traffic_idx =
  2524. (priv->tx_traffic_idx + 1) % IWL_TRAFFIC_ENTRIES;
  2525. }
  2526. }
  2527. EXPORT_SYMBOL(iwl_dbg_log_tx_data_frame);
  2528. void iwl_dbg_log_rx_data_frame(struct iwl_priv *priv,
  2529. u16 length, struct ieee80211_hdr *header)
  2530. {
  2531. __le16 fc;
  2532. u16 len;
  2533. if (likely(!(iwl_debug_level & IWL_DL_RX)))
  2534. return;
  2535. if (!priv->rx_traffic)
  2536. return;
  2537. fc = header->frame_control;
  2538. if (ieee80211_is_data(fc)) {
  2539. len = (length > IWL_TRAFFIC_ENTRY_SIZE)
  2540. ? IWL_TRAFFIC_ENTRY_SIZE : length;
  2541. memcpy((priv->rx_traffic +
  2542. (priv->rx_traffic_idx * IWL_TRAFFIC_ENTRY_SIZE)),
  2543. header, len);
  2544. priv->rx_traffic_idx =
  2545. (priv->rx_traffic_idx + 1) % IWL_TRAFFIC_ENTRIES;
  2546. }
  2547. }
  2548. EXPORT_SYMBOL(iwl_dbg_log_rx_data_frame);
  2549. const char *get_mgmt_string(int cmd)
  2550. {
  2551. switch (cmd) {
  2552. IWL_CMD(MANAGEMENT_ASSOC_REQ);
  2553. IWL_CMD(MANAGEMENT_ASSOC_RESP);
  2554. IWL_CMD(MANAGEMENT_REASSOC_REQ);
  2555. IWL_CMD(MANAGEMENT_REASSOC_RESP);
  2556. IWL_CMD(MANAGEMENT_PROBE_REQ);
  2557. IWL_CMD(MANAGEMENT_PROBE_RESP);
  2558. IWL_CMD(MANAGEMENT_BEACON);
  2559. IWL_CMD(MANAGEMENT_ATIM);
  2560. IWL_CMD(MANAGEMENT_DISASSOC);
  2561. IWL_CMD(MANAGEMENT_AUTH);
  2562. IWL_CMD(MANAGEMENT_DEAUTH);
  2563. IWL_CMD(MANAGEMENT_ACTION);
  2564. default:
  2565. return "UNKNOWN";
  2566. }
  2567. }
  2568. const char *get_ctrl_string(int cmd)
  2569. {
  2570. switch (cmd) {
  2571. IWL_CMD(CONTROL_BACK_REQ);
  2572. IWL_CMD(CONTROL_BACK);
  2573. IWL_CMD(CONTROL_PSPOLL);
  2574. IWL_CMD(CONTROL_RTS);
  2575. IWL_CMD(CONTROL_CTS);
  2576. IWL_CMD(CONTROL_ACK);
  2577. IWL_CMD(CONTROL_CFEND);
  2578. IWL_CMD(CONTROL_CFENDACK);
  2579. default:
  2580. return "UNKNOWN";
  2581. }
  2582. }
  2583. void iwl_clear_traffic_stats(struct iwl_priv *priv)
  2584. {
  2585. memset(&priv->tx_stats, 0, sizeof(struct traffic_stats));
  2586. memset(&priv->rx_stats, 0, sizeof(struct traffic_stats));
  2587. priv->led_tpt = 0;
  2588. }
  2589. /*
  2590. * if CONFIG_IWLWIFI_DEBUGFS defined, iwl_update_stats function will
  2591. * record all the MGMT, CTRL and DATA pkt for both TX and Rx pass.
  2592. * Use debugFs to display the rx/rx_statistics
  2593. * if CONFIG_IWLWIFI_DEBUGFS not being defined, then no MGMT and CTRL
  2594. * information will be recorded, but DATA pkt still will be recorded
  2595. * for the reason of iwl_led.c need to control the led blinking based on
  2596. * number of tx and rx data.
  2597. *
  2598. */
  2599. void iwl_update_stats(struct iwl_priv *priv, bool is_tx, __le16 fc, u16 len)
  2600. {
  2601. struct traffic_stats *stats;
  2602. if (is_tx)
  2603. stats = &priv->tx_stats;
  2604. else
  2605. stats = &priv->rx_stats;
  2606. if (ieee80211_is_mgmt(fc)) {
  2607. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  2608. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  2609. stats->mgmt[MANAGEMENT_ASSOC_REQ]++;
  2610. break;
  2611. case cpu_to_le16(IEEE80211_STYPE_ASSOC_RESP):
  2612. stats->mgmt[MANAGEMENT_ASSOC_RESP]++;
  2613. break;
  2614. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  2615. stats->mgmt[MANAGEMENT_REASSOC_REQ]++;
  2616. break;
  2617. case cpu_to_le16(IEEE80211_STYPE_REASSOC_RESP):
  2618. stats->mgmt[MANAGEMENT_REASSOC_RESP]++;
  2619. break;
  2620. case cpu_to_le16(IEEE80211_STYPE_PROBE_REQ):
  2621. stats->mgmt[MANAGEMENT_PROBE_REQ]++;
  2622. break;
  2623. case cpu_to_le16(IEEE80211_STYPE_PROBE_RESP):
  2624. stats->mgmt[MANAGEMENT_PROBE_RESP]++;
  2625. break;
  2626. case cpu_to_le16(IEEE80211_STYPE_BEACON):
  2627. stats->mgmt[MANAGEMENT_BEACON]++;
  2628. break;
  2629. case cpu_to_le16(IEEE80211_STYPE_ATIM):
  2630. stats->mgmt[MANAGEMENT_ATIM]++;
  2631. break;
  2632. case cpu_to_le16(IEEE80211_STYPE_DISASSOC):
  2633. stats->mgmt[MANAGEMENT_DISASSOC]++;
  2634. break;
  2635. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  2636. stats->mgmt[MANAGEMENT_AUTH]++;
  2637. break;
  2638. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  2639. stats->mgmt[MANAGEMENT_DEAUTH]++;
  2640. break;
  2641. case cpu_to_le16(IEEE80211_STYPE_ACTION):
  2642. stats->mgmt[MANAGEMENT_ACTION]++;
  2643. break;
  2644. }
  2645. } else if (ieee80211_is_ctl(fc)) {
  2646. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  2647. case cpu_to_le16(IEEE80211_STYPE_BACK_REQ):
  2648. stats->ctrl[CONTROL_BACK_REQ]++;
  2649. break;
  2650. case cpu_to_le16(IEEE80211_STYPE_BACK):
  2651. stats->ctrl[CONTROL_BACK]++;
  2652. break;
  2653. case cpu_to_le16(IEEE80211_STYPE_PSPOLL):
  2654. stats->ctrl[CONTROL_PSPOLL]++;
  2655. break;
  2656. case cpu_to_le16(IEEE80211_STYPE_RTS):
  2657. stats->ctrl[CONTROL_RTS]++;
  2658. break;
  2659. case cpu_to_le16(IEEE80211_STYPE_CTS):
  2660. stats->ctrl[CONTROL_CTS]++;
  2661. break;
  2662. case cpu_to_le16(IEEE80211_STYPE_ACK):
  2663. stats->ctrl[CONTROL_ACK]++;
  2664. break;
  2665. case cpu_to_le16(IEEE80211_STYPE_CFEND):
  2666. stats->ctrl[CONTROL_CFEND]++;
  2667. break;
  2668. case cpu_to_le16(IEEE80211_STYPE_CFENDACK):
  2669. stats->ctrl[CONTROL_CFENDACK]++;
  2670. break;
  2671. }
  2672. } else {
  2673. /* data */
  2674. stats->data_cnt++;
  2675. stats->data_bytes += len;
  2676. }
  2677. iwl_leds_background(priv);
  2678. }
  2679. EXPORT_SYMBOL(iwl_update_stats);
  2680. #endif
  2681. #ifdef CONFIG_PM
  2682. int iwl_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  2683. {
  2684. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2685. /*
  2686. * This function is called when system goes into suspend state
  2687. * mac80211 will call iwl_mac_stop() from the mac80211 suspend function
  2688. * first but since iwl_mac_stop() has no knowledge of who the caller is,
  2689. * it will not call apm_ops.stop() to stop the DMA operation.
  2690. * Calling apm_ops.stop here to make sure we stop the DMA.
  2691. */
  2692. priv->cfg->ops->lib->apm_ops.stop(priv);
  2693. pci_save_state(pdev);
  2694. pci_disable_device(pdev);
  2695. pci_set_power_state(pdev, PCI_D3hot);
  2696. return 0;
  2697. }
  2698. EXPORT_SYMBOL(iwl_pci_suspend);
  2699. int iwl_pci_resume(struct pci_dev *pdev)
  2700. {
  2701. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2702. int ret;
  2703. pci_set_power_state(pdev, PCI_D0);
  2704. ret = pci_enable_device(pdev);
  2705. if (ret)
  2706. return ret;
  2707. pci_restore_state(pdev);
  2708. iwl_enable_interrupts(priv);
  2709. return 0;
  2710. }
  2711. EXPORT_SYMBOL(iwl_pci_resume);
  2712. #endif /* CONFIG_PM */