s2io.h 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119
  1. /************************************************************************
  2. * s2io.h: A Linux PCI-X Ethernet driver for Neterion 10GbE Server NIC
  3. * Copyright(c) 2002-2007 Neterion Inc.
  4. * This software may be used and distributed according to the terms of
  5. * the GNU General Public License (GPL), incorporated herein by reference.
  6. * Drivers based on or derived from this code fall under the GPL and must
  7. * retain the authorship, copyright and license notice. This file is not
  8. * a complete program and may only be used when the entire operating
  9. * system is licensed under the GPL.
  10. * See the file COPYING in this distribution for more information.
  11. ************************************************************************/
  12. #ifndef _S2IO_H
  13. #define _S2IO_H
  14. #define TBD 0
  15. #define s2BIT(loc) (0x8000000000000000ULL >> (loc))
  16. #define vBIT(val, loc, sz) (((u64)val) << (64-loc-sz))
  17. #define INV(d) ((d&0xff)<<24) | (((d>>8)&0xff)<<16) | (((d>>16)&0xff)<<8)| ((d>>24)&0xff)
  18. #ifndef BOOL
  19. #define BOOL int
  20. #endif
  21. #ifndef TRUE
  22. #define TRUE 1
  23. #define FALSE 0
  24. #endif
  25. #undef SUCCESS
  26. #define SUCCESS 0
  27. #define FAILURE -1
  28. #define S2IO_MINUS_ONE 0xFFFFFFFFFFFFFFFFULL
  29. #define S2IO_DISABLE_MAC_ENTRY 0xFFFFFFFFFFFFULL
  30. #define S2IO_MAX_PCI_CONFIG_SPACE_REINIT 100
  31. #define S2IO_BIT_RESET 1
  32. #define S2IO_BIT_SET 2
  33. #define CHECKBIT(value, nbit) (value & (1 << nbit))
  34. /* Maximum time to flicker LED when asked to identify NIC using ethtool */
  35. #define MAX_FLICKER_TIME 60000 /* 60 Secs */
  36. /* Maximum outstanding splits to be configured into xena. */
  37. enum {
  38. XENA_ONE_SPLIT_TRANSACTION = 0,
  39. XENA_TWO_SPLIT_TRANSACTION = 1,
  40. XENA_THREE_SPLIT_TRANSACTION = 2,
  41. XENA_FOUR_SPLIT_TRANSACTION = 3,
  42. XENA_EIGHT_SPLIT_TRANSACTION = 4,
  43. XENA_TWELVE_SPLIT_TRANSACTION = 5,
  44. XENA_SIXTEEN_SPLIT_TRANSACTION = 6,
  45. XENA_THIRTYTWO_SPLIT_TRANSACTION = 7
  46. };
  47. #define XENA_MAX_OUTSTANDING_SPLITS(n) (n << 4)
  48. /* OS concerned variables and constants */
  49. #define WATCH_DOG_TIMEOUT 15*HZ
  50. #define EFILL 0x1234
  51. #define ALIGN_SIZE 127
  52. #define PCIX_COMMAND_REGISTER 0x62
  53. /*
  54. * Debug related variables.
  55. */
  56. /* different debug levels. */
  57. #define ERR_DBG 0
  58. #define INIT_DBG 1
  59. #define INFO_DBG 2
  60. #define TX_DBG 3
  61. #define INTR_DBG 4
  62. /* Global variable that defines the present debug level of the driver. */
  63. static int debug_level = ERR_DBG;
  64. /* DEBUG message print. */
  65. #define DBG_PRINT(dbg_level, args...) if(!(debug_level<dbg_level)) printk(args)
  66. #ifndef DMA_ERROR_CODE
  67. #define DMA_ERROR_CODE (~(dma_addr_t)0x0)
  68. #endif
  69. /* Protocol assist features of the NIC */
  70. #define L3_CKSUM_OK 0xFFFF
  71. #define L4_CKSUM_OK 0xFFFF
  72. #define S2IO_JUMBO_SIZE 9600
  73. /* Driver statistics maintained by driver */
  74. struct swStat {
  75. unsigned long long single_ecc_errs;
  76. unsigned long long double_ecc_errs;
  77. unsigned long long parity_err_cnt;
  78. unsigned long long serious_err_cnt;
  79. unsigned long long soft_reset_cnt;
  80. unsigned long long fifo_full_cnt;
  81. unsigned long long ring_full_cnt[8];
  82. /* LRO statistics */
  83. unsigned long long clubbed_frms_cnt;
  84. unsigned long long sending_both;
  85. unsigned long long outof_sequence_pkts;
  86. unsigned long long flush_max_pkts;
  87. unsigned long long sum_avg_pkts_aggregated;
  88. unsigned long long num_aggregations;
  89. /* Other statistics */
  90. unsigned long long mem_alloc_fail_cnt;
  91. unsigned long long pci_map_fail_cnt;
  92. unsigned long long watchdog_timer_cnt;
  93. unsigned long long mem_allocated;
  94. unsigned long long mem_freed;
  95. unsigned long long link_up_cnt;
  96. unsigned long long link_down_cnt;
  97. unsigned long long link_up_time;
  98. unsigned long long link_down_time;
  99. /* Transfer Code statistics */
  100. unsigned long long tx_buf_abort_cnt;
  101. unsigned long long tx_desc_abort_cnt;
  102. unsigned long long tx_parity_err_cnt;
  103. unsigned long long tx_link_loss_cnt;
  104. unsigned long long tx_list_proc_err_cnt;
  105. unsigned long long rx_parity_err_cnt;
  106. unsigned long long rx_abort_cnt;
  107. unsigned long long rx_parity_abort_cnt;
  108. unsigned long long rx_rda_fail_cnt;
  109. unsigned long long rx_unkn_prot_cnt;
  110. unsigned long long rx_fcs_err_cnt;
  111. unsigned long long rx_buf_size_err_cnt;
  112. unsigned long long rx_rxd_corrupt_cnt;
  113. unsigned long long rx_unkn_err_cnt;
  114. /* Error/alarm statistics*/
  115. unsigned long long tda_err_cnt;
  116. unsigned long long pfc_err_cnt;
  117. unsigned long long pcc_err_cnt;
  118. unsigned long long tti_err_cnt;
  119. unsigned long long lso_err_cnt;
  120. unsigned long long tpa_err_cnt;
  121. unsigned long long sm_err_cnt;
  122. unsigned long long mac_tmac_err_cnt;
  123. unsigned long long mac_rmac_err_cnt;
  124. unsigned long long xgxs_txgxs_err_cnt;
  125. unsigned long long xgxs_rxgxs_err_cnt;
  126. unsigned long long rc_err_cnt;
  127. unsigned long long prc_pcix_err_cnt;
  128. unsigned long long rpa_err_cnt;
  129. unsigned long long rda_err_cnt;
  130. unsigned long long rti_err_cnt;
  131. unsigned long long mc_err_cnt;
  132. };
  133. /* Xpak releated alarm and warnings */
  134. struct xpakStat {
  135. u64 alarm_transceiver_temp_high;
  136. u64 alarm_transceiver_temp_low;
  137. u64 alarm_laser_bias_current_high;
  138. u64 alarm_laser_bias_current_low;
  139. u64 alarm_laser_output_power_high;
  140. u64 alarm_laser_output_power_low;
  141. u64 warn_transceiver_temp_high;
  142. u64 warn_transceiver_temp_low;
  143. u64 warn_laser_bias_current_high;
  144. u64 warn_laser_bias_current_low;
  145. u64 warn_laser_output_power_high;
  146. u64 warn_laser_output_power_low;
  147. u64 xpak_regs_stat;
  148. u32 xpak_timer_count;
  149. };
  150. /* The statistics block of Xena */
  151. struct stat_block {
  152. /* Tx MAC statistics counters. */
  153. __le32 tmac_data_octets;
  154. __le32 tmac_frms;
  155. __le64 tmac_drop_frms;
  156. __le32 tmac_bcst_frms;
  157. __le32 tmac_mcst_frms;
  158. __le64 tmac_pause_ctrl_frms;
  159. __le32 tmac_ucst_frms;
  160. __le32 tmac_ttl_octets;
  161. __le32 tmac_any_err_frms;
  162. __le32 tmac_nucst_frms;
  163. __le64 tmac_ttl_less_fb_octets;
  164. __le64 tmac_vld_ip_octets;
  165. __le32 tmac_drop_ip;
  166. __le32 tmac_vld_ip;
  167. __le32 tmac_rst_tcp;
  168. __le32 tmac_icmp;
  169. __le64 tmac_tcp;
  170. __le32 reserved_0;
  171. __le32 tmac_udp;
  172. /* Rx MAC Statistics counters. */
  173. __le32 rmac_data_octets;
  174. __le32 rmac_vld_frms;
  175. __le64 rmac_fcs_err_frms;
  176. __le64 rmac_drop_frms;
  177. __le32 rmac_vld_bcst_frms;
  178. __le32 rmac_vld_mcst_frms;
  179. __le32 rmac_out_rng_len_err_frms;
  180. __le32 rmac_in_rng_len_err_frms;
  181. __le64 rmac_long_frms;
  182. __le64 rmac_pause_ctrl_frms;
  183. __le64 rmac_unsup_ctrl_frms;
  184. __le32 rmac_accepted_ucst_frms;
  185. __le32 rmac_ttl_octets;
  186. __le32 rmac_discarded_frms;
  187. __le32 rmac_accepted_nucst_frms;
  188. __le32 reserved_1;
  189. __le32 rmac_drop_events;
  190. __le64 rmac_ttl_less_fb_octets;
  191. __le64 rmac_ttl_frms;
  192. __le64 reserved_2;
  193. __le32 rmac_usized_frms;
  194. __le32 reserved_3;
  195. __le32 rmac_frag_frms;
  196. __le32 rmac_osized_frms;
  197. __le32 reserved_4;
  198. __le32 rmac_jabber_frms;
  199. __le64 rmac_ttl_64_frms;
  200. __le64 rmac_ttl_65_127_frms;
  201. __le64 reserved_5;
  202. __le64 rmac_ttl_128_255_frms;
  203. __le64 rmac_ttl_256_511_frms;
  204. __le64 reserved_6;
  205. __le64 rmac_ttl_512_1023_frms;
  206. __le64 rmac_ttl_1024_1518_frms;
  207. __le32 rmac_ip;
  208. __le32 reserved_7;
  209. __le64 rmac_ip_octets;
  210. __le32 rmac_drop_ip;
  211. __le32 rmac_hdr_err_ip;
  212. __le32 reserved_8;
  213. __le32 rmac_icmp;
  214. __le64 rmac_tcp;
  215. __le32 rmac_err_drp_udp;
  216. __le32 rmac_udp;
  217. __le64 rmac_xgmii_err_sym;
  218. __le64 rmac_frms_q0;
  219. __le64 rmac_frms_q1;
  220. __le64 rmac_frms_q2;
  221. __le64 rmac_frms_q3;
  222. __le64 rmac_frms_q4;
  223. __le64 rmac_frms_q5;
  224. __le64 rmac_frms_q6;
  225. __le64 rmac_frms_q7;
  226. __le16 rmac_full_q3;
  227. __le16 rmac_full_q2;
  228. __le16 rmac_full_q1;
  229. __le16 rmac_full_q0;
  230. __le16 rmac_full_q7;
  231. __le16 rmac_full_q6;
  232. __le16 rmac_full_q5;
  233. __le16 rmac_full_q4;
  234. __le32 reserved_9;
  235. __le32 rmac_pause_cnt;
  236. __le64 rmac_xgmii_data_err_cnt;
  237. __le64 rmac_xgmii_ctrl_err_cnt;
  238. __le32 rmac_err_tcp;
  239. __le32 rmac_accepted_ip;
  240. /* PCI/PCI-X Read transaction statistics. */
  241. __le32 new_rd_req_cnt;
  242. __le32 rd_req_cnt;
  243. __le32 rd_rtry_cnt;
  244. __le32 new_rd_req_rtry_cnt;
  245. /* PCI/PCI-X Write/Read transaction statistics. */
  246. __le32 wr_req_cnt;
  247. __le32 wr_rtry_rd_ack_cnt;
  248. __le32 new_wr_req_rtry_cnt;
  249. __le32 new_wr_req_cnt;
  250. __le32 wr_disc_cnt;
  251. __le32 wr_rtry_cnt;
  252. /* PCI/PCI-X Write / DMA Transaction statistics. */
  253. __le32 txp_wr_cnt;
  254. __le32 rd_rtry_wr_ack_cnt;
  255. __le32 txd_wr_cnt;
  256. __le32 txd_rd_cnt;
  257. __le32 rxd_wr_cnt;
  258. __le32 rxd_rd_cnt;
  259. __le32 rxf_wr_cnt;
  260. __le32 txf_rd_cnt;
  261. /* Tx MAC statistics overflow counters. */
  262. __le32 tmac_data_octets_oflow;
  263. __le32 tmac_frms_oflow;
  264. __le32 tmac_bcst_frms_oflow;
  265. __le32 tmac_mcst_frms_oflow;
  266. __le32 tmac_ucst_frms_oflow;
  267. __le32 tmac_ttl_octets_oflow;
  268. __le32 tmac_any_err_frms_oflow;
  269. __le32 tmac_nucst_frms_oflow;
  270. __le64 tmac_vlan_frms;
  271. __le32 tmac_drop_ip_oflow;
  272. __le32 tmac_vld_ip_oflow;
  273. __le32 tmac_rst_tcp_oflow;
  274. __le32 tmac_icmp_oflow;
  275. __le32 tpa_unknown_protocol;
  276. __le32 tmac_udp_oflow;
  277. __le32 reserved_10;
  278. __le32 tpa_parse_failure;
  279. /* Rx MAC Statistics overflow counters. */
  280. __le32 rmac_data_octets_oflow;
  281. __le32 rmac_vld_frms_oflow;
  282. __le32 rmac_vld_bcst_frms_oflow;
  283. __le32 rmac_vld_mcst_frms_oflow;
  284. __le32 rmac_accepted_ucst_frms_oflow;
  285. __le32 rmac_ttl_octets_oflow;
  286. __le32 rmac_discarded_frms_oflow;
  287. __le32 rmac_accepted_nucst_frms_oflow;
  288. __le32 rmac_usized_frms_oflow;
  289. __le32 rmac_drop_events_oflow;
  290. __le32 rmac_frag_frms_oflow;
  291. __le32 rmac_osized_frms_oflow;
  292. __le32 rmac_ip_oflow;
  293. __le32 rmac_jabber_frms_oflow;
  294. __le32 rmac_icmp_oflow;
  295. __le32 rmac_drop_ip_oflow;
  296. __le32 rmac_err_drp_udp_oflow;
  297. __le32 rmac_udp_oflow;
  298. __le32 reserved_11;
  299. __le32 rmac_pause_cnt_oflow;
  300. __le64 rmac_ttl_1519_4095_frms;
  301. __le64 rmac_ttl_4096_8191_frms;
  302. __le64 rmac_ttl_8192_max_frms;
  303. __le64 rmac_ttl_gt_max_frms;
  304. __le64 rmac_osized_alt_frms;
  305. __le64 rmac_jabber_alt_frms;
  306. __le64 rmac_gt_max_alt_frms;
  307. __le64 rmac_vlan_frms;
  308. __le32 rmac_len_discard;
  309. __le32 rmac_fcs_discard;
  310. __le32 rmac_pf_discard;
  311. __le32 rmac_da_discard;
  312. __le32 rmac_red_discard;
  313. __le32 rmac_rts_discard;
  314. __le32 reserved_12;
  315. __le32 rmac_ingm_full_discard;
  316. __le32 reserved_13;
  317. __le32 rmac_accepted_ip_oflow;
  318. __le32 reserved_14;
  319. __le32 link_fault_cnt;
  320. u8 buffer[20];
  321. struct swStat sw_stat;
  322. struct xpakStat xpak_stat;
  323. };
  324. /* Default value for 'vlan_strip_tag' configuration parameter */
  325. #define NO_STRIP_IN_PROMISC 2
  326. /*
  327. * Structures representing different init time configuration
  328. * parameters of the NIC.
  329. */
  330. #define MAX_TX_FIFOS 8
  331. #define MAX_RX_RINGS 8
  332. #define FIFO_DEFAULT_NUM 1
  333. #define MAX_RX_DESC_1 (MAX_RX_RINGS * MAX_RX_BLOCKS_PER_RING * 127 )
  334. #define MAX_RX_DESC_2 (MAX_RX_RINGS * MAX_RX_BLOCKS_PER_RING * 85 )
  335. #define MAX_RX_DESC_3 (MAX_RX_RINGS * MAX_RX_BLOCKS_PER_RING * 85 )
  336. #define MAX_TX_DESC (MAX_AVAILABLE_TXDS)
  337. /* FIFO mappings for all possible number of fifos configured */
  338. static int fifo_map[][MAX_TX_FIFOS] = {
  339. {0, 0, 0, 0, 0, 0, 0, 0},
  340. {0, 0, 0, 0, 1, 1, 1, 1},
  341. {0, 0, 0, 1, 1, 1, 2, 2},
  342. {0, 0, 1, 1, 2, 2, 3, 3},
  343. {0, 0, 1, 1, 2, 2, 3, 4},
  344. {0, 0, 1, 1, 2, 3, 4, 5},
  345. {0, 0, 1, 2, 3, 4, 5, 6},
  346. {0, 1, 2, 3, 4, 5, 6, 7},
  347. };
  348. /* Maintains Per FIFO related information. */
  349. struct tx_fifo_config {
  350. #define MAX_AVAILABLE_TXDS 8192
  351. u32 fifo_len; /* specifies len of FIFO upto 8192, ie no of TxDLs */
  352. /* Priority definition */
  353. #define TX_FIFO_PRI_0 0 /*Highest */
  354. #define TX_FIFO_PRI_1 1
  355. #define TX_FIFO_PRI_2 2
  356. #define TX_FIFO_PRI_3 3
  357. #define TX_FIFO_PRI_4 4
  358. #define TX_FIFO_PRI_5 5
  359. #define TX_FIFO_PRI_6 6
  360. #define TX_FIFO_PRI_7 7 /*lowest */
  361. u8 fifo_priority; /* specifies pointer level for FIFO */
  362. /* user should not set twos fifos with same pri */
  363. u8 f_no_snoop;
  364. #define NO_SNOOP_TXD 0x01
  365. #define NO_SNOOP_TXD_BUFFER 0x02
  366. };
  367. /* Maintains per Ring related information */
  368. struct rx_ring_config {
  369. u32 num_rxd; /*No of RxDs per Rx Ring */
  370. #define RX_RING_PRI_0 0 /* highest */
  371. #define RX_RING_PRI_1 1
  372. #define RX_RING_PRI_2 2
  373. #define RX_RING_PRI_3 3
  374. #define RX_RING_PRI_4 4
  375. #define RX_RING_PRI_5 5
  376. #define RX_RING_PRI_6 6
  377. #define RX_RING_PRI_7 7 /* lowest */
  378. u8 ring_priority; /*Specifies service priority of ring */
  379. /* OSM should not set any two rings with same priority */
  380. u8 ring_org; /*Organization of ring */
  381. #define RING_ORG_BUFF1 0x01
  382. #define RX_RING_ORG_BUFF3 0x03
  383. #define RX_RING_ORG_BUFF5 0x05
  384. u8 f_no_snoop;
  385. #define NO_SNOOP_RXD 0x01
  386. #define NO_SNOOP_RXD_BUFFER 0x02
  387. };
  388. /* This structure provides contains values of the tunable parameters
  389. * of the H/W
  390. */
  391. struct config_param {
  392. /* Tx Side */
  393. u32 tx_fifo_num; /*Number of Tx FIFOs */
  394. u8 fifo_mapping[MAX_TX_FIFOS];
  395. struct tx_fifo_config tx_cfg[MAX_TX_FIFOS]; /*Per-Tx FIFO config */
  396. u32 max_txds; /*Max no. of Tx buffer descriptor per TxDL */
  397. u64 tx_intr_type;
  398. #define INTA 0
  399. #define MSI_X 2
  400. u8 intr_type;
  401. u8 napi;
  402. /* Specifies if Tx Intr is UTILZ or PER_LIST type. */
  403. /* Rx Side */
  404. u32 rx_ring_num; /*Number of receive rings */
  405. #define MAX_RX_BLOCKS_PER_RING 150
  406. struct rx_ring_config rx_cfg[MAX_RX_RINGS]; /*Per-Rx Ring config */
  407. #define HEADER_ETHERNET_II_802_3_SIZE 14
  408. #define HEADER_802_2_SIZE 3
  409. #define HEADER_SNAP_SIZE 5
  410. #define HEADER_VLAN_SIZE 4
  411. #define MIN_MTU 46
  412. #define MAX_PYLD 1500
  413. #define MAX_MTU (MAX_PYLD+18)
  414. #define MAX_MTU_VLAN (MAX_PYLD+22)
  415. #define MAX_PYLD_JUMBO 9600
  416. #define MAX_MTU_JUMBO (MAX_PYLD_JUMBO+18)
  417. #define MAX_MTU_JUMBO_VLAN (MAX_PYLD_JUMBO+22)
  418. u16 bus_speed;
  419. int max_mc_addr; /* xena=64 herc=256 */
  420. int max_mac_addr; /* xena=16 herc=64 */
  421. int mc_start_offset; /* xena=16 herc=64 */
  422. u8 multiq;
  423. };
  424. /* Structure representing MAC Addrs */
  425. struct mac_addr {
  426. u8 mac_addr[ETH_ALEN];
  427. };
  428. /* Structure that represent every FIFO element in the BAR1
  429. * Address location.
  430. */
  431. struct TxFIFO_element {
  432. u64 TxDL_Pointer;
  433. u64 List_Control;
  434. #define TX_FIFO_LAST_TXD_NUM( val) vBIT(val,0,8)
  435. #define TX_FIFO_FIRST_LIST s2BIT(14)
  436. #define TX_FIFO_LAST_LIST s2BIT(15)
  437. #define TX_FIFO_FIRSTNLAST_LIST vBIT(3,14,2)
  438. #define TX_FIFO_SPECIAL_FUNC s2BIT(23)
  439. #define TX_FIFO_DS_NO_SNOOP s2BIT(31)
  440. #define TX_FIFO_BUFF_NO_SNOOP s2BIT(30)
  441. };
  442. /* Tx descriptor structure */
  443. struct TxD {
  444. u64 Control_1;
  445. /* bit mask */
  446. #define TXD_LIST_OWN_XENA s2BIT(7)
  447. #define TXD_T_CODE (s2BIT(12)|s2BIT(13)|s2BIT(14)|s2BIT(15))
  448. #define TXD_T_CODE_OK(val) (|(val & TXD_T_CODE))
  449. #define GET_TXD_T_CODE(val) ((val & TXD_T_CODE)<<12)
  450. #define TXD_GATHER_CODE (s2BIT(22) | s2BIT(23))
  451. #define TXD_GATHER_CODE_FIRST s2BIT(22)
  452. #define TXD_GATHER_CODE_LAST s2BIT(23)
  453. #define TXD_TCP_LSO_EN s2BIT(30)
  454. #define TXD_UDP_COF_EN s2BIT(31)
  455. #define TXD_UFO_EN s2BIT(31) | s2BIT(30)
  456. #define TXD_TCP_LSO_MSS(val) vBIT(val,34,14)
  457. #define TXD_UFO_MSS(val) vBIT(val,34,14)
  458. #define TXD_BUFFER0_SIZE(val) vBIT(val,48,16)
  459. u64 Control_2;
  460. #define TXD_TX_CKO_CONTROL (s2BIT(5)|s2BIT(6)|s2BIT(7))
  461. #define TXD_TX_CKO_IPV4_EN s2BIT(5)
  462. #define TXD_TX_CKO_TCP_EN s2BIT(6)
  463. #define TXD_TX_CKO_UDP_EN s2BIT(7)
  464. #define TXD_VLAN_ENABLE s2BIT(15)
  465. #define TXD_VLAN_TAG(val) vBIT(val,16,16)
  466. #define TXD_INT_NUMBER(val) vBIT(val,34,6)
  467. #define TXD_INT_TYPE_PER_LIST s2BIT(47)
  468. #define TXD_INT_TYPE_UTILZ s2BIT(46)
  469. #define TXD_SET_MARKER vBIT(0x6,0,4)
  470. u64 Buffer_Pointer;
  471. u64 Host_Control; /* reserved for host */
  472. };
  473. /* Structure to hold the phy and virt addr of every TxDL. */
  474. struct list_info_hold {
  475. dma_addr_t list_phy_addr;
  476. void *list_virt_addr;
  477. };
  478. /* Rx descriptor structure for 1 buffer mode */
  479. struct RxD_t {
  480. u64 Host_Control; /* reserved for host */
  481. u64 Control_1;
  482. #define RXD_OWN_XENA s2BIT(7)
  483. #define RXD_T_CODE (s2BIT(12)|s2BIT(13)|s2BIT(14)|s2BIT(15))
  484. #define RXD_FRAME_PROTO vBIT(0xFFFF,24,8)
  485. #define RXD_FRAME_PROTO_IPV4 s2BIT(27)
  486. #define RXD_FRAME_PROTO_IPV6 s2BIT(28)
  487. #define RXD_FRAME_IP_FRAG s2BIT(29)
  488. #define RXD_FRAME_PROTO_TCP s2BIT(30)
  489. #define RXD_FRAME_PROTO_UDP s2BIT(31)
  490. #define TCP_OR_UDP_FRAME (RXD_FRAME_PROTO_TCP | RXD_FRAME_PROTO_UDP)
  491. #define RXD_GET_L3_CKSUM(val) ((u16)(val>> 16) & 0xFFFF)
  492. #define RXD_GET_L4_CKSUM(val) ((u16)(val) & 0xFFFF)
  493. u64 Control_2;
  494. #define THE_RXD_MARK 0x3
  495. #define SET_RXD_MARKER vBIT(THE_RXD_MARK, 0, 2)
  496. #define GET_RXD_MARKER(ctrl) ((ctrl & SET_RXD_MARKER) >> 62)
  497. #define MASK_VLAN_TAG vBIT(0xFFFF,48,16)
  498. #define SET_VLAN_TAG(val) vBIT(val,48,16)
  499. #define SET_NUM_TAG(val) vBIT(val,16,32)
  500. };
  501. /* Rx descriptor structure for 1 buffer mode */
  502. struct RxD1 {
  503. struct RxD_t h;
  504. #define MASK_BUFFER0_SIZE_1 vBIT(0x3FFF,2,14)
  505. #define SET_BUFFER0_SIZE_1(val) vBIT(val,2,14)
  506. #define RXD_GET_BUFFER0_SIZE_1(_Control_2) \
  507. (u16)((_Control_2 & MASK_BUFFER0_SIZE_1) >> 48)
  508. u64 Buffer0_ptr;
  509. };
  510. /* Rx descriptor structure for 3 or 2 buffer mode */
  511. struct RxD3 {
  512. struct RxD_t h;
  513. #define MASK_BUFFER0_SIZE_3 vBIT(0xFF,2,14)
  514. #define MASK_BUFFER1_SIZE_3 vBIT(0xFFFF,16,16)
  515. #define MASK_BUFFER2_SIZE_3 vBIT(0xFFFF,32,16)
  516. #define SET_BUFFER0_SIZE_3(val) vBIT(val,8,8)
  517. #define SET_BUFFER1_SIZE_3(val) vBIT(val,16,16)
  518. #define SET_BUFFER2_SIZE_3(val) vBIT(val,32,16)
  519. #define RXD_GET_BUFFER0_SIZE_3(Control_2) \
  520. (u8)((Control_2 & MASK_BUFFER0_SIZE_3) >> 48)
  521. #define RXD_GET_BUFFER1_SIZE_3(Control_2) \
  522. (u16)((Control_2 & MASK_BUFFER1_SIZE_3) >> 32)
  523. #define RXD_GET_BUFFER2_SIZE_3(Control_2) \
  524. (u16)((Control_2 & MASK_BUFFER2_SIZE_3) >> 16)
  525. #define BUF0_LEN 40
  526. #define BUF1_LEN 1
  527. u64 Buffer0_ptr;
  528. u64 Buffer1_ptr;
  529. u64 Buffer2_ptr;
  530. };
  531. /* Structure that represents the Rx descriptor block which contains
  532. * 128 Rx descriptors.
  533. */
  534. struct RxD_block {
  535. #define MAX_RXDS_PER_BLOCK_1 127
  536. struct RxD1 rxd[MAX_RXDS_PER_BLOCK_1];
  537. u64 reserved_0;
  538. #define END_OF_BLOCK 0xFEFFFFFFFFFFFFFFULL
  539. u64 reserved_1; /* 0xFEFFFFFFFFFFFFFF to mark last
  540. * Rxd in this blk */
  541. u64 reserved_2_pNext_RxD_block; /* Logical ptr to next */
  542. u64 pNext_RxD_Blk_physical; /* Buff0_ptr.In a 32 bit arch
  543. * the upper 32 bits should
  544. * be 0 */
  545. };
  546. #define SIZE_OF_BLOCK 4096
  547. #define RXD_MODE_1 0 /* One Buffer mode */
  548. #define RXD_MODE_3B 1 /* Two Buffer mode */
  549. /* Structure to hold virtual addresses of Buf0 and Buf1 in
  550. * 2buf mode. */
  551. struct buffAdd {
  552. void *ba_0_org;
  553. void *ba_1_org;
  554. void *ba_0;
  555. void *ba_1;
  556. };
  557. /* Structure which stores all the MAC control parameters */
  558. /* This structure stores the offset of the RxD in the ring
  559. * from which the Rx Interrupt processor can start picking
  560. * up the RxDs for processing.
  561. */
  562. struct rx_curr_get_info {
  563. u32 block_index;
  564. u32 offset;
  565. u32 ring_len;
  566. };
  567. struct rx_curr_put_info {
  568. u32 block_index;
  569. u32 offset;
  570. u32 ring_len;
  571. };
  572. /* This structure stores the offset of the TxDl in the FIFO
  573. * from which the Tx Interrupt processor can start picking
  574. * up the TxDLs for send complete interrupt processing.
  575. */
  576. struct tx_curr_get_info {
  577. u32 offset;
  578. u32 fifo_len;
  579. };
  580. struct tx_curr_put_info {
  581. u32 offset;
  582. u32 fifo_len;
  583. };
  584. struct rxd_info {
  585. void *virt_addr;
  586. dma_addr_t dma_addr;
  587. };
  588. /* Structure that holds the Phy and virt addresses of the Blocks */
  589. struct rx_block_info {
  590. void *block_virt_addr;
  591. dma_addr_t block_dma_addr;
  592. struct rxd_info *rxds;
  593. };
  594. /* Ring specific structure */
  595. struct ring_info {
  596. /* The ring number */
  597. int ring_no;
  598. /*
  599. * Place holders for the virtual and physical addresses of
  600. * all the Rx Blocks
  601. */
  602. struct rx_block_info rx_blocks[MAX_RX_BLOCKS_PER_RING];
  603. int block_count;
  604. int pkt_cnt;
  605. /*
  606. * Put pointer info which indictes which RxD has to be replenished
  607. * with a new buffer.
  608. */
  609. struct rx_curr_put_info rx_curr_put_info;
  610. /*
  611. * Get pointer info which indictes which is the last RxD that was
  612. * processed by the driver.
  613. */
  614. struct rx_curr_get_info rx_curr_get_info;
  615. /* Index to the absolute position of the put pointer of Rx ring */
  616. int put_pos;
  617. /* Buffer Address store. */
  618. struct buffAdd **ba;
  619. struct s2io_nic *nic;
  620. };
  621. /* Fifo specific structure */
  622. struct fifo_info {
  623. /* FIFO number */
  624. int fifo_no;
  625. /* Maximum TxDs per TxDL */
  626. int max_txds;
  627. /* Place holder of all the TX List's Phy and Virt addresses. */
  628. struct list_info_hold *list_info;
  629. /*
  630. * Current offset within the tx FIFO where driver would write
  631. * new Tx frame
  632. */
  633. struct tx_curr_put_info tx_curr_put_info;
  634. /*
  635. * Current offset within tx FIFO from where the driver would start freeing
  636. * the buffers
  637. */
  638. struct tx_curr_get_info tx_curr_get_info;
  639. #define FIFO_QUEUE_START 0
  640. #define FIFO_QUEUE_STOP 1
  641. int queue_state;
  642. /* copy of sp->dev pointer */
  643. struct net_device *dev;
  644. /* copy of multiq status */
  645. u8 multiq;
  646. /* Per fifo lock */
  647. spinlock_t tx_lock;
  648. /* Per fifo UFO in band structure */
  649. u64 *ufo_in_band_v;
  650. struct s2io_nic *nic;
  651. } ____cacheline_aligned;
  652. /* Information related to the Tx and Rx FIFOs and Rings of Xena
  653. * is maintained in this structure.
  654. */
  655. struct mac_info {
  656. /* tx side stuff */
  657. /* logical pointer of start of each Tx FIFO */
  658. struct TxFIFO_element __iomem *tx_FIFO_start[MAX_TX_FIFOS];
  659. /* Fifo specific structure */
  660. struct fifo_info fifos[MAX_TX_FIFOS];
  661. /* Save virtual address of TxD page with zero DMA addr(if any) */
  662. void *zerodma_virt_addr;
  663. /* rx side stuff */
  664. /* Ring specific structure */
  665. struct ring_info rings[MAX_RX_RINGS];
  666. u16 rmac_pause_time;
  667. u16 mc_pause_threshold_q0q3;
  668. u16 mc_pause_threshold_q4q7;
  669. void *stats_mem; /* orignal pointer to allocated mem */
  670. dma_addr_t stats_mem_phy; /* Physical address of the stat block */
  671. u32 stats_mem_sz;
  672. struct stat_block *stats_info; /* Logical address of the stat block */
  673. };
  674. /* structure representing the user defined MAC addresses */
  675. struct usr_addr {
  676. char addr[ETH_ALEN];
  677. int usage_cnt;
  678. };
  679. /* Default Tunable parameters of the NIC. */
  680. #define DEFAULT_FIFO_0_LEN 4096
  681. #define DEFAULT_FIFO_1_7_LEN 512
  682. #define SMALL_BLK_CNT 30
  683. #define LARGE_BLK_CNT 100
  684. /*
  685. * Structure to keep track of the MSI-X vectors and the corresponding
  686. * argument registered against each vector
  687. */
  688. #define MAX_REQUESTED_MSI_X 17
  689. struct s2io_msix_entry
  690. {
  691. u16 vector;
  692. u16 entry;
  693. void *arg;
  694. u8 type;
  695. #define MSIX_FIFO_TYPE 1
  696. #define MSIX_RING_TYPE 2
  697. u8 in_use;
  698. #define MSIX_REGISTERED_SUCCESS 0xAA
  699. };
  700. struct msix_info_st {
  701. u64 addr;
  702. u64 data;
  703. };
  704. /* Data structure to represent a LRO session */
  705. struct lro {
  706. struct sk_buff *parent;
  707. struct sk_buff *last_frag;
  708. u8 *l2h;
  709. struct iphdr *iph;
  710. struct tcphdr *tcph;
  711. u32 tcp_next_seq;
  712. __be32 tcp_ack;
  713. int total_len;
  714. int frags_len;
  715. int sg_num;
  716. int in_use;
  717. __be16 window;
  718. u32 cur_tsval;
  719. __be32 cur_tsecr;
  720. u8 saw_ts;
  721. };
  722. /* These flags represent the devices temporary state */
  723. enum s2io_device_state_t
  724. {
  725. __S2IO_STATE_LINK_TASK=0,
  726. __S2IO_STATE_CARD_UP
  727. };
  728. /* Structure representing one instance of the NIC */
  729. struct s2io_nic {
  730. int rxd_mode;
  731. /*
  732. * Count of packets to be processed in a given iteration, it will be indicated
  733. * by the quota field of the device structure when NAPI is enabled.
  734. */
  735. int pkts_to_process;
  736. struct net_device *dev;
  737. struct napi_struct napi;
  738. struct mac_info mac_control;
  739. struct config_param config;
  740. struct pci_dev *pdev;
  741. void __iomem *bar0;
  742. void __iomem *bar1;
  743. #define MAX_MAC_SUPPORTED 16
  744. #define MAX_SUPPORTED_MULTICASTS MAX_MAC_SUPPORTED
  745. struct mac_addr def_mac_addr[256];
  746. struct net_device_stats stats;
  747. int high_dma_flag;
  748. int device_enabled_once;
  749. char name[60];
  750. struct tasklet_struct task;
  751. volatile unsigned long tasklet_status;
  752. /* Timer that handles I/O errors/exceptions */
  753. struct timer_list alarm_timer;
  754. /* Space to back up the PCI config space */
  755. u32 config_space[256 / sizeof(u32)];
  756. atomic_t rx_bufs_left[MAX_RX_RINGS];
  757. spinlock_t put_lock;
  758. #define PROMISC 1
  759. #define ALL_MULTI 2
  760. #define MAX_ADDRS_SUPPORTED 64
  761. u16 usr_addr_count;
  762. u16 mc_addr_count;
  763. struct usr_addr usr_addrs[256];
  764. u16 m_cast_flg;
  765. u16 all_multi_pos;
  766. u16 promisc_flg;
  767. /* Id timer, used to blink NIC to physically identify NIC. */
  768. struct timer_list id_timer;
  769. /* Restart timer, used to restart NIC if the device is stuck and
  770. * a schedule task that will set the correct Link state once the
  771. * NIC's PHY has stabilized after a state change.
  772. */
  773. struct work_struct rst_timer_task;
  774. struct work_struct set_link_task;
  775. /* Flag that can be used to turn on or turn off the Rx checksum
  776. * offload feature.
  777. */
  778. int rx_csum;
  779. /* after blink, the adapter must be restored with original
  780. * values.
  781. */
  782. u64 adapt_ctrl_org;
  783. /* Last known link state. */
  784. u16 last_link_state;
  785. #define LINK_DOWN 1
  786. #define LINK_UP 2
  787. int task_flag;
  788. unsigned long long start_time;
  789. struct vlan_group *vlgrp;
  790. #define MSIX_FLG 0xA5
  791. struct msix_entry *entries;
  792. int msi_detected;
  793. wait_queue_head_t msi_wait;
  794. struct s2io_msix_entry *s2io_entries;
  795. char desc[MAX_REQUESTED_MSI_X][25];
  796. int avail_msix_vectors; /* No. of MSI-X vectors granted by system */
  797. struct msix_info_st msix_info[0x3f];
  798. #define XFRAME_I_DEVICE 1
  799. #define XFRAME_II_DEVICE 2
  800. u8 device_type;
  801. #define MAX_LRO_SESSIONS 32
  802. struct lro lro0_n[MAX_LRO_SESSIONS];
  803. unsigned long clubbed_frms_cnt;
  804. unsigned long sending_both;
  805. u8 lro;
  806. u16 lro_max_aggr_per_sess;
  807. volatile unsigned long state;
  808. spinlock_t rx_lock;
  809. u64 general_int_mask;
  810. #define VPD_STRING_LEN 80
  811. u8 product_name[VPD_STRING_LEN];
  812. u8 serial_num[VPD_STRING_LEN];
  813. };
  814. #define RESET_ERROR 1;
  815. #define CMD_ERROR 2;
  816. /* OS related system calls */
  817. #ifndef readq
  818. static inline u64 readq(void __iomem *addr)
  819. {
  820. u64 ret = 0;
  821. ret = readl(addr + 4);
  822. ret <<= 32;
  823. ret |= readl(addr);
  824. return ret;
  825. }
  826. #endif
  827. #ifndef writeq
  828. static inline void writeq(u64 val, void __iomem *addr)
  829. {
  830. writel((u32) (val), addr);
  831. writel((u32) (val >> 32), (addr + 4));
  832. }
  833. #endif
  834. /*
  835. * Some registers have to be written in a particular order to
  836. * expect correct hardware operation. The macro SPECIAL_REG_WRITE
  837. * is used to perform such ordered writes. Defines UF (Upper First)
  838. * and LF (Lower First) will be used to specify the required write order.
  839. */
  840. #define UF 1
  841. #define LF 2
  842. static inline void SPECIAL_REG_WRITE(u64 val, void __iomem *addr, int order)
  843. {
  844. u32 ret;
  845. if (order == LF) {
  846. writel((u32) (val), addr);
  847. ret = readl(addr);
  848. writel((u32) (val >> 32), (addr + 4));
  849. ret = readl(addr + 4);
  850. } else {
  851. writel((u32) (val >> 32), (addr + 4));
  852. ret = readl(addr + 4);
  853. writel((u32) (val), addr);
  854. ret = readl(addr);
  855. }
  856. }
  857. /* Interrupt related values of Xena */
  858. #define ENABLE_INTRS 1
  859. #define DISABLE_INTRS 2
  860. /* Highest level interrupt blocks */
  861. #define TX_PIC_INTR (0x0001<<0)
  862. #define TX_DMA_INTR (0x0001<<1)
  863. #define TX_MAC_INTR (0x0001<<2)
  864. #define TX_XGXS_INTR (0x0001<<3)
  865. #define TX_TRAFFIC_INTR (0x0001<<4)
  866. #define RX_PIC_INTR (0x0001<<5)
  867. #define RX_DMA_INTR (0x0001<<6)
  868. #define RX_MAC_INTR (0x0001<<7)
  869. #define RX_XGXS_INTR (0x0001<<8)
  870. #define RX_TRAFFIC_INTR (0x0001<<9)
  871. #define MC_INTR (0x0001<<10)
  872. #define ENA_ALL_INTRS ( TX_PIC_INTR | \
  873. TX_DMA_INTR | \
  874. TX_MAC_INTR | \
  875. TX_XGXS_INTR | \
  876. TX_TRAFFIC_INTR | \
  877. RX_PIC_INTR | \
  878. RX_DMA_INTR | \
  879. RX_MAC_INTR | \
  880. RX_XGXS_INTR | \
  881. RX_TRAFFIC_INTR | \
  882. MC_INTR )
  883. /* Interrupt masks for the general interrupt mask register */
  884. #define DISABLE_ALL_INTRS 0xFFFFFFFFFFFFFFFFULL
  885. #define TXPIC_INT_M s2BIT(0)
  886. #define TXDMA_INT_M s2BIT(1)
  887. #define TXMAC_INT_M s2BIT(2)
  888. #define TXXGXS_INT_M s2BIT(3)
  889. #define TXTRAFFIC_INT_M s2BIT(8)
  890. #define PIC_RX_INT_M s2BIT(32)
  891. #define RXDMA_INT_M s2BIT(33)
  892. #define RXMAC_INT_M s2BIT(34)
  893. #define MC_INT_M s2BIT(35)
  894. #define RXXGXS_INT_M s2BIT(36)
  895. #define RXTRAFFIC_INT_M s2BIT(40)
  896. /* PIC level Interrupts TODO*/
  897. /* DMA level Inressupts */
  898. #define TXDMA_PFC_INT_M s2BIT(0)
  899. #define TXDMA_PCC_INT_M s2BIT(2)
  900. /* PFC block interrupts */
  901. #define PFC_MISC_ERR_1 s2BIT(0) /* Interrupt to indicate FIFO full */
  902. /* PCC block interrupts. */
  903. #define PCC_FB_ECC_ERR vBIT(0xff, 16, 8) /* Interrupt to indicate
  904. PCC_FB_ECC Error. */
  905. #define RXD_GET_VLAN_TAG(Control_2) (u16)(Control_2 & MASK_VLAN_TAG)
  906. /*
  907. * Prototype declaration.
  908. */
  909. static int __devinit s2io_init_nic(struct pci_dev *pdev,
  910. const struct pci_device_id *pre);
  911. static void __devexit s2io_rem_nic(struct pci_dev *pdev);
  912. static int init_shared_mem(struct s2io_nic *sp);
  913. static void free_shared_mem(struct s2io_nic *sp);
  914. static int init_nic(struct s2io_nic *nic);
  915. static void rx_intr_handler(struct ring_info *ring_data);
  916. static void tx_intr_handler(struct fifo_info *fifo_data);
  917. static void s2io_handle_errors(void * dev_id);
  918. static int s2io_starter(void);
  919. static void s2io_closer(void);
  920. static void s2io_tx_watchdog(struct net_device *dev);
  921. static void s2io_tasklet(unsigned long dev_addr);
  922. static void s2io_set_multicast(struct net_device *dev);
  923. static int rx_osm_handler(struct ring_info *ring_data, struct RxD_t * rxdp);
  924. static void s2io_link(struct s2io_nic * sp, int link);
  925. static void s2io_reset(struct s2io_nic * sp);
  926. static int s2io_poll(struct napi_struct *napi, int budget);
  927. static void s2io_init_pci(struct s2io_nic * sp);
  928. static int do_s2io_prog_unicast(struct net_device *dev, u8 *addr);
  929. static void s2io_alarm_handle(unsigned long data);
  930. static irqreturn_t
  931. s2io_msix_ring_handle(int irq, void *dev_id);
  932. static irqreturn_t
  933. s2io_msix_fifo_handle(int irq, void *dev_id);
  934. static irqreturn_t s2io_isr(int irq, void *dev_id);
  935. static int verify_xena_quiescence(struct s2io_nic *sp);
  936. static const struct ethtool_ops netdev_ethtool_ops;
  937. static void s2io_set_link(struct work_struct *work);
  938. static int s2io_set_swapper(struct s2io_nic * sp);
  939. static void s2io_card_down(struct s2io_nic *nic);
  940. static int s2io_card_up(struct s2io_nic *nic);
  941. static int wait_for_cmd_complete(void __iomem *addr, u64 busy_bit,
  942. int bit_state);
  943. static int s2io_add_isr(struct s2io_nic * sp);
  944. static void s2io_rem_isr(struct s2io_nic * sp);
  945. static void restore_xmsi_data(struct s2io_nic *nic);
  946. static void do_s2io_store_unicast_mc(struct s2io_nic *sp);
  947. static void do_s2io_restore_unicast_mc(struct s2io_nic *sp);
  948. static u64 do_s2io_read_unicast_mc(struct s2io_nic *sp, int offset);
  949. static int do_s2io_add_mc(struct s2io_nic *sp, u8 *addr);
  950. static int do_s2io_add_mac(struct s2io_nic *sp, u64 addr, int offset);
  951. static int do_s2io_delete_unicast_mc(struct s2io_nic *sp, u64 addr);
  952. static int
  953. s2io_club_tcp_session(u8 *buffer, u8 **tcp, u32 *tcp_len, struct lro **lro,
  954. struct RxD_t *rxdp, struct s2io_nic *sp);
  955. static void clear_lro_session(struct lro *lro);
  956. static void queue_rx_frame(struct sk_buff *skb);
  957. static void update_L3L4_header(struct s2io_nic *sp, struct lro *lro);
  958. static void lro_append_pkt(struct s2io_nic *sp, struct lro *lro,
  959. struct sk_buff *skb, u32 tcp_len);
  960. static int rts_ds_steer(struct s2io_nic *nic, u8 ds_codepoint, u8 ring);
  961. static pci_ers_result_t s2io_io_error_detected(struct pci_dev *pdev,
  962. pci_channel_state_t state);
  963. static pci_ers_result_t s2io_io_slot_reset(struct pci_dev *pdev);
  964. static void s2io_io_resume(struct pci_dev *pdev);
  965. #define s2io_tcp_mss(skb) skb_shinfo(skb)->gso_size
  966. #define s2io_udp_mss(skb) skb_shinfo(skb)->gso_size
  967. #define s2io_offload_type(skb) skb_shinfo(skb)->gso_type
  968. #define S2IO_PARM_INT(X, def_val) \
  969. static unsigned int X = def_val;\
  970. module_param(X , uint, 0);
  971. #endif /* _S2IO_H */