atombios_crtc.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon_fixed.h"
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. /* evil but including atombios.h is much worse */
  34. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  35. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION *crtc_timing,
  36. int32_t *pixel_clock);
  37. static void atombios_overscan_setup(struct drm_crtc *crtc,
  38. struct drm_display_mode *mode,
  39. struct drm_display_mode *adjusted_mode)
  40. {
  41. struct drm_device *dev = crtc->dev;
  42. struct radeon_device *rdev = dev->dev_private;
  43. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  44. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  45. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  46. int a1, a2;
  47. memset(&args, 0, sizeof(args));
  48. args.usOverscanRight = 0;
  49. args.usOverscanLeft = 0;
  50. args.usOverscanBottom = 0;
  51. args.usOverscanTop = 0;
  52. args.ucCRTC = radeon_crtc->crtc_id;
  53. switch (radeon_crtc->rmx_type) {
  54. case RMX_CENTER:
  55. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  56. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  57. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  58. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  59. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  60. break;
  61. case RMX_ASPECT:
  62. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  63. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  64. if (a1 > a2) {
  65. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  66. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  67. } else if (a2 > a1) {
  68. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  69. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. break;
  73. case RMX_FULL:
  74. default:
  75. args.usOverscanRight = 0;
  76. args.usOverscanLeft = 0;
  77. args.usOverscanBottom = 0;
  78. args.usOverscanTop = 0;
  79. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  80. break;
  81. }
  82. }
  83. static void atombios_scaler_setup(struct drm_crtc *crtc)
  84. {
  85. struct drm_device *dev = crtc->dev;
  86. struct radeon_device *rdev = dev->dev_private;
  87. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  88. ENABLE_SCALER_PS_ALLOCATION args;
  89. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  90. /* fixme - fill in enc_priv for atom dac */
  91. enum radeon_tv_std tv_std = TV_STD_NTSC;
  92. bool is_tv = false, is_cv = false;
  93. struct drm_encoder *encoder;
  94. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  95. return;
  96. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  97. /* find tv std */
  98. if (encoder->crtc == crtc) {
  99. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  100. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  101. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  102. tv_std = tv_dac->tv_std;
  103. is_tv = true;
  104. }
  105. }
  106. }
  107. memset(&args, 0, sizeof(args));
  108. args.ucScaler = radeon_crtc->crtc_id;
  109. if (is_tv) {
  110. switch (tv_std) {
  111. case TV_STD_NTSC:
  112. default:
  113. args.ucTVStandard = ATOM_TV_NTSC;
  114. break;
  115. case TV_STD_PAL:
  116. args.ucTVStandard = ATOM_TV_PAL;
  117. break;
  118. case TV_STD_PAL_M:
  119. args.ucTVStandard = ATOM_TV_PALM;
  120. break;
  121. case TV_STD_PAL_60:
  122. args.ucTVStandard = ATOM_TV_PAL60;
  123. break;
  124. case TV_STD_NTSC_J:
  125. args.ucTVStandard = ATOM_TV_NTSCJ;
  126. break;
  127. case TV_STD_SCART_PAL:
  128. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  129. break;
  130. case TV_STD_SECAM:
  131. args.ucTVStandard = ATOM_TV_SECAM;
  132. break;
  133. case TV_STD_PAL_CN:
  134. args.ucTVStandard = ATOM_TV_PALCN;
  135. break;
  136. }
  137. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  138. } else if (is_cv) {
  139. args.ucTVStandard = ATOM_TV_CV;
  140. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  141. } else {
  142. switch (radeon_crtc->rmx_type) {
  143. case RMX_FULL:
  144. args.ucEnable = ATOM_SCALER_EXPANSION;
  145. break;
  146. case RMX_CENTER:
  147. args.ucEnable = ATOM_SCALER_CENTER;
  148. break;
  149. case RMX_ASPECT:
  150. args.ucEnable = ATOM_SCALER_EXPANSION;
  151. break;
  152. default:
  153. if (ASIC_IS_AVIVO(rdev))
  154. args.ucEnable = ATOM_SCALER_DISABLE;
  155. else
  156. args.ucEnable = ATOM_SCALER_CENTER;
  157. break;
  158. }
  159. }
  160. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  161. if ((is_tv || is_cv)
  162. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  163. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  164. }
  165. }
  166. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  167. {
  168. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  169. struct drm_device *dev = crtc->dev;
  170. struct radeon_device *rdev = dev->dev_private;
  171. int index =
  172. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  173. ENABLE_CRTC_PS_ALLOCATION args;
  174. memset(&args, 0, sizeof(args));
  175. args.ucCRTC = radeon_crtc->crtc_id;
  176. args.ucEnable = lock;
  177. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  178. }
  179. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  180. {
  181. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  182. struct drm_device *dev = crtc->dev;
  183. struct radeon_device *rdev = dev->dev_private;
  184. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  185. ENABLE_CRTC_PS_ALLOCATION args;
  186. memset(&args, 0, sizeof(args));
  187. args.ucCRTC = radeon_crtc->crtc_id;
  188. args.ucEnable = state;
  189. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  190. }
  191. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  192. {
  193. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  194. struct drm_device *dev = crtc->dev;
  195. struct radeon_device *rdev = dev->dev_private;
  196. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  197. ENABLE_CRTC_PS_ALLOCATION args;
  198. memset(&args, 0, sizeof(args));
  199. args.ucCRTC = radeon_crtc->crtc_id;
  200. args.ucEnable = state;
  201. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  202. }
  203. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  204. {
  205. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  206. struct drm_device *dev = crtc->dev;
  207. struct radeon_device *rdev = dev->dev_private;
  208. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  209. BLANK_CRTC_PS_ALLOCATION args;
  210. memset(&args, 0, sizeof(args));
  211. args.ucCRTC = radeon_crtc->crtc_id;
  212. args.ucBlanking = state;
  213. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  214. }
  215. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  216. {
  217. struct drm_device *dev = crtc->dev;
  218. struct radeon_device *rdev = dev->dev_private;
  219. switch (mode) {
  220. case DRM_MODE_DPMS_ON:
  221. atombios_enable_crtc(crtc, 1);
  222. if (ASIC_IS_DCE3(rdev))
  223. atombios_enable_crtc_memreq(crtc, 1);
  224. atombios_blank_crtc(crtc, 0);
  225. break;
  226. case DRM_MODE_DPMS_STANDBY:
  227. case DRM_MODE_DPMS_SUSPEND:
  228. case DRM_MODE_DPMS_OFF:
  229. atombios_blank_crtc(crtc, 1);
  230. if (ASIC_IS_DCE3(rdev))
  231. atombios_enable_crtc_memreq(crtc, 0);
  232. atombios_enable_crtc(crtc, 0);
  233. break;
  234. }
  235. if (mode != DRM_MODE_DPMS_OFF) {
  236. radeon_crtc_load_lut(crtc);
  237. }
  238. }
  239. static void
  240. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  241. struct drm_display_mode *mode)
  242. {
  243. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  244. struct drm_device *dev = crtc->dev;
  245. struct radeon_device *rdev = dev->dev_private;
  246. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  247. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  248. u16 misc = 0;
  249. memset(&args, 0, sizeof(args));
  250. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay);
  251. args.usH_Blanking_Time =
  252. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay);
  253. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay);
  254. args.usV_Blanking_Time =
  255. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay);
  256. args.usH_SyncOffset =
  257. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay);
  258. args.usH_SyncWidth =
  259. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  260. args.usV_SyncOffset =
  261. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay);
  262. args.usV_SyncWidth =
  263. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  264. /*args.ucH_Border = mode->hborder;*/
  265. /*args.ucV_Border = mode->vborder;*/
  266. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  267. misc |= ATOM_VSYNC_POLARITY;
  268. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  269. misc |= ATOM_HSYNC_POLARITY;
  270. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  271. misc |= ATOM_COMPOSITESYNC;
  272. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  273. misc |= ATOM_INTERLACE;
  274. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  275. misc |= ATOM_DOUBLE_CLOCK_MODE;
  276. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  277. args.ucCRTC = radeon_crtc->crtc_id;
  278. printk("executing set crtc dtd timing\n");
  279. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  280. }
  281. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  282. struct drm_display_mode *mode)
  283. {
  284. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  285. struct drm_device *dev = crtc->dev;
  286. struct radeon_device *rdev = dev->dev_private;
  287. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  288. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  289. u16 misc = 0;
  290. memset(&args, 0, sizeof(args));
  291. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  292. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  293. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  294. args.usH_SyncWidth =
  295. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  296. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  297. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  298. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  299. args.usV_SyncWidth =
  300. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  301. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  302. misc |= ATOM_VSYNC_POLARITY;
  303. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  304. misc |= ATOM_HSYNC_POLARITY;
  305. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  306. misc |= ATOM_COMPOSITESYNC;
  307. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  308. misc |= ATOM_INTERLACE;
  309. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  310. misc |= ATOM_DOUBLE_CLOCK_MODE;
  311. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  312. args.ucCRTC = radeon_crtc->crtc_id;
  313. printk("executing set crtc timing\n");
  314. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  315. }
  316. void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  317. {
  318. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  319. struct drm_device *dev = crtc->dev;
  320. struct radeon_device *rdev = dev->dev_private;
  321. struct drm_encoder *encoder = NULL;
  322. struct radeon_encoder *radeon_encoder = NULL;
  323. uint8_t frev, crev;
  324. int index;
  325. SET_PIXEL_CLOCK_PS_ALLOCATION args;
  326. PIXEL_CLOCK_PARAMETERS *spc1_ptr;
  327. PIXEL_CLOCK_PARAMETERS_V2 *spc2_ptr;
  328. PIXEL_CLOCK_PARAMETERS_V3 *spc3_ptr;
  329. uint32_t pll_clock = mode->clock;
  330. uint32_t adjusted_clock;
  331. uint32_t ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  332. struct radeon_pll *pll;
  333. int pll_flags = 0;
  334. memset(&args, 0, sizeof(args));
  335. if (ASIC_IS_AVIVO(rdev)) {
  336. uint32_t ss_cntl;
  337. if ((rdev->family == CHIP_RS600) ||
  338. (rdev->family == CHIP_RS690) ||
  339. (rdev->family == CHIP_RS740))
  340. pll_flags |= (RADEON_PLL_USE_FRAC_FB_DIV |
  341. RADEON_PLL_PREFER_CLOSEST_LOWER);
  342. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  343. pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  344. else
  345. pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  346. /* disable spread spectrum clocking for now -- thanks Hedy Lamarr */
  347. if (radeon_crtc->crtc_id == 0) {
  348. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  349. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl & ~1);
  350. } else {
  351. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  352. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl & ~1);
  353. }
  354. } else {
  355. pll_flags |= RADEON_PLL_LEGACY;
  356. if (mode->clock > 200000) /* range limits??? */
  357. pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  358. else
  359. pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  360. }
  361. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  362. if (encoder->crtc == crtc) {
  363. if (!ASIC_IS_AVIVO(rdev)) {
  364. if (encoder->encoder_type !=
  365. DRM_MODE_ENCODER_DAC)
  366. pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
  367. if (!ASIC_IS_AVIVO(rdev)
  368. && (encoder->encoder_type ==
  369. DRM_MODE_ENCODER_LVDS))
  370. pll_flags |= RADEON_PLL_USE_REF_DIV;
  371. }
  372. radeon_encoder = to_radeon_encoder(encoder);
  373. break;
  374. }
  375. }
  376. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  377. * accordingly based on the encoder/transmitter to work around
  378. * special hw requirements.
  379. */
  380. if (ASIC_IS_DCE3(rdev)) {
  381. ADJUST_DISPLAY_PLL_PS_ALLOCATION adjust_pll_args;
  382. if (!encoder)
  383. return;
  384. memset(&adjust_pll_args, 0, sizeof(adjust_pll_args));
  385. adjust_pll_args.usPixelClock = cpu_to_le16(mode->clock / 10);
  386. adjust_pll_args.ucTransmitterID = radeon_encoder->encoder_id;
  387. adjust_pll_args.ucEncodeMode = atombios_get_encoder_mode(encoder);
  388. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  389. atom_execute_table(rdev->mode_info.atom_context,
  390. index, (uint32_t *)&adjust_pll_args);
  391. adjusted_clock = le16_to_cpu(adjust_pll_args.usPixelClock) * 10;
  392. } else
  393. adjusted_clock = mode->clock;
  394. if (radeon_crtc->crtc_id == 0)
  395. pll = &rdev->clock.p1pll;
  396. else
  397. pll = &rdev->clock.p2pll;
  398. radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  399. &ref_div, &post_div, pll_flags);
  400. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  401. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  402. &crev);
  403. switch (frev) {
  404. case 1:
  405. switch (crev) {
  406. case 1:
  407. spc1_ptr = (PIXEL_CLOCK_PARAMETERS *) & args.sPCLKInput;
  408. spc1_ptr->usPixelClock = cpu_to_le16(mode->clock / 10);
  409. spc1_ptr->usRefDiv = cpu_to_le16(ref_div);
  410. spc1_ptr->usFbDiv = cpu_to_le16(fb_div);
  411. spc1_ptr->ucFracFbDiv = frac_fb_div;
  412. spc1_ptr->ucPostDiv = post_div;
  413. spc1_ptr->ucPpll =
  414. radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  415. spc1_ptr->ucCRTC = radeon_crtc->crtc_id;
  416. spc1_ptr->ucRefDivSrc = 1;
  417. break;
  418. case 2:
  419. spc2_ptr =
  420. (PIXEL_CLOCK_PARAMETERS_V2 *) & args.sPCLKInput;
  421. spc2_ptr->usPixelClock = cpu_to_le16(mode->clock / 10);
  422. spc2_ptr->usRefDiv = cpu_to_le16(ref_div);
  423. spc2_ptr->usFbDiv = cpu_to_le16(fb_div);
  424. spc2_ptr->ucFracFbDiv = frac_fb_div;
  425. spc2_ptr->ucPostDiv = post_div;
  426. spc2_ptr->ucPpll =
  427. radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  428. spc2_ptr->ucCRTC = radeon_crtc->crtc_id;
  429. spc2_ptr->ucRefDivSrc = 1;
  430. break;
  431. case 3:
  432. if (!encoder)
  433. return;
  434. spc3_ptr =
  435. (PIXEL_CLOCK_PARAMETERS_V3 *) & args.sPCLKInput;
  436. spc3_ptr->usPixelClock = cpu_to_le16(mode->clock / 10);
  437. spc3_ptr->usRefDiv = cpu_to_le16(ref_div);
  438. spc3_ptr->usFbDiv = cpu_to_le16(fb_div);
  439. spc3_ptr->ucFracFbDiv = frac_fb_div;
  440. spc3_ptr->ucPostDiv = post_div;
  441. spc3_ptr->ucPpll =
  442. radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  443. spc3_ptr->ucMiscInfo = (radeon_crtc->crtc_id << 2);
  444. spc3_ptr->ucTransmitterId = radeon_encoder->encoder_id;
  445. spc3_ptr->ucEncoderMode =
  446. atombios_get_encoder_mode(encoder);
  447. break;
  448. default:
  449. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  450. return;
  451. }
  452. break;
  453. default:
  454. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  455. return;
  456. }
  457. printk("executing set pll\n");
  458. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  459. }
  460. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  461. struct drm_framebuffer *old_fb)
  462. {
  463. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  464. struct drm_device *dev = crtc->dev;
  465. struct radeon_device *rdev = dev->dev_private;
  466. struct radeon_framebuffer *radeon_fb;
  467. struct drm_gem_object *obj;
  468. struct drm_radeon_gem_object *obj_priv;
  469. uint64_t fb_location;
  470. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  471. if (!crtc->fb)
  472. return -EINVAL;
  473. radeon_fb = to_radeon_framebuffer(crtc->fb);
  474. obj = radeon_fb->obj;
  475. obj_priv = obj->driver_private;
  476. if (radeon_gem_object_pin(obj, RADEON_GEM_DOMAIN_VRAM, &fb_location)) {
  477. return -EINVAL;
  478. }
  479. switch (crtc->fb->bits_per_pixel) {
  480. case 8:
  481. fb_format =
  482. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  483. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  484. break;
  485. case 15:
  486. fb_format =
  487. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  488. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  489. break;
  490. case 16:
  491. fb_format =
  492. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  493. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  494. break;
  495. case 24:
  496. case 32:
  497. fb_format =
  498. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  499. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  500. break;
  501. default:
  502. DRM_ERROR("Unsupported screen depth %d\n",
  503. crtc->fb->bits_per_pixel);
  504. return -EINVAL;
  505. }
  506. radeon_object_get_tiling_flags(obj->driver_private,
  507. &tiling_flags, NULL);
  508. if (tiling_flags & RADEON_TILING_MACRO)
  509. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  510. if (tiling_flags & RADEON_TILING_MICRO)
  511. fb_format |= AVIVO_D1GRPH_TILED;
  512. if (radeon_crtc->crtc_id == 0)
  513. WREG32(AVIVO_D1VGA_CONTROL, 0);
  514. else
  515. WREG32(AVIVO_D2VGA_CONTROL, 0);
  516. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  517. (u32) fb_location);
  518. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  519. radeon_crtc->crtc_offset, (u32) fb_location);
  520. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  521. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  522. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  523. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  524. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  525. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  526. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  527. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  528. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  529. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  530. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  531. crtc->mode.vdisplay);
  532. x &= ~3;
  533. y &= ~1;
  534. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  535. (x << 16) | y);
  536. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  537. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  538. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  539. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  540. AVIVO_D1MODE_INTERLEAVE_EN);
  541. else
  542. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  543. if (old_fb && old_fb != crtc->fb) {
  544. radeon_fb = to_radeon_framebuffer(old_fb);
  545. radeon_gem_object_unpin(radeon_fb->obj);
  546. }
  547. /* Bytes per pixel may have changed */
  548. radeon_bandwidth_update(rdev);
  549. return 0;
  550. }
  551. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  552. struct drm_display_mode *mode,
  553. struct drm_display_mode *adjusted_mode,
  554. int x, int y, struct drm_framebuffer *old_fb)
  555. {
  556. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  557. struct drm_device *dev = crtc->dev;
  558. struct radeon_device *rdev = dev->dev_private;
  559. /* TODO color tiling */
  560. atombios_crtc_set_pll(crtc, adjusted_mode);
  561. atombios_crtc_set_timing(crtc, adjusted_mode);
  562. if (ASIC_IS_AVIVO(rdev))
  563. atombios_crtc_set_base(crtc, x, y, old_fb);
  564. else {
  565. if (radeon_crtc->crtc_id == 0)
  566. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  567. radeon_crtc_set_base(crtc, x, y, old_fb);
  568. radeon_legacy_atom_set_surface(crtc);
  569. }
  570. atombios_overscan_setup(crtc, mode, adjusted_mode);
  571. atombios_scaler_setup(crtc);
  572. return 0;
  573. }
  574. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  575. struct drm_display_mode *mode,
  576. struct drm_display_mode *adjusted_mode)
  577. {
  578. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  579. return false;
  580. return true;
  581. }
  582. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  583. {
  584. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  585. atombios_lock_crtc(crtc, 1);
  586. }
  587. static void atombios_crtc_commit(struct drm_crtc *crtc)
  588. {
  589. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  590. atombios_lock_crtc(crtc, 0);
  591. }
  592. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  593. .dpms = atombios_crtc_dpms,
  594. .mode_fixup = atombios_crtc_mode_fixup,
  595. .mode_set = atombios_crtc_mode_set,
  596. .mode_set_base = atombios_crtc_set_base,
  597. .prepare = atombios_crtc_prepare,
  598. .commit = atombios_crtc_commit,
  599. .load_lut = radeon_crtc_load_lut,
  600. };
  601. void radeon_atombios_init_crtc(struct drm_device *dev,
  602. struct radeon_crtc *radeon_crtc)
  603. {
  604. if (radeon_crtc->crtc_id == 1)
  605. radeon_crtc->crtc_offset =
  606. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  607. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  608. }