spi-s3c64xx.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242
  1. /*
  2. * Copyright (C) 2009 Samsung Electronics Ltd.
  3. * Jaswinder Singh <jassi.brar@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/delay.h>
  23. #include <linux/clk.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/spi/spi.h>
  27. #include <mach/dma.h>
  28. #include <plat/s3c64xx-spi.h>
  29. /* Registers and bit-fields */
  30. #define S3C64XX_SPI_CH_CFG 0x00
  31. #define S3C64XX_SPI_CLK_CFG 0x04
  32. #define S3C64XX_SPI_MODE_CFG 0x08
  33. #define S3C64XX_SPI_SLAVE_SEL 0x0C
  34. #define S3C64XX_SPI_INT_EN 0x10
  35. #define S3C64XX_SPI_STATUS 0x14
  36. #define S3C64XX_SPI_TX_DATA 0x18
  37. #define S3C64XX_SPI_RX_DATA 0x1C
  38. #define S3C64XX_SPI_PACKET_CNT 0x20
  39. #define S3C64XX_SPI_PENDING_CLR 0x24
  40. #define S3C64XX_SPI_SWAP_CFG 0x28
  41. #define S3C64XX_SPI_FB_CLK 0x2C
  42. #define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
  43. #define S3C64XX_SPI_CH_SW_RST (1<<5)
  44. #define S3C64XX_SPI_CH_SLAVE (1<<4)
  45. #define S3C64XX_SPI_CPOL_L (1<<3)
  46. #define S3C64XX_SPI_CPHA_B (1<<2)
  47. #define S3C64XX_SPI_CH_RXCH_ON (1<<1)
  48. #define S3C64XX_SPI_CH_TXCH_ON (1<<0)
  49. #define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
  50. #define S3C64XX_SPI_CLKSEL_SRCSHFT 9
  51. #define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
  52. #define S3C64XX_SPI_PSR_MASK 0xff
  53. #define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
  54. #define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
  55. #define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
  56. #define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
  57. #define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
  58. #define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
  59. #define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
  60. #define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
  61. #define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
  62. #define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
  63. #define S3C64XX_SPI_MODE_4BURST (1<<0)
  64. #define S3C64XX_SPI_SLAVE_AUTO (1<<1)
  65. #define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
  66. #define S3C64XX_SPI_ACT(c) writel(0, (c)->regs + S3C64XX_SPI_SLAVE_SEL)
  67. #define S3C64XX_SPI_DEACT(c) writel(S3C64XX_SPI_SLAVE_SIG_INACT, \
  68. (c)->regs + S3C64XX_SPI_SLAVE_SEL)
  69. #define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
  70. #define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
  71. #define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
  72. #define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
  73. #define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
  74. #define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
  75. #define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
  76. #define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
  77. #define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
  78. #define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
  79. #define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
  80. #define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
  81. #define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
  82. #define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
  83. #define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
  84. #define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
  85. #define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
  86. #define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
  87. #define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
  88. #define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
  89. #define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
  90. #define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
  91. #define S3C64XX_SPI_SWAP_RX_EN (1<<4)
  92. #define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
  93. #define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
  94. #define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
  95. #define S3C64XX_SPI_SWAP_TX_EN (1<<0)
  96. #define S3C64XX_SPI_FBCLK_MSK (3<<0)
  97. #define S3C64XX_SPI_ST_TRLCNTZ(v, i) ((((v) >> (i)->rx_lvl_offset) & \
  98. (((i)->fifo_lvl_mask + 1))) \
  99. ? 1 : 0)
  100. #define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & (1 << (i)->tx_st_done)) ? 1 : 0)
  101. #define TX_FIFO_LVL(v, i) (((v) >> 6) & (i)->fifo_lvl_mask)
  102. #define RX_FIFO_LVL(v, i) (((v) >> (i)->rx_lvl_offset) & (i)->fifo_lvl_mask)
  103. #define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
  104. #define S3C64XX_SPI_TRAILCNT_OFF 19
  105. #define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
  106. #define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
  107. #define SUSPND (1<<0)
  108. #define SPIBUSY (1<<1)
  109. #define RXBUSY (1<<2)
  110. #define TXBUSY (1<<3)
  111. /**
  112. * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
  113. * @clk: Pointer to the spi clock.
  114. * @src_clk: Pointer to the clock used to generate SPI signals.
  115. * @master: Pointer to the SPI Protocol master.
  116. * @workqueue: Work queue for the SPI xfer requests.
  117. * @cntrlr_info: Platform specific data for the controller this driver manages.
  118. * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
  119. * @work: Work
  120. * @queue: To log SPI xfer requests.
  121. * @lock: Controller specific lock.
  122. * @state: Set of FLAGS to indicate status.
  123. * @rx_dmach: Controller's DMA channel for Rx.
  124. * @tx_dmach: Controller's DMA channel for Tx.
  125. * @sfr_start: BUS address of SPI controller regs.
  126. * @regs: Pointer to ioremap'ed controller registers.
  127. * @xfer_completion: To indicate completion of xfer task.
  128. * @cur_mode: Stores the active configuration of the controller.
  129. * @cur_bpw: Stores the active bits per word settings.
  130. * @cur_speed: Stores the active xfer clock speed.
  131. */
  132. struct s3c64xx_spi_driver_data {
  133. void __iomem *regs;
  134. struct clk *clk;
  135. struct clk *src_clk;
  136. struct platform_device *pdev;
  137. struct spi_master *master;
  138. struct workqueue_struct *workqueue;
  139. struct s3c64xx_spi_info *cntrlr_info;
  140. struct spi_device *tgl_spi;
  141. struct work_struct work;
  142. struct list_head queue;
  143. spinlock_t lock;
  144. enum dma_ch rx_dmach;
  145. enum dma_ch tx_dmach;
  146. unsigned long sfr_start;
  147. struct completion xfer_completion;
  148. unsigned state;
  149. unsigned cur_mode, cur_bpw;
  150. unsigned cur_speed;
  151. unsigned rx_ch;
  152. unsigned tx_ch;
  153. struct samsung_dma_ops *ops;
  154. };
  155. static struct s3c2410_dma_client s3c64xx_spi_dma_client = {
  156. .name = "samsung-spi-dma",
  157. };
  158. static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
  159. {
  160. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  161. void __iomem *regs = sdd->regs;
  162. unsigned long loops;
  163. u32 val;
  164. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  165. val = readl(regs + S3C64XX_SPI_CH_CFG);
  166. val |= S3C64XX_SPI_CH_SW_RST;
  167. val &= ~S3C64XX_SPI_CH_HS_EN;
  168. writel(val, regs + S3C64XX_SPI_CH_CFG);
  169. /* Flush TxFIFO*/
  170. loops = msecs_to_loops(1);
  171. do {
  172. val = readl(regs + S3C64XX_SPI_STATUS);
  173. } while (TX_FIFO_LVL(val, sci) && loops--);
  174. if (loops == 0)
  175. dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
  176. /* Flush RxFIFO*/
  177. loops = msecs_to_loops(1);
  178. do {
  179. val = readl(regs + S3C64XX_SPI_STATUS);
  180. if (RX_FIFO_LVL(val, sci))
  181. readl(regs + S3C64XX_SPI_RX_DATA);
  182. else
  183. break;
  184. } while (loops--);
  185. if (loops == 0)
  186. dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
  187. val = readl(regs + S3C64XX_SPI_CH_CFG);
  188. val &= ~S3C64XX_SPI_CH_SW_RST;
  189. writel(val, regs + S3C64XX_SPI_CH_CFG);
  190. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  191. val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  192. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  193. val = readl(regs + S3C64XX_SPI_CH_CFG);
  194. val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
  195. writel(val, regs + S3C64XX_SPI_CH_CFG);
  196. }
  197. static void s3c64xx_spi_dma_rxcb(void *data)
  198. {
  199. struct s3c64xx_spi_driver_data *sdd
  200. = (struct s3c64xx_spi_driver_data *)data;
  201. unsigned long flags;
  202. spin_lock_irqsave(&sdd->lock, flags);
  203. sdd->state &= ~RXBUSY;
  204. /* If the other done */
  205. if (!(sdd->state & TXBUSY))
  206. complete(&sdd->xfer_completion);
  207. spin_unlock_irqrestore(&sdd->lock, flags);
  208. }
  209. static void s3c64xx_spi_dma_txcb(void *data)
  210. {
  211. struct s3c64xx_spi_driver_data *sdd
  212. = (struct s3c64xx_spi_driver_data *)data;
  213. unsigned long flags;
  214. spin_lock_irqsave(&sdd->lock, flags);
  215. sdd->state &= ~TXBUSY;
  216. /* If the other done */
  217. if (!(sdd->state & RXBUSY))
  218. complete(&sdd->xfer_completion);
  219. spin_unlock_irqrestore(&sdd->lock, flags);
  220. }
  221. static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
  222. struct spi_device *spi,
  223. struct spi_transfer *xfer, int dma_mode)
  224. {
  225. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  226. void __iomem *regs = sdd->regs;
  227. u32 modecfg, chcfg;
  228. struct samsung_dma_prep_info info;
  229. modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
  230. modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  231. chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
  232. chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
  233. if (dma_mode) {
  234. chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
  235. } else {
  236. /* Always shift in data in FIFO, even if xfer is Tx only,
  237. * this helps setting PCKT_CNT value for generating clocks
  238. * as exactly needed.
  239. */
  240. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  241. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  242. | S3C64XX_SPI_PACKET_CNT_EN,
  243. regs + S3C64XX_SPI_PACKET_CNT);
  244. }
  245. if (xfer->tx_buf != NULL) {
  246. sdd->state |= TXBUSY;
  247. chcfg |= S3C64XX_SPI_CH_TXCH_ON;
  248. if (dma_mode) {
  249. modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
  250. info.cap = DMA_SLAVE;
  251. info.direction = DMA_TO_DEVICE;
  252. info.buf = xfer->tx_dma;
  253. info.len = xfer->len;
  254. info.fp = s3c64xx_spi_dma_txcb;
  255. info.fp_param = sdd;
  256. sdd->ops->prepare(sdd->tx_ch, &info);
  257. sdd->ops->trigger(sdd->tx_ch);
  258. } else {
  259. switch (sdd->cur_bpw) {
  260. case 32:
  261. iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
  262. xfer->tx_buf, xfer->len / 4);
  263. break;
  264. case 16:
  265. iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
  266. xfer->tx_buf, xfer->len / 2);
  267. break;
  268. default:
  269. iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
  270. xfer->tx_buf, xfer->len);
  271. break;
  272. }
  273. }
  274. }
  275. if (xfer->rx_buf != NULL) {
  276. sdd->state |= RXBUSY;
  277. if (sci->high_speed && sdd->cur_speed >= 30000000UL
  278. && !(sdd->cur_mode & SPI_CPHA))
  279. chcfg |= S3C64XX_SPI_CH_HS_EN;
  280. if (dma_mode) {
  281. modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
  282. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  283. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  284. | S3C64XX_SPI_PACKET_CNT_EN,
  285. regs + S3C64XX_SPI_PACKET_CNT);
  286. info.cap = DMA_SLAVE;
  287. info.direction = DMA_FROM_DEVICE;
  288. info.buf = xfer->rx_dma;
  289. info.len = xfer->len;
  290. info.fp = s3c64xx_spi_dma_rxcb;
  291. info.fp_param = sdd;
  292. sdd->ops->prepare(sdd->rx_ch, &info);
  293. sdd->ops->trigger(sdd->rx_ch);
  294. }
  295. }
  296. writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
  297. writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
  298. }
  299. static inline void enable_cs(struct s3c64xx_spi_driver_data *sdd,
  300. struct spi_device *spi)
  301. {
  302. struct s3c64xx_spi_csinfo *cs;
  303. if (sdd->tgl_spi != NULL) { /* If last device toggled after mssg */
  304. if (sdd->tgl_spi != spi) { /* if last mssg on diff device */
  305. /* Deselect the last toggled device */
  306. cs = sdd->tgl_spi->controller_data;
  307. cs->set_level(cs->line,
  308. spi->mode & SPI_CS_HIGH ? 0 : 1);
  309. }
  310. sdd->tgl_spi = NULL;
  311. }
  312. cs = spi->controller_data;
  313. cs->set_level(cs->line, spi->mode & SPI_CS_HIGH ? 1 : 0);
  314. }
  315. static int wait_for_xfer(struct s3c64xx_spi_driver_data *sdd,
  316. struct spi_transfer *xfer, int dma_mode)
  317. {
  318. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  319. void __iomem *regs = sdd->regs;
  320. unsigned long val;
  321. int ms;
  322. /* millisecs to xfer 'len' bytes @ 'cur_speed' */
  323. ms = xfer->len * 8 * 1000 / sdd->cur_speed;
  324. ms += 10; /* some tolerance */
  325. if (dma_mode) {
  326. val = msecs_to_jiffies(ms) + 10;
  327. val = wait_for_completion_timeout(&sdd->xfer_completion, val);
  328. } else {
  329. u32 status;
  330. val = msecs_to_loops(ms);
  331. do {
  332. status = readl(regs + S3C64XX_SPI_STATUS);
  333. } while (RX_FIFO_LVL(status, sci) < xfer->len && --val);
  334. }
  335. if (!val)
  336. return -EIO;
  337. if (dma_mode) {
  338. u32 status;
  339. /*
  340. * DmaTx returns after simply writing data in the FIFO,
  341. * w/o waiting for real transmission on the bus to finish.
  342. * DmaRx returns only after Dma read data from FIFO which
  343. * needs bus transmission to finish, so we don't worry if
  344. * Xfer involved Rx(with or without Tx).
  345. */
  346. if (xfer->rx_buf == NULL) {
  347. val = msecs_to_loops(10);
  348. status = readl(regs + S3C64XX_SPI_STATUS);
  349. while ((TX_FIFO_LVL(status, sci)
  350. || !S3C64XX_SPI_ST_TX_DONE(status, sci))
  351. && --val) {
  352. cpu_relax();
  353. status = readl(regs + S3C64XX_SPI_STATUS);
  354. }
  355. if (!val)
  356. return -EIO;
  357. }
  358. } else {
  359. /* If it was only Tx */
  360. if (xfer->rx_buf == NULL) {
  361. sdd->state &= ~TXBUSY;
  362. return 0;
  363. }
  364. switch (sdd->cur_bpw) {
  365. case 32:
  366. ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
  367. xfer->rx_buf, xfer->len / 4);
  368. break;
  369. case 16:
  370. ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
  371. xfer->rx_buf, xfer->len / 2);
  372. break;
  373. default:
  374. ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
  375. xfer->rx_buf, xfer->len);
  376. break;
  377. }
  378. sdd->state &= ~RXBUSY;
  379. }
  380. return 0;
  381. }
  382. static inline void disable_cs(struct s3c64xx_spi_driver_data *sdd,
  383. struct spi_device *spi)
  384. {
  385. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  386. if (sdd->tgl_spi == spi)
  387. sdd->tgl_spi = NULL;
  388. cs->set_level(cs->line, spi->mode & SPI_CS_HIGH ? 0 : 1);
  389. }
  390. static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
  391. {
  392. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  393. void __iomem *regs = sdd->regs;
  394. u32 val;
  395. /* Disable Clock */
  396. if (sci->clk_from_cmu) {
  397. clk_disable(sdd->src_clk);
  398. } else {
  399. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  400. val &= ~S3C64XX_SPI_ENCLK_ENABLE;
  401. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  402. }
  403. /* Set Polarity and Phase */
  404. val = readl(regs + S3C64XX_SPI_CH_CFG);
  405. val &= ~(S3C64XX_SPI_CH_SLAVE |
  406. S3C64XX_SPI_CPOL_L |
  407. S3C64XX_SPI_CPHA_B);
  408. if (sdd->cur_mode & SPI_CPOL)
  409. val |= S3C64XX_SPI_CPOL_L;
  410. if (sdd->cur_mode & SPI_CPHA)
  411. val |= S3C64XX_SPI_CPHA_B;
  412. writel(val, regs + S3C64XX_SPI_CH_CFG);
  413. /* Set Channel & DMA Mode */
  414. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  415. val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
  416. | S3C64XX_SPI_MODE_CH_TSZ_MASK);
  417. switch (sdd->cur_bpw) {
  418. case 32:
  419. val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
  420. val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
  421. break;
  422. case 16:
  423. val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
  424. val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
  425. break;
  426. default:
  427. val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
  428. val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
  429. break;
  430. }
  431. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  432. if (sci->clk_from_cmu) {
  433. /* Configure Clock */
  434. /* There is half-multiplier before the SPI */
  435. clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
  436. /* Enable Clock */
  437. clk_enable(sdd->src_clk);
  438. } else {
  439. /* Configure Clock */
  440. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  441. val &= ~S3C64XX_SPI_PSR_MASK;
  442. val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
  443. & S3C64XX_SPI_PSR_MASK);
  444. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  445. /* Enable Clock */
  446. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  447. val |= S3C64XX_SPI_ENCLK_ENABLE;
  448. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  449. }
  450. }
  451. #define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
  452. static int s3c64xx_spi_map_mssg(struct s3c64xx_spi_driver_data *sdd,
  453. struct spi_message *msg)
  454. {
  455. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  456. struct device *dev = &sdd->pdev->dev;
  457. struct spi_transfer *xfer;
  458. if (msg->is_dma_mapped)
  459. return 0;
  460. /* First mark all xfer unmapped */
  461. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  462. xfer->rx_dma = XFER_DMAADDR_INVALID;
  463. xfer->tx_dma = XFER_DMAADDR_INVALID;
  464. }
  465. /* Map until end or first fail */
  466. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  467. if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
  468. continue;
  469. if (xfer->tx_buf != NULL) {
  470. xfer->tx_dma = dma_map_single(dev,
  471. (void *)xfer->tx_buf, xfer->len,
  472. DMA_TO_DEVICE);
  473. if (dma_mapping_error(dev, xfer->tx_dma)) {
  474. dev_err(dev, "dma_map_single Tx failed\n");
  475. xfer->tx_dma = XFER_DMAADDR_INVALID;
  476. return -ENOMEM;
  477. }
  478. }
  479. if (xfer->rx_buf != NULL) {
  480. xfer->rx_dma = dma_map_single(dev, xfer->rx_buf,
  481. xfer->len, DMA_FROM_DEVICE);
  482. if (dma_mapping_error(dev, xfer->rx_dma)) {
  483. dev_err(dev, "dma_map_single Rx failed\n");
  484. dma_unmap_single(dev, xfer->tx_dma,
  485. xfer->len, DMA_TO_DEVICE);
  486. xfer->tx_dma = XFER_DMAADDR_INVALID;
  487. xfer->rx_dma = XFER_DMAADDR_INVALID;
  488. return -ENOMEM;
  489. }
  490. }
  491. }
  492. return 0;
  493. }
  494. static void s3c64xx_spi_unmap_mssg(struct s3c64xx_spi_driver_data *sdd,
  495. struct spi_message *msg)
  496. {
  497. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  498. struct device *dev = &sdd->pdev->dev;
  499. struct spi_transfer *xfer;
  500. if (msg->is_dma_mapped)
  501. return;
  502. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  503. if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
  504. continue;
  505. if (xfer->rx_buf != NULL
  506. && xfer->rx_dma != XFER_DMAADDR_INVALID)
  507. dma_unmap_single(dev, xfer->rx_dma,
  508. xfer->len, DMA_FROM_DEVICE);
  509. if (xfer->tx_buf != NULL
  510. && xfer->tx_dma != XFER_DMAADDR_INVALID)
  511. dma_unmap_single(dev, xfer->tx_dma,
  512. xfer->len, DMA_TO_DEVICE);
  513. }
  514. }
  515. static void handle_msg(struct s3c64xx_spi_driver_data *sdd,
  516. struct spi_message *msg)
  517. {
  518. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  519. struct spi_device *spi = msg->spi;
  520. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  521. struct spi_transfer *xfer;
  522. int status = 0, cs_toggle = 0;
  523. u32 speed;
  524. u8 bpw;
  525. /* If Master's(controller) state differs from that needed by Slave */
  526. if (sdd->cur_speed != spi->max_speed_hz
  527. || sdd->cur_mode != spi->mode
  528. || sdd->cur_bpw != spi->bits_per_word) {
  529. sdd->cur_bpw = spi->bits_per_word;
  530. sdd->cur_speed = spi->max_speed_hz;
  531. sdd->cur_mode = spi->mode;
  532. s3c64xx_spi_config(sdd);
  533. }
  534. /* Map all the transfers if needed */
  535. if (s3c64xx_spi_map_mssg(sdd, msg)) {
  536. dev_err(&spi->dev,
  537. "Xfer: Unable to map message buffers!\n");
  538. status = -ENOMEM;
  539. goto out;
  540. }
  541. /* Configure feedback delay */
  542. writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
  543. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  544. unsigned long flags;
  545. int use_dma;
  546. INIT_COMPLETION(sdd->xfer_completion);
  547. /* Only BPW and Speed may change across transfers */
  548. bpw = xfer->bits_per_word ? : spi->bits_per_word;
  549. speed = xfer->speed_hz ? : spi->max_speed_hz;
  550. if (xfer->len % (bpw / 8)) {
  551. dev_err(&spi->dev,
  552. "Xfer length(%u) not a multiple of word size(%u)\n",
  553. xfer->len, bpw / 8);
  554. status = -EIO;
  555. goto out;
  556. }
  557. if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
  558. sdd->cur_bpw = bpw;
  559. sdd->cur_speed = speed;
  560. s3c64xx_spi_config(sdd);
  561. }
  562. /* Polling method for xfers not bigger than FIFO capacity */
  563. if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
  564. use_dma = 0;
  565. else
  566. use_dma = 1;
  567. spin_lock_irqsave(&sdd->lock, flags);
  568. /* Pending only which is to be done */
  569. sdd->state &= ~RXBUSY;
  570. sdd->state &= ~TXBUSY;
  571. enable_datapath(sdd, spi, xfer, use_dma);
  572. /* Slave Select */
  573. enable_cs(sdd, spi);
  574. /* Start the signals */
  575. S3C64XX_SPI_ACT(sdd);
  576. spin_unlock_irqrestore(&sdd->lock, flags);
  577. status = wait_for_xfer(sdd, xfer, use_dma);
  578. /* Quiese the signals */
  579. S3C64XX_SPI_DEACT(sdd);
  580. if (status) {
  581. dev_err(&spi->dev, "I/O Error: "
  582. "rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
  583. xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
  584. (sdd->state & RXBUSY) ? 'f' : 'p',
  585. (sdd->state & TXBUSY) ? 'f' : 'p',
  586. xfer->len);
  587. if (use_dma) {
  588. if (xfer->tx_buf != NULL
  589. && (sdd->state & TXBUSY))
  590. sdd->ops->stop(sdd->tx_ch);
  591. if (xfer->rx_buf != NULL
  592. && (sdd->state & RXBUSY))
  593. sdd->ops->stop(sdd->rx_ch);
  594. }
  595. goto out;
  596. }
  597. if (xfer->delay_usecs)
  598. udelay(xfer->delay_usecs);
  599. if (xfer->cs_change) {
  600. /* Hint that the next mssg is gonna be
  601. for the same device */
  602. if (list_is_last(&xfer->transfer_list,
  603. &msg->transfers))
  604. cs_toggle = 1;
  605. else
  606. disable_cs(sdd, spi);
  607. }
  608. msg->actual_length += xfer->len;
  609. flush_fifo(sdd);
  610. }
  611. out:
  612. if (!cs_toggle || status)
  613. disable_cs(sdd, spi);
  614. else
  615. sdd->tgl_spi = spi;
  616. s3c64xx_spi_unmap_mssg(sdd, msg);
  617. msg->status = status;
  618. if (msg->complete)
  619. msg->complete(msg->context);
  620. }
  621. static int acquire_dma(struct s3c64xx_spi_driver_data *sdd)
  622. {
  623. struct samsung_dma_info info;
  624. sdd->ops = samsung_dma_get_ops();
  625. info.cap = DMA_SLAVE;
  626. info.client = &s3c64xx_spi_dma_client;
  627. info.direction = DMA_FROM_DEVICE;
  628. info.fifo = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
  629. info.width = sdd->cur_bpw / 8;
  630. sdd->rx_ch = sdd->ops->request(sdd->rx_dmach, &info);
  631. info.direction = DMA_TO_DEVICE;
  632. info.fifo = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
  633. sdd->tx_ch = sdd->ops->request(sdd->tx_dmach, &info);
  634. return 1;
  635. }
  636. static void s3c64xx_spi_work(struct work_struct *work)
  637. {
  638. struct s3c64xx_spi_driver_data *sdd = container_of(work,
  639. struct s3c64xx_spi_driver_data, work);
  640. unsigned long flags;
  641. /* Acquire DMA channels */
  642. while (!acquire_dma(sdd))
  643. msleep(10);
  644. spin_lock_irqsave(&sdd->lock, flags);
  645. while (!list_empty(&sdd->queue)
  646. && !(sdd->state & SUSPND)) {
  647. struct spi_message *msg;
  648. msg = container_of(sdd->queue.next, struct spi_message, queue);
  649. list_del_init(&msg->queue);
  650. /* Set Xfer busy flag */
  651. sdd->state |= SPIBUSY;
  652. spin_unlock_irqrestore(&sdd->lock, flags);
  653. handle_msg(sdd, msg);
  654. spin_lock_irqsave(&sdd->lock, flags);
  655. sdd->state &= ~SPIBUSY;
  656. }
  657. spin_unlock_irqrestore(&sdd->lock, flags);
  658. /* Free DMA channels */
  659. sdd->ops->release(sdd->rx_ch, &s3c64xx_spi_dma_client);
  660. sdd->ops->release(sdd->tx_ch, &s3c64xx_spi_dma_client);
  661. }
  662. static int s3c64xx_spi_transfer(struct spi_device *spi,
  663. struct spi_message *msg)
  664. {
  665. struct s3c64xx_spi_driver_data *sdd;
  666. unsigned long flags;
  667. sdd = spi_master_get_devdata(spi->master);
  668. spin_lock_irqsave(&sdd->lock, flags);
  669. if (sdd->state & SUSPND) {
  670. spin_unlock_irqrestore(&sdd->lock, flags);
  671. return -ESHUTDOWN;
  672. }
  673. msg->status = -EINPROGRESS;
  674. msg->actual_length = 0;
  675. list_add_tail(&msg->queue, &sdd->queue);
  676. queue_work(sdd->workqueue, &sdd->work);
  677. spin_unlock_irqrestore(&sdd->lock, flags);
  678. return 0;
  679. }
  680. /*
  681. * Here we only check the validity of requested configuration
  682. * and save the configuration in a local data-structure.
  683. * The controller is actually configured only just before we
  684. * get a message to transfer.
  685. */
  686. static int s3c64xx_spi_setup(struct spi_device *spi)
  687. {
  688. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  689. struct s3c64xx_spi_driver_data *sdd;
  690. struct s3c64xx_spi_info *sci;
  691. struct spi_message *msg;
  692. unsigned long flags;
  693. int err = 0;
  694. if (cs == NULL || cs->set_level == NULL) {
  695. dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
  696. return -ENODEV;
  697. }
  698. sdd = spi_master_get_devdata(spi->master);
  699. sci = sdd->cntrlr_info;
  700. spin_lock_irqsave(&sdd->lock, flags);
  701. list_for_each_entry(msg, &sdd->queue, queue) {
  702. /* Is some mssg is already queued for this device */
  703. if (msg->spi == spi) {
  704. dev_err(&spi->dev,
  705. "setup: attempt while mssg in queue!\n");
  706. spin_unlock_irqrestore(&sdd->lock, flags);
  707. return -EBUSY;
  708. }
  709. }
  710. if (sdd->state & SUSPND) {
  711. spin_unlock_irqrestore(&sdd->lock, flags);
  712. dev_err(&spi->dev,
  713. "setup: SPI-%d not active!\n", spi->master->bus_num);
  714. return -ESHUTDOWN;
  715. }
  716. spin_unlock_irqrestore(&sdd->lock, flags);
  717. if (spi->bits_per_word != 8
  718. && spi->bits_per_word != 16
  719. && spi->bits_per_word != 32) {
  720. dev_err(&spi->dev, "setup: %dbits/wrd not supported!\n",
  721. spi->bits_per_word);
  722. err = -EINVAL;
  723. goto setup_exit;
  724. }
  725. /* Check if we can provide the requested rate */
  726. if (!sci->clk_from_cmu) {
  727. u32 psr, speed;
  728. /* Max possible */
  729. speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
  730. if (spi->max_speed_hz > speed)
  731. spi->max_speed_hz = speed;
  732. psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
  733. psr &= S3C64XX_SPI_PSR_MASK;
  734. if (psr == S3C64XX_SPI_PSR_MASK)
  735. psr--;
  736. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  737. if (spi->max_speed_hz < speed) {
  738. if (psr+1 < S3C64XX_SPI_PSR_MASK) {
  739. psr++;
  740. } else {
  741. err = -EINVAL;
  742. goto setup_exit;
  743. }
  744. }
  745. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  746. if (spi->max_speed_hz >= speed)
  747. spi->max_speed_hz = speed;
  748. else
  749. err = -EINVAL;
  750. }
  751. setup_exit:
  752. /* setup() returns with device de-selected */
  753. disable_cs(sdd, spi);
  754. return err;
  755. }
  756. static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
  757. {
  758. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  759. void __iomem *regs = sdd->regs;
  760. unsigned int val;
  761. sdd->cur_speed = 0;
  762. S3C64XX_SPI_DEACT(sdd);
  763. /* Disable Interrupts - we use Polling if not DMA mode */
  764. writel(0, regs + S3C64XX_SPI_INT_EN);
  765. if (!sci->clk_from_cmu)
  766. writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
  767. regs + S3C64XX_SPI_CLK_CFG);
  768. writel(0, regs + S3C64XX_SPI_MODE_CFG);
  769. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  770. /* Clear any irq pending bits */
  771. writel(readl(regs + S3C64XX_SPI_PENDING_CLR),
  772. regs + S3C64XX_SPI_PENDING_CLR);
  773. writel(0, regs + S3C64XX_SPI_SWAP_CFG);
  774. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  775. val &= ~S3C64XX_SPI_MODE_4BURST;
  776. val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  777. val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  778. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  779. flush_fifo(sdd);
  780. }
  781. static int __init s3c64xx_spi_probe(struct platform_device *pdev)
  782. {
  783. struct resource *mem_res, *dmatx_res, *dmarx_res;
  784. struct s3c64xx_spi_driver_data *sdd;
  785. struct s3c64xx_spi_info *sci;
  786. struct spi_master *master;
  787. int ret;
  788. if (pdev->id < 0) {
  789. dev_err(&pdev->dev,
  790. "Invalid platform device id-%d\n", pdev->id);
  791. return -ENODEV;
  792. }
  793. if (pdev->dev.platform_data == NULL) {
  794. dev_err(&pdev->dev, "platform_data missing!\n");
  795. return -ENODEV;
  796. }
  797. sci = pdev->dev.platform_data;
  798. if (!sci->src_clk_name) {
  799. dev_err(&pdev->dev,
  800. "Board init must call s3c64xx_spi_set_info()\n");
  801. return -EINVAL;
  802. }
  803. /* Check for availability of necessary resource */
  804. dmatx_res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  805. if (dmatx_res == NULL) {
  806. dev_err(&pdev->dev, "Unable to get SPI-Tx dma resource\n");
  807. return -ENXIO;
  808. }
  809. dmarx_res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  810. if (dmarx_res == NULL) {
  811. dev_err(&pdev->dev, "Unable to get SPI-Rx dma resource\n");
  812. return -ENXIO;
  813. }
  814. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  815. if (mem_res == NULL) {
  816. dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
  817. return -ENXIO;
  818. }
  819. master = spi_alloc_master(&pdev->dev,
  820. sizeof(struct s3c64xx_spi_driver_data));
  821. if (master == NULL) {
  822. dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
  823. return -ENOMEM;
  824. }
  825. platform_set_drvdata(pdev, master);
  826. sdd = spi_master_get_devdata(master);
  827. sdd->master = master;
  828. sdd->cntrlr_info = sci;
  829. sdd->pdev = pdev;
  830. sdd->sfr_start = mem_res->start;
  831. sdd->tx_dmach = dmatx_res->start;
  832. sdd->rx_dmach = dmarx_res->start;
  833. sdd->cur_bpw = 8;
  834. master->bus_num = pdev->id;
  835. master->setup = s3c64xx_spi_setup;
  836. master->transfer = s3c64xx_spi_transfer;
  837. master->num_chipselect = sci->num_cs;
  838. master->dma_alignment = 8;
  839. /* the spi->mode bits understood by this driver: */
  840. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  841. if (request_mem_region(mem_res->start,
  842. resource_size(mem_res), pdev->name) == NULL) {
  843. dev_err(&pdev->dev, "Req mem region failed\n");
  844. ret = -ENXIO;
  845. goto err0;
  846. }
  847. sdd->regs = ioremap(mem_res->start, resource_size(mem_res));
  848. if (sdd->regs == NULL) {
  849. dev_err(&pdev->dev, "Unable to remap IO\n");
  850. ret = -ENXIO;
  851. goto err1;
  852. }
  853. if (sci->cfg_gpio == NULL || sci->cfg_gpio(pdev)) {
  854. dev_err(&pdev->dev, "Unable to config gpio\n");
  855. ret = -EBUSY;
  856. goto err2;
  857. }
  858. /* Setup clocks */
  859. sdd->clk = clk_get(&pdev->dev, "spi");
  860. if (IS_ERR(sdd->clk)) {
  861. dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
  862. ret = PTR_ERR(sdd->clk);
  863. goto err3;
  864. }
  865. if (clk_enable(sdd->clk)) {
  866. dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
  867. ret = -EBUSY;
  868. goto err4;
  869. }
  870. sdd->src_clk = clk_get(&pdev->dev, sci->src_clk_name);
  871. if (IS_ERR(sdd->src_clk)) {
  872. dev_err(&pdev->dev,
  873. "Unable to acquire clock '%s'\n", sci->src_clk_name);
  874. ret = PTR_ERR(sdd->src_clk);
  875. goto err5;
  876. }
  877. if (clk_enable(sdd->src_clk)) {
  878. dev_err(&pdev->dev, "Couldn't enable clock '%s'\n",
  879. sci->src_clk_name);
  880. ret = -EBUSY;
  881. goto err6;
  882. }
  883. sdd->workqueue = create_singlethread_workqueue(
  884. dev_name(master->dev.parent));
  885. if (sdd->workqueue == NULL) {
  886. dev_err(&pdev->dev, "Unable to create workqueue\n");
  887. ret = -ENOMEM;
  888. goto err7;
  889. }
  890. /* Setup Deufult Mode */
  891. s3c64xx_spi_hwinit(sdd, pdev->id);
  892. spin_lock_init(&sdd->lock);
  893. init_completion(&sdd->xfer_completion);
  894. INIT_WORK(&sdd->work, s3c64xx_spi_work);
  895. INIT_LIST_HEAD(&sdd->queue);
  896. if (spi_register_master(master)) {
  897. dev_err(&pdev->dev, "cannot register SPI master\n");
  898. ret = -EBUSY;
  899. goto err8;
  900. }
  901. dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d "
  902. "with %d Slaves attached\n",
  903. pdev->id, master->num_chipselect);
  904. dev_dbg(&pdev->dev, "\tIOmem=[0x%x-0x%x]\tDMA=[Rx-%d, Tx-%d]\n",
  905. mem_res->end, mem_res->start,
  906. sdd->rx_dmach, sdd->tx_dmach);
  907. return 0;
  908. err8:
  909. destroy_workqueue(sdd->workqueue);
  910. err7:
  911. clk_disable(sdd->src_clk);
  912. err6:
  913. clk_put(sdd->src_clk);
  914. err5:
  915. clk_disable(sdd->clk);
  916. err4:
  917. clk_put(sdd->clk);
  918. err3:
  919. err2:
  920. iounmap((void *) sdd->regs);
  921. err1:
  922. release_mem_region(mem_res->start, resource_size(mem_res));
  923. err0:
  924. platform_set_drvdata(pdev, NULL);
  925. spi_master_put(master);
  926. return ret;
  927. }
  928. static int s3c64xx_spi_remove(struct platform_device *pdev)
  929. {
  930. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  931. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  932. struct resource *mem_res;
  933. unsigned long flags;
  934. spin_lock_irqsave(&sdd->lock, flags);
  935. sdd->state |= SUSPND;
  936. spin_unlock_irqrestore(&sdd->lock, flags);
  937. while (sdd->state & SPIBUSY)
  938. msleep(10);
  939. spi_unregister_master(master);
  940. destroy_workqueue(sdd->workqueue);
  941. clk_disable(sdd->src_clk);
  942. clk_put(sdd->src_clk);
  943. clk_disable(sdd->clk);
  944. clk_put(sdd->clk);
  945. iounmap((void *) sdd->regs);
  946. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  947. if (mem_res != NULL)
  948. release_mem_region(mem_res->start, resource_size(mem_res));
  949. platform_set_drvdata(pdev, NULL);
  950. spi_master_put(master);
  951. return 0;
  952. }
  953. #ifdef CONFIG_PM
  954. static int s3c64xx_spi_suspend(struct platform_device *pdev, pm_message_t state)
  955. {
  956. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  957. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  958. unsigned long flags;
  959. spin_lock_irqsave(&sdd->lock, flags);
  960. sdd->state |= SUSPND;
  961. spin_unlock_irqrestore(&sdd->lock, flags);
  962. while (sdd->state & SPIBUSY)
  963. msleep(10);
  964. /* Disable the clock */
  965. clk_disable(sdd->src_clk);
  966. clk_disable(sdd->clk);
  967. sdd->cur_speed = 0; /* Output Clock is stopped */
  968. return 0;
  969. }
  970. static int s3c64xx_spi_resume(struct platform_device *pdev)
  971. {
  972. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  973. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  974. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  975. unsigned long flags;
  976. sci->cfg_gpio(pdev);
  977. /* Enable the clock */
  978. clk_enable(sdd->src_clk);
  979. clk_enable(sdd->clk);
  980. s3c64xx_spi_hwinit(sdd, pdev->id);
  981. spin_lock_irqsave(&sdd->lock, flags);
  982. sdd->state &= ~SUSPND;
  983. spin_unlock_irqrestore(&sdd->lock, flags);
  984. return 0;
  985. }
  986. #else
  987. #define s3c64xx_spi_suspend NULL
  988. #define s3c64xx_spi_resume NULL
  989. #endif /* CONFIG_PM */
  990. static struct platform_driver s3c64xx_spi_driver = {
  991. .driver = {
  992. .name = "s3c64xx-spi",
  993. .owner = THIS_MODULE,
  994. },
  995. .remove = s3c64xx_spi_remove,
  996. .suspend = s3c64xx_spi_suspend,
  997. .resume = s3c64xx_spi_resume,
  998. };
  999. MODULE_ALIAS("platform:s3c64xx-spi");
  1000. static int __init s3c64xx_spi_init(void)
  1001. {
  1002. return platform_driver_probe(&s3c64xx_spi_driver, s3c64xx_spi_probe);
  1003. }
  1004. subsys_initcall(s3c64xx_spi_init);
  1005. static void __exit s3c64xx_spi_exit(void)
  1006. {
  1007. platform_driver_unregister(&s3c64xx_spi_driver);
  1008. }
  1009. module_exit(s3c64xx_spi_exit);
  1010. MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
  1011. MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
  1012. MODULE_LICENSE("GPL");