Kconfig 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAVE_CUSTOM_GPIO_H
  7. select ARCH_WANT_IPC_PARSE_VERSION
  8. select BUILDTIME_EXTABLE_SORT if MMU
  9. select CPU_PM if (SUSPEND || CPU_IDLE)
  10. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
  11. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  12. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  13. select GENERIC_IRQ_PROBE
  14. select GENERIC_IRQ_SHOW
  15. select GENERIC_KERNEL_THREAD
  16. select GENERIC_KERNEL_EXECVE
  17. select GENERIC_PCI_IOMAP
  18. select GENERIC_SMP_IDLE_THREAD
  19. select GENERIC_STRNCPY_FROM_USER
  20. select GENERIC_STRNLEN_USER
  21. select HARDIRQS_SW_RESEND
  22. select HAVE_AOUT
  23. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  24. select HAVE_ARCH_KGDB
  25. select HAVE_ARCH_SECCOMP_FILTER
  26. select HAVE_ARCH_TRACEHOOK
  27. select HAVE_BPF_JIT
  28. select HAVE_C_RECORDMCOUNT
  29. select HAVE_DEBUG_KMEMLEAK
  30. select HAVE_DMA_API_DEBUG
  31. select HAVE_DMA_ATTRS
  32. select HAVE_DMA_CONTIGUOUS if MMU
  33. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  34. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  35. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  36. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  37. select HAVE_GENERIC_DMA_COHERENT
  38. select HAVE_GENERIC_HARDIRQS
  39. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  40. select HAVE_IDE if PCI || ISA || PCMCIA
  41. select HAVE_IRQ_WORK
  42. select HAVE_KERNEL_GZIP
  43. select HAVE_KERNEL_LZMA
  44. select HAVE_KERNEL_LZO
  45. select HAVE_KERNEL_XZ
  46. select HAVE_KPROBES if !XIP_KERNEL
  47. select HAVE_KRETPROBES if (HAVE_KPROBES)
  48. select HAVE_MEMBLOCK
  49. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  50. select HAVE_PERF_EVENTS
  51. select HAVE_REGS_AND_STACK_ACCESS_API
  52. select HAVE_SYSCALL_TRACEPOINTS
  53. select HAVE_UID16
  54. select KTIME_SCALAR
  55. select PERF_USE_VMALLOC
  56. select RTC_LIB
  57. select SYS_SUPPORTS_APM_EMULATION
  58. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  59. select MODULES_USE_ELF_REL
  60. help
  61. The ARM series is a line of low-power-consumption RISC chip designs
  62. licensed by ARM Ltd and targeted at embedded applications and
  63. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  64. manufactured, but legacy ARM-based PC hardware remains popular in
  65. Europe. There is an ARM Linux project with a web page at
  66. <http://www.arm.linux.org.uk/>.
  67. config ARM_HAS_SG_CHAIN
  68. bool
  69. config NEED_SG_DMA_LENGTH
  70. bool
  71. config ARM_DMA_USE_IOMMU
  72. bool
  73. select ARM_HAS_SG_CHAIN
  74. select NEED_SG_DMA_LENGTH
  75. config HAVE_PWM
  76. bool
  77. config MIGHT_HAVE_PCI
  78. bool
  79. config SYS_SUPPORTS_APM_EMULATION
  80. bool
  81. config GENERIC_GPIO
  82. bool
  83. config HAVE_TCM
  84. bool
  85. select GENERIC_ALLOCATOR
  86. config HAVE_PROC_CPU
  87. bool
  88. config NO_IOPORT
  89. bool
  90. config EISA
  91. bool
  92. ---help---
  93. The Extended Industry Standard Architecture (EISA) bus was
  94. developed as an open alternative to the IBM MicroChannel bus.
  95. The EISA bus provided some of the features of the IBM MicroChannel
  96. bus while maintaining backward compatibility with cards made for
  97. the older ISA bus. The EISA bus saw limited use between 1988 and
  98. 1995 when it was made obsolete by the PCI bus.
  99. Say Y here if you are building a kernel for an EISA-based machine.
  100. Otherwise, say N.
  101. config SBUS
  102. bool
  103. config STACKTRACE_SUPPORT
  104. bool
  105. default y
  106. config HAVE_LATENCYTOP_SUPPORT
  107. bool
  108. depends on !SMP
  109. default y
  110. config LOCKDEP_SUPPORT
  111. bool
  112. default y
  113. config TRACE_IRQFLAGS_SUPPORT
  114. bool
  115. default y
  116. config RWSEM_GENERIC_SPINLOCK
  117. bool
  118. default y
  119. config RWSEM_XCHGADD_ALGORITHM
  120. bool
  121. config ARCH_HAS_ILOG2_U32
  122. bool
  123. config ARCH_HAS_ILOG2_U64
  124. bool
  125. config ARCH_HAS_CPUFREQ
  126. bool
  127. help
  128. Internal node to signify that the ARCH has CPUFREQ support
  129. and that the relevant menu configurations are displayed for
  130. it.
  131. config GENERIC_HWEIGHT
  132. bool
  133. default y
  134. config GENERIC_CALIBRATE_DELAY
  135. bool
  136. default y
  137. config ARCH_MAY_HAVE_PC_FDC
  138. bool
  139. config ZONE_DMA
  140. bool
  141. config NEED_DMA_MAP_STATE
  142. def_bool y
  143. config ARCH_HAS_DMA_SET_COHERENT_MASK
  144. bool
  145. config GENERIC_ISA_DMA
  146. bool
  147. config FIQ
  148. bool
  149. config NEED_RET_TO_USER
  150. bool
  151. config ARCH_MTD_XIP
  152. bool
  153. config VECTORS_BASE
  154. hex
  155. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  156. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  157. default 0x00000000
  158. help
  159. The base address of exception vectors.
  160. config ARM_PATCH_PHYS_VIRT
  161. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  162. default y
  163. depends on !XIP_KERNEL && MMU
  164. depends on !ARCH_REALVIEW || !SPARSEMEM
  165. help
  166. Patch phys-to-virt and virt-to-phys translation functions at
  167. boot and module load time according to the position of the
  168. kernel in system memory.
  169. This can only be used with non-XIP MMU kernels where the base
  170. of physical memory is at a 16MB boundary.
  171. Only disable this option if you know that you do not require
  172. this feature (eg, building a kernel for a single machine) and
  173. you need to shrink the kernel to the minimal size.
  174. config NEED_MACH_GPIO_H
  175. bool
  176. help
  177. Select this when mach/gpio.h is required to provide special
  178. definitions for this platform. The need for mach/gpio.h should
  179. be avoided when possible.
  180. config NEED_MACH_IO_H
  181. bool
  182. help
  183. Select this when mach/io.h is required to provide special
  184. definitions for this platform. The need for mach/io.h should
  185. be avoided when possible.
  186. config NEED_MACH_MEMORY_H
  187. bool
  188. help
  189. Select this when mach/memory.h is required to provide special
  190. definitions for this platform. The need for mach/memory.h should
  191. be avoided when possible.
  192. config PHYS_OFFSET
  193. hex "Physical address of main memory" if MMU
  194. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  195. default DRAM_BASE if !MMU
  196. help
  197. Please provide the physical address corresponding to the
  198. location of main memory in your system.
  199. config GENERIC_BUG
  200. def_bool y
  201. depends on BUG
  202. source "init/Kconfig"
  203. source "kernel/Kconfig.freezer"
  204. menu "System Type"
  205. config MMU
  206. bool "MMU-based Paged Memory Management Support"
  207. default y
  208. help
  209. Select if you want MMU-based virtualised addressing space
  210. support by paged memory management. If unsure, say 'Y'.
  211. #
  212. # The "ARM system type" choice list is ordered alphabetically by option
  213. # text. Please add new entries in the option alphabetic order.
  214. #
  215. choice
  216. prompt "ARM system type"
  217. default ARCH_MULTIPLATFORM
  218. config ARCH_MULTIPLATFORM
  219. bool "Allow multiple platforms to be selected"
  220. depends on MMU
  221. select ARM_PATCH_PHYS_VIRT
  222. select AUTO_ZRELADDR
  223. select COMMON_CLK
  224. select MULTI_IRQ_HANDLER
  225. select SPARSE_IRQ
  226. select USE_OF
  227. config ARCH_INTEGRATOR
  228. bool "ARM Ltd. Integrator family"
  229. select ARCH_HAS_CPUFREQ
  230. select ARM_AMBA
  231. select COMMON_CLK
  232. select COMMON_CLK_VERSATILE
  233. select GENERIC_CLOCKEVENTS
  234. select HAVE_TCM
  235. select ICST
  236. select MULTI_IRQ_HANDLER
  237. select NEED_MACH_MEMORY_H
  238. select PLAT_VERSATILE
  239. select PLAT_VERSATILE_FPGA_IRQ
  240. select SPARSE_IRQ
  241. help
  242. Support for ARM's Integrator platform.
  243. config ARCH_REALVIEW
  244. bool "ARM Ltd. RealView family"
  245. select ARCH_WANT_OPTIONAL_GPIOLIB
  246. select ARM_AMBA
  247. select ARM_TIMER_SP804
  248. select COMMON_CLK
  249. select COMMON_CLK_VERSATILE
  250. select GENERIC_CLOCKEVENTS
  251. select GPIO_PL061 if GPIOLIB
  252. select ICST
  253. select NEED_MACH_MEMORY_H
  254. select PLAT_VERSATILE
  255. select PLAT_VERSATILE_CLCD
  256. help
  257. This enables support for ARM Ltd RealView boards.
  258. config ARCH_VERSATILE
  259. bool "ARM Ltd. Versatile family"
  260. select ARCH_WANT_OPTIONAL_GPIOLIB
  261. select ARM_AMBA
  262. select ARM_TIMER_SP804
  263. select ARM_VIC
  264. select CLKDEV_LOOKUP
  265. select GENERIC_CLOCKEVENTS
  266. select HAVE_MACH_CLKDEV
  267. select ICST
  268. select PLAT_VERSATILE
  269. select PLAT_VERSATILE_CLCD
  270. select PLAT_VERSATILE_CLOCK
  271. select PLAT_VERSATILE_FPGA_IRQ
  272. help
  273. This enables support for ARM Ltd Versatile board.
  274. config ARCH_AT91
  275. bool "Atmel AT91"
  276. select ARCH_REQUIRE_GPIOLIB
  277. select CLKDEV_LOOKUP
  278. select HAVE_CLK
  279. select IRQ_DOMAIN
  280. select NEED_MACH_GPIO_H
  281. select NEED_MACH_IO_H if PCCARD
  282. help
  283. This enables support for systems based on Atmel
  284. AT91RM9200 and AT91SAM9* processors.
  285. config ARCH_BCM2835
  286. bool "Broadcom BCM2835 family"
  287. select ARCH_WANT_OPTIONAL_GPIOLIB
  288. select ARM_AMBA
  289. select ARM_ERRATA_411920
  290. select ARM_TIMER_SP804
  291. select CLKDEV_LOOKUP
  292. select COMMON_CLK
  293. select CPU_V6
  294. select GENERIC_CLOCKEVENTS
  295. select MULTI_IRQ_HANDLER
  296. select SPARSE_IRQ
  297. select USE_OF
  298. help
  299. This enables support for the Broadcom BCM2835 SoC. This SoC is
  300. use in the Raspberry Pi, and Roku 2 devices.
  301. config ARCH_CNS3XXX
  302. bool "Cavium Networks CNS3XXX family"
  303. select ARM_GIC
  304. select CPU_V6K
  305. select GENERIC_CLOCKEVENTS
  306. select MIGHT_HAVE_CACHE_L2X0
  307. select MIGHT_HAVE_PCI
  308. select PCI_DOMAINS if PCI
  309. help
  310. Support for Cavium Networks CNS3XXX platform.
  311. config ARCH_CLPS711X
  312. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  313. select ARCH_USES_GETTIMEOFFSET
  314. select CLKDEV_LOOKUP
  315. select COMMON_CLK
  316. select CPU_ARM720T
  317. select NEED_MACH_MEMORY_H
  318. help
  319. Support for Cirrus Logic 711x/721x/731x based boards.
  320. config ARCH_GEMINI
  321. bool "Cortina Systems Gemini"
  322. select ARCH_REQUIRE_GPIOLIB
  323. select ARCH_USES_GETTIMEOFFSET
  324. select CPU_FA526
  325. help
  326. Support for the Cortina Systems Gemini family SoCs
  327. config ARCH_SIRF
  328. bool "CSR SiRF"
  329. select ARCH_REQUIRE_GPIOLIB
  330. select COMMON_CLK
  331. select GENERIC_CLOCKEVENTS
  332. select GENERIC_IRQ_CHIP
  333. select MIGHT_HAVE_CACHE_L2X0
  334. select NO_IOPORT
  335. select PINCTRL
  336. select PINCTRL_SIRF
  337. select USE_OF
  338. help
  339. Support for CSR SiRFprimaII/Marco/Polo platforms
  340. config ARCH_EBSA110
  341. bool "EBSA-110"
  342. select ARCH_USES_GETTIMEOFFSET
  343. select CPU_SA110
  344. select ISA
  345. select NEED_MACH_IO_H
  346. select NEED_MACH_MEMORY_H
  347. select NO_IOPORT
  348. help
  349. This is an evaluation board for the StrongARM processor available
  350. from Digital. It has limited hardware on-board, including an
  351. Ethernet interface, two PCMCIA sockets, two serial ports and a
  352. parallel port.
  353. config ARCH_EP93XX
  354. bool "EP93xx-based"
  355. select ARCH_HAS_HOLES_MEMORYMODEL
  356. select ARCH_REQUIRE_GPIOLIB
  357. select ARCH_USES_GETTIMEOFFSET
  358. select ARM_AMBA
  359. select ARM_VIC
  360. select CLKDEV_LOOKUP
  361. select CPU_ARM920T
  362. select NEED_MACH_MEMORY_H
  363. help
  364. This enables support for the Cirrus EP93xx series of CPUs.
  365. config ARCH_FOOTBRIDGE
  366. bool "FootBridge"
  367. select CPU_SA110
  368. select FOOTBRIDGE
  369. select GENERIC_CLOCKEVENTS
  370. select HAVE_IDE
  371. select NEED_MACH_IO_H if !MMU
  372. select NEED_MACH_MEMORY_H
  373. help
  374. Support for systems based on the DC21285 companion chip
  375. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  376. config ARCH_MXC
  377. bool "Freescale MXC/iMX-based"
  378. select ARCH_REQUIRE_GPIOLIB
  379. select CLKDEV_LOOKUP
  380. select CLKSRC_MMIO
  381. select GENERIC_CLOCKEVENTS
  382. select GENERIC_IRQ_CHIP
  383. select MULTI_IRQ_HANDLER
  384. select SPARSE_IRQ
  385. select USE_OF
  386. help
  387. Support for Freescale MXC/iMX-based family of processors
  388. config ARCH_MXS
  389. bool "Freescale MXS-based"
  390. select ARCH_REQUIRE_GPIOLIB
  391. select CLKDEV_LOOKUP
  392. select CLKSRC_MMIO
  393. select COMMON_CLK
  394. select GENERIC_CLOCKEVENTS
  395. select HAVE_CLK_PREPARE
  396. select MULTI_IRQ_HANDLER
  397. select PINCTRL
  398. select SPARSE_IRQ
  399. select USE_OF
  400. help
  401. Support for Freescale MXS-based family of processors
  402. config ARCH_NETX
  403. bool "Hilscher NetX based"
  404. select ARM_VIC
  405. select CLKSRC_MMIO
  406. select CPU_ARM926T
  407. select GENERIC_CLOCKEVENTS
  408. help
  409. This enables support for systems based on the Hilscher NetX Soc
  410. config ARCH_H720X
  411. bool "Hynix HMS720x-based"
  412. select ARCH_USES_GETTIMEOFFSET
  413. select CPU_ARM720T
  414. select ISA_DMA_API
  415. help
  416. This enables support for systems based on the Hynix HMS720x
  417. config ARCH_IOP13XX
  418. bool "IOP13xx-based"
  419. depends on MMU
  420. select ARCH_SUPPORTS_MSI
  421. select CPU_XSC3
  422. select NEED_MACH_MEMORY_H
  423. select NEED_RET_TO_USER
  424. select PCI
  425. select PLAT_IOP
  426. select VMSPLIT_1G
  427. help
  428. Support for Intel's IOP13XX (XScale) family of processors.
  429. config ARCH_IOP32X
  430. bool "IOP32x-based"
  431. depends on MMU
  432. select ARCH_REQUIRE_GPIOLIB
  433. select CPU_XSCALE
  434. select NEED_MACH_GPIO_H
  435. select NEED_RET_TO_USER
  436. select PCI
  437. select PLAT_IOP
  438. help
  439. Support for Intel's 80219 and IOP32X (XScale) family of
  440. processors.
  441. config ARCH_IOP33X
  442. bool "IOP33x-based"
  443. depends on MMU
  444. select ARCH_REQUIRE_GPIOLIB
  445. select CPU_XSCALE
  446. select NEED_MACH_GPIO_H
  447. select NEED_RET_TO_USER
  448. select PCI
  449. select PLAT_IOP
  450. help
  451. Support for Intel's IOP33X (XScale) family of processors.
  452. config ARCH_IXP4XX
  453. bool "IXP4xx-based"
  454. depends on MMU
  455. select ARCH_HAS_DMA_SET_COHERENT_MASK
  456. select ARCH_REQUIRE_GPIOLIB
  457. select CLKSRC_MMIO
  458. select CPU_XSCALE
  459. select DMABOUNCE if PCI
  460. select GENERIC_CLOCKEVENTS
  461. select MIGHT_HAVE_PCI
  462. select NEED_MACH_IO_H
  463. help
  464. Support for Intel's IXP4XX (XScale) family of processors.
  465. config ARCH_DOVE
  466. bool "Marvell Dove"
  467. select ARCH_REQUIRE_GPIOLIB
  468. select CPU_V7
  469. select GENERIC_CLOCKEVENTS
  470. select MIGHT_HAVE_PCI
  471. select PLAT_ORION_LEGACY
  472. select USB_ARCH_HAS_EHCI
  473. help
  474. Support for the Marvell Dove SoC 88AP510
  475. config ARCH_KIRKWOOD
  476. bool "Marvell Kirkwood"
  477. select ARCH_REQUIRE_GPIOLIB
  478. select CPU_FEROCEON
  479. select GENERIC_CLOCKEVENTS
  480. select PCI
  481. select PLAT_ORION_LEGACY
  482. help
  483. Support for the following Marvell Kirkwood series SoCs:
  484. 88F6180, 88F6192 and 88F6281.
  485. config ARCH_MV78XX0
  486. bool "Marvell MV78xx0"
  487. select ARCH_REQUIRE_GPIOLIB
  488. select CPU_FEROCEON
  489. select GENERIC_CLOCKEVENTS
  490. select PCI
  491. select PLAT_ORION_LEGACY
  492. help
  493. Support for the following Marvell MV78xx0 series SoCs:
  494. MV781x0, MV782x0.
  495. config ARCH_ORION5X
  496. bool "Marvell Orion"
  497. depends on MMU
  498. select ARCH_REQUIRE_GPIOLIB
  499. select CPU_FEROCEON
  500. select GENERIC_CLOCKEVENTS
  501. select PCI
  502. select PLAT_ORION_LEGACY
  503. help
  504. Support for the following Marvell Orion 5x series SoCs:
  505. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  506. Orion-2 (5281), Orion-1-90 (6183).
  507. config ARCH_MMP
  508. bool "Marvell PXA168/910/MMP2"
  509. depends on MMU
  510. select ARCH_REQUIRE_GPIOLIB
  511. select CLKDEV_LOOKUP
  512. select GENERIC_ALLOCATOR
  513. select GENERIC_CLOCKEVENTS
  514. select GPIO_PXA
  515. select IRQ_DOMAIN
  516. select NEED_MACH_GPIO_H
  517. select PLAT_PXA
  518. select SPARSE_IRQ
  519. help
  520. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  521. config ARCH_KS8695
  522. bool "Micrel/Kendin KS8695"
  523. select ARCH_REQUIRE_GPIOLIB
  524. select CLKSRC_MMIO
  525. select CPU_ARM922T
  526. select GENERIC_CLOCKEVENTS
  527. select NEED_MACH_MEMORY_H
  528. help
  529. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  530. System-on-Chip devices.
  531. config ARCH_W90X900
  532. bool "Nuvoton W90X900 CPU"
  533. select ARCH_REQUIRE_GPIOLIB
  534. select CLKDEV_LOOKUP
  535. select CLKSRC_MMIO
  536. select CPU_ARM926T
  537. select GENERIC_CLOCKEVENTS
  538. help
  539. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  540. At present, the w90x900 has been renamed nuc900, regarding
  541. the ARM series product line, you can login the following
  542. link address to know more.
  543. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  544. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  545. config ARCH_LPC32XX
  546. bool "NXP LPC32XX"
  547. select ARCH_REQUIRE_GPIOLIB
  548. select ARM_AMBA
  549. select CLKDEV_LOOKUP
  550. select CLKSRC_MMIO
  551. select CPU_ARM926T
  552. select GENERIC_CLOCKEVENTS
  553. select HAVE_IDE
  554. select HAVE_PWM
  555. select USB_ARCH_HAS_OHCI
  556. select USE_OF
  557. help
  558. Support for the NXP LPC32XX family of processors
  559. config ARCH_TEGRA
  560. bool "NVIDIA Tegra"
  561. select ARCH_HAS_CPUFREQ
  562. select CLKDEV_LOOKUP
  563. select CLKSRC_MMIO
  564. select COMMON_CLK
  565. select GENERIC_CLOCKEVENTS
  566. select GENERIC_GPIO
  567. select HAVE_CLK
  568. select HAVE_SMP
  569. select MIGHT_HAVE_CACHE_L2X0
  570. select USE_OF
  571. help
  572. This enables support for NVIDIA Tegra based systems (Tegra APX,
  573. Tegra 6xx and Tegra 2 series).
  574. config ARCH_PXA
  575. bool "PXA2xx/PXA3xx-based"
  576. depends on MMU
  577. select ARCH_HAS_CPUFREQ
  578. select ARCH_MTD_XIP
  579. select ARCH_REQUIRE_GPIOLIB
  580. select ARM_CPU_SUSPEND if PM
  581. select AUTO_ZRELADDR
  582. select CLKDEV_LOOKUP
  583. select CLKSRC_MMIO
  584. select GENERIC_CLOCKEVENTS
  585. select GPIO_PXA
  586. select HAVE_IDE
  587. select MULTI_IRQ_HANDLER
  588. select NEED_MACH_GPIO_H
  589. select PLAT_PXA
  590. select SPARSE_IRQ
  591. help
  592. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  593. config ARCH_MSM
  594. bool "Qualcomm MSM"
  595. select ARCH_REQUIRE_GPIOLIB
  596. select CLKDEV_LOOKUP
  597. select GENERIC_CLOCKEVENTS
  598. select HAVE_CLK
  599. help
  600. Support for Qualcomm MSM/QSD based systems. This runs on the
  601. apps processor of the MSM/QSD and depends on a shared memory
  602. interface to the modem processor which runs the baseband
  603. stack and controls some vital subsystems
  604. (clock and power control, etc).
  605. config ARCH_SHMOBILE
  606. bool "Renesas SH-Mobile / R-Mobile"
  607. select CLKDEV_LOOKUP
  608. select GENERIC_CLOCKEVENTS
  609. select HAVE_CLK
  610. select HAVE_MACH_CLKDEV
  611. select HAVE_SMP
  612. select MIGHT_HAVE_CACHE_L2X0
  613. select MULTI_IRQ_HANDLER
  614. select NEED_MACH_MEMORY_H
  615. select NO_IOPORT
  616. select PM_GENERIC_DOMAINS if PM
  617. select SPARSE_IRQ
  618. help
  619. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  620. config ARCH_RPC
  621. bool "RiscPC"
  622. select ARCH_ACORN
  623. select ARCH_MAY_HAVE_PC_FDC
  624. select ARCH_SPARSEMEM_ENABLE
  625. select ARCH_USES_GETTIMEOFFSET
  626. select FIQ
  627. select HAVE_IDE
  628. select HAVE_PATA_PLATFORM
  629. select ISA_DMA_API
  630. select NEED_MACH_IO_H
  631. select NEED_MACH_MEMORY_H
  632. select NO_IOPORT
  633. help
  634. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  635. CD-ROM interface, serial and parallel port, and the floppy drive.
  636. config ARCH_SA1100
  637. bool "SA1100-based"
  638. select ARCH_HAS_CPUFREQ
  639. select ARCH_MTD_XIP
  640. select ARCH_REQUIRE_GPIOLIB
  641. select ARCH_SPARSEMEM_ENABLE
  642. select CLKDEV_LOOKUP
  643. select CLKSRC_MMIO
  644. select CPU_FREQ
  645. select CPU_SA1100
  646. select GENERIC_CLOCKEVENTS
  647. select HAVE_IDE
  648. select ISA
  649. select NEED_MACH_GPIO_H
  650. select NEED_MACH_MEMORY_H
  651. select SPARSE_IRQ
  652. help
  653. Support for StrongARM 11x0 based boards.
  654. config ARCH_S3C24XX
  655. bool "Samsung S3C24XX SoCs"
  656. select ARCH_HAS_CPUFREQ
  657. select ARCH_USES_GETTIMEOFFSET
  658. select CLKDEV_LOOKUP
  659. select GENERIC_GPIO
  660. select HAVE_CLK
  661. select HAVE_S3C2410_I2C if I2C
  662. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  663. select HAVE_S3C_RTC if RTC_CLASS
  664. select NEED_MACH_GPIO_H
  665. select NEED_MACH_IO_H
  666. help
  667. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  668. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  669. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  670. Samsung SMDK2410 development board (and derivatives).
  671. config ARCH_S3C64XX
  672. bool "Samsung S3C64XX"
  673. select ARCH_HAS_CPUFREQ
  674. select ARCH_REQUIRE_GPIOLIB
  675. select ARCH_USES_GETTIMEOFFSET
  676. select ARM_VIC
  677. select CLKDEV_LOOKUP
  678. select CPU_V6
  679. select HAVE_CLK
  680. select HAVE_S3C2410_I2C if I2C
  681. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  682. select HAVE_TCM
  683. select NEED_MACH_GPIO_H
  684. select NO_IOPORT
  685. select PLAT_SAMSUNG
  686. select S3C_DEV_NAND
  687. select S3C_GPIO_TRACK
  688. select SAMSUNG_CLKSRC
  689. select SAMSUNG_GPIOLIB_4BIT
  690. select SAMSUNG_IRQ_VIC_TIMER
  691. select USB_ARCH_HAS_OHCI
  692. help
  693. Samsung S3C64XX series based systems
  694. config ARCH_S5P64X0
  695. bool "Samsung S5P6440 S5P6450"
  696. select CLKDEV_LOOKUP
  697. select CLKSRC_MMIO
  698. select CPU_V6
  699. select GENERIC_CLOCKEVENTS
  700. select GENERIC_GPIO
  701. select HAVE_CLK
  702. select HAVE_S3C2410_I2C if I2C
  703. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  704. select HAVE_S3C_RTC if RTC_CLASS
  705. select NEED_MACH_GPIO_H
  706. help
  707. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  708. SMDK6450.
  709. config ARCH_S5PC100
  710. bool "Samsung S5PC100"
  711. select ARCH_USES_GETTIMEOFFSET
  712. select CLKDEV_LOOKUP
  713. select CPU_V7
  714. select GENERIC_GPIO
  715. select HAVE_CLK
  716. select HAVE_S3C2410_I2C if I2C
  717. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  718. select HAVE_S3C_RTC if RTC_CLASS
  719. select NEED_MACH_GPIO_H
  720. help
  721. Samsung S5PC100 series based systems
  722. config ARCH_S5PV210
  723. bool "Samsung S5PV210/S5PC110"
  724. select ARCH_HAS_CPUFREQ
  725. select ARCH_HAS_HOLES_MEMORYMODEL
  726. select ARCH_SPARSEMEM_ENABLE
  727. select CLKDEV_LOOKUP
  728. select CLKSRC_MMIO
  729. select CPU_V7
  730. select GENERIC_CLOCKEVENTS
  731. select GENERIC_GPIO
  732. select HAVE_CLK
  733. select HAVE_S3C2410_I2C if I2C
  734. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  735. select HAVE_S3C_RTC if RTC_CLASS
  736. select NEED_MACH_GPIO_H
  737. select NEED_MACH_MEMORY_H
  738. help
  739. Samsung S5PV210/S5PC110 series based systems
  740. config ARCH_EXYNOS
  741. bool "Samsung EXYNOS"
  742. select ARCH_HAS_CPUFREQ
  743. select ARCH_HAS_HOLES_MEMORYMODEL
  744. select ARCH_SPARSEMEM_ENABLE
  745. select CLKDEV_LOOKUP
  746. select CPU_V7
  747. select GENERIC_CLOCKEVENTS
  748. select GENERIC_GPIO
  749. select HAVE_CLK
  750. select HAVE_S3C2410_I2C if I2C
  751. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  752. select HAVE_S3C_RTC if RTC_CLASS
  753. select NEED_MACH_GPIO_H
  754. select NEED_MACH_MEMORY_H
  755. help
  756. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  757. config ARCH_SHARK
  758. bool "Shark"
  759. select ARCH_USES_GETTIMEOFFSET
  760. select CPU_SA110
  761. select ISA
  762. select ISA_DMA
  763. select NEED_MACH_MEMORY_H
  764. select PCI
  765. select ZONE_DMA
  766. help
  767. Support for the StrongARM based Digital DNARD machine, also known
  768. as "Shark" (<http://www.shark-linux.de/shark.html>).
  769. config ARCH_U300
  770. bool "ST-Ericsson U300 Series"
  771. depends on MMU
  772. select ARCH_REQUIRE_GPIOLIB
  773. select ARM_AMBA
  774. select ARM_PATCH_PHYS_VIRT
  775. select ARM_VIC
  776. select CLKDEV_LOOKUP
  777. select CLKSRC_MMIO
  778. select COMMON_CLK
  779. select CPU_ARM926T
  780. select GENERIC_CLOCKEVENTS
  781. select GENERIC_GPIO
  782. select HAVE_TCM
  783. select SPARSE_IRQ
  784. help
  785. Support for ST-Ericsson U300 series mobile platforms.
  786. config ARCH_U8500
  787. bool "ST-Ericsson U8500 Series"
  788. depends on MMU
  789. select ARCH_HAS_CPUFREQ
  790. select ARCH_REQUIRE_GPIOLIB
  791. select ARM_AMBA
  792. select CLKDEV_LOOKUP
  793. select CPU_V7
  794. select GENERIC_CLOCKEVENTS
  795. select HAVE_SMP
  796. select MIGHT_HAVE_CACHE_L2X0
  797. help
  798. Support for ST-Ericsson's Ux500 architecture
  799. config ARCH_NOMADIK
  800. bool "STMicroelectronics Nomadik"
  801. select ARCH_REQUIRE_GPIOLIB
  802. select ARM_AMBA
  803. select ARM_VIC
  804. select COMMON_CLK
  805. select CPU_ARM926T
  806. select GENERIC_CLOCKEVENTS
  807. select MIGHT_HAVE_CACHE_L2X0
  808. select PINCTRL
  809. select PINCTRL_STN8815
  810. help
  811. Support for the Nomadik platform by ST-Ericsson
  812. config PLAT_SPEAR
  813. bool "ST SPEAr"
  814. select ARCH_REQUIRE_GPIOLIB
  815. select ARM_AMBA
  816. select CLKDEV_LOOKUP
  817. select CLKSRC_MMIO
  818. select COMMON_CLK
  819. select GENERIC_CLOCKEVENTS
  820. select HAVE_CLK
  821. help
  822. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  823. config ARCH_DAVINCI
  824. bool "TI DaVinci"
  825. select ARCH_HAS_HOLES_MEMORYMODEL
  826. select ARCH_REQUIRE_GPIOLIB
  827. select CLKDEV_LOOKUP
  828. select GENERIC_ALLOCATOR
  829. select GENERIC_CLOCKEVENTS
  830. select GENERIC_IRQ_CHIP
  831. select HAVE_IDE
  832. select NEED_MACH_GPIO_H
  833. select ZONE_DMA
  834. help
  835. Support for TI's DaVinci platform.
  836. config ARCH_OMAP
  837. bool "TI OMAP"
  838. depends on MMU
  839. select ARCH_HAS_CPUFREQ
  840. select ARCH_HAS_HOLES_MEMORYMODEL
  841. select ARCH_REQUIRE_GPIOLIB
  842. select CLKSRC_MMIO
  843. select GENERIC_CLOCKEVENTS
  844. select HAVE_CLK
  845. select NEED_MACH_GPIO_H
  846. help
  847. Support for TI's OMAP platform (OMAP1/2/3/4).
  848. config ARCH_VT8500
  849. bool "VIA/WonderMedia 85xx"
  850. select ARCH_HAS_CPUFREQ
  851. select ARCH_REQUIRE_GPIOLIB
  852. select CLKDEV_LOOKUP
  853. select COMMON_CLK
  854. select CPU_ARM926T
  855. select GENERIC_CLOCKEVENTS
  856. select GENERIC_GPIO
  857. select HAVE_CLK
  858. select USE_OF
  859. help
  860. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  861. config ARCH_ZYNQ
  862. bool "Xilinx Zynq ARM Cortex A9 Platform"
  863. select ARM_AMBA
  864. select ARM_GIC
  865. select CLKDEV_LOOKUP
  866. select CPU_V7
  867. select GENERIC_CLOCKEVENTS
  868. select ICST
  869. select MIGHT_HAVE_CACHE_L2X0
  870. select USE_OF
  871. help
  872. Support for Xilinx Zynq ARM Cortex A9 Platform
  873. endchoice
  874. menu "Multiple platform selection"
  875. depends on ARCH_MULTIPLATFORM
  876. comment "CPU Core family selection"
  877. config ARCH_MULTI_V4
  878. bool "ARMv4 based platforms (FA526, StrongARM)"
  879. depends on !ARCH_MULTI_V6_V7
  880. select ARCH_MULTI_V4_V5
  881. config ARCH_MULTI_V4T
  882. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  883. depends on !ARCH_MULTI_V6_V7
  884. select ARCH_MULTI_V4_V5
  885. config ARCH_MULTI_V5
  886. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  887. depends on !ARCH_MULTI_V6_V7
  888. select ARCH_MULTI_V4_V5
  889. config ARCH_MULTI_V4_V5
  890. bool
  891. config ARCH_MULTI_V6
  892. bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
  893. select ARCH_MULTI_V6_V7
  894. select CPU_V6
  895. config ARCH_MULTI_V7
  896. bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
  897. default y
  898. select ARCH_MULTI_V6_V7
  899. select ARCH_VEXPRESS
  900. select CPU_V7
  901. config ARCH_MULTI_V6_V7
  902. bool
  903. config ARCH_MULTI_CPU_AUTO
  904. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  905. select ARCH_MULTI_V5
  906. endmenu
  907. #
  908. # This is sorted alphabetically by mach-* pathname. However, plat-*
  909. # Kconfigs may be included either alphabetically (according to the
  910. # plat- suffix) or along side the corresponding mach-* source.
  911. #
  912. source "arch/arm/mach-mvebu/Kconfig"
  913. source "arch/arm/mach-at91/Kconfig"
  914. source "arch/arm/mach-clps711x/Kconfig"
  915. source "arch/arm/mach-cns3xxx/Kconfig"
  916. source "arch/arm/mach-davinci/Kconfig"
  917. source "arch/arm/mach-dove/Kconfig"
  918. source "arch/arm/mach-ep93xx/Kconfig"
  919. source "arch/arm/mach-footbridge/Kconfig"
  920. source "arch/arm/mach-gemini/Kconfig"
  921. source "arch/arm/mach-h720x/Kconfig"
  922. source "arch/arm/mach-highbank/Kconfig"
  923. source "arch/arm/mach-integrator/Kconfig"
  924. source "arch/arm/mach-iop32x/Kconfig"
  925. source "arch/arm/mach-iop33x/Kconfig"
  926. source "arch/arm/mach-iop13xx/Kconfig"
  927. source "arch/arm/mach-ixp4xx/Kconfig"
  928. source "arch/arm/mach-kirkwood/Kconfig"
  929. source "arch/arm/mach-ks8695/Kconfig"
  930. source "arch/arm/mach-msm/Kconfig"
  931. source "arch/arm/mach-mv78xx0/Kconfig"
  932. source "arch/arm/plat-mxc/Kconfig"
  933. source "arch/arm/mach-mxs/Kconfig"
  934. source "arch/arm/mach-netx/Kconfig"
  935. source "arch/arm/mach-nomadik/Kconfig"
  936. source "arch/arm/plat-nomadik/Kconfig"
  937. source "arch/arm/plat-omap/Kconfig"
  938. source "arch/arm/mach-omap1/Kconfig"
  939. source "arch/arm/mach-omap2/Kconfig"
  940. source "arch/arm/mach-orion5x/Kconfig"
  941. source "arch/arm/mach-picoxcell/Kconfig"
  942. source "arch/arm/mach-pxa/Kconfig"
  943. source "arch/arm/plat-pxa/Kconfig"
  944. source "arch/arm/mach-mmp/Kconfig"
  945. source "arch/arm/mach-realview/Kconfig"
  946. source "arch/arm/mach-sa1100/Kconfig"
  947. source "arch/arm/plat-samsung/Kconfig"
  948. source "arch/arm/plat-s3c24xx/Kconfig"
  949. source "arch/arm/mach-socfpga/Kconfig"
  950. source "arch/arm/plat-spear/Kconfig"
  951. source "arch/arm/mach-s3c24xx/Kconfig"
  952. if ARCH_S3C24XX
  953. source "arch/arm/mach-s3c2412/Kconfig"
  954. source "arch/arm/mach-s3c2440/Kconfig"
  955. endif
  956. if ARCH_S3C64XX
  957. source "arch/arm/mach-s3c64xx/Kconfig"
  958. endif
  959. source "arch/arm/mach-s5p64x0/Kconfig"
  960. source "arch/arm/mach-s5pc100/Kconfig"
  961. source "arch/arm/mach-s5pv210/Kconfig"
  962. source "arch/arm/mach-exynos/Kconfig"
  963. source "arch/arm/mach-shmobile/Kconfig"
  964. source "arch/arm/mach-prima2/Kconfig"
  965. source "arch/arm/mach-tegra/Kconfig"
  966. source "arch/arm/mach-u300/Kconfig"
  967. source "arch/arm/mach-ux500/Kconfig"
  968. source "arch/arm/mach-versatile/Kconfig"
  969. source "arch/arm/mach-vexpress/Kconfig"
  970. source "arch/arm/plat-versatile/Kconfig"
  971. source "arch/arm/mach-w90x900/Kconfig"
  972. # Definitions to make life easier
  973. config ARCH_ACORN
  974. bool
  975. config PLAT_IOP
  976. bool
  977. select GENERIC_CLOCKEVENTS
  978. config PLAT_ORION
  979. bool
  980. select CLKSRC_MMIO
  981. select COMMON_CLK
  982. select GENERIC_IRQ_CHIP
  983. select IRQ_DOMAIN
  984. config PLAT_ORION_LEGACY
  985. bool
  986. select PLAT_ORION
  987. config PLAT_PXA
  988. bool
  989. config PLAT_VERSATILE
  990. bool
  991. config ARM_TIMER_SP804
  992. bool
  993. select CLKSRC_MMIO
  994. select HAVE_SCHED_CLOCK
  995. source arch/arm/mm/Kconfig
  996. config ARM_NR_BANKS
  997. int
  998. default 16 if ARCH_EP93XX
  999. default 8
  1000. config IWMMXT
  1001. bool "Enable iWMMXt support"
  1002. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  1003. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  1004. help
  1005. Enable support for iWMMXt context switching at run time if
  1006. running on a CPU that supports it.
  1007. config XSCALE_PMU
  1008. bool
  1009. depends on CPU_XSCALE
  1010. default y
  1011. config MULTI_IRQ_HANDLER
  1012. bool
  1013. help
  1014. Allow each machine to specify it's own IRQ handler at run time.
  1015. if !MMU
  1016. source "arch/arm/Kconfig-nommu"
  1017. endif
  1018. config ARM_ERRATA_326103
  1019. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1020. depends on CPU_V6
  1021. help
  1022. Executing a SWP instruction to read-only memory does not set bit 11
  1023. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1024. treat the access as a read, preventing a COW from occurring and
  1025. causing the faulting task to livelock.
  1026. config ARM_ERRATA_411920
  1027. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1028. depends on CPU_V6 || CPU_V6K
  1029. help
  1030. Invalidation of the Instruction Cache operation can
  1031. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1032. It does not affect the MPCore. This option enables the ARM Ltd.
  1033. recommended workaround.
  1034. config ARM_ERRATA_430973
  1035. bool "ARM errata: Stale prediction on replaced interworking branch"
  1036. depends on CPU_V7
  1037. help
  1038. This option enables the workaround for the 430973 Cortex-A8
  1039. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1040. interworking branch is replaced with another code sequence at the
  1041. same virtual address, whether due to self-modifying code or virtual
  1042. to physical address re-mapping, Cortex-A8 does not recover from the
  1043. stale interworking branch prediction. This results in Cortex-A8
  1044. executing the new code sequence in the incorrect ARM or Thumb state.
  1045. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1046. and also flushes the branch target cache at every context switch.
  1047. Note that setting specific bits in the ACTLR register may not be
  1048. available in non-secure mode.
  1049. config ARM_ERRATA_458693
  1050. bool "ARM errata: Processor deadlock when a false hazard is created"
  1051. depends on CPU_V7
  1052. help
  1053. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1054. erratum. For very specific sequences of memory operations, it is
  1055. possible for a hazard condition intended for a cache line to instead
  1056. be incorrectly associated with a different cache line. This false
  1057. hazard might then cause a processor deadlock. The workaround enables
  1058. the L1 caching of the NEON accesses and disables the PLD instruction
  1059. in the ACTLR register. Note that setting specific bits in the ACTLR
  1060. register may not be available in non-secure mode.
  1061. config ARM_ERRATA_460075
  1062. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1063. depends on CPU_V7
  1064. help
  1065. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1066. erratum. Any asynchronous access to the L2 cache may encounter a
  1067. situation in which recent store transactions to the L2 cache are lost
  1068. and overwritten with stale memory contents from external memory. The
  1069. workaround disables the write-allocate mode for the L2 cache via the
  1070. ACTLR register. Note that setting specific bits in the ACTLR register
  1071. may not be available in non-secure mode.
  1072. config ARM_ERRATA_742230
  1073. bool "ARM errata: DMB operation may be faulty"
  1074. depends on CPU_V7 && SMP
  1075. help
  1076. This option enables the workaround for the 742230 Cortex-A9
  1077. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1078. between two write operations may not ensure the correct visibility
  1079. ordering of the two writes. This workaround sets a specific bit in
  1080. the diagnostic register of the Cortex-A9 which causes the DMB
  1081. instruction to behave as a DSB, ensuring the correct behaviour of
  1082. the two writes.
  1083. config ARM_ERRATA_742231
  1084. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1085. depends on CPU_V7 && SMP
  1086. help
  1087. This option enables the workaround for the 742231 Cortex-A9
  1088. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1089. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1090. accessing some data located in the same cache line, may get corrupted
  1091. data due to bad handling of the address hazard when the line gets
  1092. replaced from one of the CPUs at the same time as another CPU is
  1093. accessing it. This workaround sets specific bits in the diagnostic
  1094. register of the Cortex-A9 which reduces the linefill issuing
  1095. capabilities of the processor.
  1096. config PL310_ERRATA_588369
  1097. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1098. depends on CACHE_L2X0
  1099. help
  1100. The PL310 L2 cache controller implements three types of Clean &
  1101. Invalidate maintenance operations: by Physical Address
  1102. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1103. They are architecturally defined to behave as the execution of a
  1104. clean operation followed immediately by an invalidate operation,
  1105. both performing to the same memory location. This functionality
  1106. is not correctly implemented in PL310 as clean lines are not
  1107. invalidated as a result of these operations.
  1108. config ARM_ERRATA_720789
  1109. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1110. depends on CPU_V7
  1111. help
  1112. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1113. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1114. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1115. As a consequence of this erratum, some TLB entries which should be
  1116. invalidated are not, resulting in an incoherency in the system page
  1117. tables. The workaround changes the TLB flushing routines to invalidate
  1118. entries regardless of the ASID.
  1119. config PL310_ERRATA_727915
  1120. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1121. depends on CACHE_L2X0
  1122. help
  1123. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1124. operation (offset 0x7FC). This operation runs in background so that
  1125. PL310 can handle normal accesses while it is in progress. Under very
  1126. rare circumstances, due to this erratum, write data can be lost when
  1127. PL310 treats a cacheable write transaction during a Clean &
  1128. Invalidate by Way operation.
  1129. config ARM_ERRATA_743622
  1130. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1131. depends on CPU_V7
  1132. help
  1133. This option enables the workaround for the 743622 Cortex-A9
  1134. (r2p*) erratum. Under very rare conditions, a faulty
  1135. optimisation in the Cortex-A9 Store Buffer may lead to data
  1136. corruption. This workaround sets a specific bit in the diagnostic
  1137. register of the Cortex-A9 which disables the Store Buffer
  1138. optimisation, preventing the defect from occurring. This has no
  1139. visible impact on the overall performance or power consumption of the
  1140. processor.
  1141. config ARM_ERRATA_751472
  1142. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1143. depends on CPU_V7
  1144. help
  1145. This option enables the workaround for the 751472 Cortex-A9 (prior
  1146. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1147. completion of a following broadcasted operation if the second
  1148. operation is received by a CPU before the ICIALLUIS has completed,
  1149. potentially leading to corrupted entries in the cache or TLB.
  1150. config PL310_ERRATA_753970
  1151. bool "PL310 errata: cache sync operation may be faulty"
  1152. depends on CACHE_PL310
  1153. help
  1154. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1155. Under some condition the effect of cache sync operation on
  1156. the store buffer still remains when the operation completes.
  1157. This means that the store buffer is always asked to drain and
  1158. this prevents it from merging any further writes. The workaround
  1159. is to replace the normal offset of cache sync operation (0x730)
  1160. by another offset targeting an unmapped PL310 register 0x740.
  1161. This has the same effect as the cache sync operation: store buffer
  1162. drain and waiting for all buffers empty.
  1163. config ARM_ERRATA_754322
  1164. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1165. depends on CPU_V7
  1166. help
  1167. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1168. r3p*) erratum. A speculative memory access may cause a page table walk
  1169. which starts prior to an ASID switch but completes afterwards. This
  1170. can populate the micro-TLB with a stale entry which may be hit with
  1171. the new ASID. This workaround places two dsb instructions in the mm
  1172. switching code so that no page table walks can cross the ASID switch.
  1173. config ARM_ERRATA_754327
  1174. bool "ARM errata: no automatic Store Buffer drain"
  1175. depends on CPU_V7 && SMP
  1176. help
  1177. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1178. r2p0) erratum. The Store Buffer does not have any automatic draining
  1179. mechanism and therefore a livelock may occur if an external agent
  1180. continuously polls a memory location waiting to observe an update.
  1181. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1182. written polling loops from denying visibility of updates to memory.
  1183. config ARM_ERRATA_364296
  1184. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1185. depends on CPU_V6 && !SMP
  1186. help
  1187. This options enables the workaround for the 364296 ARM1136
  1188. r0p2 erratum (possible cache data corruption with
  1189. hit-under-miss enabled). It sets the undocumented bit 31 in
  1190. the auxiliary control register and the FI bit in the control
  1191. register, thus disabling hit-under-miss without putting the
  1192. processor into full low interrupt latency mode. ARM11MPCore
  1193. is not affected.
  1194. config ARM_ERRATA_764369
  1195. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1196. depends on CPU_V7 && SMP
  1197. help
  1198. This option enables the workaround for erratum 764369
  1199. affecting Cortex-A9 MPCore with two or more processors (all
  1200. current revisions). Under certain timing circumstances, a data
  1201. cache line maintenance operation by MVA targeting an Inner
  1202. Shareable memory region may fail to proceed up to either the
  1203. Point of Coherency or to the Point of Unification of the
  1204. system. This workaround adds a DSB instruction before the
  1205. relevant cache maintenance functions and sets a specific bit
  1206. in the diagnostic control register of the SCU.
  1207. config PL310_ERRATA_769419
  1208. bool "PL310 errata: no automatic Store Buffer drain"
  1209. depends on CACHE_L2X0
  1210. help
  1211. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1212. not automatically drain. This can cause normal, non-cacheable
  1213. writes to be retained when the memory system is idle, leading
  1214. to suboptimal I/O performance for drivers using coherent DMA.
  1215. This option adds a write barrier to the cpu_idle loop so that,
  1216. on systems with an outer cache, the store buffer is drained
  1217. explicitly.
  1218. config ARM_ERRATA_775420
  1219. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1220. depends on CPU_V7
  1221. help
  1222. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1223. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1224. operation aborts with MMU exception, it might cause the processor
  1225. to deadlock. This workaround puts DSB before executing ISB if
  1226. an abort may occur on cache maintenance.
  1227. endmenu
  1228. source "arch/arm/common/Kconfig"
  1229. menu "Bus support"
  1230. config ARM_AMBA
  1231. bool
  1232. config ISA
  1233. bool
  1234. help
  1235. Find out whether you have ISA slots on your motherboard. ISA is the
  1236. name of a bus system, i.e. the way the CPU talks to the other stuff
  1237. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1238. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1239. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1240. # Select ISA DMA controller support
  1241. config ISA_DMA
  1242. bool
  1243. select ISA_DMA_API
  1244. # Select ISA DMA interface
  1245. config ISA_DMA_API
  1246. bool
  1247. config PCI
  1248. bool "PCI support" if MIGHT_HAVE_PCI
  1249. help
  1250. Find out whether you have a PCI motherboard. PCI is the name of a
  1251. bus system, i.e. the way the CPU talks to the other stuff inside
  1252. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1253. VESA. If you have PCI, say Y, otherwise N.
  1254. config PCI_DOMAINS
  1255. bool
  1256. depends on PCI
  1257. config PCI_NANOENGINE
  1258. bool "BSE nanoEngine PCI support"
  1259. depends on SA1100_NANOENGINE
  1260. help
  1261. Enable PCI on the BSE nanoEngine board.
  1262. config PCI_SYSCALL
  1263. def_bool PCI
  1264. # Select the host bridge type
  1265. config PCI_HOST_VIA82C505
  1266. bool
  1267. depends on PCI && ARCH_SHARK
  1268. default y
  1269. config PCI_HOST_ITE8152
  1270. bool
  1271. depends on PCI && MACH_ARMCORE
  1272. default y
  1273. select DMABOUNCE
  1274. source "drivers/pci/Kconfig"
  1275. source "drivers/pcmcia/Kconfig"
  1276. endmenu
  1277. menu "Kernel Features"
  1278. config HAVE_SMP
  1279. bool
  1280. help
  1281. This option should be selected by machines which have an SMP-
  1282. capable CPU.
  1283. The only effect of this option is to make the SMP-related
  1284. options available to the user for configuration.
  1285. config SMP
  1286. bool "Symmetric Multi-Processing"
  1287. depends on CPU_V6K || CPU_V7
  1288. depends on GENERIC_CLOCKEVENTS
  1289. depends on HAVE_SMP
  1290. depends on MMU
  1291. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1292. select USE_GENERIC_SMP_HELPERS
  1293. help
  1294. This enables support for systems with more than one CPU. If you have
  1295. a system with only one CPU, like most personal computers, say N. If
  1296. you have a system with more than one CPU, say Y.
  1297. If you say N here, the kernel will run on single and multiprocessor
  1298. machines, but will use only one CPU of a multiprocessor machine. If
  1299. you say Y here, the kernel will run on many, but not all, single
  1300. processor machines. On a single processor machine, the kernel will
  1301. run faster if you say N here.
  1302. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1303. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1304. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1305. If you don't know what to do here, say N.
  1306. config SMP_ON_UP
  1307. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1308. depends on EXPERIMENTAL
  1309. depends on SMP && !XIP_KERNEL
  1310. default y
  1311. help
  1312. SMP kernels contain instructions which fail on non-SMP processors.
  1313. Enabling this option allows the kernel to modify itself to make
  1314. these instructions safe. Disabling it allows about 1K of space
  1315. savings.
  1316. If you don't know what to do here, say Y.
  1317. config ARM_CPU_TOPOLOGY
  1318. bool "Support cpu topology definition"
  1319. depends on SMP && CPU_V7
  1320. default y
  1321. help
  1322. Support ARM cpu topology definition. The MPIDR register defines
  1323. affinity between processors which is then used to describe the cpu
  1324. topology of an ARM System.
  1325. config SCHED_MC
  1326. bool "Multi-core scheduler support"
  1327. depends on ARM_CPU_TOPOLOGY
  1328. help
  1329. Multi-core scheduler support improves the CPU scheduler's decision
  1330. making when dealing with multi-core CPU chips at a cost of slightly
  1331. increased overhead in some places. If unsure say N here.
  1332. config SCHED_SMT
  1333. bool "SMT scheduler support"
  1334. depends on ARM_CPU_TOPOLOGY
  1335. help
  1336. Improves the CPU scheduler's decision making when dealing with
  1337. MultiThreading at a cost of slightly increased overhead in some
  1338. places. If unsure say N here.
  1339. config HAVE_ARM_SCU
  1340. bool
  1341. help
  1342. This option enables support for the ARM system coherency unit
  1343. config ARM_ARCH_TIMER
  1344. bool "Architected timer support"
  1345. depends on CPU_V7
  1346. help
  1347. This option enables support for the ARM architected timer
  1348. config HAVE_ARM_TWD
  1349. bool
  1350. depends on SMP
  1351. help
  1352. This options enables support for the ARM timer and watchdog unit
  1353. choice
  1354. prompt "Memory split"
  1355. default VMSPLIT_3G
  1356. help
  1357. Select the desired split between kernel and user memory.
  1358. If you are not absolutely sure what you are doing, leave this
  1359. option alone!
  1360. config VMSPLIT_3G
  1361. bool "3G/1G user/kernel split"
  1362. config VMSPLIT_2G
  1363. bool "2G/2G user/kernel split"
  1364. config VMSPLIT_1G
  1365. bool "1G/3G user/kernel split"
  1366. endchoice
  1367. config PAGE_OFFSET
  1368. hex
  1369. default 0x40000000 if VMSPLIT_1G
  1370. default 0x80000000 if VMSPLIT_2G
  1371. default 0xC0000000
  1372. config NR_CPUS
  1373. int "Maximum number of CPUs (2-32)"
  1374. range 2 32
  1375. depends on SMP
  1376. default "4"
  1377. config HOTPLUG_CPU
  1378. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1379. depends on SMP && HOTPLUG && EXPERIMENTAL
  1380. help
  1381. Say Y here to experiment with turning CPUs off and on. CPUs
  1382. can be controlled through /sys/devices/system/cpu.
  1383. config LOCAL_TIMERS
  1384. bool "Use local timer interrupts"
  1385. depends on SMP
  1386. default y
  1387. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1388. help
  1389. Enable support for local timers on SMP platforms, rather then the
  1390. legacy IPI broadcast method. Local timers allows the system
  1391. accounting to be spread across the timer interval, preventing a
  1392. "thundering herd" at every timer tick.
  1393. config ARCH_NR_GPIO
  1394. int
  1395. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1396. default 355 if ARCH_U8500
  1397. default 264 if MACH_H4700
  1398. default 512 if SOC_OMAP5
  1399. default 288 if ARCH_VT8500
  1400. default 0
  1401. help
  1402. Maximum number of GPIOs in the system.
  1403. If unsure, leave the default value.
  1404. source kernel/Kconfig.preempt
  1405. config HZ
  1406. int
  1407. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1408. ARCH_S5PV210 || ARCH_EXYNOS4
  1409. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1410. default AT91_TIMER_HZ if ARCH_AT91
  1411. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1412. default 100
  1413. config THUMB2_KERNEL
  1414. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1415. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1416. select AEABI
  1417. select ARM_ASM_UNIFIED
  1418. select ARM_UNWIND
  1419. help
  1420. By enabling this option, the kernel will be compiled in
  1421. Thumb-2 mode. A compiler/assembler that understand the unified
  1422. ARM-Thumb syntax is needed.
  1423. If unsure, say N.
  1424. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1425. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1426. depends on THUMB2_KERNEL && MODULES
  1427. default y
  1428. help
  1429. Various binutils versions can resolve Thumb-2 branches to
  1430. locally-defined, preemptible global symbols as short-range "b.n"
  1431. branch instructions.
  1432. This is a problem, because there's no guarantee the final
  1433. destination of the symbol, or any candidate locations for a
  1434. trampoline, are within range of the branch. For this reason, the
  1435. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1436. relocation in modules at all, and it makes little sense to add
  1437. support.
  1438. The symptom is that the kernel fails with an "unsupported
  1439. relocation" error when loading some modules.
  1440. Until fixed tools are available, passing
  1441. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1442. code which hits this problem, at the cost of a bit of extra runtime
  1443. stack usage in some cases.
  1444. The problem is described in more detail at:
  1445. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1446. Only Thumb-2 kernels are affected.
  1447. Unless you are sure your tools don't have this problem, say Y.
  1448. config ARM_ASM_UNIFIED
  1449. bool
  1450. config AEABI
  1451. bool "Use the ARM EABI to compile the kernel"
  1452. help
  1453. This option allows for the kernel to be compiled using the latest
  1454. ARM ABI (aka EABI). This is only useful if you are using a user
  1455. space environment that is also compiled with EABI.
  1456. Since there are major incompatibilities between the legacy ABI and
  1457. EABI, especially with regard to structure member alignment, this
  1458. option also changes the kernel syscall calling convention to
  1459. disambiguate both ABIs and allow for backward compatibility support
  1460. (selected with CONFIG_OABI_COMPAT).
  1461. To use this you need GCC version 4.0.0 or later.
  1462. config OABI_COMPAT
  1463. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1464. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1465. default y
  1466. help
  1467. This option preserves the old syscall interface along with the
  1468. new (ARM EABI) one. It also provides a compatibility layer to
  1469. intercept syscalls that have structure arguments which layout
  1470. in memory differs between the legacy ABI and the new ARM EABI
  1471. (only for non "thumb" binaries). This option adds a tiny
  1472. overhead to all syscalls and produces a slightly larger kernel.
  1473. If you know you'll be using only pure EABI user space then you
  1474. can say N here. If this option is not selected and you attempt
  1475. to execute a legacy ABI binary then the result will be
  1476. UNPREDICTABLE (in fact it can be predicted that it won't work
  1477. at all). If in doubt say Y.
  1478. config ARCH_HAS_HOLES_MEMORYMODEL
  1479. bool
  1480. config ARCH_SPARSEMEM_ENABLE
  1481. bool
  1482. config ARCH_SPARSEMEM_DEFAULT
  1483. def_bool ARCH_SPARSEMEM_ENABLE
  1484. config ARCH_SELECT_MEMORY_MODEL
  1485. def_bool ARCH_SPARSEMEM_ENABLE
  1486. config HAVE_ARCH_PFN_VALID
  1487. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1488. config HIGHMEM
  1489. bool "High Memory Support"
  1490. depends on MMU
  1491. help
  1492. The address space of ARM processors is only 4 Gigabytes large
  1493. and it has to accommodate user address space, kernel address
  1494. space as well as some memory mapped IO. That means that, if you
  1495. have a large amount of physical memory and/or IO, not all of the
  1496. memory can be "permanently mapped" by the kernel. The physical
  1497. memory that is not permanently mapped is called "high memory".
  1498. Depending on the selected kernel/user memory split, minimum
  1499. vmalloc space and actual amount of RAM, you may not need this
  1500. option which should result in a slightly faster kernel.
  1501. If unsure, say n.
  1502. config HIGHPTE
  1503. bool "Allocate 2nd-level pagetables from highmem"
  1504. depends on HIGHMEM
  1505. config HW_PERF_EVENTS
  1506. bool "Enable hardware performance counter support for perf events"
  1507. depends on PERF_EVENTS
  1508. default y
  1509. help
  1510. Enable hardware performance counter support for perf events. If
  1511. disabled, perf events will use software events only.
  1512. source "mm/Kconfig"
  1513. config FORCE_MAX_ZONEORDER
  1514. int "Maximum zone order" if ARCH_SHMOBILE
  1515. range 11 64 if ARCH_SHMOBILE
  1516. default "12" if SOC_AM33XX
  1517. default "9" if SA1111
  1518. default "11"
  1519. help
  1520. The kernel memory allocator divides physically contiguous memory
  1521. blocks into "zones", where each zone is a power of two number of
  1522. pages. This option selects the largest power of two that the kernel
  1523. keeps in the memory allocator. If you need to allocate very large
  1524. blocks of physically contiguous memory, then you may need to
  1525. increase this value.
  1526. This config option is actually maximum order plus one. For example,
  1527. a value of 11 means that the largest free memory block is 2^10 pages.
  1528. config ALIGNMENT_TRAP
  1529. bool
  1530. depends on CPU_CP15_MMU
  1531. default y if !ARCH_EBSA110
  1532. select HAVE_PROC_CPU if PROC_FS
  1533. help
  1534. ARM processors cannot fetch/store information which is not
  1535. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1536. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1537. fetch/store instructions will be emulated in software if you say
  1538. here, which has a severe performance impact. This is necessary for
  1539. correct operation of some network protocols. With an IP-only
  1540. configuration it is safe to say N, otherwise say Y.
  1541. config UACCESS_WITH_MEMCPY
  1542. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1543. depends on MMU
  1544. default y if CPU_FEROCEON
  1545. help
  1546. Implement faster copy_to_user and clear_user methods for CPU
  1547. cores where a 8-word STM instruction give significantly higher
  1548. memory write throughput than a sequence of individual 32bit stores.
  1549. A possible side effect is a slight increase in scheduling latency
  1550. between threads sharing the same address space if they invoke
  1551. such copy operations with large buffers.
  1552. However, if the CPU data cache is using a write-allocate mode,
  1553. this option is unlikely to provide any performance gain.
  1554. config SECCOMP
  1555. bool
  1556. prompt "Enable seccomp to safely compute untrusted bytecode"
  1557. ---help---
  1558. This kernel feature is useful for number crunching applications
  1559. that may need to compute untrusted bytecode during their
  1560. execution. By using pipes or other transports made available to
  1561. the process as file descriptors supporting the read/write
  1562. syscalls, it's possible to isolate those applications in
  1563. their own address space using seccomp. Once seccomp is
  1564. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1565. and the task is only allowed to execute a few safe syscalls
  1566. defined by each seccomp mode.
  1567. config CC_STACKPROTECTOR
  1568. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1569. depends on EXPERIMENTAL
  1570. help
  1571. This option turns on the -fstack-protector GCC feature. This
  1572. feature puts, at the beginning of functions, a canary value on
  1573. the stack just before the return address, and validates
  1574. the value just before actually returning. Stack based buffer
  1575. overflows (that need to overwrite this return address) now also
  1576. overwrite the canary, which gets detected and the attack is then
  1577. neutralized via a kernel panic.
  1578. This feature requires gcc version 4.2 or above.
  1579. config XEN_DOM0
  1580. def_bool y
  1581. depends on XEN
  1582. config XEN
  1583. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1584. depends on EXPERIMENTAL && ARM && OF
  1585. help
  1586. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1587. endmenu
  1588. menu "Boot options"
  1589. config USE_OF
  1590. bool "Flattened Device Tree support"
  1591. select IRQ_DOMAIN
  1592. select OF
  1593. select OF_EARLY_FLATTREE
  1594. help
  1595. Include support for flattened device tree machine descriptions.
  1596. config ATAGS
  1597. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1598. default y
  1599. help
  1600. This is the traditional way of passing data to the kernel at boot
  1601. time. If you are solely relying on the flattened device tree (or
  1602. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1603. to remove ATAGS support from your kernel binary. If unsure,
  1604. leave this to y.
  1605. config DEPRECATED_PARAM_STRUCT
  1606. bool "Provide old way to pass kernel parameters"
  1607. depends on ATAGS
  1608. help
  1609. This was deprecated in 2001 and announced to live on for 5 years.
  1610. Some old boot loaders still use this way.
  1611. # Compressed boot loader in ROM. Yes, we really want to ask about
  1612. # TEXT and BSS so we preserve their values in the config files.
  1613. config ZBOOT_ROM_TEXT
  1614. hex "Compressed ROM boot loader base address"
  1615. default "0"
  1616. help
  1617. The physical address at which the ROM-able zImage is to be
  1618. placed in the target. Platforms which normally make use of
  1619. ROM-able zImage formats normally set this to a suitable
  1620. value in their defconfig file.
  1621. If ZBOOT_ROM is not enabled, this has no effect.
  1622. config ZBOOT_ROM_BSS
  1623. hex "Compressed ROM boot loader BSS address"
  1624. default "0"
  1625. help
  1626. The base address of an area of read/write memory in the target
  1627. for the ROM-able zImage which must be available while the
  1628. decompressor is running. It must be large enough to hold the
  1629. entire decompressed kernel plus an additional 128 KiB.
  1630. Platforms which normally make use of ROM-able zImage formats
  1631. normally set this to a suitable value in their defconfig file.
  1632. If ZBOOT_ROM is not enabled, this has no effect.
  1633. config ZBOOT_ROM
  1634. bool "Compressed boot loader in ROM/flash"
  1635. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1636. help
  1637. Say Y here if you intend to execute your compressed kernel image
  1638. (zImage) directly from ROM or flash. If unsure, say N.
  1639. choice
  1640. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1641. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1642. default ZBOOT_ROM_NONE
  1643. help
  1644. Include experimental SD/MMC loading code in the ROM-able zImage.
  1645. With this enabled it is possible to write the ROM-able zImage
  1646. kernel image to an MMC or SD card and boot the kernel straight
  1647. from the reset vector. At reset the processor Mask ROM will load
  1648. the first part of the ROM-able zImage which in turn loads the
  1649. rest the kernel image to RAM.
  1650. config ZBOOT_ROM_NONE
  1651. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1652. help
  1653. Do not load image from SD or MMC
  1654. config ZBOOT_ROM_MMCIF
  1655. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1656. help
  1657. Load image from MMCIF hardware block.
  1658. config ZBOOT_ROM_SH_MOBILE_SDHI
  1659. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1660. help
  1661. Load image from SDHI hardware block
  1662. endchoice
  1663. config ARM_APPENDED_DTB
  1664. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1665. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1666. help
  1667. With this option, the boot code will look for a device tree binary
  1668. (DTB) appended to zImage
  1669. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1670. This is meant as a backward compatibility convenience for those
  1671. systems with a bootloader that can't be upgraded to accommodate
  1672. the documented boot protocol using a device tree.
  1673. Beware that there is very little in terms of protection against
  1674. this option being confused by leftover garbage in memory that might
  1675. look like a DTB header after a reboot if no actual DTB is appended
  1676. to zImage. Do not leave this option active in a production kernel
  1677. if you don't intend to always append a DTB. Proper passing of the
  1678. location into r2 of a bootloader provided DTB is always preferable
  1679. to this option.
  1680. config ARM_ATAG_DTB_COMPAT
  1681. bool "Supplement the appended DTB with traditional ATAG information"
  1682. depends on ARM_APPENDED_DTB
  1683. help
  1684. Some old bootloaders can't be updated to a DTB capable one, yet
  1685. they provide ATAGs with memory configuration, the ramdisk address,
  1686. the kernel cmdline string, etc. Such information is dynamically
  1687. provided by the bootloader and can't always be stored in a static
  1688. DTB. To allow a device tree enabled kernel to be used with such
  1689. bootloaders, this option allows zImage to extract the information
  1690. from the ATAG list and store it at run time into the appended DTB.
  1691. choice
  1692. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1693. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1694. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1695. bool "Use bootloader kernel arguments if available"
  1696. help
  1697. Uses the command-line options passed by the boot loader instead of
  1698. the device tree bootargs property. If the boot loader doesn't provide
  1699. any, the device tree bootargs property will be used.
  1700. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1701. bool "Extend with bootloader kernel arguments"
  1702. help
  1703. The command-line arguments provided by the boot loader will be
  1704. appended to the the device tree bootargs property.
  1705. endchoice
  1706. config CMDLINE
  1707. string "Default kernel command string"
  1708. default ""
  1709. help
  1710. On some architectures (EBSA110 and CATS), there is currently no way
  1711. for the boot loader to pass arguments to the kernel. For these
  1712. architectures, you should supply some command-line options at build
  1713. time by entering them here. As a minimum, you should specify the
  1714. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1715. choice
  1716. prompt "Kernel command line type" if CMDLINE != ""
  1717. default CMDLINE_FROM_BOOTLOADER
  1718. depends on ATAGS
  1719. config CMDLINE_FROM_BOOTLOADER
  1720. bool "Use bootloader kernel arguments if available"
  1721. help
  1722. Uses the command-line options passed by the boot loader. If
  1723. the boot loader doesn't provide any, the default kernel command
  1724. string provided in CMDLINE will be used.
  1725. config CMDLINE_EXTEND
  1726. bool "Extend bootloader kernel arguments"
  1727. help
  1728. The command-line arguments provided by the boot loader will be
  1729. appended to the default kernel command string.
  1730. config CMDLINE_FORCE
  1731. bool "Always use the default kernel command string"
  1732. help
  1733. Always use the default kernel command string, even if the boot
  1734. loader passes other arguments to the kernel.
  1735. This is useful if you cannot or don't want to change the
  1736. command-line options your boot loader passes to the kernel.
  1737. endchoice
  1738. config XIP_KERNEL
  1739. bool "Kernel Execute-In-Place from ROM"
  1740. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1741. help
  1742. Execute-In-Place allows the kernel to run from non-volatile storage
  1743. directly addressable by the CPU, such as NOR flash. This saves RAM
  1744. space since the text section of the kernel is not loaded from flash
  1745. to RAM. Read-write sections, such as the data section and stack,
  1746. are still copied to RAM. The XIP kernel is not compressed since
  1747. it has to run directly from flash, so it will take more space to
  1748. store it. The flash address used to link the kernel object files,
  1749. and for storing it, is configuration dependent. Therefore, if you
  1750. say Y here, you must know the proper physical address where to
  1751. store the kernel image depending on your own flash memory usage.
  1752. Also note that the make target becomes "make xipImage" rather than
  1753. "make zImage" or "make Image". The final kernel binary to put in
  1754. ROM memory will be arch/arm/boot/xipImage.
  1755. If unsure, say N.
  1756. config XIP_PHYS_ADDR
  1757. hex "XIP Kernel Physical Location"
  1758. depends on XIP_KERNEL
  1759. default "0x00080000"
  1760. help
  1761. This is the physical address in your flash memory the kernel will
  1762. be linked for and stored to. This address is dependent on your
  1763. own flash usage.
  1764. config KEXEC
  1765. bool "Kexec system call (EXPERIMENTAL)"
  1766. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1767. help
  1768. kexec is a system call that implements the ability to shutdown your
  1769. current kernel, and to start another kernel. It is like a reboot
  1770. but it is independent of the system firmware. And like a reboot
  1771. you can start any kernel with it, not just Linux.
  1772. It is an ongoing process to be certain the hardware in a machine
  1773. is properly shutdown, so do not be surprised if this code does not
  1774. initially work for you. It may help to enable device hotplugging
  1775. support.
  1776. config ATAGS_PROC
  1777. bool "Export atags in procfs"
  1778. depends on ATAGS && KEXEC
  1779. default y
  1780. help
  1781. Should the atags used to boot the kernel be exported in an "atags"
  1782. file in procfs. Useful with kexec.
  1783. config CRASH_DUMP
  1784. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1785. depends on EXPERIMENTAL
  1786. help
  1787. Generate crash dump after being started by kexec. This should
  1788. be normally only set in special crash dump kernels which are
  1789. loaded in the main kernel with kexec-tools into a specially
  1790. reserved region and then later executed after a crash by
  1791. kdump/kexec. The crash dump kernel must be compiled to a
  1792. memory address not used by the main kernel
  1793. For more details see Documentation/kdump/kdump.txt
  1794. config AUTO_ZRELADDR
  1795. bool "Auto calculation of the decompressed kernel image address"
  1796. depends on !ZBOOT_ROM && !ARCH_U300
  1797. help
  1798. ZRELADDR is the physical address where the decompressed kernel
  1799. image will be placed. If AUTO_ZRELADDR is selected, the address
  1800. will be determined at run-time by masking the current IP with
  1801. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1802. from start of memory.
  1803. endmenu
  1804. menu "CPU Power Management"
  1805. if ARCH_HAS_CPUFREQ
  1806. source "drivers/cpufreq/Kconfig"
  1807. config CPU_FREQ_IMX
  1808. tristate "CPUfreq driver for i.MX CPUs"
  1809. depends on ARCH_MXC && CPU_FREQ
  1810. select CPU_FREQ_TABLE
  1811. help
  1812. This enables the CPUfreq driver for i.MX CPUs.
  1813. config CPU_FREQ_SA1100
  1814. bool
  1815. config CPU_FREQ_SA1110
  1816. bool
  1817. config CPU_FREQ_INTEGRATOR
  1818. tristate "CPUfreq driver for ARM Integrator CPUs"
  1819. depends on ARCH_INTEGRATOR && CPU_FREQ
  1820. default y
  1821. help
  1822. This enables the CPUfreq driver for ARM Integrator CPUs.
  1823. For details, take a look at <file:Documentation/cpu-freq>.
  1824. If in doubt, say Y.
  1825. config CPU_FREQ_PXA
  1826. bool
  1827. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1828. default y
  1829. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1830. select CPU_FREQ_TABLE
  1831. config CPU_FREQ_S3C
  1832. bool
  1833. help
  1834. Internal configuration node for common cpufreq on Samsung SoC
  1835. config CPU_FREQ_S3C24XX
  1836. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1837. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1838. select CPU_FREQ_S3C
  1839. help
  1840. This enables the CPUfreq driver for the Samsung S3C24XX family
  1841. of CPUs.
  1842. For details, take a look at <file:Documentation/cpu-freq>.
  1843. If in doubt, say N.
  1844. config CPU_FREQ_S3C24XX_PLL
  1845. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1846. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1847. help
  1848. Compile in support for changing the PLL frequency from the
  1849. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1850. after a frequency change, so by default it is not enabled.
  1851. This also means that the PLL tables for the selected CPU(s) will
  1852. be built which may increase the size of the kernel image.
  1853. config CPU_FREQ_S3C24XX_DEBUG
  1854. bool "Debug CPUfreq Samsung driver core"
  1855. depends on CPU_FREQ_S3C24XX
  1856. help
  1857. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1858. config CPU_FREQ_S3C24XX_IODEBUG
  1859. bool "Debug CPUfreq Samsung driver IO timing"
  1860. depends on CPU_FREQ_S3C24XX
  1861. help
  1862. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1863. config CPU_FREQ_S3C24XX_DEBUGFS
  1864. bool "Export debugfs for CPUFreq"
  1865. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1866. help
  1867. Export status information via debugfs.
  1868. endif
  1869. source "drivers/cpuidle/Kconfig"
  1870. endmenu
  1871. menu "Floating point emulation"
  1872. comment "At least one emulation must be selected"
  1873. config FPE_NWFPE
  1874. bool "NWFPE math emulation"
  1875. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1876. ---help---
  1877. Say Y to include the NWFPE floating point emulator in the kernel.
  1878. This is necessary to run most binaries. Linux does not currently
  1879. support floating point hardware so you need to say Y here even if
  1880. your machine has an FPA or floating point co-processor podule.
  1881. You may say N here if you are going to load the Acorn FPEmulator
  1882. early in the bootup.
  1883. config FPE_NWFPE_XP
  1884. bool "Support extended precision"
  1885. depends on FPE_NWFPE
  1886. help
  1887. Say Y to include 80-bit support in the kernel floating-point
  1888. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1889. Note that gcc does not generate 80-bit operations by default,
  1890. so in most cases this option only enlarges the size of the
  1891. floating point emulator without any good reason.
  1892. You almost surely want to say N here.
  1893. config FPE_FASTFPE
  1894. bool "FastFPE math emulation (EXPERIMENTAL)"
  1895. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1896. ---help---
  1897. Say Y here to include the FAST floating point emulator in the kernel.
  1898. This is an experimental much faster emulator which now also has full
  1899. precision for the mantissa. It does not support any exceptions.
  1900. It is very simple, and approximately 3-6 times faster than NWFPE.
  1901. It should be sufficient for most programs. It may be not suitable
  1902. for scientific calculations, but you have to check this for yourself.
  1903. If you do not feel you need a faster FP emulation you should better
  1904. choose NWFPE.
  1905. config VFP
  1906. bool "VFP-format floating point maths"
  1907. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1908. help
  1909. Say Y to include VFP support code in the kernel. This is needed
  1910. if your hardware includes a VFP unit.
  1911. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1912. release notes and additional status information.
  1913. Say N if your target does not have VFP hardware.
  1914. config VFPv3
  1915. bool
  1916. depends on VFP
  1917. default y if CPU_V7
  1918. config NEON
  1919. bool "Advanced SIMD (NEON) Extension support"
  1920. depends on VFPv3 && CPU_V7
  1921. help
  1922. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1923. Extension.
  1924. endmenu
  1925. menu "Userspace binary formats"
  1926. source "fs/Kconfig.binfmt"
  1927. config ARTHUR
  1928. tristate "RISC OS personality"
  1929. depends on !AEABI
  1930. help
  1931. Say Y here to include the kernel code necessary if you want to run
  1932. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1933. experimental; if this sounds frightening, say N and sleep in peace.
  1934. You can also say M here to compile this support as a module (which
  1935. will be called arthur).
  1936. endmenu
  1937. menu "Power management options"
  1938. source "kernel/power/Kconfig"
  1939. config ARCH_SUSPEND_POSSIBLE
  1940. depends on !ARCH_S5PC100
  1941. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1942. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1943. def_bool y
  1944. config ARM_CPU_SUSPEND
  1945. def_bool PM_SLEEP
  1946. endmenu
  1947. source "net/Kconfig"
  1948. source "drivers/Kconfig"
  1949. source "fs/Kconfig"
  1950. source "arch/arm/Kconfig.debug"
  1951. source "security/Kconfig"
  1952. source "crypto/Kconfig"
  1953. source "lib/Kconfig"