irq.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803
  1. #ifndef _LINUX_IRQ_H
  2. #define _LINUX_IRQ_H
  3. /*
  4. * Please do not include this file in generic code. There is currently
  5. * no requirement for any architecture to implement anything held
  6. * within this file.
  7. *
  8. * Thanks. --rmk
  9. */
  10. #include <linux/smp.h>
  11. #include <linux/linkage.h>
  12. #include <linux/cache.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/cpumask.h>
  15. #include <linux/gfp.h>
  16. #include <linux/irqreturn.h>
  17. #include <linux/irqnr.h>
  18. #include <linux/errno.h>
  19. #include <linux/topology.h>
  20. #include <linux/wait.h>
  21. #include <asm/irq.h>
  22. #include <asm/ptrace.h>
  23. #include <asm/irq_regs.h>
  24. struct seq_file;
  25. struct module;
  26. struct irq_desc;
  27. struct irq_data;
  28. typedef void (*irq_flow_handler_t)(unsigned int irq,
  29. struct irq_desc *desc);
  30. typedef void (*irq_preflow_handler_t)(struct irq_data *data);
  31. /*
  32. * IRQ line status.
  33. *
  34. * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
  35. *
  36. * IRQ_TYPE_NONE - default, unspecified type
  37. * IRQ_TYPE_EDGE_RISING - rising edge triggered
  38. * IRQ_TYPE_EDGE_FALLING - falling edge triggered
  39. * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
  40. * IRQ_TYPE_LEVEL_HIGH - high level triggered
  41. * IRQ_TYPE_LEVEL_LOW - low level triggered
  42. * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
  43. * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
  44. * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
  45. * to setup the HW to a sane default (used
  46. * by irqdomain map() callbacks to synchronize
  47. * the HW state and SW flags for a newly
  48. * allocated descriptor).
  49. *
  50. * IRQ_TYPE_PROBE - Special flag for probing in progress
  51. *
  52. * Bits which can be modified via irq_set/clear/modify_status_flags()
  53. * IRQ_LEVEL - Interrupt is level type. Will be also
  54. * updated in the code when the above trigger
  55. * bits are modified via irq_set_irq_type()
  56. * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
  57. * it from affinity setting
  58. * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
  59. * IRQ_NOREQUEST - Interrupt cannot be requested via
  60. * request_irq()
  61. * IRQ_NOTHREAD - Interrupt cannot be threaded
  62. * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
  63. * request/setup_irq()
  64. * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
  65. * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
  66. * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
  67. * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
  68. */
  69. enum {
  70. IRQ_TYPE_NONE = 0x00000000,
  71. IRQ_TYPE_EDGE_RISING = 0x00000001,
  72. IRQ_TYPE_EDGE_FALLING = 0x00000002,
  73. IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
  74. IRQ_TYPE_LEVEL_HIGH = 0x00000004,
  75. IRQ_TYPE_LEVEL_LOW = 0x00000008,
  76. IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
  77. IRQ_TYPE_SENSE_MASK = 0x0000000f,
  78. IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
  79. IRQ_TYPE_PROBE = 0x00000010,
  80. IRQ_LEVEL = (1 << 8),
  81. IRQ_PER_CPU = (1 << 9),
  82. IRQ_NOPROBE = (1 << 10),
  83. IRQ_NOREQUEST = (1 << 11),
  84. IRQ_NOAUTOEN = (1 << 12),
  85. IRQ_NO_BALANCING = (1 << 13),
  86. IRQ_MOVE_PCNTXT = (1 << 14),
  87. IRQ_NESTED_THREAD = (1 << 15),
  88. IRQ_NOTHREAD = (1 << 16),
  89. IRQ_PER_CPU_DEVID = (1 << 17),
  90. };
  91. #define IRQF_MODIFY_MASK \
  92. (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
  93. IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
  94. IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID)
  95. #define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
  96. /*
  97. * Return value for chip->irq_set_affinity()
  98. *
  99. * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
  100. * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
  101. */
  102. enum {
  103. IRQ_SET_MASK_OK = 0,
  104. IRQ_SET_MASK_OK_NOCOPY,
  105. };
  106. struct msi_desc;
  107. struct irq_domain;
  108. /**
  109. * struct irq_data - per irq and irq chip data passed down to chip functions
  110. * @mask: precomputed bitmask for accessing the chip registers
  111. * @irq: interrupt number
  112. * @hwirq: hardware interrupt number, local to the interrupt domain
  113. * @node: node index useful for balancing
  114. * @state_use_accessors: status information for irq chip functions.
  115. * Use accessor functions to deal with it
  116. * @chip: low level interrupt hardware access
  117. * @domain: Interrupt translation domain; responsible for mapping
  118. * between hwirq number and linux irq number.
  119. * @handler_data: per-IRQ data for the irq_chip methods
  120. * @chip_data: platform-specific per-chip private data for the chip
  121. * methods, to allow shared chip implementations
  122. * @msi_desc: MSI descriptor
  123. * @affinity: IRQ affinity on SMP
  124. *
  125. * The fields here need to overlay the ones in irq_desc until we
  126. * cleaned up the direct references and switched everything over to
  127. * irq_data.
  128. */
  129. struct irq_data {
  130. u32 mask;
  131. unsigned int irq;
  132. unsigned long hwirq;
  133. unsigned int node;
  134. unsigned int state_use_accessors;
  135. struct irq_chip *chip;
  136. struct irq_domain *domain;
  137. void *handler_data;
  138. void *chip_data;
  139. struct msi_desc *msi_desc;
  140. cpumask_var_t affinity;
  141. };
  142. /*
  143. * Bit masks for irq_data.state
  144. *
  145. * IRQD_TRIGGER_MASK - Mask for the trigger type bits
  146. * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
  147. * IRQD_NO_BALANCING - Balancing disabled for this IRQ
  148. * IRQD_PER_CPU - Interrupt is per cpu
  149. * IRQD_AFFINITY_SET - Interrupt affinity was set
  150. * IRQD_LEVEL - Interrupt is level triggered
  151. * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
  152. * from suspend
  153. * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
  154. * context
  155. * IRQD_IRQ_DISABLED - Disabled state of the interrupt
  156. * IRQD_IRQ_MASKED - Masked state of the interrupt
  157. * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
  158. */
  159. enum {
  160. IRQD_TRIGGER_MASK = 0xf,
  161. IRQD_SETAFFINITY_PENDING = (1 << 8),
  162. IRQD_NO_BALANCING = (1 << 10),
  163. IRQD_PER_CPU = (1 << 11),
  164. IRQD_AFFINITY_SET = (1 << 12),
  165. IRQD_LEVEL = (1 << 13),
  166. IRQD_WAKEUP_STATE = (1 << 14),
  167. IRQD_MOVE_PCNTXT = (1 << 15),
  168. IRQD_IRQ_DISABLED = (1 << 16),
  169. IRQD_IRQ_MASKED = (1 << 17),
  170. IRQD_IRQ_INPROGRESS = (1 << 18),
  171. };
  172. static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
  173. {
  174. return d->state_use_accessors & IRQD_SETAFFINITY_PENDING;
  175. }
  176. static inline bool irqd_is_per_cpu(struct irq_data *d)
  177. {
  178. return d->state_use_accessors & IRQD_PER_CPU;
  179. }
  180. static inline bool irqd_can_balance(struct irq_data *d)
  181. {
  182. return !(d->state_use_accessors & (IRQD_PER_CPU | IRQD_NO_BALANCING));
  183. }
  184. static inline bool irqd_affinity_was_set(struct irq_data *d)
  185. {
  186. return d->state_use_accessors & IRQD_AFFINITY_SET;
  187. }
  188. static inline void irqd_mark_affinity_was_set(struct irq_data *d)
  189. {
  190. d->state_use_accessors |= IRQD_AFFINITY_SET;
  191. }
  192. static inline u32 irqd_get_trigger_type(struct irq_data *d)
  193. {
  194. return d->state_use_accessors & IRQD_TRIGGER_MASK;
  195. }
  196. /*
  197. * Must only be called inside irq_chip.irq_set_type() functions.
  198. */
  199. static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
  200. {
  201. d->state_use_accessors &= ~IRQD_TRIGGER_MASK;
  202. d->state_use_accessors |= type & IRQD_TRIGGER_MASK;
  203. }
  204. static inline bool irqd_is_level_type(struct irq_data *d)
  205. {
  206. return d->state_use_accessors & IRQD_LEVEL;
  207. }
  208. static inline bool irqd_is_wakeup_set(struct irq_data *d)
  209. {
  210. return d->state_use_accessors & IRQD_WAKEUP_STATE;
  211. }
  212. static inline bool irqd_can_move_in_process_context(struct irq_data *d)
  213. {
  214. return d->state_use_accessors & IRQD_MOVE_PCNTXT;
  215. }
  216. static inline bool irqd_irq_disabled(struct irq_data *d)
  217. {
  218. return d->state_use_accessors & IRQD_IRQ_DISABLED;
  219. }
  220. static inline bool irqd_irq_masked(struct irq_data *d)
  221. {
  222. return d->state_use_accessors & IRQD_IRQ_MASKED;
  223. }
  224. static inline bool irqd_irq_inprogress(struct irq_data *d)
  225. {
  226. return d->state_use_accessors & IRQD_IRQ_INPROGRESS;
  227. }
  228. /*
  229. * Functions for chained handlers which can be enabled/disabled by the
  230. * standard disable_irq/enable_irq calls. Must be called with
  231. * irq_desc->lock held.
  232. */
  233. static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
  234. {
  235. d->state_use_accessors |= IRQD_IRQ_INPROGRESS;
  236. }
  237. static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
  238. {
  239. d->state_use_accessors &= ~IRQD_IRQ_INPROGRESS;
  240. }
  241. static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
  242. {
  243. return d->hwirq;
  244. }
  245. /**
  246. * struct irq_chip - hardware interrupt chip descriptor
  247. *
  248. * @name: name for /proc/interrupts
  249. * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
  250. * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
  251. * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
  252. * @irq_disable: disable the interrupt
  253. * @irq_ack: start of a new interrupt
  254. * @irq_mask: mask an interrupt source
  255. * @irq_mask_ack: ack and mask an interrupt source
  256. * @irq_unmask: unmask an interrupt source
  257. * @irq_eoi: end of interrupt
  258. * @irq_set_affinity: set the CPU affinity on SMP machines
  259. * @irq_retrigger: resend an IRQ to the CPU
  260. * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
  261. * @irq_set_wake: enable/disable power-management wake-on of an IRQ
  262. * @irq_bus_lock: function to lock access to slow bus (i2c) chips
  263. * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
  264. * @irq_cpu_online: configure an interrupt source for a secondary CPU
  265. * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
  266. * @irq_suspend: function called from core code on suspend once per chip
  267. * @irq_resume: function called from core code on resume once per chip
  268. * @irq_pm_shutdown: function called from core code on shutdown once per chip
  269. * @irq_calc_mask: Optional function to set irq_data.mask for special cases
  270. * @irq_print_chip: optional to print special chip info in show_interrupts
  271. * @flags: chip specific flags
  272. */
  273. struct irq_chip {
  274. const char *name;
  275. unsigned int (*irq_startup)(struct irq_data *data);
  276. void (*irq_shutdown)(struct irq_data *data);
  277. void (*irq_enable)(struct irq_data *data);
  278. void (*irq_disable)(struct irq_data *data);
  279. void (*irq_ack)(struct irq_data *data);
  280. void (*irq_mask)(struct irq_data *data);
  281. void (*irq_mask_ack)(struct irq_data *data);
  282. void (*irq_unmask)(struct irq_data *data);
  283. void (*irq_eoi)(struct irq_data *data);
  284. int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
  285. int (*irq_retrigger)(struct irq_data *data);
  286. int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
  287. int (*irq_set_wake)(struct irq_data *data, unsigned int on);
  288. void (*irq_bus_lock)(struct irq_data *data);
  289. void (*irq_bus_sync_unlock)(struct irq_data *data);
  290. void (*irq_cpu_online)(struct irq_data *data);
  291. void (*irq_cpu_offline)(struct irq_data *data);
  292. void (*irq_suspend)(struct irq_data *data);
  293. void (*irq_resume)(struct irq_data *data);
  294. void (*irq_pm_shutdown)(struct irq_data *data);
  295. void (*irq_calc_mask)(struct irq_data *data);
  296. void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
  297. unsigned long flags;
  298. };
  299. /*
  300. * irq_chip specific flags
  301. *
  302. * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
  303. * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
  304. * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
  305. * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
  306. * when irq enabled
  307. * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
  308. */
  309. enum {
  310. IRQCHIP_SET_TYPE_MASKED = (1 << 0),
  311. IRQCHIP_EOI_IF_HANDLED = (1 << 1),
  312. IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
  313. IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
  314. IRQCHIP_SKIP_SET_WAKE = (1 << 4),
  315. IRQCHIP_ONESHOT_SAFE = (1 << 5),
  316. };
  317. /* This include will go away once we isolated irq_desc usage to core code */
  318. #include <linux/irqdesc.h>
  319. /*
  320. * Pick up the arch-dependent methods:
  321. */
  322. #include <asm/hw_irq.h>
  323. #ifndef NR_IRQS_LEGACY
  324. # define NR_IRQS_LEGACY 0
  325. #endif
  326. #ifndef ARCH_IRQ_INIT_FLAGS
  327. # define ARCH_IRQ_INIT_FLAGS 0
  328. #endif
  329. #define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
  330. struct irqaction;
  331. extern int setup_irq(unsigned int irq, struct irqaction *new);
  332. extern void remove_irq(unsigned int irq, struct irqaction *act);
  333. extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
  334. extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
  335. extern void irq_cpu_online(void);
  336. extern void irq_cpu_offline(void);
  337. extern int __irq_set_affinity_locked(struct irq_data *data, const struct cpumask *cpumask);
  338. #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
  339. void irq_move_irq(struct irq_data *data);
  340. void irq_move_masked_irq(struct irq_data *data);
  341. #else
  342. static inline void irq_move_irq(struct irq_data *data) { }
  343. static inline void irq_move_masked_irq(struct irq_data *data) { }
  344. #endif
  345. extern int no_irq_affinity;
  346. #ifdef CONFIG_HARDIRQS_SW_RESEND
  347. int irq_set_parent(int irq, int parent_irq);
  348. #else
  349. static inline int irq_set_parent(int irq, int parent_irq)
  350. {
  351. return 0;
  352. }
  353. #endif
  354. /*
  355. * Built-in IRQ handlers for various IRQ types,
  356. * callable via desc->handle_irq()
  357. */
  358. extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
  359. extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
  360. extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
  361. extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
  362. extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
  363. extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
  364. extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
  365. extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
  366. extern void handle_nested_irq(unsigned int irq);
  367. /* Handling of unhandled and spurious interrupts: */
  368. extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
  369. irqreturn_t action_ret);
  370. /* Enable/disable irq debugging output: */
  371. extern int noirqdebug_setup(char *str);
  372. /* Checks whether the interrupt can be requested by request_irq(): */
  373. extern int can_request_irq(unsigned int irq, unsigned long irqflags);
  374. /* Dummy irq-chip implementations: */
  375. extern struct irq_chip no_irq_chip;
  376. extern struct irq_chip dummy_irq_chip;
  377. extern void
  378. irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
  379. irq_flow_handler_t handle, const char *name);
  380. static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
  381. irq_flow_handler_t handle)
  382. {
  383. irq_set_chip_and_handler_name(irq, chip, handle, NULL);
  384. }
  385. extern int irq_set_percpu_devid(unsigned int irq);
  386. extern void
  387. __irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
  388. const char *name);
  389. static inline void
  390. irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
  391. {
  392. __irq_set_handler(irq, handle, 0, NULL);
  393. }
  394. /*
  395. * Set a highlevel chained flow handler for a given IRQ.
  396. * (a chained handler is automatically enabled and set to
  397. * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
  398. */
  399. static inline void
  400. irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
  401. {
  402. __irq_set_handler(irq, handle, 1, NULL);
  403. }
  404. void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
  405. static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
  406. {
  407. irq_modify_status(irq, 0, set);
  408. }
  409. static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
  410. {
  411. irq_modify_status(irq, clr, 0);
  412. }
  413. static inline void irq_set_noprobe(unsigned int irq)
  414. {
  415. irq_modify_status(irq, 0, IRQ_NOPROBE);
  416. }
  417. static inline void irq_set_probe(unsigned int irq)
  418. {
  419. irq_modify_status(irq, IRQ_NOPROBE, 0);
  420. }
  421. static inline void irq_set_nothread(unsigned int irq)
  422. {
  423. irq_modify_status(irq, 0, IRQ_NOTHREAD);
  424. }
  425. static inline void irq_set_thread(unsigned int irq)
  426. {
  427. irq_modify_status(irq, IRQ_NOTHREAD, 0);
  428. }
  429. static inline void irq_set_nested_thread(unsigned int irq, bool nest)
  430. {
  431. if (nest)
  432. irq_set_status_flags(irq, IRQ_NESTED_THREAD);
  433. else
  434. irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
  435. }
  436. static inline void irq_set_percpu_devid_flags(unsigned int irq)
  437. {
  438. irq_set_status_flags(irq,
  439. IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
  440. IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
  441. }
  442. /* Handle dynamic irq creation and destruction */
  443. extern unsigned int create_irq_nr(unsigned int irq_want, int node);
  444. extern unsigned int __create_irqs(unsigned int from, unsigned int count,
  445. int node);
  446. extern int create_irq(void);
  447. extern void destroy_irq(unsigned int irq);
  448. extern void destroy_irqs(unsigned int irq, unsigned int count);
  449. /*
  450. * Dynamic irq helper functions. Obsolete. Use irq_alloc_desc* and
  451. * irq_free_desc instead.
  452. */
  453. extern void dynamic_irq_cleanup(unsigned int irq);
  454. static inline void dynamic_irq_init(unsigned int irq)
  455. {
  456. dynamic_irq_cleanup(irq);
  457. }
  458. /* Set/get chip/data for an IRQ: */
  459. extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
  460. extern int irq_set_handler_data(unsigned int irq, void *data);
  461. extern int irq_set_chip_data(unsigned int irq, void *data);
  462. extern int irq_set_irq_type(unsigned int irq, unsigned int type);
  463. extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
  464. extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
  465. struct msi_desc *entry);
  466. extern struct irq_data *irq_get_irq_data(unsigned int irq);
  467. static inline struct irq_chip *irq_get_chip(unsigned int irq)
  468. {
  469. struct irq_data *d = irq_get_irq_data(irq);
  470. return d ? d->chip : NULL;
  471. }
  472. static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
  473. {
  474. return d->chip;
  475. }
  476. static inline void *irq_get_chip_data(unsigned int irq)
  477. {
  478. struct irq_data *d = irq_get_irq_data(irq);
  479. return d ? d->chip_data : NULL;
  480. }
  481. static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
  482. {
  483. return d->chip_data;
  484. }
  485. static inline void *irq_get_handler_data(unsigned int irq)
  486. {
  487. struct irq_data *d = irq_get_irq_data(irq);
  488. return d ? d->handler_data : NULL;
  489. }
  490. static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
  491. {
  492. return d->handler_data;
  493. }
  494. static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
  495. {
  496. struct irq_data *d = irq_get_irq_data(irq);
  497. return d ? d->msi_desc : NULL;
  498. }
  499. static inline struct msi_desc *irq_data_get_msi(struct irq_data *d)
  500. {
  501. return d->msi_desc;
  502. }
  503. static inline u32 irq_get_trigger_type(unsigned int irq)
  504. {
  505. struct irq_data *d = irq_get_irq_data(irq);
  506. return d ? irqd_get_trigger_type(d) : 0;
  507. }
  508. int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
  509. struct module *owner);
  510. /* use macros to avoid needing export.h for THIS_MODULE */
  511. #define irq_alloc_descs(irq, from, cnt, node) \
  512. __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
  513. #define irq_alloc_desc(node) \
  514. irq_alloc_descs(-1, 0, 1, node)
  515. #define irq_alloc_desc_at(at, node) \
  516. irq_alloc_descs(at, at, 1, node)
  517. #define irq_alloc_desc_from(from, node) \
  518. irq_alloc_descs(-1, from, 1, node)
  519. #define irq_alloc_descs_from(from, cnt, node) \
  520. irq_alloc_descs(-1, from, cnt, node)
  521. void irq_free_descs(unsigned int irq, unsigned int cnt);
  522. int irq_reserve_irqs(unsigned int from, unsigned int cnt);
  523. static inline void irq_free_desc(unsigned int irq)
  524. {
  525. irq_free_descs(irq, 1);
  526. }
  527. static inline int irq_reserve_irq(unsigned int irq)
  528. {
  529. return irq_reserve_irqs(irq, 1);
  530. }
  531. #ifndef irq_reg_writel
  532. # define irq_reg_writel(val, addr) writel(val, addr)
  533. #endif
  534. #ifndef irq_reg_readl
  535. # define irq_reg_readl(addr) readl(addr)
  536. #endif
  537. /**
  538. * struct irq_chip_regs - register offsets for struct irq_gci
  539. * @enable: Enable register offset to reg_base
  540. * @disable: Disable register offset to reg_base
  541. * @mask: Mask register offset to reg_base
  542. * @ack: Ack register offset to reg_base
  543. * @eoi: Eoi register offset to reg_base
  544. * @type: Type configuration register offset to reg_base
  545. * @polarity: Polarity configuration register offset to reg_base
  546. */
  547. struct irq_chip_regs {
  548. unsigned long enable;
  549. unsigned long disable;
  550. unsigned long mask;
  551. unsigned long ack;
  552. unsigned long eoi;
  553. unsigned long type;
  554. unsigned long polarity;
  555. };
  556. /**
  557. * struct irq_chip_type - Generic interrupt chip instance for a flow type
  558. * @chip: The real interrupt chip which provides the callbacks
  559. * @regs: Register offsets for this chip
  560. * @handler: Flow handler associated with this chip
  561. * @type: Chip can handle these flow types
  562. * @mask_cache_priv: Cached mask register private to the chip type
  563. * @mask_cache: Pointer to cached mask register
  564. *
  565. * A irq_generic_chip can have several instances of irq_chip_type when
  566. * it requires different functions and register offsets for different
  567. * flow types.
  568. */
  569. struct irq_chip_type {
  570. struct irq_chip chip;
  571. struct irq_chip_regs regs;
  572. irq_flow_handler_t handler;
  573. u32 type;
  574. u32 mask_cache_priv;
  575. u32 *mask_cache;
  576. };
  577. /**
  578. * struct irq_chip_generic - Generic irq chip data structure
  579. * @lock: Lock to protect register and cache data access
  580. * @reg_base: Register base address (virtual)
  581. * @irq_base: Interrupt base nr for this chip
  582. * @irq_cnt: Number of interrupts handled by this chip
  583. * @mask_cache: Cached mask register shared between all chip types
  584. * @type_cache: Cached type register
  585. * @polarity_cache: Cached polarity register
  586. * @wake_enabled: Interrupt can wakeup from suspend
  587. * @wake_active: Interrupt is marked as an wakeup from suspend source
  588. * @num_ct: Number of available irq_chip_type instances (usually 1)
  589. * @private: Private data for non generic chip callbacks
  590. * @installed: bitfield to denote installed interrupts
  591. * @unused: bitfield to denote unused interrupts
  592. * @domain: irq domain pointer
  593. * @list: List head for keeping track of instances
  594. * @chip_types: Array of interrupt irq_chip_types
  595. *
  596. * Note, that irq_chip_generic can have multiple irq_chip_type
  597. * implementations which can be associated to a particular irq line of
  598. * an irq_chip_generic instance. That allows to share and protect
  599. * state in an irq_chip_generic instance when we need to implement
  600. * different flow mechanisms (level/edge) for it.
  601. */
  602. struct irq_chip_generic {
  603. raw_spinlock_t lock;
  604. void __iomem *reg_base;
  605. unsigned int irq_base;
  606. unsigned int irq_cnt;
  607. u32 mask_cache;
  608. u32 type_cache;
  609. u32 polarity_cache;
  610. u32 wake_enabled;
  611. u32 wake_active;
  612. unsigned int num_ct;
  613. void *private;
  614. unsigned long installed;
  615. unsigned long unused;
  616. struct irq_domain *domain;
  617. struct list_head list;
  618. struct irq_chip_type chip_types[0];
  619. };
  620. /**
  621. * enum irq_gc_flags - Initialization flags for generic irq chips
  622. * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
  623. * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
  624. * irq chips which need to call irq_set_wake() on
  625. * the parent irq. Usually GPIO implementations
  626. * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
  627. * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
  628. */
  629. enum irq_gc_flags {
  630. IRQ_GC_INIT_MASK_CACHE = 1 << 0,
  631. IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
  632. IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
  633. IRQ_GC_NO_MASK = 1 << 3,
  634. };
  635. /*
  636. * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
  637. * @irqs_per_chip: Number of interrupts per chip
  638. * @num_chips: Number of chips
  639. * @irq_flags_to_set: IRQ* flags to set on irq setup
  640. * @irq_flags_to_clear: IRQ* flags to clear on irq setup
  641. * @gc_flags: Generic chip specific setup flags
  642. * @gc: Array of pointers to generic interrupt chips
  643. */
  644. struct irq_domain_chip_generic {
  645. unsigned int irqs_per_chip;
  646. unsigned int num_chips;
  647. unsigned int irq_flags_to_clear;
  648. unsigned int irq_flags_to_set;
  649. enum irq_gc_flags gc_flags;
  650. struct irq_chip_generic *gc[0];
  651. };
  652. /* Generic chip callback functions */
  653. void irq_gc_noop(struct irq_data *d);
  654. void irq_gc_mask_disable_reg(struct irq_data *d);
  655. void irq_gc_mask_set_bit(struct irq_data *d);
  656. void irq_gc_mask_clr_bit(struct irq_data *d);
  657. void irq_gc_unmask_enable_reg(struct irq_data *d);
  658. void irq_gc_ack_set_bit(struct irq_data *d);
  659. void irq_gc_ack_clr_bit(struct irq_data *d);
  660. void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
  661. void irq_gc_eoi(struct irq_data *d);
  662. int irq_gc_set_wake(struct irq_data *d, unsigned int on);
  663. /* Setup functions for irq_chip_generic */
  664. struct irq_chip_generic *
  665. irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
  666. void __iomem *reg_base, irq_flow_handler_t handler);
  667. void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
  668. enum irq_gc_flags flags, unsigned int clr,
  669. unsigned int set);
  670. int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
  671. void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
  672. unsigned int clr, unsigned int set);
  673. struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
  674. int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
  675. int num_ct, const char *name,
  676. irq_flow_handler_t handler,
  677. unsigned int clr, unsigned int set,
  678. enum irq_gc_flags flags);
  679. static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
  680. {
  681. return container_of(d->chip, struct irq_chip_type, chip);
  682. }
  683. #define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
  684. #ifdef CONFIG_SMP
  685. static inline void irq_gc_lock(struct irq_chip_generic *gc)
  686. {
  687. raw_spin_lock(&gc->lock);
  688. }
  689. static inline void irq_gc_unlock(struct irq_chip_generic *gc)
  690. {
  691. raw_spin_unlock(&gc->lock);
  692. }
  693. #else
  694. static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
  695. static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
  696. #endif
  697. #endif /* _LINUX_IRQ_H */