vmx.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. *
  9. * Authors:
  10. * Avi Kivity <avi@qumranet.com>
  11. * Yaniv Kamay <yaniv@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include "kvm.h"
  18. #include "vmx.h"
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <linux/profile.h>
  24. #include <linux/sched.h>
  25. #include <asm/io.h>
  26. #include <asm/desc.h>
  27. #include "segment_descriptor.h"
  28. MODULE_AUTHOR("Qumranet");
  29. MODULE_LICENSE("GPL");
  30. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  31. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  32. #ifdef CONFIG_X86_64
  33. #define HOST_IS_64 1
  34. #else
  35. #define HOST_IS_64 0
  36. #endif
  37. static struct vmcs_descriptor {
  38. int size;
  39. int order;
  40. u32 revision_id;
  41. } vmcs_descriptor;
  42. #define VMX_SEGMENT_FIELD(seg) \
  43. [VCPU_SREG_##seg] = { \
  44. .selector = GUEST_##seg##_SELECTOR, \
  45. .base = GUEST_##seg##_BASE, \
  46. .limit = GUEST_##seg##_LIMIT, \
  47. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  48. }
  49. static struct kvm_vmx_segment_field {
  50. unsigned selector;
  51. unsigned base;
  52. unsigned limit;
  53. unsigned ar_bytes;
  54. } kvm_vmx_segment_fields[] = {
  55. VMX_SEGMENT_FIELD(CS),
  56. VMX_SEGMENT_FIELD(DS),
  57. VMX_SEGMENT_FIELD(ES),
  58. VMX_SEGMENT_FIELD(FS),
  59. VMX_SEGMENT_FIELD(GS),
  60. VMX_SEGMENT_FIELD(SS),
  61. VMX_SEGMENT_FIELD(TR),
  62. VMX_SEGMENT_FIELD(LDTR),
  63. };
  64. /*
  65. * Keep MSR_K6_STAR at the end, as setup_msrs() will try to optimize it
  66. * away by decrementing the array size.
  67. */
  68. static const u32 vmx_msr_index[] = {
  69. #ifdef CONFIG_X86_64
  70. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
  71. #endif
  72. MSR_EFER, MSR_K6_STAR,
  73. };
  74. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  75. #ifdef CONFIG_X86_64
  76. static unsigned msr_offset_kernel_gs_base;
  77. #define NR_64BIT_MSRS 4
  78. /*
  79. * avoid save/load MSR_SYSCALL_MASK and MSR_LSTAR by std vt
  80. * mechanism (cpu bug AA24)
  81. */
  82. #define NR_BAD_MSRS 2
  83. #else
  84. #define NR_64BIT_MSRS 0
  85. #define NR_BAD_MSRS 0
  86. #endif
  87. static inline int is_page_fault(u32 intr_info)
  88. {
  89. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  90. INTR_INFO_VALID_MASK)) ==
  91. (INTR_TYPE_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  92. }
  93. static inline int is_no_device(u32 intr_info)
  94. {
  95. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  96. INTR_INFO_VALID_MASK)) ==
  97. (INTR_TYPE_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  98. }
  99. static inline int is_external_interrupt(u32 intr_info)
  100. {
  101. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  102. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  103. }
  104. static struct vmx_msr_entry *find_msr_entry(struct kvm_vcpu *vcpu, u32 msr)
  105. {
  106. int i;
  107. for (i = 0; i < vcpu->nmsrs; ++i)
  108. if (vcpu->guest_msrs[i].index == msr)
  109. return &vcpu->guest_msrs[i];
  110. return NULL;
  111. }
  112. static void vmcs_clear(struct vmcs *vmcs)
  113. {
  114. u64 phys_addr = __pa(vmcs);
  115. u8 error;
  116. asm volatile (ASM_VMX_VMCLEAR_RAX "; setna %0"
  117. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  118. : "cc", "memory");
  119. if (error)
  120. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  121. vmcs, phys_addr);
  122. }
  123. static void __vcpu_clear(void *arg)
  124. {
  125. struct kvm_vcpu *vcpu = arg;
  126. int cpu = raw_smp_processor_id();
  127. if (vcpu->cpu == cpu)
  128. vmcs_clear(vcpu->vmcs);
  129. if (per_cpu(current_vmcs, cpu) == vcpu->vmcs)
  130. per_cpu(current_vmcs, cpu) = NULL;
  131. }
  132. static void vcpu_clear(struct kvm_vcpu *vcpu)
  133. {
  134. if (vcpu->cpu != raw_smp_processor_id() && vcpu->cpu != -1)
  135. smp_call_function_single(vcpu->cpu, __vcpu_clear, vcpu, 0, 1);
  136. else
  137. __vcpu_clear(vcpu);
  138. vcpu->launched = 0;
  139. }
  140. static unsigned long vmcs_readl(unsigned long field)
  141. {
  142. unsigned long value;
  143. asm volatile (ASM_VMX_VMREAD_RDX_RAX
  144. : "=a"(value) : "d"(field) : "cc");
  145. return value;
  146. }
  147. static u16 vmcs_read16(unsigned long field)
  148. {
  149. return vmcs_readl(field);
  150. }
  151. static u32 vmcs_read32(unsigned long field)
  152. {
  153. return vmcs_readl(field);
  154. }
  155. static u64 vmcs_read64(unsigned long field)
  156. {
  157. #ifdef CONFIG_X86_64
  158. return vmcs_readl(field);
  159. #else
  160. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  161. #endif
  162. }
  163. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  164. {
  165. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  166. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  167. dump_stack();
  168. }
  169. static void vmcs_writel(unsigned long field, unsigned long value)
  170. {
  171. u8 error;
  172. asm volatile (ASM_VMX_VMWRITE_RAX_RDX "; setna %0"
  173. : "=q"(error) : "a"(value), "d"(field) : "cc" );
  174. if (unlikely(error))
  175. vmwrite_error(field, value);
  176. }
  177. static void vmcs_write16(unsigned long field, u16 value)
  178. {
  179. vmcs_writel(field, value);
  180. }
  181. static void vmcs_write32(unsigned long field, u32 value)
  182. {
  183. vmcs_writel(field, value);
  184. }
  185. static void vmcs_write64(unsigned long field, u64 value)
  186. {
  187. #ifdef CONFIG_X86_64
  188. vmcs_writel(field, value);
  189. #else
  190. vmcs_writel(field, value);
  191. asm volatile ("");
  192. vmcs_writel(field+1, value >> 32);
  193. #endif
  194. }
  195. static void vmcs_clear_bits(unsigned long field, u32 mask)
  196. {
  197. vmcs_writel(field, vmcs_readl(field) & ~mask);
  198. }
  199. static void vmcs_set_bits(unsigned long field, u32 mask)
  200. {
  201. vmcs_writel(field, vmcs_readl(field) | mask);
  202. }
  203. /*
  204. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  205. * vcpu mutex is already taken.
  206. */
  207. static void vmx_vcpu_load(struct kvm_vcpu *vcpu)
  208. {
  209. u64 phys_addr = __pa(vcpu->vmcs);
  210. int cpu;
  211. cpu = get_cpu();
  212. if (vcpu->cpu != cpu)
  213. vcpu_clear(vcpu);
  214. if (per_cpu(current_vmcs, cpu) != vcpu->vmcs) {
  215. u8 error;
  216. per_cpu(current_vmcs, cpu) = vcpu->vmcs;
  217. asm volatile (ASM_VMX_VMPTRLD_RAX "; setna %0"
  218. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  219. : "cc");
  220. if (error)
  221. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  222. vcpu->vmcs, phys_addr);
  223. }
  224. if (vcpu->cpu != cpu) {
  225. struct descriptor_table dt;
  226. unsigned long sysenter_esp;
  227. vcpu->cpu = cpu;
  228. /*
  229. * Linux uses per-cpu TSS and GDT, so set these when switching
  230. * processors.
  231. */
  232. vmcs_writel(HOST_TR_BASE, read_tr_base()); /* 22.2.4 */
  233. get_gdt(&dt);
  234. vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
  235. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  236. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  237. }
  238. }
  239. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  240. {
  241. put_cpu();
  242. }
  243. static void vmx_vcpu_decache(struct kvm_vcpu *vcpu)
  244. {
  245. vcpu_clear(vcpu);
  246. }
  247. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  248. {
  249. return vmcs_readl(GUEST_RFLAGS);
  250. }
  251. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  252. {
  253. vmcs_writel(GUEST_RFLAGS, rflags);
  254. }
  255. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  256. {
  257. unsigned long rip;
  258. u32 interruptibility;
  259. rip = vmcs_readl(GUEST_RIP);
  260. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  261. vmcs_writel(GUEST_RIP, rip);
  262. /*
  263. * We emulated an instruction, so temporary interrupt blocking
  264. * should be removed, if set.
  265. */
  266. interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  267. if (interruptibility & 3)
  268. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  269. interruptibility & ~3);
  270. vcpu->interrupt_window_open = 1;
  271. }
  272. static void vmx_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
  273. {
  274. printk(KERN_DEBUG "inject_general_protection: rip 0x%lx\n",
  275. vmcs_readl(GUEST_RIP));
  276. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  277. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  278. GP_VECTOR |
  279. INTR_TYPE_EXCEPTION |
  280. INTR_INFO_DELIEVER_CODE_MASK |
  281. INTR_INFO_VALID_MASK);
  282. }
  283. /*
  284. * Set up the vmcs to automatically save and restore system
  285. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  286. * mode, as fiddling with msrs is very expensive.
  287. */
  288. static void setup_msrs(struct kvm_vcpu *vcpu)
  289. {
  290. int nr_skip, nr_good_msrs;
  291. if (is_long_mode(vcpu))
  292. nr_skip = NR_BAD_MSRS;
  293. else
  294. nr_skip = NR_64BIT_MSRS;
  295. nr_good_msrs = vcpu->nmsrs - nr_skip;
  296. /*
  297. * MSR_K6_STAR is only needed on long mode guests, and only
  298. * if efer.sce is enabled.
  299. */
  300. if (find_msr_entry(vcpu, MSR_K6_STAR)) {
  301. --nr_good_msrs;
  302. #ifdef CONFIG_X86_64
  303. if (is_long_mode(vcpu) && (vcpu->shadow_efer & EFER_SCE))
  304. ++nr_good_msrs;
  305. #endif
  306. }
  307. vmcs_writel(VM_ENTRY_MSR_LOAD_ADDR,
  308. virt_to_phys(vcpu->guest_msrs + nr_skip));
  309. vmcs_writel(VM_EXIT_MSR_STORE_ADDR,
  310. virt_to_phys(vcpu->guest_msrs + nr_skip));
  311. vmcs_writel(VM_EXIT_MSR_LOAD_ADDR,
  312. virt_to_phys(vcpu->host_msrs + nr_skip));
  313. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, nr_good_msrs); /* 22.2.2 */
  314. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, nr_good_msrs); /* 22.2.2 */
  315. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, nr_good_msrs); /* 22.2.2 */
  316. }
  317. /*
  318. * reads and returns guest's timestamp counter "register"
  319. * guest_tsc = host_tsc + tsc_offset -- 21.3
  320. */
  321. static u64 guest_read_tsc(void)
  322. {
  323. u64 host_tsc, tsc_offset;
  324. rdtscll(host_tsc);
  325. tsc_offset = vmcs_read64(TSC_OFFSET);
  326. return host_tsc + tsc_offset;
  327. }
  328. /*
  329. * writes 'guest_tsc' into guest's timestamp counter "register"
  330. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  331. */
  332. static void guest_write_tsc(u64 guest_tsc)
  333. {
  334. u64 host_tsc;
  335. rdtscll(host_tsc);
  336. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  337. }
  338. static void reload_tss(void)
  339. {
  340. #ifndef CONFIG_X86_64
  341. /*
  342. * VT restores TR but not its size. Useless.
  343. */
  344. struct descriptor_table gdt;
  345. struct segment_descriptor *descs;
  346. get_gdt(&gdt);
  347. descs = (void *)gdt.base;
  348. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  349. load_TR_desc();
  350. #endif
  351. }
  352. /*
  353. * Reads an msr value (of 'msr_index') into 'pdata'.
  354. * Returns 0 on success, non-0 otherwise.
  355. * Assumes vcpu_load() was already called.
  356. */
  357. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  358. {
  359. u64 data;
  360. struct vmx_msr_entry *msr;
  361. if (!pdata) {
  362. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  363. return -EINVAL;
  364. }
  365. switch (msr_index) {
  366. #ifdef CONFIG_X86_64
  367. case MSR_FS_BASE:
  368. data = vmcs_readl(GUEST_FS_BASE);
  369. break;
  370. case MSR_GS_BASE:
  371. data = vmcs_readl(GUEST_GS_BASE);
  372. break;
  373. case MSR_EFER:
  374. return kvm_get_msr_common(vcpu, msr_index, pdata);
  375. #endif
  376. case MSR_IA32_TIME_STAMP_COUNTER:
  377. data = guest_read_tsc();
  378. break;
  379. case MSR_IA32_SYSENTER_CS:
  380. data = vmcs_read32(GUEST_SYSENTER_CS);
  381. break;
  382. case MSR_IA32_SYSENTER_EIP:
  383. data = vmcs_readl(GUEST_SYSENTER_EIP);
  384. break;
  385. case MSR_IA32_SYSENTER_ESP:
  386. data = vmcs_readl(GUEST_SYSENTER_ESP);
  387. break;
  388. default:
  389. msr = find_msr_entry(vcpu, msr_index);
  390. if (msr) {
  391. data = msr->data;
  392. break;
  393. }
  394. return kvm_get_msr_common(vcpu, msr_index, pdata);
  395. }
  396. *pdata = data;
  397. return 0;
  398. }
  399. /*
  400. * Writes msr value into into the appropriate "register".
  401. * Returns 0 on success, non-0 otherwise.
  402. * Assumes vcpu_load() was already called.
  403. */
  404. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  405. {
  406. struct vmx_msr_entry *msr;
  407. switch (msr_index) {
  408. #ifdef CONFIG_X86_64
  409. case MSR_EFER:
  410. return kvm_set_msr_common(vcpu, msr_index, data);
  411. case MSR_FS_BASE:
  412. vmcs_writel(GUEST_FS_BASE, data);
  413. break;
  414. case MSR_GS_BASE:
  415. vmcs_writel(GUEST_GS_BASE, data);
  416. break;
  417. #endif
  418. case MSR_IA32_SYSENTER_CS:
  419. vmcs_write32(GUEST_SYSENTER_CS, data);
  420. break;
  421. case MSR_IA32_SYSENTER_EIP:
  422. vmcs_writel(GUEST_SYSENTER_EIP, data);
  423. break;
  424. case MSR_IA32_SYSENTER_ESP:
  425. vmcs_writel(GUEST_SYSENTER_ESP, data);
  426. break;
  427. case MSR_IA32_TIME_STAMP_COUNTER:
  428. guest_write_tsc(data);
  429. break;
  430. default:
  431. msr = find_msr_entry(vcpu, msr_index);
  432. if (msr) {
  433. msr->data = data;
  434. break;
  435. }
  436. return kvm_set_msr_common(vcpu, msr_index, data);
  437. msr->data = data;
  438. break;
  439. }
  440. return 0;
  441. }
  442. /*
  443. * Sync the rsp and rip registers into the vcpu structure. This allows
  444. * registers to be accessed by indexing vcpu->regs.
  445. */
  446. static void vcpu_load_rsp_rip(struct kvm_vcpu *vcpu)
  447. {
  448. vcpu->regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  449. vcpu->rip = vmcs_readl(GUEST_RIP);
  450. }
  451. /*
  452. * Syncs rsp and rip back into the vmcs. Should be called after possible
  453. * modification.
  454. */
  455. static void vcpu_put_rsp_rip(struct kvm_vcpu *vcpu)
  456. {
  457. vmcs_writel(GUEST_RSP, vcpu->regs[VCPU_REGS_RSP]);
  458. vmcs_writel(GUEST_RIP, vcpu->rip);
  459. }
  460. static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  461. {
  462. unsigned long dr7 = 0x400;
  463. u32 exception_bitmap;
  464. int old_singlestep;
  465. exception_bitmap = vmcs_read32(EXCEPTION_BITMAP);
  466. old_singlestep = vcpu->guest_debug.singlestep;
  467. vcpu->guest_debug.enabled = dbg->enabled;
  468. if (vcpu->guest_debug.enabled) {
  469. int i;
  470. dr7 |= 0x200; /* exact */
  471. for (i = 0; i < 4; ++i) {
  472. if (!dbg->breakpoints[i].enabled)
  473. continue;
  474. vcpu->guest_debug.bp[i] = dbg->breakpoints[i].address;
  475. dr7 |= 2 << (i*2); /* global enable */
  476. dr7 |= 0 << (i*4+16); /* execution breakpoint */
  477. }
  478. exception_bitmap |= (1u << 1); /* Trap debug exceptions */
  479. vcpu->guest_debug.singlestep = dbg->singlestep;
  480. } else {
  481. exception_bitmap &= ~(1u << 1); /* Ignore debug exceptions */
  482. vcpu->guest_debug.singlestep = 0;
  483. }
  484. if (old_singlestep && !vcpu->guest_debug.singlestep) {
  485. unsigned long flags;
  486. flags = vmcs_readl(GUEST_RFLAGS);
  487. flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  488. vmcs_writel(GUEST_RFLAGS, flags);
  489. }
  490. vmcs_write32(EXCEPTION_BITMAP, exception_bitmap);
  491. vmcs_writel(GUEST_DR7, dr7);
  492. return 0;
  493. }
  494. static __init int cpu_has_kvm_support(void)
  495. {
  496. unsigned long ecx = cpuid_ecx(1);
  497. return test_bit(5, &ecx); /* CPUID.1:ECX.VMX[bit 5] -> VT */
  498. }
  499. static __init int vmx_disabled_by_bios(void)
  500. {
  501. u64 msr;
  502. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  503. return (msr & 5) == 1; /* locked but not enabled */
  504. }
  505. static void hardware_enable(void *garbage)
  506. {
  507. int cpu = raw_smp_processor_id();
  508. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  509. u64 old;
  510. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  511. if ((old & 5) != 5)
  512. /* enable and lock */
  513. wrmsrl(MSR_IA32_FEATURE_CONTROL, old | 5);
  514. write_cr4(read_cr4() | CR4_VMXE); /* FIXME: not cpu hotplug safe */
  515. asm volatile (ASM_VMX_VMXON_RAX : : "a"(&phys_addr), "m"(phys_addr)
  516. : "memory", "cc");
  517. }
  518. static void hardware_disable(void *garbage)
  519. {
  520. asm volatile (ASM_VMX_VMXOFF : : : "cc");
  521. }
  522. static __init void setup_vmcs_descriptor(void)
  523. {
  524. u32 vmx_msr_low, vmx_msr_high;
  525. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  526. vmcs_descriptor.size = vmx_msr_high & 0x1fff;
  527. vmcs_descriptor.order = get_order(vmcs_descriptor.size);
  528. vmcs_descriptor.revision_id = vmx_msr_low;
  529. }
  530. static struct vmcs *alloc_vmcs_cpu(int cpu)
  531. {
  532. int node = cpu_to_node(cpu);
  533. struct page *pages;
  534. struct vmcs *vmcs;
  535. pages = alloc_pages_node(node, GFP_KERNEL, vmcs_descriptor.order);
  536. if (!pages)
  537. return NULL;
  538. vmcs = page_address(pages);
  539. memset(vmcs, 0, vmcs_descriptor.size);
  540. vmcs->revision_id = vmcs_descriptor.revision_id; /* vmcs revision id */
  541. return vmcs;
  542. }
  543. static struct vmcs *alloc_vmcs(void)
  544. {
  545. return alloc_vmcs_cpu(raw_smp_processor_id());
  546. }
  547. static void free_vmcs(struct vmcs *vmcs)
  548. {
  549. free_pages((unsigned long)vmcs, vmcs_descriptor.order);
  550. }
  551. static void free_kvm_area(void)
  552. {
  553. int cpu;
  554. for_each_online_cpu(cpu)
  555. free_vmcs(per_cpu(vmxarea, cpu));
  556. }
  557. extern struct vmcs *alloc_vmcs_cpu(int cpu);
  558. static __init int alloc_kvm_area(void)
  559. {
  560. int cpu;
  561. for_each_online_cpu(cpu) {
  562. struct vmcs *vmcs;
  563. vmcs = alloc_vmcs_cpu(cpu);
  564. if (!vmcs) {
  565. free_kvm_area();
  566. return -ENOMEM;
  567. }
  568. per_cpu(vmxarea, cpu) = vmcs;
  569. }
  570. return 0;
  571. }
  572. static __init int hardware_setup(void)
  573. {
  574. setup_vmcs_descriptor();
  575. return alloc_kvm_area();
  576. }
  577. static __exit void hardware_unsetup(void)
  578. {
  579. free_kvm_area();
  580. }
  581. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  582. {
  583. if (vcpu->rmode.active)
  584. vmcs_write32(EXCEPTION_BITMAP, ~0);
  585. else
  586. vmcs_write32(EXCEPTION_BITMAP, 1 << PF_VECTOR);
  587. }
  588. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  589. {
  590. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  591. if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
  592. vmcs_write16(sf->selector, save->selector);
  593. vmcs_writel(sf->base, save->base);
  594. vmcs_write32(sf->limit, save->limit);
  595. vmcs_write32(sf->ar_bytes, save->ar);
  596. } else {
  597. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  598. << AR_DPL_SHIFT;
  599. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  600. }
  601. }
  602. static void enter_pmode(struct kvm_vcpu *vcpu)
  603. {
  604. unsigned long flags;
  605. vcpu->rmode.active = 0;
  606. vmcs_writel(GUEST_TR_BASE, vcpu->rmode.tr.base);
  607. vmcs_write32(GUEST_TR_LIMIT, vcpu->rmode.tr.limit);
  608. vmcs_write32(GUEST_TR_AR_BYTES, vcpu->rmode.tr.ar);
  609. flags = vmcs_readl(GUEST_RFLAGS);
  610. flags &= ~(IOPL_MASK | X86_EFLAGS_VM);
  611. flags |= (vcpu->rmode.save_iopl << IOPL_SHIFT);
  612. vmcs_writel(GUEST_RFLAGS, flags);
  613. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~CR4_VME_MASK) |
  614. (vmcs_readl(CR4_READ_SHADOW) & CR4_VME_MASK));
  615. update_exception_bitmap(vcpu);
  616. fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->rmode.es);
  617. fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->rmode.ds);
  618. fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->rmode.gs);
  619. fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->rmode.fs);
  620. vmcs_write16(GUEST_SS_SELECTOR, 0);
  621. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  622. vmcs_write16(GUEST_CS_SELECTOR,
  623. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  624. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  625. }
  626. static int rmode_tss_base(struct kvm* kvm)
  627. {
  628. gfn_t base_gfn = kvm->memslots[0].base_gfn + kvm->memslots[0].npages - 3;
  629. return base_gfn << PAGE_SHIFT;
  630. }
  631. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  632. {
  633. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  634. save->selector = vmcs_read16(sf->selector);
  635. save->base = vmcs_readl(sf->base);
  636. save->limit = vmcs_read32(sf->limit);
  637. save->ar = vmcs_read32(sf->ar_bytes);
  638. vmcs_write16(sf->selector, vmcs_readl(sf->base) >> 4);
  639. vmcs_write32(sf->limit, 0xffff);
  640. vmcs_write32(sf->ar_bytes, 0xf3);
  641. }
  642. static void enter_rmode(struct kvm_vcpu *vcpu)
  643. {
  644. unsigned long flags;
  645. vcpu->rmode.active = 1;
  646. vcpu->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  647. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  648. vcpu->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  649. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  650. vcpu->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  651. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  652. flags = vmcs_readl(GUEST_RFLAGS);
  653. vcpu->rmode.save_iopl = (flags & IOPL_MASK) >> IOPL_SHIFT;
  654. flags |= IOPL_MASK | X86_EFLAGS_VM;
  655. vmcs_writel(GUEST_RFLAGS, flags);
  656. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | CR4_VME_MASK);
  657. update_exception_bitmap(vcpu);
  658. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  659. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  660. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  661. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  662. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  663. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  664. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  665. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  666. fix_rmode_seg(VCPU_SREG_ES, &vcpu->rmode.es);
  667. fix_rmode_seg(VCPU_SREG_DS, &vcpu->rmode.ds);
  668. fix_rmode_seg(VCPU_SREG_GS, &vcpu->rmode.gs);
  669. fix_rmode_seg(VCPU_SREG_FS, &vcpu->rmode.fs);
  670. }
  671. #ifdef CONFIG_X86_64
  672. static void enter_lmode(struct kvm_vcpu *vcpu)
  673. {
  674. u32 guest_tr_ar;
  675. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  676. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  677. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  678. __FUNCTION__);
  679. vmcs_write32(GUEST_TR_AR_BYTES,
  680. (guest_tr_ar & ~AR_TYPE_MASK)
  681. | AR_TYPE_BUSY_64_TSS);
  682. }
  683. vcpu->shadow_efer |= EFER_LMA;
  684. find_msr_entry(vcpu, MSR_EFER)->data |= EFER_LMA | EFER_LME;
  685. vmcs_write32(VM_ENTRY_CONTROLS,
  686. vmcs_read32(VM_ENTRY_CONTROLS)
  687. | VM_ENTRY_CONTROLS_IA32E_MASK);
  688. }
  689. static void exit_lmode(struct kvm_vcpu *vcpu)
  690. {
  691. vcpu->shadow_efer &= ~EFER_LMA;
  692. vmcs_write32(VM_ENTRY_CONTROLS,
  693. vmcs_read32(VM_ENTRY_CONTROLS)
  694. & ~VM_ENTRY_CONTROLS_IA32E_MASK);
  695. }
  696. #endif
  697. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  698. {
  699. vcpu->cr4 &= KVM_GUEST_CR4_MASK;
  700. vcpu->cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
  701. }
  702. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  703. {
  704. if (vcpu->rmode.active && (cr0 & CR0_PE_MASK))
  705. enter_pmode(vcpu);
  706. if (!vcpu->rmode.active && !(cr0 & CR0_PE_MASK))
  707. enter_rmode(vcpu);
  708. #ifdef CONFIG_X86_64
  709. if (vcpu->shadow_efer & EFER_LME) {
  710. if (!is_paging(vcpu) && (cr0 & CR0_PG_MASK))
  711. enter_lmode(vcpu);
  712. if (is_paging(vcpu) && !(cr0 & CR0_PG_MASK))
  713. exit_lmode(vcpu);
  714. }
  715. #endif
  716. if (!(cr0 & CR0_TS_MASK)) {
  717. vcpu->fpu_active = 1;
  718. vmcs_clear_bits(EXCEPTION_BITMAP, CR0_TS_MASK);
  719. }
  720. vmcs_writel(CR0_READ_SHADOW, cr0);
  721. vmcs_writel(GUEST_CR0,
  722. (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON);
  723. vcpu->cr0 = cr0;
  724. }
  725. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  726. {
  727. vmcs_writel(GUEST_CR3, cr3);
  728. if (!(vcpu->cr0 & CR0_TS_MASK)) {
  729. vcpu->fpu_active = 0;
  730. vmcs_set_bits(GUEST_CR0, CR0_TS_MASK);
  731. vmcs_set_bits(EXCEPTION_BITMAP, 1 << NM_VECTOR);
  732. }
  733. }
  734. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  735. {
  736. vmcs_writel(CR4_READ_SHADOW, cr4);
  737. vmcs_writel(GUEST_CR4, cr4 | (vcpu->rmode.active ?
  738. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON));
  739. vcpu->cr4 = cr4;
  740. }
  741. #ifdef CONFIG_X86_64
  742. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  743. {
  744. struct vmx_msr_entry *msr = find_msr_entry(vcpu, MSR_EFER);
  745. vcpu->shadow_efer = efer;
  746. if (efer & EFER_LMA) {
  747. vmcs_write32(VM_ENTRY_CONTROLS,
  748. vmcs_read32(VM_ENTRY_CONTROLS) |
  749. VM_ENTRY_CONTROLS_IA32E_MASK);
  750. msr->data = efer;
  751. } else {
  752. vmcs_write32(VM_ENTRY_CONTROLS,
  753. vmcs_read32(VM_ENTRY_CONTROLS) &
  754. ~VM_ENTRY_CONTROLS_IA32E_MASK);
  755. msr->data = efer & ~EFER_LME;
  756. }
  757. setup_msrs(vcpu);
  758. }
  759. #endif
  760. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  761. {
  762. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  763. return vmcs_readl(sf->base);
  764. }
  765. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  766. struct kvm_segment *var, int seg)
  767. {
  768. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  769. u32 ar;
  770. var->base = vmcs_readl(sf->base);
  771. var->limit = vmcs_read32(sf->limit);
  772. var->selector = vmcs_read16(sf->selector);
  773. ar = vmcs_read32(sf->ar_bytes);
  774. if (ar & AR_UNUSABLE_MASK)
  775. ar = 0;
  776. var->type = ar & 15;
  777. var->s = (ar >> 4) & 1;
  778. var->dpl = (ar >> 5) & 3;
  779. var->present = (ar >> 7) & 1;
  780. var->avl = (ar >> 12) & 1;
  781. var->l = (ar >> 13) & 1;
  782. var->db = (ar >> 14) & 1;
  783. var->g = (ar >> 15) & 1;
  784. var->unusable = (ar >> 16) & 1;
  785. }
  786. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  787. struct kvm_segment *var, int seg)
  788. {
  789. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  790. u32 ar;
  791. vmcs_writel(sf->base, var->base);
  792. vmcs_write32(sf->limit, var->limit);
  793. vmcs_write16(sf->selector, var->selector);
  794. if (vcpu->rmode.active && var->s) {
  795. /*
  796. * Hack real-mode segments into vm86 compatibility.
  797. */
  798. if (var->base == 0xffff0000 && var->selector == 0xf000)
  799. vmcs_writel(sf->base, 0xf0000);
  800. ar = 0xf3;
  801. } else if (var->unusable)
  802. ar = 1 << 16;
  803. else {
  804. ar = var->type & 15;
  805. ar |= (var->s & 1) << 4;
  806. ar |= (var->dpl & 3) << 5;
  807. ar |= (var->present & 1) << 7;
  808. ar |= (var->avl & 1) << 12;
  809. ar |= (var->l & 1) << 13;
  810. ar |= (var->db & 1) << 14;
  811. ar |= (var->g & 1) << 15;
  812. }
  813. if (ar == 0) /* a 0 value means unusable */
  814. ar = AR_UNUSABLE_MASK;
  815. vmcs_write32(sf->ar_bytes, ar);
  816. }
  817. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  818. {
  819. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  820. *db = (ar >> 14) & 1;
  821. *l = (ar >> 13) & 1;
  822. }
  823. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  824. {
  825. dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
  826. dt->base = vmcs_readl(GUEST_IDTR_BASE);
  827. }
  828. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  829. {
  830. vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
  831. vmcs_writel(GUEST_IDTR_BASE, dt->base);
  832. }
  833. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  834. {
  835. dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
  836. dt->base = vmcs_readl(GUEST_GDTR_BASE);
  837. }
  838. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  839. {
  840. vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
  841. vmcs_writel(GUEST_GDTR_BASE, dt->base);
  842. }
  843. static int init_rmode_tss(struct kvm* kvm)
  844. {
  845. struct page *p1, *p2, *p3;
  846. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  847. char *page;
  848. p1 = gfn_to_page(kvm, fn++);
  849. p2 = gfn_to_page(kvm, fn++);
  850. p3 = gfn_to_page(kvm, fn);
  851. if (!p1 || !p2 || !p3) {
  852. kvm_printf(kvm,"%s: gfn_to_page failed\n", __FUNCTION__);
  853. return 0;
  854. }
  855. page = kmap_atomic(p1, KM_USER0);
  856. memset(page, 0, PAGE_SIZE);
  857. *(u16*)(page + 0x66) = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  858. kunmap_atomic(page, KM_USER0);
  859. page = kmap_atomic(p2, KM_USER0);
  860. memset(page, 0, PAGE_SIZE);
  861. kunmap_atomic(page, KM_USER0);
  862. page = kmap_atomic(p3, KM_USER0);
  863. memset(page, 0, PAGE_SIZE);
  864. *(page + RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1) = ~0;
  865. kunmap_atomic(page, KM_USER0);
  866. return 1;
  867. }
  868. static void vmcs_write32_fixedbits(u32 msr, u32 vmcs_field, u32 val)
  869. {
  870. u32 msr_high, msr_low;
  871. rdmsr(msr, msr_low, msr_high);
  872. val &= msr_high;
  873. val |= msr_low;
  874. vmcs_write32(vmcs_field, val);
  875. }
  876. static void seg_setup(int seg)
  877. {
  878. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  879. vmcs_write16(sf->selector, 0);
  880. vmcs_writel(sf->base, 0);
  881. vmcs_write32(sf->limit, 0xffff);
  882. vmcs_write32(sf->ar_bytes, 0x93);
  883. }
  884. /*
  885. * Sets up the vmcs for emulated real mode.
  886. */
  887. static int vmx_vcpu_setup(struct kvm_vcpu *vcpu)
  888. {
  889. u32 host_sysenter_cs;
  890. u32 junk;
  891. unsigned long a;
  892. struct descriptor_table dt;
  893. int i;
  894. int ret = 0;
  895. extern asmlinkage void kvm_vmx_return(void);
  896. if (!init_rmode_tss(vcpu->kvm)) {
  897. ret = -ENOMEM;
  898. goto out;
  899. }
  900. memset(vcpu->regs, 0, sizeof(vcpu->regs));
  901. vcpu->regs[VCPU_REGS_RDX] = get_rdx_init_val();
  902. vcpu->cr8 = 0;
  903. vcpu->apic_base = 0xfee00000 |
  904. /*for vcpu 0*/ MSR_IA32_APICBASE_BSP |
  905. MSR_IA32_APICBASE_ENABLE;
  906. fx_init(vcpu);
  907. /*
  908. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  909. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  910. */
  911. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  912. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  913. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  914. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  915. seg_setup(VCPU_SREG_DS);
  916. seg_setup(VCPU_SREG_ES);
  917. seg_setup(VCPU_SREG_FS);
  918. seg_setup(VCPU_SREG_GS);
  919. seg_setup(VCPU_SREG_SS);
  920. vmcs_write16(GUEST_TR_SELECTOR, 0);
  921. vmcs_writel(GUEST_TR_BASE, 0);
  922. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  923. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  924. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  925. vmcs_writel(GUEST_LDTR_BASE, 0);
  926. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  927. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  928. vmcs_write32(GUEST_SYSENTER_CS, 0);
  929. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  930. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  931. vmcs_writel(GUEST_RFLAGS, 0x02);
  932. vmcs_writel(GUEST_RIP, 0xfff0);
  933. vmcs_writel(GUEST_RSP, 0);
  934. //todo: dr0 = dr1 = dr2 = dr3 = 0; dr6 = 0xffff0ff0
  935. vmcs_writel(GUEST_DR7, 0x400);
  936. vmcs_writel(GUEST_GDTR_BASE, 0);
  937. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  938. vmcs_writel(GUEST_IDTR_BASE, 0);
  939. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  940. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  941. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  942. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  943. /* I/O */
  944. vmcs_write64(IO_BITMAP_A, 0);
  945. vmcs_write64(IO_BITMAP_B, 0);
  946. guest_write_tsc(0);
  947. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  948. /* Special registers */
  949. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  950. /* Control */
  951. vmcs_write32_fixedbits(MSR_IA32_VMX_PINBASED_CTLS,
  952. PIN_BASED_VM_EXEC_CONTROL,
  953. PIN_BASED_EXT_INTR_MASK /* 20.6.1 */
  954. | PIN_BASED_NMI_EXITING /* 20.6.1 */
  955. );
  956. vmcs_write32_fixedbits(MSR_IA32_VMX_PROCBASED_CTLS,
  957. CPU_BASED_VM_EXEC_CONTROL,
  958. CPU_BASED_HLT_EXITING /* 20.6.2 */
  959. | CPU_BASED_CR8_LOAD_EXITING /* 20.6.2 */
  960. | CPU_BASED_CR8_STORE_EXITING /* 20.6.2 */
  961. | CPU_BASED_UNCOND_IO_EXITING /* 20.6.2 */
  962. | CPU_BASED_MOV_DR_EXITING
  963. | CPU_BASED_USE_TSC_OFFSETING /* 21.3 */
  964. );
  965. vmcs_write32(EXCEPTION_BITMAP, 1 << PF_VECTOR);
  966. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
  967. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
  968. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  969. vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
  970. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  971. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  972. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  973. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  974. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  975. vmcs_write16(HOST_FS_SELECTOR, read_fs()); /* 22.2.4 */
  976. vmcs_write16(HOST_GS_SELECTOR, read_gs()); /* 22.2.4 */
  977. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  978. #ifdef CONFIG_X86_64
  979. rdmsrl(MSR_FS_BASE, a);
  980. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  981. rdmsrl(MSR_GS_BASE, a);
  982. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  983. #else
  984. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  985. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  986. #endif
  987. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  988. get_idt(&dt);
  989. vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
  990. vmcs_writel(HOST_RIP, (unsigned long)kvm_vmx_return); /* 22.2.5 */
  991. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  992. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  993. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  994. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  995. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  996. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  997. for (i = 0; i < NR_VMX_MSR; ++i) {
  998. u32 index = vmx_msr_index[i];
  999. u32 data_low, data_high;
  1000. u64 data;
  1001. int j = vcpu->nmsrs;
  1002. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  1003. continue;
  1004. if (wrmsr_safe(index, data_low, data_high) < 0)
  1005. continue;
  1006. data = data_low | ((u64)data_high << 32);
  1007. vcpu->host_msrs[j].index = index;
  1008. vcpu->host_msrs[j].reserved = 0;
  1009. vcpu->host_msrs[j].data = data;
  1010. vcpu->guest_msrs[j] = vcpu->host_msrs[j];
  1011. #ifdef CONFIG_X86_64
  1012. if (index == MSR_KERNEL_GS_BASE)
  1013. msr_offset_kernel_gs_base = j;
  1014. #endif
  1015. ++vcpu->nmsrs;
  1016. }
  1017. setup_msrs(vcpu);
  1018. vmcs_write32_fixedbits(MSR_IA32_VMX_EXIT_CTLS, VM_EXIT_CONTROLS,
  1019. (HOST_IS_64 << 9)); /* 22.2,1, 20.7.1 */
  1020. /* 22.2.1, 20.8.1 */
  1021. vmcs_write32_fixedbits(MSR_IA32_VMX_ENTRY_CTLS,
  1022. VM_ENTRY_CONTROLS, 0);
  1023. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  1024. #ifdef CONFIG_X86_64
  1025. vmcs_writel(VIRTUAL_APIC_PAGE_ADDR, 0);
  1026. vmcs_writel(TPR_THRESHOLD, 0);
  1027. #endif
  1028. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  1029. vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
  1030. vcpu->cr0 = 0x60000010;
  1031. vmx_set_cr0(vcpu, vcpu->cr0); // enter rmode
  1032. vmx_set_cr4(vcpu, 0);
  1033. #ifdef CONFIG_X86_64
  1034. vmx_set_efer(vcpu, 0);
  1035. #endif
  1036. return 0;
  1037. out:
  1038. return ret;
  1039. }
  1040. static void inject_rmode_irq(struct kvm_vcpu *vcpu, int irq)
  1041. {
  1042. u16 ent[2];
  1043. u16 cs;
  1044. u16 ip;
  1045. unsigned long flags;
  1046. unsigned long ss_base = vmcs_readl(GUEST_SS_BASE);
  1047. u16 sp = vmcs_readl(GUEST_RSP);
  1048. u32 ss_limit = vmcs_read32(GUEST_SS_LIMIT);
  1049. if (sp > ss_limit || sp < 6 ) {
  1050. vcpu_printf(vcpu, "%s: #SS, rsp 0x%lx ss 0x%lx limit 0x%x\n",
  1051. __FUNCTION__,
  1052. vmcs_readl(GUEST_RSP),
  1053. vmcs_readl(GUEST_SS_BASE),
  1054. vmcs_read32(GUEST_SS_LIMIT));
  1055. return;
  1056. }
  1057. if (kvm_read_guest(vcpu, irq * sizeof(ent), sizeof(ent), &ent) !=
  1058. sizeof(ent)) {
  1059. vcpu_printf(vcpu, "%s: read guest err\n", __FUNCTION__);
  1060. return;
  1061. }
  1062. flags = vmcs_readl(GUEST_RFLAGS);
  1063. cs = vmcs_readl(GUEST_CS_BASE) >> 4;
  1064. ip = vmcs_readl(GUEST_RIP);
  1065. if (kvm_write_guest(vcpu, ss_base + sp - 2, 2, &flags) != 2 ||
  1066. kvm_write_guest(vcpu, ss_base + sp - 4, 2, &cs) != 2 ||
  1067. kvm_write_guest(vcpu, ss_base + sp - 6, 2, &ip) != 2) {
  1068. vcpu_printf(vcpu, "%s: write guest err\n", __FUNCTION__);
  1069. return;
  1070. }
  1071. vmcs_writel(GUEST_RFLAGS, flags &
  1072. ~( X86_EFLAGS_IF | X86_EFLAGS_AC | X86_EFLAGS_TF));
  1073. vmcs_write16(GUEST_CS_SELECTOR, ent[1]) ;
  1074. vmcs_writel(GUEST_CS_BASE, ent[1] << 4);
  1075. vmcs_writel(GUEST_RIP, ent[0]);
  1076. vmcs_writel(GUEST_RSP, (vmcs_readl(GUEST_RSP) & ~0xffff) | (sp - 6));
  1077. }
  1078. static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
  1079. {
  1080. int word_index = __ffs(vcpu->irq_summary);
  1081. int bit_index = __ffs(vcpu->irq_pending[word_index]);
  1082. int irq = word_index * BITS_PER_LONG + bit_index;
  1083. clear_bit(bit_index, &vcpu->irq_pending[word_index]);
  1084. if (!vcpu->irq_pending[word_index])
  1085. clear_bit(word_index, &vcpu->irq_summary);
  1086. if (vcpu->rmode.active) {
  1087. inject_rmode_irq(vcpu, irq);
  1088. return;
  1089. }
  1090. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1091. irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  1092. }
  1093. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  1094. struct kvm_run *kvm_run)
  1095. {
  1096. u32 cpu_based_vm_exec_control;
  1097. vcpu->interrupt_window_open =
  1098. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  1099. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
  1100. if (vcpu->interrupt_window_open &&
  1101. vcpu->irq_summary &&
  1102. !(vmcs_read32(VM_ENTRY_INTR_INFO_FIELD) & INTR_INFO_VALID_MASK))
  1103. /*
  1104. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1105. */
  1106. kvm_do_inject_irq(vcpu);
  1107. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1108. if (!vcpu->interrupt_window_open &&
  1109. (vcpu->irq_summary || kvm_run->request_interrupt_window))
  1110. /*
  1111. * Interrupts blocked. Wait for unblock.
  1112. */
  1113. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  1114. else
  1115. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  1116. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1117. }
  1118. static void kvm_guest_debug_pre(struct kvm_vcpu *vcpu)
  1119. {
  1120. struct kvm_guest_debug *dbg = &vcpu->guest_debug;
  1121. set_debugreg(dbg->bp[0], 0);
  1122. set_debugreg(dbg->bp[1], 1);
  1123. set_debugreg(dbg->bp[2], 2);
  1124. set_debugreg(dbg->bp[3], 3);
  1125. if (dbg->singlestep) {
  1126. unsigned long flags;
  1127. flags = vmcs_readl(GUEST_RFLAGS);
  1128. flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
  1129. vmcs_writel(GUEST_RFLAGS, flags);
  1130. }
  1131. }
  1132. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  1133. int vec, u32 err_code)
  1134. {
  1135. if (!vcpu->rmode.active)
  1136. return 0;
  1137. if (vec == GP_VECTOR && err_code == 0)
  1138. if (emulate_instruction(vcpu, NULL, 0, 0) == EMULATE_DONE)
  1139. return 1;
  1140. return 0;
  1141. }
  1142. static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1143. {
  1144. u32 intr_info, error_code;
  1145. unsigned long cr2, rip;
  1146. u32 vect_info;
  1147. enum emulation_result er;
  1148. int r;
  1149. vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1150. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  1151. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  1152. !is_page_fault(intr_info)) {
  1153. printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
  1154. "intr info 0x%x\n", __FUNCTION__, vect_info, intr_info);
  1155. }
  1156. if (is_external_interrupt(vect_info)) {
  1157. int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
  1158. set_bit(irq, vcpu->irq_pending);
  1159. set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
  1160. }
  1161. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) { /* nmi */
  1162. asm ("int $2");
  1163. return 1;
  1164. }
  1165. if (is_no_device(intr_info)) {
  1166. vcpu->fpu_active = 1;
  1167. vmcs_clear_bits(EXCEPTION_BITMAP, 1 << NM_VECTOR);
  1168. if (!(vcpu->cr0 & CR0_TS_MASK))
  1169. vmcs_clear_bits(GUEST_CR0, CR0_TS_MASK);
  1170. return 1;
  1171. }
  1172. error_code = 0;
  1173. rip = vmcs_readl(GUEST_RIP);
  1174. if (intr_info & INTR_INFO_DELIEVER_CODE_MASK)
  1175. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  1176. if (is_page_fault(intr_info)) {
  1177. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  1178. spin_lock(&vcpu->kvm->lock);
  1179. r = kvm_mmu_page_fault(vcpu, cr2, error_code);
  1180. if (r < 0) {
  1181. spin_unlock(&vcpu->kvm->lock);
  1182. return r;
  1183. }
  1184. if (!r) {
  1185. spin_unlock(&vcpu->kvm->lock);
  1186. return 1;
  1187. }
  1188. er = emulate_instruction(vcpu, kvm_run, cr2, error_code);
  1189. spin_unlock(&vcpu->kvm->lock);
  1190. switch (er) {
  1191. case EMULATE_DONE:
  1192. return 1;
  1193. case EMULATE_DO_MMIO:
  1194. ++vcpu->stat.mmio_exits;
  1195. kvm_run->exit_reason = KVM_EXIT_MMIO;
  1196. return 0;
  1197. case EMULATE_FAIL:
  1198. vcpu_printf(vcpu, "%s: emulate fail\n", __FUNCTION__);
  1199. break;
  1200. default:
  1201. BUG();
  1202. }
  1203. }
  1204. if (vcpu->rmode.active &&
  1205. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  1206. error_code))
  1207. return 1;
  1208. if ((intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK)) == (INTR_TYPE_EXCEPTION | 1)) {
  1209. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1210. return 0;
  1211. }
  1212. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  1213. kvm_run->ex.exception = intr_info & INTR_INFO_VECTOR_MASK;
  1214. kvm_run->ex.error_code = error_code;
  1215. return 0;
  1216. }
  1217. static int handle_external_interrupt(struct kvm_vcpu *vcpu,
  1218. struct kvm_run *kvm_run)
  1219. {
  1220. ++vcpu->stat.irq_exits;
  1221. return 1;
  1222. }
  1223. static int handle_triple_fault(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1224. {
  1225. kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
  1226. return 0;
  1227. }
  1228. static int get_io_count(struct kvm_vcpu *vcpu, unsigned long *count)
  1229. {
  1230. u64 inst;
  1231. gva_t rip;
  1232. int countr_size;
  1233. int i, n;
  1234. if ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_VM)) {
  1235. countr_size = 2;
  1236. } else {
  1237. u32 cs_ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1238. countr_size = (cs_ar & AR_L_MASK) ? 8:
  1239. (cs_ar & AR_DB_MASK) ? 4: 2;
  1240. }
  1241. rip = vmcs_readl(GUEST_RIP);
  1242. if (countr_size != 8)
  1243. rip += vmcs_readl(GUEST_CS_BASE);
  1244. n = kvm_read_guest(vcpu, rip, sizeof(inst), &inst);
  1245. for (i = 0; i < n; i++) {
  1246. switch (((u8*)&inst)[i]) {
  1247. case 0xf0:
  1248. case 0xf2:
  1249. case 0xf3:
  1250. case 0x2e:
  1251. case 0x36:
  1252. case 0x3e:
  1253. case 0x26:
  1254. case 0x64:
  1255. case 0x65:
  1256. case 0x66:
  1257. break;
  1258. case 0x67:
  1259. countr_size = (countr_size == 2) ? 4: (countr_size >> 1);
  1260. default:
  1261. goto done;
  1262. }
  1263. }
  1264. return 0;
  1265. done:
  1266. countr_size *= 8;
  1267. *count = vcpu->regs[VCPU_REGS_RCX] & (~0ULL >> (64 - countr_size));
  1268. //printk("cx: %lx\n", vcpu->regs[VCPU_REGS_RCX]);
  1269. return 1;
  1270. }
  1271. static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1272. {
  1273. u64 exit_qualification;
  1274. int size, down, in, string, rep;
  1275. unsigned port;
  1276. unsigned long count;
  1277. gva_t address;
  1278. ++vcpu->stat.io_exits;
  1279. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1280. in = (exit_qualification & 8) != 0;
  1281. size = (exit_qualification & 7) + 1;
  1282. string = (exit_qualification & 16) != 0;
  1283. down = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_DF) != 0;
  1284. count = 1;
  1285. rep = (exit_qualification & 32) != 0;
  1286. port = exit_qualification >> 16;
  1287. address = 0;
  1288. if (string) {
  1289. if (rep && !get_io_count(vcpu, &count))
  1290. return 1;
  1291. address = vmcs_readl(GUEST_LINEAR_ADDRESS);
  1292. }
  1293. return kvm_setup_pio(vcpu, kvm_run, in, size, count, string, down,
  1294. address, rep, port);
  1295. }
  1296. static void
  1297. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  1298. {
  1299. /*
  1300. * Patch in the VMCALL instruction:
  1301. */
  1302. hypercall[0] = 0x0f;
  1303. hypercall[1] = 0x01;
  1304. hypercall[2] = 0xc1;
  1305. hypercall[3] = 0xc3;
  1306. }
  1307. static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1308. {
  1309. u64 exit_qualification;
  1310. int cr;
  1311. int reg;
  1312. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1313. cr = exit_qualification & 15;
  1314. reg = (exit_qualification >> 8) & 15;
  1315. switch ((exit_qualification >> 4) & 3) {
  1316. case 0: /* mov to cr */
  1317. switch (cr) {
  1318. case 0:
  1319. vcpu_load_rsp_rip(vcpu);
  1320. set_cr0(vcpu, vcpu->regs[reg]);
  1321. skip_emulated_instruction(vcpu);
  1322. return 1;
  1323. case 3:
  1324. vcpu_load_rsp_rip(vcpu);
  1325. set_cr3(vcpu, vcpu->regs[reg]);
  1326. skip_emulated_instruction(vcpu);
  1327. return 1;
  1328. case 4:
  1329. vcpu_load_rsp_rip(vcpu);
  1330. set_cr4(vcpu, vcpu->regs[reg]);
  1331. skip_emulated_instruction(vcpu);
  1332. return 1;
  1333. case 8:
  1334. vcpu_load_rsp_rip(vcpu);
  1335. set_cr8(vcpu, vcpu->regs[reg]);
  1336. skip_emulated_instruction(vcpu);
  1337. return 1;
  1338. };
  1339. break;
  1340. case 2: /* clts */
  1341. vcpu_load_rsp_rip(vcpu);
  1342. vcpu->fpu_active = 1;
  1343. vmcs_clear_bits(EXCEPTION_BITMAP, 1 << NM_VECTOR);
  1344. vmcs_clear_bits(GUEST_CR0, CR0_TS_MASK);
  1345. vcpu->cr0 &= ~CR0_TS_MASK;
  1346. vmcs_writel(CR0_READ_SHADOW, vcpu->cr0);
  1347. skip_emulated_instruction(vcpu);
  1348. return 1;
  1349. case 1: /*mov from cr*/
  1350. switch (cr) {
  1351. case 3:
  1352. vcpu_load_rsp_rip(vcpu);
  1353. vcpu->regs[reg] = vcpu->cr3;
  1354. vcpu_put_rsp_rip(vcpu);
  1355. skip_emulated_instruction(vcpu);
  1356. return 1;
  1357. case 8:
  1358. vcpu_load_rsp_rip(vcpu);
  1359. vcpu->regs[reg] = vcpu->cr8;
  1360. vcpu_put_rsp_rip(vcpu);
  1361. skip_emulated_instruction(vcpu);
  1362. return 1;
  1363. }
  1364. break;
  1365. case 3: /* lmsw */
  1366. lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
  1367. skip_emulated_instruction(vcpu);
  1368. return 1;
  1369. default:
  1370. break;
  1371. }
  1372. kvm_run->exit_reason = 0;
  1373. printk(KERN_ERR "kvm: unhandled control register: op %d cr %d\n",
  1374. (int)(exit_qualification >> 4) & 3, cr);
  1375. return 0;
  1376. }
  1377. static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1378. {
  1379. u64 exit_qualification;
  1380. unsigned long val;
  1381. int dr, reg;
  1382. /*
  1383. * FIXME: this code assumes the host is debugging the guest.
  1384. * need to deal with guest debugging itself too.
  1385. */
  1386. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1387. dr = exit_qualification & 7;
  1388. reg = (exit_qualification >> 8) & 15;
  1389. vcpu_load_rsp_rip(vcpu);
  1390. if (exit_qualification & 16) {
  1391. /* mov from dr */
  1392. switch (dr) {
  1393. case 6:
  1394. val = 0xffff0ff0;
  1395. break;
  1396. case 7:
  1397. val = 0x400;
  1398. break;
  1399. default:
  1400. val = 0;
  1401. }
  1402. vcpu->regs[reg] = val;
  1403. } else {
  1404. /* mov to dr */
  1405. }
  1406. vcpu_put_rsp_rip(vcpu);
  1407. skip_emulated_instruction(vcpu);
  1408. return 1;
  1409. }
  1410. static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1411. {
  1412. kvm_emulate_cpuid(vcpu);
  1413. return 1;
  1414. }
  1415. static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1416. {
  1417. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1418. u64 data;
  1419. if (vmx_get_msr(vcpu, ecx, &data)) {
  1420. vmx_inject_gp(vcpu, 0);
  1421. return 1;
  1422. }
  1423. /* FIXME: handling of bits 32:63 of rax, rdx */
  1424. vcpu->regs[VCPU_REGS_RAX] = data & -1u;
  1425. vcpu->regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  1426. skip_emulated_instruction(vcpu);
  1427. return 1;
  1428. }
  1429. static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1430. {
  1431. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1432. u64 data = (vcpu->regs[VCPU_REGS_RAX] & -1u)
  1433. | ((u64)(vcpu->regs[VCPU_REGS_RDX] & -1u) << 32);
  1434. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  1435. vmx_inject_gp(vcpu, 0);
  1436. return 1;
  1437. }
  1438. skip_emulated_instruction(vcpu);
  1439. return 1;
  1440. }
  1441. static void post_kvm_run_save(struct kvm_vcpu *vcpu,
  1442. struct kvm_run *kvm_run)
  1443. {
  1444. kvm_run->if_flag = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) != 0;
  1445. kvm_run->cr8 = vcpu->cr8;
  1446. kvm_run->apic_base = vcpu->apic_base;
  1447. kvm_run->ready_for_interrupt_injection = (vcpu->interrupt_window_open &&
  1448. vcpu->irq_summary == 0);
  1449. }
  1450. static int handle_interrupt_window(struct kvm_vcpu *vcpu,
  1451. struct kvm_run *kvm_run)
  1452. {
  1453. /*
  1454. * If the user space waits to inject interrupts, exit as soon as
  1455. * possible
  1456. */
  1457. if (kvm_run->request_interrupt_window &&
  1458. !vcpu->irq_summary) {
  1459. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  1460. ++vcpu->stat.irq_window_exits;
  1461. return 0;
  1462. }
  1463. return 1;
  1464. }
  1465. static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1466. {
  1467. skip_emulated_instruction(vcpu);
  1468. if (vcpu->irq_summary)
  1469. return 1;
  1470. kvm_run->exit_reason = KVM_EXIT_HLT;
  1471. ++vcpu->stat.halt_exits;
  1472. return 0;
  1473. }
  1474. static int handle_vmcall(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1475. {
  1476. skip_emulated_instruction(vcpu);
  1477. return kvm_hypercall(vcpu, kvm_run);
  1478. }
  1479. /*
  1480. * The exit handlers return 1 if the exit was handled fully and guest execution
  1481. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  1482. * to be done to userspace and return 0.
  1483. */
  1484. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
  1485. struct kvm_run *kvm_run) = {
  1486. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  1487. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  1488. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  1489. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  1490. [EXIT_REASON_CR_ACCESS] = handle_cr,
  1491. [EXIT_REASON_DR_ACCESS] = handle_dr,
  1492. [EXIT_REASON_CPUID] = handle_cpuid,
  1493. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  1494. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  1495. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  1496. [EXIT_REASON_HLT] = handle_halt,
  1497. [EXIT_REASON_VMCALL] = handle_vmcall,
  1498. };
  1499. static const int kvm_vmx_max_exit_handlers =
  1500. sizeof(kvm_vmx_exit_handlers) / sizeof(*kvm_vmx_exit_handlers);
  1501. /*
  1502. * The guest has exited. See if we can fix it or if we need userspace
  1503. * assistance.
  1504. */
  1505. static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  1506. {
  1507. u32 vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1508. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  1509. if ( (vectoring_info & VECTORING_INFO_VALID_MASK) &&
  1510. exit_reason != EXIT_REASON_EXCEPTION_NMI )
  1511. printk(KERN_WARNING "%s: unexpected, valid vectoring info and "
  1512. "exit reason is 0x%x\n", __FUNCTION__, exit_reason);
  1513. if (exit_reason < kvm_vmx_max_exit_handlers
  1514. && kvm_vmx_exit_handlers[exit_reason])
  1515. return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
  1516. else {
  1517. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1518. kvm_run->hw.hardware_exit_reason = exit_reason;
  1519. }
  1520. return 0;
  1521. }
  1522. /*
  1523. * Check if userspace requested an interrupt window, and that the
  1524. * interrupt window is open.
  1525. *
  1526. * No need to exit to userspace if we already have an interrupt queued.
  1527. */
  1528. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
  1529. struct kvm_run *kvm_run)
  1530. {
  1531. return (!vcpu->irq_summary &&
  1532. kvm_run->request_interrupt_window &&
  1533. vcpu->interrupt_window_open &&
  1534. (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF));
  1535. }
  1536. static int vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1537. {
  1538. u8 fail;
  1539. u16 fs_sel, gs_sel, ldt_sel;
  1540. int fs_gs_ldt_reload_needed;
  1541. int r;
  1542. again:
  1543. /*
  1544. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  1545. * allow segment selectors with cpl > 0 or ti == 1.
  1546. */
  1547. fs_sel = read_fs();
  1548. gs_sel = read_gs();
  1549. ldt_sel = read_ldt();
  1550. fs_gs_ldt_reload_needed = (fs_sel & 7) | (gs_sel & 7) | ldt_sel;
  1551. if (!fs_gs_ldt_reload_needed) {
  1552. vmcs_write16(HOST_FS_SELECTOR, fs_sel);
  1553. vmcs_write16(HOST_GS_SELECTOR, gs_sel);
  1554. } else {
  1555. vmcs_write16(HOST_FS_SELECTOR, 0);
  1556. vmcs_write16(HOST_GS_SELECTOR, 0);
  1557. }
  1558. #ifdef CONFIG_X86_64
  1559. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  1560. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  1561. #else
  1562. vmcs_writel(HOST_FS_BASE, segment_base(fs_sel));
  1563. vmcs_writel(HOST_GS_BASE, segment_base(gs_sel));
  1564. #endif
  1565. if (!vcpu->mmio_read_completed)
  1566. do_interrupt_requests(vcpu, kvm_run);
  1567. if (vcpu->guest_debug.enabled)
  1568. kvm_guest_debug_pre(vcpu);
  1569. if (vcpu->fpu_active) {
  1570. fx_save(vcpu->host_fx_image);
  1571. fx_restore(vcpu->guest_fx_image);
  1572. }
  1573. /*
  1574. * Loading guest fpu may have cleared host cr0.ts
  1575. */
  1576. vmcs_writel(HOST_CR0, read_cr0());
  1577. #ifdef CONFIG_X86_64
  1578. if (is_long_mode(vcpu)) {
  1579. save_msrs(vcpu->host_msrs + msr_offset_kernel_gs_base, 1);
  1580. load_msrs(vcpu->guest_msrs, NR_BAD_MSRS);
  1581. }
  1582. #endif
  1583. asm (
  1584. /* Store host registers */
  1585. "pushf \n\t"
  1586. #ifdef CONFIG_X86_64
  1587. "push %%rax; push %%rbx; push %%rdx;"
  1588. "push %%rsi; push %%rdi; push %%rbp;"
  1589. "push %%r8; push %%r9; push %%r10; push %%r11;"
  1590. "push %%r12; push %%r13; push %%r14; push %%r15;"
  1591. "push %%rcx \n\t"
  1592. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  1593. #else
  1594. "pusha; push %%ecx \n\t"
  1595. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  1596. #endif
  1597. /* Check if vmlaunch of vmresume is needed */
  1598. "cmp $0, %1 \n\t"
  1599. /* Load guest registers. Don't clobber flags. */
  1600. #ifdef CONFIG_X86_64
  1601. "mov %c[cr2](%3), %%rax \n\t"
  1602. "mov %%rax, %%cr2 \n\t"
  1603. "mov %c[rax](%3), %%rax \n\t"
  1604. "mov %c[rbx](%3), %%rbx \n\t"
  1605. "mov %c[rdx](%3), %%rdx \n\t"
  1606. "mov %c[rsi](%3), %%rsi \n\t"
  1607. "mov %c[rdi](%3), %%rdi \n\t"
  1608. "mov %c[rbp](%3), %%rbp \n\t"
  1609. "mov %c[r8](%3), %%r8 \n\t"
  1610. "mov %c[r9](%3), %%r9 \n\t"
  1611. "mov %c[r10](%3), %%r10 \n\t"
  1612. "mov %c[r11](%3), %%r11 \n\t"
  1613. "mov %c[r12](%3), %%r12 \n\t"
  1614. "mov %c[r13](%3), %%r13 \n\t"
  1615. "mov %c[r14](%3), %%r14 \n\t"
  1616. "mov %c[r15](%3), %%r15 \n\t"
  1617. "mov %c[rcx](%3), %%rcx \n\t" /* kills %3 (rcx) */
  1618. #else
  1619. "mov %c[cr2](%3), %%eax \n\t"
  1620. "mov %%eax, %%cr2 \n\t"
  1621. "mov %c[rax](%3), %%eax \n\t"
  1622. "mov %c[rbx](%3), %%ebx \n\t"
  1623. "mov %c[rdx](%3), %%edx \n\t"
  1624. "mov %c[rsi](%3), %%esi \n\t"
  1625. "mov %c[rdi](%3), %%edi \n\t"
  1626. "mov %c[rbp](%3), %%ebp \n\t"
  1627. "mov %c[rcx](%3), %%ecx \n\t" /* kills %3 (ecx) */
  1628. #endif
  1629. /* Enter guest mode */
  1630. "jne launched \n\t"
  1631. ASM_VMX_VMLAUNCH "\n\t"
  1632. "jmp kvm_vmx_return \n\t"
  1633. "launched: " ASM_VMX_VMRESUME "\n\t"
  1634. ".globl kvm_vmx_return \n\t"
  1635. "kvm_vmx_return: "
  1636. /* Save guest registers, load host registers, keep flags */
  1637. #ifdef CONFIG_X86_64
  1638. "xchg %3, (%%rsp) \n\t"
  1639. "mov %%rax, %c[rax](%3) \n\t"
  1640. "mov %%rbx, %c[rbx](%3) \n\t"
  1641. "pushq (%%rsp); popq %c[rcx](%3) \n\t"
  1642. "mov %%rdx, %c[rdx](%3) \n\t"
  1643. "mov %%rsi, %c[rsi](%3) \n\t"
  1644. "mov %%rdi, %c[rdi](%3) \n\t"
  1645. "mov %%rbp, %c[rbp](%3) \n\t"
  1646. "mov %%r8, %c[r8](%3) \n\t"
  1647. "mov %%r9, %c[r9](%3) \n\t"
  1648. "mov %%r10, %c[r10](%3) \n\t"
  1649. "mov %%r11, %c[r11](%3) \n\t"
  1650. "mov %%r12, %c[r12](%3) \n\t"
  1651. "mov %%r13, %c[r13](%3) \n\t"
  1652. "mov %%r14, %c[r14](%3) \n\t"
  1653. "mov %%r15, %c[r15](%3) \n\t"
  1654. "mov %%cr2, %%rax \n\t"
  1655. "mov %%rax, %c[cr2](%3) \n\t"
  1656. "mov (%%rsp), %3 \n\t"
  1657. "pop %%rcx; pop %%r15; pop %%r14; pop %%r13; pop %%r12;"
  1658. "pop %%r11; pop %%r10; pop %%r9; pop %%r8;"
  1659. "pop %%rbp; pop %%rdi; pop %%rsi;"
  1660. "pop %%rdx; pop %%rbx; pop %%rax \n\t"
  1661. #else
  1662. "xchg %3, (%%esp) \n\t"
  1663. "mov %%eax, %c[rax](%3) \n\t"
  1664. "mov %%ebx, %c[rbx](%3) \n\t"
  1665. "pushl (%%esp); popl %c[rcx](%3) \n\t"
  1666. "mov %%edx, %c[rdx](%3) \n\t"
  1667. "mov %%esi, %c[rsi](%3) \n\t"
  1668. "mov %%edi, %c[rdi](%3) \n\t"
  1669. "mov %%ebp, %c[rbp](%3) \n\t"
  1670. "mov %%cr2, %%eax \n\t"
  1671. "mov %%eax, %c[cr2](%3) \n\t"
  1672. "mov (%%esp), %3 \n\t"
  1673. "pop %%ecx; popa \n\t"
  1674. #endif
  1675. "setbe %0 \n\t"
  1676. "popf \n\t"
  1677. : "=q" (fail)
  1678. : "r"(vcpu->launched), "d"((unsigned long)HOST_RSP),
  1679. "c"(vcpu),
  1680. [rax]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RAX])),
  1681. [rbx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBX])),
  1682. [rcx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RCX])),
  1683. [rdx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDX])),
  1684. [rsi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RSI])),
  1685. [rdi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDI])),
  1686. [rbp]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBP])),
  1687. #ifdef CONFIG_X86_64
  1688. [r8 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R8 ])),
  1689. [r9 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R9 ])),
  1690. [r10]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R10])),
  1691. [r11]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R11])),
  1692. [r12]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R12])),
  1693. [r13]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R13])),
  1694. [r14]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R14])),
  1695. [r15]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R15])),
  1696. #endif
  1697. [cr2]"i"(offsetof(struct kvm_vcpu, cr2))
  1698. : "cc", "memory" );
  1699. /*
  1700. * Reload segment selectors ASAP. (it's needed for a functional
  1701. * kernel: x86 relies on having __KERNEL_PDA in %fs and x86_64
  1702. * relies on having 0 in %gs for the CPU PDA to work.)
  1703. */
  1704. if (fs_gs_ldt_reload_needed) {
  1705. load_ldt(ldt_sel);
  1706. load_fs(fs_sel);
  1707. /*
  1708. * If we have to reload gs, we must take care to
  1709. * preserve our gs base.
  1710. */
  1711. local_irq_disable();
  1712. load_gs(gs_sel);
  1713. #ifdef CONFIG_X86_64
  1714. wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
  1715. #endif
  1716. local_irq_enable();
  1717. reload_tss();
  1718. }
  1719. ++vcpu->stat.exits;
  1720. #ifdef CONFIG_X86_64
  1721. if (is_long_mode(vcpu)) {
  1722. save_msrs(vcpu->guest_msrs, NR_BAD_MSRS);
  1723. load_msrs(vcpu->host_msrs, NR_BAD_MSRS);
  1724. }
  1725. #endif
  1726. if (vcpu->fpu_active) {
  1727. fx_save(vcpu->guest_fx_image);
  1728. fx_restore(vcpu->host_fx_image);
  1729. }
  1730. vcpu->interrupt_window_open = (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0;
  1731. asm ("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  1732. if (fail) {
  1733. kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  1734. kvm_run->fail_entry.hardware_entry_failure_reason
  1735. = vmcs_read32(VM_INSTRUCTION_ERROR);
  1736. r = 0;
  1737. } else {
  1738. /*
  1739. * Profile KVM exit RIPs:
  1740. */
  1741. if (unlikely(prof_on == KVM_PROFILING))
  1742. profile_hit(KVM_PROFILING, (void *)vmcs_readl(GUEST_RIP));
  1743. vcpu->launched = 1;
  1744. r = kvm_handle_exit(kvm_run, vcpu);
  1745. if (r > 0) {
  1746. /* Give scheduler a change to reschedule. */
  1747. if (signal_pending(current)) {
  1748. ++vcpu->stat.signal_exits;
  1749. post_kvm_run_save(vcpu, kvm_run);
  1750. kvm_run->exit_reason = KVM_EXIT_INTR;
  1751. return -EINTR;
  1752. }
  1753. if (dm_request_for_irq_injection(vcpu, kvm_run)) {
  1754. ++vcpu->stat.request_irq_exits;
  1755. post_kvm_run_save(vcpu, kvm_run);
  1756. kvm_run->exit_reason = KVM_EXIT_INTR;
  1757. return -EINTR;
  1758. }
  1759. kvm_resched(vcpu);
  1760. goto again;
  1761. }
  1762. }
  1763. post_kvm_run_save(vcpu, kvm_run);
  1764. return r;
  1765. }
  1766. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1767. {
  1768. vmcs_writel(GUEST_CR3, vmcs_readl(GUEST_CR3));
  1769. }
  1770. static void vmx_inject_page_fault(struct kvm_vcpu *vcpu,
  1771. unsigned long addr,
  1772. u32 err_code)
  1773. {
  1774. u32 vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1775. ++vcpu->stat.pf_guest;
  1776. if (is_page_fault(vect_info)) {
  1777. printk(KERN_DEBUG "inject_page_fault: "
  1778. "double fault 0x%lx @ 0x%lx\n",
  1779. addr, vmcs_readl(GUEST_RIP));
  1780. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, 0);
  1781. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1782. DF_VECTOR |
  1783. INTR_TYPE_EXCEPTION |
  1784. INTR_INFO_DELIEVER_CODE_MASK |
  1785. INTR_INFO_VALID_MASK);
  1786. return;
  1787. }
  1788. vcpu->cr2 = addr;
  1789. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, err_code);
  1790. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1791. PF_VECTOR |
  1792. INTR_TYPE_EXCEPTION |
  1793. INTR_INFO_DELIEVER_CODE_MASK |
  1794. INTR_INFO_VALID_MASK);
  1795. }
  1796. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  1797. {
  1798. if (vcpu->vmcs) {
  1799. on_each_cpu(__vcpu_clear, vcpu, 0, 1);
  1800. free_vmcs(vcpu->vmcs);
  1801. vcpu->vmcs = NULL;
  1802. }
  1803. }
  1804. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  1805. {
  1806. vmx_free_vmcs(vcpu);
  1807. }
  1808. static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
  1809. {
  1810. struct vmcs *vmcs;
  1811. vcpu->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  1812. if (!vcpu->guest_msrs)
  1813. return -ENOMEM;
  1814. vcpu->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  1815. if (!vcpu->host_msrs)
  1816. goto out_free_guest_msrs;
  1817. vmcs = alloc_vmcs();
  1818. if (!vmcs)
  1819. goto out_free_msrs;
  1820. vmcs_clear(vmcs);
  1821. vcpu->vmcs = vmcs;
  1822. vcpu->launched = 0;
  1823. vcpu->fpu_active = 1;
  1824. return 0;
  1825. out_free_msrs:
  1826. kfree(vcpu->host_msrs);
  1827. vcpu->host_msrs = NULL;
  1828. out_free_guest_msrs:
  1829. kfree(vcpu->guest_msrs);
  1830. vcpu->guest_msrs = NULL;
  1831. return -ENOMEM;
  1832. }
  1833. static struct kvm_arch_ops vmx_arch_ops = {
  1834. .cpu_has_kvm_support = cpu_has_kvm_support,
  1835. .disabled_by_bios = vmx_disabled_by_bios,
  1836. .hardware_setup = hardware_setup,
  1837. .hardware_unsetup = hardware_unsetup,
  1838. .hardware_enable = hardware_enable,
  1839. .hardware_disable = hardware_disable,
  1840. .vcpu_create = vmx_create_vcpu,
  1841. .vcpu_free = vmx_free_vcpu,
  1842. .vcpu_load = vmx_vcpu_load,
  1843. .vcpu_put = vmx_vcpu_put,
  1844. .vcpu_decache = vmx_vcpu_decache,
  1845. .set_guest_debug = set_guest_debug,
  1846. .get_msr = vmx_get_msr,
  1847. .set_msr = vmx_set_msr,
  1848. .get_segment_base = vmx_get_segment_base,
  1849. .get_segment = vmx_get_segment,
  1850. .set_segment = vmx_set_segment,
  1851. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  1852. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  1853. .set_cr0 = vmx_set_cr0,
  1854. .set_cr3 = vmx_set_cr3,
  1855. .set_cr4 = vmx_set_cr4,
  1856. #ifdef CONFIG_X86_64
  1857. .set_efer = vmx_set_efer,
  1858. #endif
  1859. .get_idt = vmx_get_idt,
  1860. .set_idt = vmx_set_idt,
  1861. .get_gdt = vmx_get_gdt,
  1862. .set_gdt = vmx_set_gdt,
  1863. .cache_regs = vcpu_load_rsp_rip,
  1864. .decache_regs = vcpu_put_rsp_rip,
  1865. .get_rflags = vmx_get_rflags,
  1866. .set_rflags = vmx_set_rflags,
  1867. .tlb_flush = vmx_flush_tlb,
  1868. .inject_page_fault = vmx_inject_page_fault,
  1869. .inject_gp = vmx_inject_gp,
  1870. .run = vmx_vcpu_run,
  1871. .skip_emulated_instruction = skip_emulated_instruction,
  1872. .vcpu_setup = vmx_vcpu_setup,
  1873. .patch_hypercall = vmx_patch_hypercall,
  1874. };
  1875. static int __init vmx_init(void)
  1876. {
  1877. return kvm_init_arch(&vmx_arch_ops, THIS_MODULE);
  1878. }
  1879. static void __exit vmx_exit(void)
  1880. {
  1881. kvm_exit_arch();
  1882. }
  1883. module_init(vmx_init)
  1884. module_exit(vmx_exit)