i915_dma.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. /* Really want an OS-independent resettable timer. Would like to have
  33. * this loop run for (eg) 3 sec, but have the timer reset every time
  34. * the head pointer changes, so that EBUSY only happens if the ring
  35. * actually stalls for (eg) 3 seconds.
  36. */
  37. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  38. {
  39. drm_i915_private_t *dev_priv = dev->dev_private;
  40. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  41. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  42. u32 last_acthd = I915_READ(acthd_reg);
  43. u32 acthd;
  44. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  45. int i;
  46. for (i = 0; i < 100000; i++) {
  47. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  48. acthd = I915_READ(acthd_reg);
  49. ring->space = ring->head - (ring->tail + 8);
  50. if (ring->space < 0)
  51. ring->space += ring->Size;
  52. if (ring->space >= n)
  53. return 0;
  54. dev_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  55. if (ring->head != last_head)
  56. i = 0;
  57. if (acthd != last_acthd)
  58. i = 0;
  59. last_head = ring->head;
  60. last_acthd = acthd;
  61. msleep_interruptible(10);
  62. }
  63. return -EBUSY;
  64. }
  65. /**
  66. * Sets up the hardware status page for devices that need a physical address
  67. * in the register.
  68. */
  69. int i915_init_phys_hws(struct drm_device *dev)
  70. {
  71. drm_i915_private_t *dev_priv = dev->dev_private;
  72. /* Program Hardware Status Page */
  73. dev_priv->status_page_dmah =
  74. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
  75. if (!dev_priv->status_page_dmah) {
  76. DRM_ERROR("Can not allocate hardware status page\n");
  77. return -ENOMEM;
  78. }
  79. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  80. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  81. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  82. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  83. DRM_DEBUG("Enabled hardware status page\n");
  84. return 0;
  85. }
  86. /**
  87. * Frees the hardware status page, whether it's a physical address or a virtual
  88. * address set up by the X Server.
  89. */
  90. void i915_free_hws(struct drm_device *dev)
  91. {
  92. drm_i915_private_t *dev_priv = dev->dev_private;
  93. if (dev_priv->status_page_dmah) {
  94. drm_pci_free(dev, dev_priv->status_page_dmah);
  95. dev_priv->status_page_dmah = NULL;
  96. }
  97. if (dev_priv->status_gfx_addr) {
  98. dev_priv->status_gfx_addr = 0;
  99. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  100. }
  101. /* Need to rewrite hardware status page */
  102. I915_WRITE(HWS_PGA, 0x1ffff000);
  103. }
  104. void i915_kernel_lost_context(struct drm_device * dev)
  105. {
  106. drm_i915_private_t *dev_priv = dev->dev_private;
  107. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  108. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  109. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  110. ring->space = ring->head - (ring->tail + 8);
  111. if (ring->space < 0)
  112. ring->space += ring->Size;
  113. if (ring->head == ring->tail)
  114. dev_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  115. }
  116. static int i915_dma_cleanup(struct drm_device * dev)
  117. {
  118. drm_i915_private_t *dev_priv = dev->dev_private;
  119. /* Make sure interrupts are disabled here because the uninstall ioctl
  120. * may not have been called from userspace and after dev_private
  121. * is freed, it's too late.
  122. */
  123. if (dev->irq_enabled)
  124. drm_irq_uninstall(dev);
  125. if (dev_priv->ring.virtual_start) {
  126. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  127. dev_priv->ring.virtual_start = 0;
  128. dev_priv->ring.map.handle = 0;
  129. dev_priv->ring.map.size = 0;
  130. }
  131. /* Clear the HWS virtual address at teardown */
  132. if (I915_NEED_GFX_HWS(dev))
  133. i915_free_hws(dev);
  134. return 0;
  135. }
  136. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  137. {
  138. drm_i915_private_t *dev_priv = dev->dev_private;
  139. dev_priv->sarea = drm_getsarea(dev);
  140. if (!dev_priv->sarea) {
  141. DRM_ERROR("can not find sarea!\n");
  142. i915_dma_cleanup(dev);
  143. return -EINVAL;
  144. }
  145. dev_priv->sarea_priv = (drm_i915_sarea_t *)
  146. ((u8 *) dev_priv->sarea->handle + init->sarea_priv_offset);
  147. dev_priv->ring.Start = init->ring_start;
  148. dev_priv->ring.End = init->ring_end;
  149. dev_priv->ring.Size = init->ring_size;
  150. dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
  151. dev_priv->ring.map.offset = init->ring_start;
  152. dev_priv->ring.map.size = init->ring_size;
  153. dev_priv->ring.map.type = 0;
  154. dev_priv->ring.map.flags = 0;
  155. dev_priv->ring.map.mtrr = 0;
  156. drm_core_ioremap(&dev_priv->ring.map, dev);
  157. if (dev_priv->ring.map.handle == NULL) {
  158. i915_dma_cleanup(dev);
  159. DRM_ERROR("can not ioremap virtual address for"
  160. " ring buffer\n");
  161. return -ENOMEM;
  162. }
  163. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  164. dev_priv->cpp = init->cpp;
  165. dev_priv->back_offset = init->back_offset;
  166. dev_priv->front_offset = init->front_offset;
  167. dev_priv->current_page = 0;
  168. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  169. /* Allow hardware batchbuffers unless told otherwise.
  170. */
  171. dev_priv->allow_batchbuffer = 1;
  172. return 0;
  173. }
  174. static int i915_dma_resume(struct drm_device * dev)
  175. {
  176. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  177. DRM_DEBUG("%s\n", __func__);
  178. if (!dev_priv->sarea) {
  179. DRM_ERROR("can not find sarea!\n");
  180. return -EINVAL;
  181. }
  182. if (dev_priv->ring.map.handle == NULL) {
  183. DRM_ERROR("can not ioremap virtual address for"
  184. " ring buffer\n");
  185. return -ENOMEM;
  186. }
  187. /* Program Hardware Status Page */
  188. if (!dev_priv->hw_status_page) {
  189. DRM_ERROR("Can not find hardware status page\n");
  190. return -EINVAL;
  191. }
  192. DRM_DEBUG("hw status page @ %p\n", dev_priv->hw_status_page);
  193. if (dev_priv->status_gfx_addr != 0)
  194. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  195. else
  196. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  197. DRM_DEBUG("Enabled hardware status page\n");
  198. return 0;
  199. }
  200. static int i915_dma_init(struct drm_device *dev, void *data,
  201. struct drm_file *file_priv)
  202. {
  203. drm_i915_init_t *init = data;
  204. int retcode = 0;
  205. switch (init->func) {
  206. case I915_INIT_DMA:
  207. retcode = i915_initialize(dev, init);
  208. break;
  209. case I915_CLEANUP_DMA:
  210. retcode = i915_dma_cleanup(dev);
  211. break;
  212. case I915_RESUME_DMA:
  213. retcode = i915_dma_resume(dev);
  214. break;
  215. default:
  216. retcode = -EINVAL;
  217. break;
  218. }
  219. return retcode;
  220. }
  221. /* Implement basically the same security restrictions as hardware does
  222. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  223. *
  224. * Most of the calculations below involve calculating the size of a
  225. * particular instruction. It's important to get the size right as
  226. * that tells us where the next instruction to check is. Any illegal
  227. * instruction detected will be given a size of zero, which is a
  228. * signal to abort the rest of the buffer.
  229. */
  230. static int do_validate_cmd(int cmd)
  231. {
  232. switch (((cmd >> 29) & 0x7)) {
  233. case 0x0:
  234. switch ((cmd >> 23) & 0x3f) {
  235. case 0x0:
  236. return 1; /* MI_NOOP */
  237. case 0x4:
  238. return 1; /* MI_FLUSH */
  239. default:
  240. return 0; /* disallow everything else */
  241. }
  242. break;
  243. case 0x1:
  244. return 0; /* reserved */
  245. case 0x2:
  246. return (cmd & 0xff) + 2; /* 2d commands */
  247. case 0x3:
  248. if (((cmd >> 24) & 0x1f) <= 0x18)
  249. return 1;
  250. switch ((cmd >> 24) & 0x1f) {
  251. case 0x1c:
  252. return 1;
  253. case 0x1d:
  254. switch ((cmd >> 16) & 0xff) {
  255. case 0x3:
  256. return (cmd & 0x1f) + 2;
  257. case 0x4:
  258. return (cmd & 0xf) + 2;
  259. default:
  260. return (cmd & 0xffff) + 2;
  261. }
  262. case 0x1e:
  263. if (cmd & (1 << 23))
  264. return (cmd & 0xffff) + 1;
  265. else
  266. return 1;
  267. case 0x1f:
  268. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  269. return (cmd & 0x1ffff) + 2;
  270. else if (cmd & (1 << 17)) /* indirect random */
  271. if ((cmd & 0xffff) == 0)
  272. return 0; /* unknown length, too hard */
  273. else
  274. return (((cmd & 0xffff) + 1) / 2) + 1;
  275. else
  276. return 2; /* indirect sequential */
  277. default:
  278. return 0;
  279. }
  280. default:
  281. return 0;
  282. }
  283. return 0;
  284. }
  285. static int validate_cmd(int cmd)
  286. {
  287. int ret = do_validate_cmd(cmd);
  288. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  289. return ret;
  290. }
  291. static int i915_emit_cmds(struct drm_device * dev, int __user * buffer, int dwords)
  292. {
  293. drm_i915_private_t *dev_priv = dev->dev_private;
  294. int i;
  295. RING_LOCALS;
  296. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  297. return -EINVAL;
  298. BEGIN_LP_RING((dwords+1)&~1);
  299. for (i = 0; i < dwords;) {
  300. int cmd, sz;
  301. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i], sizeof(cmd)))
  302. return -EINVAL;
  303. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  304. return -EINVAL;
  305. OUT_RING(cmd);
  306. while (++i, --sz) {
  307. if (DRM_COPY_FROM_USER_UNCHECKED(&cmd, &buffer[i],
  308. sizeof(cmd))) {
  309. return -EINVAL;
  310. }
  311. OUT_RING(cmd);
  312. }
  313. }
  314. if (dwords & 1)
  315. OUT_RING(0);
  316. ADVANCE_LP_RING();
  317. return 0;
  318. }
  319. static int i915_emit_box(struct drm_device * dev,
  320. struct drm_clip_rect __user * boxes,
  321. int i, int DR1, int DR4)
  322. {
  323. drm_i915_private_t *dev_priv = dev->dev_private;
  324. struct drm_clip_rect box;
  325. RING_LOCALS;
  326. if (DRM_COPY_FROM_USER_UNCHECKED(&box, &boxes[i], sizeof(box))) {
  327. return -EFAULT;
  328. }
  329. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  330. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  331. box.x1, box.y1, box.x2, box.y2);
  332. return -EINVAL;
  333. }
  334. if (IS_I965G(dev)) {
  335. BEGIN_LP_RING(4);
  336. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  337. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  338. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  339. OUT_RING(DR4);
  340. ADVANCE_LP_RING();
  341. } else {
  342. BEGIN_LP_RING(6);
  343. OUT_RING(GFX_OP_DRAWRECT_INFO);
  344. OUT_RING(DR1);
  345. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  346. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  347. OUT_RING(DR4);
  348. OUT_RING(0);
  349. ADVANCE_LP_RING();
  350. }
  351. return 0;
  352. }
  353. /* XXX: Emitting the counter should really be moved to part of the IRQ
  354. * emit. For now, do it in both places:
  355. */
  356. static void i915_emit_breadcrumb(struct drm_device *dev)
  357. {
  358. drm_i915_private_t *dev_priv = dev->dev_private;
  359. RING_LOCALS;
  360. dev_priv->sarea_priv->last_enqueue = ++dev_priv->counter;
  361. if (dev_priv->counter > 0x7FFFFFFFUL)
  362. dev_priv->sarea_priv->last_enqueue = dev_priv->counter = 1;
  363. BEGIN_LP_RING(4);
  364. OUT_RING(MI_STORE_DWORD_INDEX);
  365. OUT_RING(5 << MI_STORE_DWORD_INDEX_SHIFT);
  366. OUT_RING(dev_priv->counter);
  367. OUT_RING(0);
  368. ADVANCE_LP_RING();
  369. }
  370. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  371. drm_i915_cmdbuffer_t * cmd)
  372. {
  373. int nbox = cmd->num_cliprects;
  374. int i = 0, count, ret;
  375. if (cmd->sz & 0x3) {
  376. DRM_ERROR("alignment");
  377. return -EINVAL;
  378. }
  379. i915_kernel_lost_context(dev);
  380. count = nbox ? nbox : 1;
  381. for (i = 0; i < count; i++) {
  382. if (i < nbox) {
  383. ret = i915_emit_box(dev, cmd->cliprects, i,
  384. cmd->DR1, cmd->DR4);
  385. if (ret)
  386. return ret;
  387. }
  388. ret = i915_emit_cmds(dev, (int __user *)cmd->buf, cmd->sz / 4);
  389. if (ret)
  390. return ret;
  391. }
  392. i915_emit_breadcrumb(dev);
  393. return 0;
  394. }
  395. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  396. drm_i915_batchbuffer_t * batch)
  397. {
  398. drm_i915_private_t *dev_priv = dev->dev_private;
  399. struct drm_clip_rect __user *boxes = batch->cliprects;
  400. int nbox = batch->num_cliprects;
  401. int i = 0, count;
  402. RING_LOCALS;
  403. if ((batch->start | batch->used) & 0x7) {
  404. DRM_ERROR("alignment");
  405. return -EINVAL;
  406. }
  407. i915_kernel_lost_context(dev);
  408. count = nbox ? nbox : 1;
  409. for (i = 0; i < count; i++) {
  410. if (i < nbox) {
  411. int ret = i915_emit_box(dev, boxes, i,
  412. batch->DR1, batch->DR4);
  413. if (ret)
  414. return ret;
  415. }
  416. if (!IS_I830(dev) && !IS_845G(dev)) {
  417. BEGIN_LP_RING(2);
  418. if (IS_I965G(dev)) {
  419. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  420. OUT_RING(batch->start);
  421. } else {
  422. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  423. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  424. }
  425. ADVANCE_LP_RING();
  426. } else {
  427. BEGIN_LP_RING(4);
  428. OUT_RING(MI_BATCH_BUFFER);
  429. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  430. OUT_RING(batch->start + batch->used - 4);
  431. OUT_RING(0);
  432. ADVANCE_LP_RING();
  433. }
  434. }
  435. i915_emit_breadcrumb(dev);
  436. return 0;
  437. }
  438. static int i915_dispatch_flip(struct drm_device * dev)
  439. {
  440. drm_i915_private_t *dev_priv = dev->dev_private;
  441. RING_LOCALS;
  442. DRM_DEBUG("%s: page=%d pfCurrentPage=%d\n",
  443. __func__,
  444. dev_priv->current_page,
  445. dev_priv->sarea_priv->pf_current_page);
  446. i915_kernel_lost_context(dev);
  447. BEGIN_LP_RING(2);
  448. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  449. OUT_RING(0);
  450. ADVANCE_LP_RING();
  451. BEGIN_LP_RING(6);
  452. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  453. OUT_RING(0);
  454. if (dev_priv->current_page == 0) {
  455. OUT_RING(dev_priv->back_offset);
  456. dev_priv->current_page = 1;
  457. } else {
  458. OUT_RING(dev_priv->front_offset);
  459. dev_priv->current_page = 0;
  460. }
  461. OUT_RING(0);
  462. ADVANCE_LP_RING();
  463. BEGIN_LP_RING(2);
  464. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  465. OUT_RING(0);
  466. ADVANCE_LP_RING();
  467. dev_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  468. BEGIN_LP_RING(4);
  469. OUT_RING(MI_STORE_DWORD_INDEX);
  470. OUT_RING(5 << MI_STORE_DWORD_INDEX_SHIFT);
  471. OUT_RING(dev_priv->counter);
  472. OUT_RING(0);
  473. ADVANCE_LP_RING();
  474. dev_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  475. return 0;
  476. }
  477. static int i915_quiescent(struct drm_device * dev)
  478. {
  479. drm_i915_private_t *dev_priv = dev->dev_private;
  480. i915_kernel_lost_context(dev);
  481. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  482. }
  483. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  484. struct drm_file *file_priv)
  485. {
  486. LOCK_TEST_WITH_RETURN(dev, file_priv);
  487. return i915_quiescent(dev);
  488. }
  489. static int i915_batchbuffer(struct drm_device *dev, void *data,
  490. struct drm_file *file_priv)
  491. {
  492. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  493. u32 *hw_status = dev_priv->hw_status_page;
  494. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  495. dev_priv->sarea_priv;
  496. drm_i915_batchbuffer_t *batch = data;
  497. int ret;
  498. if (!dev_priv->allow_batchbuffer) {
  499. DRM_ERROR("Batchbuffer ioctl disabled\n");
  500. return -EINVAL;
  501. }
  502. DRM_DEBUG("i915 batchbuffer, start %x used %d cliprects %d\n",
  503. batch->start, batch->used, batch->num_cliprects);
  504. LOCK_TEST_WITH_RETURN(dev, file_priv);
  505. if (batch->num_cliprects && DRM_VERIFYAREA_READ(batch->cliprects,
  506. batch->num_cliprects *
  507. sizeof(struct drm_clip_rect)))
  508. return -EFAULT;
  509. ret = i915_dispatch_batchbuffer(dev, batch);
  510. sarea_priv->last_dispatch = (int)hw_status[5];
  511. return ret;
  512. }
  513. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  514. struct drm_file *file_priv)
  515. {
  516. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  517. u32 *hw_status = dev_priv->hw_status_page;
  518. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  519. dev_priv->sarea_priv;
  520. drm_i915_cmdbuffer_t *cmdbuf = data;
  521. int ret;
  522. DRM_DEBUG("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  523. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  524. LOCK_TEST_WITH_RETURN(dev, file_priv);
  525. if (cmdbuf->num_cliprects &&
  526. DRM_VERIFYAREA_READ(cmdbuf->cliprects,
  527. cmdbuf->num_cliprects *
  528. sizeof(struct drm_clip_rect))) {
  529. DRM_ERROR("Fault accessing cliprects\n");
  530. return -EFAULT;
  531. }
  532. ret = i915_dispatch_cmdbuffer(dev, cmdbuf);
  533. if (ret) {
  534. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  535. return ret;
  536. }
  537. sarea_priv->last_dispatch = (int)hw_status[5];
  538. return 0;
  539. }
  540. static int i915_flip_bufs(struct drm_device *dev, void *data,
  541. struct drm_file *file_priv)
  542. {
  543. DRM_DEBUG("%s\n", __func__);
  544. LOCK_TEST_WITH_RETURN(dev, file_priv);
  545. return i915_dispatch_flip(dev);
  546. }
  547. static int i915_getparam(struct drm_device *dev, void *data,
  548. struct drm_file *file_priv)
  549. {
  550. drm_i915_private_t *dev_priv = dev->dev_private;
  551. drm_i915_getparam_t *param = data;
  552. int value;
  553. if (!dev_priv) {
  554. DRM_ERROR("called with no initialization\n");
  555. return -EINVAL;
  556. }
  557. switch (param->param) {
  558. case I915_PARAM_IRQ_ACTIVE:
  559. value = dev->irq_enabled;
  560. break;
  561. case I915_PARAM_ALLOW_BATCHBUFFER:
  562. value = dev_priv->allow_batchbuffer ? 1 : 0;
  563. break;
  564. case I915_PARAM_LAST_DISPATCH:
  565. value = READ_BREADCRUMB(dev_priv);
  566. break;
  567. default:
  568. DRM_ERROR("Unknown parameter %d\n", param->param);
  569. return -EINVAL;
  570. }
  571. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  572. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  573. return -EFAULT;
  574. }
  575. return 0;
  576. }
  577. static int i915_setparam(struct drm_device *dev, void *data,
  578. struct drm_file *file_priv)
  579. {
  580. drm_i915_private_t *dev_priv = dev->dev_private;
  581. drm_i915_setparam_t *param = data;
  582. if (!dev_priv) {
  583. DRM_ERROR("called with no initialization\n");
  584. return -EINVAL;
  585. }
  586. switch (param->param) {
  587. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  588. break;
  589. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  590. dev_priv->tex_lru_log_granularity = param->value;
  591. break;
  592. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  593. dev_priv->allow_batchbuffer = param->value;
  594. break;
  595. default:
  596. DRM_ERROR("unknown parameter %d\n", param->param);
  597. return -EINVAL;
  598. }
  599. return 0;
  600. }
  601. static int i915_set_status_page(struct drm_device *dev, void *data,
  602. struct drm_file *file_priv)
  603. {
  604. drm_i915_private_t *dev_priv = dev->dev_private;
  605. drm_i915_hws_addr_t *hws = data;
  606. if (!I915_NEED_GFX_HWS(dev))
  607. return -EINVAL;
  608. if (!dev_priv) {
  609. DRM_ERROR("called with no initialization\n");
  610. return -EINVAL;
  611. }
  612. printk(KERN_DEBUG "set status page addr 0x%08x\n", (u32)hws->addr);
  613. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  614. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  615. dev_priv->hws_map.size = 4*1024;
  616. dev_priv->hws_map.type = 0;
  617. dev_priv->hws_map.flags = 0;
  618. dev_priv->hws_map.mtrr = 0;
  619. drm_core_ioremap(&dev_priv->hws_map, dev);
  620. if (dev_priv->hws_map.handle == NULL) {
  621. i915_dma_cleanup(dev);
  622. dev_priv->status_gfx_addr = 0;
  623. DRM_ERROR("can not ioremap virtual address for"
  624. " G33 hw status page\n");
  625. return -ENOMEM;
  626. }
  627. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  628. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  629. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  630. DRM_DEBUG("load hws HWS_PGA with gfx mem 0x%x\n",
  631. dev_priv->status_gfx_addr);
  632. DRM_DEBUG("load hws at %p\n", dev_priv->hw_status_page);
  633. return 0;
  634. }
  635. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  636. {
  637. struct drm_i915_private *dev_priv = dev->dev_private;
  638. unsigned long base, size;
  639. int ret = 0, mmio_bar = IS_I9XX(dev) ? 0 : 1;
  640. /* i915 has 4 more counters */
  641. dev->counters += 4;
  642. dev->types[6] = _DRM_STAT_IRQ;
  643. dev->types[7] = _DRM_STAT_PRIMARY;
  644. dev->types[8] = _DRM_STAT_SECONDARY;
  645. dev->types[9] = _DRM_STAT_DMA;
  646. dev_priv = drm_alloc(sizeof(drm_i915_private_t), DRM_MEM_DRIVER);
  647. if (dev_priv == NULL)
  648. return -ENOMEM;
  649. memset(dev_priv, 0, sizeof(drm_i915_private_t));
  650. dev->dev_private = (void *)dev_priv;
  651. /* Add register map (needed for suspend/resume) */
  652. base = drm_get_resource_start(dev, mmio_bar);
  653. size = drm_get_resource_len(dev, mmio_bar);
  654. ret = drm_addmap(dev, base, size, _DRM_REGISTERS,
  655. _DRM_KERNEL | _DRM_DRIVER,
  656. &dev_priv->mmio_map);
  657. /* Init HWS */
  658. if (!I915_NEED_GFX_HWS(dev)) {
  659. ret = i915_init_phys_hws(dev);
  660. if (ret != 0)
  661. return ret;
  662. }
  663. /* On the 945G/GM, the chipset reports the MSI capability on the
  664. * integrated graphics even though the support isn't actually there
  665. * according to the published specs. It doesn't appear to function
  666. * correctly in testing on 945G.
  667. * This may be a side effect of MSI having been made available for PEG
  668. * and the registers being closely associated.
  669. */
  670. if (!IS_I945G(dev) && !IS_I945GM(dev))
  671. pci_enable_msi(dev->pdev);
  672. spin_lock_init(&dev_priv->user_irq_lock);
  673. return ret;
  674. }
  675. int i915_driver_unload(struct drm_device *dev)
  676. {
  677. struct drm_i915_private *dev_priv = dev->dev_private;
  678. if (dev->pdev->msi_enabled)
  679. pci_disable_msi(dev->pdev);
  680. i915_free_hws(dev);
  681. if (dev_priv->mmio_map)
  682. drm_rmmap(dev, dev_priv->mmio_map);
  683. drm_free(dev->dev_private, sizeof(drm_i915_private_t),
  684. DRM_MEM_DRIVER);
  685. return 0;
  686. }
  687. void i915_driver_lastclose(struct drm_device * dev)
  688. {
  689. drm_i915_private_t *dev_priv = dev->dev_private;
  690. if (!dev_priv)
  691. return;
  692. if (dev_priv->agp_heap)
  693. i915_mem_takedown(&(dev_priv->agp_heap));
  694. i915_dma_cleanup(dev);
  695. }
  696. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  697. {
  698. drm_i915_private_t *dev_priv = dev->dev_private;
  699. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  700. }
  701. struct drm_ioctl_desc i915_ioctls[] = {
  702. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  703. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  704. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  705. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  706. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  707. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  708. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  709. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  710. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  711. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  712. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  713. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  714. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  715. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  716. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  717. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  718. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH),
  719. };
  720. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  721. /**
  722. * Determine if the device really is AGP or not.
  723. *
  724. * All Intel graphics chipsets are treated as AGP, even if they are really
  725. * PCI-e.
  726. *
  727. * \param dev The device to be tested.
  728. *
  729. * \returns
  730. * A value of 1 is always retured to indictate every i9x5 is AGP.
  731. */
  732. int i915_driver_device_is_agp(struct drm_device * dev)
  733. {
  734. return 1;
  735. }