tenxpress.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2007-2008 Solarflare Communications Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published
  7. * by the Free Software Foundation, incorporated herein by reference.
  8. */
  9. #include <linux/delay.h>
  10. #include <linux/rtnetlink.h>
  11. #include <linux/seq_file.h>
  12. #include "efx.h"
  13. #include "mdio_10g.h"
  14. #include "falcon.h"
  15. #include "phy.h"
  16. #include "regs.h"
  17. #include "workarounds.h"
  18. #include "selftest.h"
  19. /* We expect these MMDs to be in the package. SFT9001 also has a
  20. * clause 22 extension MMD, but since it doesn't have all the generic
  21. * MMD registers it is pointless to include it here.
  22. */
  23. #define TENXPRESS_REQUIRED_DEVS (MDIO_DEVS_PMAPMD | \
  24. MDIO_DEVS_PCS | \
  25. MDIO_DEVS_PHYXS | \
  26. MDIO_DEVS_AN)
  27. #define SFX7101_LOOPBACKS ((1 << LOOPBACK_PHYXS) | \
  28. (1 << LOOPBACK_PCS) | \
  29. (1 << LOOPBACK_PMAPMD) | \
  30. (1 << LOOPBACK_NETWORK))
  31. #define SFT9001_LOOPBACKS ((1 << LOOPBACK_GPHY) | \
  32. (1 << LOOPBACK_PHYXS) | \
  33. (1 << LOOPBACK_PCS) | \
  34. (1 << LOOPBACK_PMAPMD) | \
  35. (1 << LOOPBACK_NETWORK))
  36. /* We complain if we fail to see the link partner as 10G capable this many
  37. * times in a row (must be > 1 as sampling the autoneg. registers is racy)
  38. */
  39. #define MAX_BAD_LP_TRIES (5)
  40. /* Extended control register */
  41. #define PMA_PMD_XCONTROL_REG 49152
  42. #define PMA_PMD_EXT_GMII_EN_LBN 1
  43. #define PMA_PMD_EXT_GMII_EN_WIDTH 1
  44. #define PMA_PMD_EXT_CLK_OUT_LBN 2
  45. #define PMA_PMD_EXT_CLK_OUT_WIDTH 1
  46. #define PMA_PMD_LNPGA_POWERDOWN_LBN 8 /* SFX7101 only */
  47. #define PMA_PMD_LNPGA_POWERDOWN_WIDTH 1
  48. #define PMA_PMD_EXT_CLK312_LBN 8 /* SFT9001 only */
  49. #define PMA_PMD_EXT_CLK312_WIDTH 1
  50. #define PMA_PMD_EXT_LPOWER_LBN 12
  51. #define PMA_PMD_EXT_LPOWER_WIDTH 1
  52. #define PMA_PMD_EXT_ROBUST_LBN 14
  53. #define PMA_PMD_EXT_ROBUST_WIDTH 1
  54. #define PMA_PMD_EXT_SSR_LBN 15
  55. #define PMA_PMD_EXT_SSR_WIDTH 1
  56. /* extended status register */
  57. #define PMA_PMD_XSTATUS_REG 49153
  58. #define PMA_PMD_XSTAT_MDIX_LBN 14
  59. #define PMA_PMD_XSTAT_FLP_LBN (12)
  60. /* LED control register */
  61. #define PMA_PMD_LED_CTRL_REG 49159
  62. #define PMA_PMA_LED_ACTIVITY_LBN (3)
  63. /* LED function override register */
  64. #define PMA_PMD_LED_OVERR_REG 49161
  65. /* Bit positions for different LEDs (there are more but not wired on SFE4001)*/
  66. #define PMA_PMD_LED_LINK_LBN (0)
  67. #define PMA_PMD_LED_SPEED_LBN (2)
  68. #define PMA_PMD_LED_TX_LBN (4)
  69. #define PMA_PMD_LED_RX_LBN (6)
  70. /* Override settings */
  71. #define PMA_PMD_LED_AUTO (0) /* H/W control */
  72. #define PMA_PMD_LED_ON (1)
  73. #define PMA_PMD_LED_OFF (2)
  74. #define PMA_PMD_LED_FLASH (3)
  75. #define PMA_PMD_LED_MASK 3
  76. /* All LEDs under hardware control */
  77. #define SFT9001_PMA_PMD_LED_DEFAULT 0
  78. /* Green and Amber under hardware control, Red off */
  79. #define SFX7101_PMA_PMD_LED_DEFAULT (PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN)
  80. #define PMA_PMD_SPEED_ENABLE_REG 49192
  81. #define PMA_PMD_100TX_ADV_LBN 1
  82. #define PMA_PMD_100TX_ADV_WIDTH 1
  83. #define PMA_PMD_1000T_ADV_LBN 2
  84. #define PMA_PMD_1000T_ADV_WIDTH 1
  85. #define PMA_PMD_10000T_ADV_LBN 3
  86. #define PMA_PMD_10000T_ADV_WIDTH 1
  87. #define PMA_PMD_SPEED_LBN 4
  88. #define PMA_PMD_SPEED_WIDTH 4
  89. /* Cable diagnostics - SFT9001 only */
  90. #define PMA_PMD_CDIAG_CTRL_REG 49213
  91. #define CDIAG_CTRL_IMMED_LBN 15
  92. #define CDIAG_CTRL_BRK_LINK_LBN 12
  93. #define CDIAG_CTRL_IN_PROG_LBN 11
  94. #define CDIAG_CTRL_LEN_UNIT_LBN 10
  95. #define CDIAG_CTRL_LEN_METRES 1
  96. #define PMA_PMD_CDIAG_RES_REG 49174
  97. #define CDIAG_RES_A_LBN 12
  98. #define CDIAG_RES_B_LBN 8
  99. #define CDIAG_RES_C_LBN 4
  100. #define CDIAG_RES_D_LBN 0
  101. #define CDIAG_RES_WIDTH 4
  102. #define CDIAG_RES_OPEN 2
  103. #define CDIAG_RES_OK 1
  104. #define CDIAG_RES_INVALID 0
  105. /* Set of 4 registers for pairs A-D */
  106. #define PMA_PMD_CDIAG_LEN_REG 49175
  107. /* Serdes control registers - SFT9001 only */
  108. #define PMA_PMD_CSERDES_CTRL_REG 64258
  109. /* Set the 156.25 MHz output to 312.5 MHz to drive Falcon's XMAC */
  110. #define PMA_PMD_CSERDES_DEFAULT 0x000f
  111. /* Misc register defines - SFX7101 only */
  112. #define PCS_CLOCK_CTRL_REG 55297
  113. #define PLL312_RST_N_LBN 2
  114. #define PCS_SOFT_RST2_REG 55302
  115. #define SERDES_RST_N_LBN 13
  116. #define XGXS_RST_N_LBN 12
  117. #define PCS_TEST_SELECT_REG 55303 /* PRM 10.5.8 */
  118. #define CLK312_EN_LBN 3
  119. /* PHYXS registers */
  120. #define PHYXS_XCONTROL_REG 49152
  121. #define PHYXS_RESET_LBN 15
  122. #define PHYXS_RESET_WIDTH 1
  123. #define PHYXS_TEST1 (49162)
  124. #define LOOPBACK_NEAR_LBN (8)
  125. #define LOOPBACK_NEAR_WIDTH (1)
  126. /* Boot status register */
  127. #define PCS_BOOT_STATUS_REG 53248
  128. #define PCS_BOOT_FATAL_ERROR_LBN 0
  129. #define PCS_BOOT_PROGRESS_LBN 1
  130. #define PCS_BOOT_PROGRESS_WIDTH 2
  131. #define PCS_BOOT_PROGRESS_INIT 0
  132. #define PCS_BOOT_PROGRESS_WAIT_MDIO 1
  133. #define PCS_BOOT_PROGRESS_CHECKSUM 2
  134. #define PCS_BOOT_PROGRESS_JUMP 3
  135. #define PCS_BOOT_DOWNLOAD_WAIT_LBN 3
  136. #define PCS_BOOT_CODE_STARTED_LBN 4
  137. /* 100M/1G PHY registers */
  138. #define GPHY_XCONTROL_REG 49152
  139. #define GPHY_ISOLATE_LBN 10
  140. #define GPHY_ISOLATE_WIDTH 1
  141. #define GPHY_DUPLEX_LBN 8
  142. #define GPHY_DUPLEX_WIDTH 1
  143. #define GPHY_LOOPBACK_NEAR_LBN 14
  144. #define GPHY_LOOPBACK_NEAR_WIDTH 1
  145. #define C22EXT_STATUS_REG 49153
  146. #define C22EXT_STATUS_LINK_LBN 2
  147. #define C22EXT_STATUS_LINK_WIDTH 1
  148. #define C22EXT_MSTSLV_CTRL 49161
  149. #define C22EXT_MSTSLV_CTRL_ADV_1000_HD_LBN 8
  150. #define C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN 9
  151. #define C22EXT_MSTSLV_STATUS 49162
  152. #define C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN 10
  153. #define C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN 11
  154. /* Time to wait between powering down the LNPGA and turning off the power
  155. * rails */
  156. #define LNPGA_PDOWN_WAIT (HZ / 5)
  157. struct tenxpress_phy_data {
  158. enum efx_loopback_mode loopback_mode;
  159. enum efx_phy_mode phy_mode;
  160. int bad_lp_tries;
  161. };
  162. static ssize_t show_phy_short_reach(struct device *dev,
  163. struct device_attribute *attr, char *buf)
  164. {
  165. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  166. int reg;
  167. reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, MDIO_PMA_10GBT_TXPWR);
  168. return sprintf(buf, "%d\n", !!(reg & MDIO_PMA_10GBT_TXPWR_SHORT));
  169. }
  170. static ssize_t set_phy_short_reach(struct device *dev,
  171. struct device_attribute *attr,
  172. const char *buf, size_t count)
  173. {
  174. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  175. rtnl_lock();
  176. efx_mdio_set_flag(efx, MDIO_MMD_PMAPMD, MDIO_PMA_10GBT_TXPWR,
  177. MDIO_PMA_10GBT_TXPWR_SHORT,
  178. count != 0 && *buf != '0');
  179. efx_reconfigure_port(efx);
  180. rtnl_unlock();
  181. return count;
  182. }
  183. static DEVICE_ATTR(phy_short_reach, 0644, show_phy_short_reach,
  184. set_phy_short_reach);
  185. int sft9001_wait_boot(struct efx_nic *efx)
  186. {
  187. unsigned long timeout = jiffies + HZ + 1;
  188. int boot_stat;
  189. for (;;) {
  190. boot_stat = efx_mdio_read(efx, MDIO_MMD_PCS,
  191. PCS_BOOT_STATUS_REG);
  192. if (boot_stat >= 0) {
  193. EFX_LOG(efx, "PHY boot status = %#x\n", boot_stat);
  194. switch (boot_stat &
  195. ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
  196. (3 << PCS_BOOT_PROGRESS_LBN) |
  197. (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN) |
  198. (1 << PCS_BOOT_CODE_STARTED_LBN))) {
  199. case ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
  200. (PCS_BOOT_PROGRESS_CHECKSUM <<
  201. PCS_BOOT_PROGRESS_LBN)):
  202. case ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
  203. (PCS_BOOT_PROGRESS_INIT <<
  204. PCS_BOOT_PROGRESS_LBN) |
  205. (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN)):
  206. return -EINVAL;
  207. case ((PCS_BOOT_PROGRESS_WAIT_MDIO <<
  208. PCS_BOOT_PROGRESS_LBN) |
  209. (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN)):
  210. return (efx->phy_mode & PHY_MODE_SPECIAL) ?
  211. 0 : -EIO;
  212. case ((PCS_BOOT_PROGRESS_JUMP <<
  213. PCS_BOOT_PROGRESS_LBN) |
  214. (1 << PCS_BOOT_CODE_STARTED_LBN)):
  215. case ((PCS_BOOT_PROGRESS_JUMP <<
  216. PCS_BOOT_PROGRESS_LBN) |
  217. (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN) |
  218. (1 << PCS_BOOT_CODE_STARTED_LBN)):
  219. return (efx->phy_mode & PHY_MODE_SPECIAL) ?
  220. -EIO : 0;
  221. default:
  222. if (boot_stat & (1 << PCS_BOOT_FATAL_ERROR_LBN))
  223. return -EIO;
  224. break;
  225. }
  226. }
  227. if (time_after_eq(jiffies, timeout))
  228. return -ETIMEDOUT;
  229. msleep(50);
  230. }
  231. }
  232. static int tenxpress_init(struct efx_nic *efx)
  233. {
  234. int reg;
  235. if (efx->phy_type == PHY_TYPE_SFX7101) {
  236. /* Enable 312.5 MHz clock */
  237. efx_mdio_write(efx, MDIO_MMD_PCS, PCS_TEST_SELECT_REG,
  238. 1 << CLK312_EN_LBN);
  239. } else {
  240. /* Enable 312.5 MHz clock and GMII */
  241. reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG);
  242. reg |= ((1 << PMA_PMD_EXT_GMII_EN_LBN) |
  243. (1 << PMA_PMD_EXT_CLK_OUT_LBN) |
  244. (1 << PMA_PMD_EXT_CLK312_LBN) |
  245. (1 << PMA_PMD_EXT_ROBUST_LBN));
  246. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
  247. efx_mdio_set_flag(efx, MDIO_MMD_C22EXT,
  248. GPHY_XCONTROL_REG, 1 << GPHY_ISOLATE_LBN,
  249. false);
  250. }
  251. /* Set the LEDs up as: Green = Link, Amber = Link/Act, Red = Off */
  252. if (efx->phy_type == PHY_TYPE_SFX7101) {
  253. efx_mdio_set_flag(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_CTRL_REG,
  254. 1 << PMA_PMA_LED_ACTIVITY_LBN, true);
  255. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG,
  256. SFX7101_PMA_PMD_LED_DEFAULT);
  257. }
  258. return 0;
  259. }
  260. static int tenxpress_phy_init(struct efx_nic *efx)
  261. {
  262. struct tenxpress_phy_data *phy_data;
  263. u16 old_adv, adv;
  264. int rc = 0;
  265. phy_data = kzalloc(sizeof(*phy_data), GFP_KERNEL);
  266. if (!phy_data)
  267. return -ENOMEM;
  268. efx->phy_data = phy_data;
  269. phy_data->phy_mode = efx->phy_mode;
  270. if (!(efx->phy_mode & PHY_MODE_SPECIAL)) {
  271. if (efx->phy_type == PHY_TYPE_SFT9001A) {
  272. int reg;
  273. reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
  274. PMA_PMD_XCONTROL_REG);
  275. reg |= (1 << PMA_PMD_EXT_SSR_LBN);
  276. efx_mdio_write(efx, MDIO_MMD_PMAPMD,
  277. PMA_PMD_XCONTROL_REG, reg);
  278. mdelay(200);
  279. }
  280. rc = efx_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS);
  281. if (rc < 0)
  282. goto fail;
  283. rc = efx_mdio_check_mmds(efx, TENXPRESS_REQUIRED_DEVS, 0);
  284. if (rc < 0)
  285. goto fail;
  286. }
  287. rc = tenxpress_init(efx);
  288. if (rc < 0)
  289. goto fail;
  290. /* Set pause advertising */
  291. old_adv = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  292. adv = ((old_adv & ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) |
  293. mii_advertise_flowctrl(efx->wanted_fc));
  294. if (adv != old_adv) {
  295. efx_mdio_write(efx, MDIO_MMD_AN, MDIO_AN_ADVERTISE, adv);
  296. mdio45_nway_restart(&efx->mdio);
  297. }
  298. if (efx->phy_type == PHY_TYPE_SFT9001B) {
  299. rc = device_create_file(&efx->pci_dev->dev,
  300. &dev_attr_phy_short_reach);
  301. if (rc)
  302. goto fail;
  303. }
  304. schedule_timeout_uninterruptible(HZ / 5); /* 200ms */
  305. /* Let XGXS and SerDes out of reset */
  306. falcon_reset_xaui(efx);
  307. return 0;
  308. fail:
  309. kfree(efx->phy_data);
  310. efx->phy_data = NULL;
  311. return rc;
  312. }
  313. /* Perform a "special software reset" on the PHY. The caller is
  314. * responsible for saving and restoring the PHY hardware registers
  315. * properly, and masking/unmasking LASI */
  316. static int tenxpress_special_reset(struct efx_nic *efx)
  317. {
  318. int rc, reg;
  319. /* The XGMAC clock is driven from the SFC7101/SFT9001 312MHz clock, so
  320. * a special software reset can glitch the XGMAC sufficiently for stats
  321. * requests to fail. */
  322. efx_stats_disable(efx);
  323. /* Initiate reset */
  324. reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG);
  325. reg |= (1 << PMA_PMD_EXT_SSR_LBN);
  326. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
  327. mdelay(200);
  328. /* Wait for the blocks to come out of reset */
  329. rc = efx_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS);
  330. if (rc < 0)
  331. goto out;
  332. /* Try and reconfigure the device */
  333. rc = tenxpress_init(efx);
  334. if (rc < 0)
  335. goto out;
  336. /* Wait for the XGXS state machine to churn */
  337. mdelay(10);
  338. out:
  339. efx_stats_enable(efx);
  340. return rc;
  341. }
  342. static void sfx7101_check_bad_lp(struct efx_nic *efx, bool link_ok)
  343. {
  344. struct tenxpress_phy_data *pd = efx->phy_data;
  345. bool bad_lp;
  346. int reg;
  347. if (link_ok) {
  348. bad_lp = false;
  349. } else {
  350. /* Check that AN has started but not completed. */
  351. reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_STAT1);
  352. if (!(reg & MDIO_AN_STAT1_LPABLE))
  353. return; /* LP status is unknown */
  354. bad_lp = !(reg & MDIO_AN_STAT1_COMPLETE);
  355. if (bad_lp)
  356. pd->bad_lp_tries++;
  357. }
  358. /* Nothing to do if all is well and was previously so. */
  359. if (!pd->bad_lp_tries)
  360. return;
  361. /* Use the RX (red) LED as an error indicator once we've seen AN
  362. * failure several times in a row, and also log a message. */
  363. if (!bad_lp || pd->bad_lp_tries == MAX_BAD_LP_TRIES) {
  364. reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
  365. PMA_PMD_LED_OVERR_REG);
  366. reg &= ~(PMA_PMD_LED_MASK << PMA_PMD_LED_RX_LBN);
  367. if (!bad_lp) {
  368. reg |= PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN;
  369. } else {
  370. reg |= PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN;
  371. EFX_ERR(efx, "appears to be plugged into a port"
  372. " that is not 10GBASE-T capable. The PHY"
  373. " supports 10GBASE-T ONLY, so no link can"
  374. " be established\n");
  375. }
  376. efx_mdio_write(efx, MDIO_MMD_PMAPMD,
  377. PMA_PMD_LED_OVERR_REG, reg);
  378. pd->bad_lp_tries = bad_lp;
  379. }
  380. }
  381. static bool sfx7101_link_ok(struct efx_nic *efx)
  382. {
  383. return efx_mdio_links_ok(efx,
  384. MDIO_DEVS_PMAPMD |
  385. MDIO_DEVS_PCS |
  386. MDIO_DEVS_PHYXS);
  387. }
  388. static bool sft9001_link_ok(struct efx_nic *efx, struct ethtool_cmd *ecmd)
  389. {
  390. u32 reg;
  391. if (efx_phy_mode_disabled(efx->phy_mode))
  392. return false;
  393. else if (efx->loopback_mode == LOOPBACK_GPHY)
  394. return true;
  395. else if (efx->loopback_mode)
  396. return efx_mdio_links_ok(efx,
  397. MDIO_DEVS_PMAPMD |
  398. MDIO_DEVS_PHYXS);
  399. /* We must use the same definition of link state as LASI,
  400. * otherwise we can miss a link state transition
  401. */
  402. if (ecmd->speed == 10000) {
  403. reg = efx_mdio_read(efx, MDIO_MMD_PCS, MDIO_PCS_10GBRT_STAT1);
  404. return reg & MDIO_PCS_10GBRT_STAT1_BLKLK;
  405. } else {
  406. reg = efx_mdio_read(efx, MDIO_MMD_C22EXT, C22EXT_STATUS_REG);
  407. return reg & (1 << C22EXT_STATUS_LINK_LBN);
  408. }
  409. }
  410. static void tenxpress_ext_loopback(struct efx_nic *efx)
  411. {
  412. efx_mdio_set_flag(efx, MDIO_MMD_PHYXS, PHYXS_TEST1,
  413. 1 << LOOPBACK_NEAR_LBN,
  414. efx->loopback_mode == LOOPBACK_PHYXS);
  415. if (efx->phy_type != PHY_TYPE_SFX7101)
  416. efx_mdio_set_flag(efx, MDIO_MMD_C22EXT, GPHY_XCONTROL_REG,
  417. 1 << GPHY_LOOPBACK_NEAR_LBN,
  418. efx->loopback_mode == LOOPBACK_GPHY);
  419. }
  420. static void tenxpress_low_power(struct efx_nic *efx)
  421. {
  422. if (efx->phy_type == PHY_TYPE_SFX7101)
  423. efx_mdio_set_mmds_lpower(
  424. efx, !!(efx->phy_mode & PHY_MODE_LOW_POWER),
  425. TENXPRESS_REQUIRED_DEVS);
  426. else
  427. efx_mdio_set_flag(
  428. efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG,
  429. 1 << PMA_PMD_EXT_LPOWER_LBN,
  430. !!(efx->phy_mode & PHY_MODE_LOW_POWER));
  431. }
  432. static void tenxpress_phy_reconfigure(struct efx_nic *efx)
  433. {
  434. struct tenxpress_phy_data *phy_data = efx->phy_data;
  435. struct ethtool_cmd ecmd;
  436. bool phy_mode_change, loop_reset;
  437. if (efx->phy_mode & (PHY_MODE_OFF | PHY_MODE_SPECIAL)) {
  438. phy_data->phy_mode = efx->phy_mode;
  439. return;
  440. }
  441. tenxpress_low_power(efx);
  442. phy_mode_change = (efx->phy_mode == PHY_MODE_NORMAL &&
  443. phy_data->phy_mode != PHY_MODE_NORMAL);
  444. loop_reset = (LOOPBACK_OUT_OF(phy_data, efx, efx->phy_op->loopbacks) ||
  445. LOOPBACK_CHANGED(phy_data, efx, 1 << LOOPBACK_GPHY));
  446. if (loop_reset || phy_mode_change) {
  447. int rc;
  448. efx->phy_op->get_settings(efx, &ecmd);
  449. if (loop_reset || phy_mode_change) {
  450. tenxpress_special_reset(efx);
  451. /* Reset XAUI if we were in 10G, and are staying
  452. * in 10G. If we're moving into and out of 10G
  453. * then xaui will be reset anyway */
  454. if (EFX_IS10G(efx))
  455. falcon_reset_xaui(efx);
  456. }
  457. rc = efx->phy_op->set_settings(efx, &ecmd);
  458. WARN_ON(rc);
  459. }
  460. efx_mdio_transmit_disable(efx);
  461. efx_mdio_phy_reconfigure(efx);
  462. tenxpress_ext_loopback(efx);
  463. phy_data->loopback_mode = efx->loopback_mode;
  464. phy_data->phy_mode = efx->phy_mode;
  465. if (efx->phy_type == PHY_TYPE_SFX7101) {
  466. efx->link_speed = 10000;
  467. efx->link_fd = true;
  468. efx->link_up = sfx7101_link_ok(efx);
  469. } else {
  470. efx->phy_op->get_settings(efx, &ecmd);
  471. efx->link_speed = ecmd.speed;
  472. efx->link_fd = ecmd.duplex == DUPLEX_FULL;
  473. efx->link_up = sft9001_link_ok(efx, &ecmd);
  474. }
  475. efx->link_fc = efx_mdio_get_pause(efx);
  476. }
  477. /* Poll PHY for interrupt */
  478. static void tenxpress_phy_poll(struct efx_nic *efx)
  479. {
  480. struct tenxpress_phy_data *phy_data = efx->phy_data;
  481. bool change = false;
  482. if (efx->phy_type == PHY_TYPE_SFX7101) {
  483. bool link_ok = sfx7101_link_ok(efx);
  484. if (link_ok != efx->link_up) {
  485. change = true;
  486. } else {
  487. unsigned int link_fc = efx_mdio_get_pause(efx);
  488. if (link_fc != efx->link_fc)
  489. change = true;
  490. }
  491. sfx7101_check_bad_lp(efx, link_ok);
  492. } else if (efx->loopback_mode) {
  493. bool link_ok = sft9001_link_ok(efx, NULL);
  494. if (link_ok != efx->link_up)
  495. change = true;
  496. } else {
  497. int status = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
  498. MDIO_PMA_LASI_STAT);
  499. if (status & MDIO_PMA_LASI_LSALARM)
  500. change = true;
  501. }
  502. if (change)
  503. falcon_sim_phy_event(efx);
  504. if (phy_data->phy_mode != PHY_MODE_NORMAL)
  505. return;
  506. }
  507. static void tenxpress_phy_fini(struct efx_nic *efx)
  508. {
  509. int reg;
  510. if (efx->phy_type == PHY_TYPE_SFT9001B)
  511. device_remove_file(&efx->pci_dev->dev,
  512. &dev_attr_phy_short_reach);
  513. if (efx->phy_type == PHY_TYPE_SFX7101) {
  514. /* Power down the LNPGA */
  515. reg = (1 << PMA_PMD_LNPGA_POWERDOWN_LBN);
  516. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
  517. /* Waiting here ensures that the board fini, which can turn
  518. * off the power to the PHY, won't get run until the LNPGA
  519. * powerdown has been given long enough to complete. */
  520. schedule_timeout_uninterruptible(LNPGA_PDOWN_WAIT); /* 200 ms */
  521. }
  522. kfree(efx->phy_data);
  523. efx->phy_data = NULL;
  524. }
  525. /* Override the RX, TX and link LEDs */
  526. void tenxpress_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
  527. {
  528. int reg;
  529. switch (mode) {
  530. case EFX_LED_OFF:
  531. reg = (PMA_PMD_LED_OFF << PMA_PMD_LED_TX_LBN) |
  532. (PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN) |
  533. (PMA_PMD_LED_OFF << PMA_PMD_LED_LINK_LBN);
  534. break;
  535. case EFX_LED_ON:
  536. reg = (PMA_PMD_LED_ON << PMA_PMD_LED_TX_LBN) |
  537. (PMA_PMD_LED_ON << PMA_PMD_LED_RX_LBN) |
  538. (PMA_PMD_LED_ON << PMA_PMD_LED_LINK_LBN);
  539. break;
  540. default:
  541. if (efx->phy_type == PHY_TYPE_SFX7101)
  542. reg = SFX7101_PMA_PMD_LED_DEFAULT;
  543. else
  544. reg = SFT9001_PMA_PMD_LED_DEFAULT;
  545. break;
  546. }
  547. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG, reg);
  548. }
  549. static const char *const sfx7101_test_names[] = {
  550. "bist"
  551. };
  552. static int
  553. sfx7101_run_tests(struct efx_nic *efx, int *results, unsigned flags)
  554. {
  555. int rc;
  556. if (!(flags & ETH_TEST_FL_OFFLINE))
  557. return 0;
  558. /* BIST is automatically run after a special software reset */
  559. rc = tenxpress_special_reset(efx);
  560. results[0] = rc ? -1 : 1;
  561. return rc;
  562. }
  563. static const char *const sft9001_test_names[] = {
  564. "bist",
  565. "cable.pairA.status",
  566. "cable.pairB.status",
  567. "cable.pairC.status",
  568. "cable.pairD.status",
  569. "cable.pairA.length",
  570. "cable.pairB.length",
  571. "cable.pairC.length",
  572. "cable.pairD.length",
  573. };
  574. static int sft9001_run_tests(struct efx_nic *efx, int *results, unsigned flags)
  575. {
  576. struct ethtool_cmd ecmd;
  577. int rc = 0, rc2, i, ctrl_reg, res_reg;
  578. if (flags & ETH_TEST_FL_OFFLINE)
  579. efx->phy_op->get_settings(efx, &ecmd);
  580. /* Initialise cable diagnostic results to unknown failure */
  581. for (i = 1; i < 9; ++i)
  582. results[i] = -1;
  583. /* Run cable diagnostics; wait up to 5 seconds for them to complete.
  584. * A cable fault is not a self-test failure, but a timeout is. */
  585. ctrl_reg = ((1 << CDIAG_CTRL_IMMED_LBN) |
  586. (CDIAG_CTRL_LEN_METRES << CDIAG_CTRL_LEN_UNIT_LBN));
  587. if (flags & ETH_TEST_FL_OFFLINE) {
  588. /* Break the link in order to run full diagnostics. We
  589. * must reset the PHY to resume normal service. */
  590. ctrl_reg |= (1 << CDIAG_CTRL_BRK_LINK_LBN);
  591. }
  592. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_CDIAG_CTRL_REG,
  593. ctrl_reg);
  594. i = 0;
  595. while (efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_CDIAG_CTRL_REG) &
  596. (1 << CDIAG_CTRL_IN_PROG_LBN)) {
  597. if (++i == 50) {
  598. rc = -ETIMEDOUT;
  599. goto out;
  600. }
  601. msleep(100);
  602. }
  603. res_reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_CDIAG_RES_REG);
  604. for (i = 0; i < 4; i++) {
  605. int pair_res =
  606. (res_reg >> (CDIAG_RES_A_LBN - i * CDIAG_RES_WIDTH))
  607. & ((1 << CDIAG_RES_WIDTH) - 1);
  608. int len_reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
  609. PMA_PMD_CDIAG_LEN_REG + i);
  610. if (pair_res == CDIAG_RES_OK)
  611. results[1 + i] = 1;
  612. else if (pair_res == CDIAG_RES_INVALID)
  613. results[1 + i] = -1;
  614. else
  615. results[1 + i] = -pair_res;
  616. if (pair_res != CDIAG_RES_INVALID &&
  617. pair_res != CDIAG_RES_OPEN &&
  618. len_reg != 0xffff)
  619. results[5 + i] = len_reg;
  620. }
  621. out:
  622. if (flags & ETH_TEST_FL_OFFLINE) {
  623. /* Reset, running the BIST and then resuming normal service. */
  624. rc2 = tenxpress_special_reset(efx);
  625. results[0] = rc2 ? -1 : 1;
  626. if (!rc)
  627. rc = rc2;
  628. rc2 = efx->phy_op->set_settings(efx, &ecmd);
  629. if (!rc)
  630. rc = rc2;
  631. }
  632. return rc;
  633. }
  634. static void
  635. tenxpress_get_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
  636. {
  637. u32 adv = 0, lpa = 0;
  638. int reg;
  639. if (efx->phy_type != PHY_TYPE_SFX7101) {
  640. reg = efx_mdio_read(efx, MDIO_MMD_C22EXT, C22EXT_MSTSLV_CTRL);
  641. if (reg & (1 << C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN))
  642. adv |= ADVERTISED_1000baseT_Full;
  643. reg = efx_mdio_read(efx, MDIO_MMD_C22EXT, C22EXT_MSTSLV_STATUS);
  644. if (reg & (1 << C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN))
  645. lpa |= ADVERTISED_1000baseT_Half;
  646. if (reg & (1 << C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN))
  647. lpa |= ADVERTISED_1000baseT_Full;
  648. }
  649. reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL);
  650. if (reg & MDIO_AN_10GBT_CTRL_ADV10G)
  651. adv |= ADVERTISED_10000baseT_Full;
  652. reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_STAT);
  653. if (reg & MDIO_AN_10GBT_STAT_LP10G)
  654. lpa |= ADVERTISED_10000baseT_Full;
  655. mdio45_ethtool_gset_npage(&efx->mdio, ecmd, adv, lpa);
  656. ecmd->supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  657. if (efx->phy_type != PHY_TYPE_SFX7101) {
  658. ecmd->supported |= (SUPPORTED_100baseT_Full |
  659. SUPPORTED_1000baseT_Full);
  660. if (ecmd->speed != SPEED_10000) {
  661. ecmd->eth_tp_mdix =
  662. (efx_mdio_read(efx, MDIO_MMD_PMAPMD,
  663. PMA_PMD_XSTATUS_REG) &
  664. (1 << PMA_PMD_XSTAT_MDIX_LBN))
  665. ? ETH_TP_MDI_X : ETH_TP_MDI;
  666. }
  667. }
  668. /* In loopback, the PHY automatically brings up the correct interface,
  669. * but doesn't advertise the correct speed. So override it */
  670. if (efx->loopback_mode == LOOPBACK_GPHY)
  671. ecmd->speed = SPEED_1000;
  672. else if (LOOPBACK_MASK(efx) & efx->phy_op->loopbacks)
  673. ecmd->speed = SPEED_10000;
  674. }
  675. static int tenxpress_set_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
  676. {
  677. if (!ecmd->autoneg)
  678. return -EINVAL;
  679. return efx_mdio_set_settings(efx, ecmd);
  680. }
  681. static void sfx7101_set_npage_adv(struct efx_nic *efx, u32 advertising)
  682. {
  683. efx_mdio_set_flag(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL,
  684. MDIO_AN_10GBT_CTRL_ADV10G,
  685. advertising & ADVERTISED_10000baseT_Full);
  686. }
  687. static void sft9001_set_npage_adv(struct efx_nic *efx, u32 advertising)
  688. {
  689. efx_mdio_set_flag(efx, MDIO_MMD_C22EXT, C22EXT_MSTSLV_CTRL,
  690. 1 << C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN,
  691. advertising & ADVERTISED_1000baseT_Full);
  692. efx_mdio_set_flag(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL,
  693. MDIO_AN_10GBT_CTRL_ADV10G,
  694. advertising & ADVERTISED_10000baseT_Full);
  695. }
  696. struct efx_phy_operations falcon_sfx7101_phy_ops = {
  697. .macs = EFX_XMAC,
  698. .init = tenxpress_phy_init,
  699. .reconfigure = tenxpress_phy_reconfigure,
  700. .poll = tenxpress_phy_poll,
  701. .fini = tenxpress_phy_fini,
  702. .clear_interrupt = efx_port_dummy_op_void,
  703. .get_settings = tenxpress_get_settings,
  704. .set_settings = tenxpress_set_settings,
  705. .set_npage_adv = sfx7101_set_npage_adv,
  706. .num_tests = ARRAY_SIZE(sfx7101_test_names),
  707. .test_names = sfx7101_test_names,
  708. .run_tests = sfx7101_run_tests,
  709. .mmds = TENXPRESS_REQUIRED_DEVS,
  710. .loopbacks = SFX7101_LOOPBACKS,
  711. };
  712. struct efx_phy_operations falcon_sft9001_phy_ops = {
  713. .macs = EFX_GMAC | EFX_XMAC,
  714. .init = tenxpress_phy_init,
  715. .reconfigure = tenxpress_phy_reconfigure,
  716. .poll = tenxpress_phy_poll,
  717. .fini = tenxpress_phy_fini,
  718. .clear_interrupt = efx_port_dummy_op_void,
  719. .get_settings = tenxpress_get_settings,
  720. .set_settings = tenxpress_set_settings,
  721. .set_npage_adv = sft9001_set_npage_adv,
  722. .num_tests = ARRAY_SIZE(sft9001_test_names),
  723. .test_names = sft9001_test_names,
  724. .run_tests = sft9001_run_tests,
  725. .mmds = TENXPRESS_REQUIRED_DEVS,
  726. .loopbacks = SFT9001_LOOPBACKS,
  727. };