kprobes-thumb.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551
  1. /*
  2. * arch/arm/kernel/kprobes-thumb.c
  3. *
  4. * Copyright (C) 2011 Jon Medhurst <tixy@yxit.co.uk>.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/kprobes.h>
  12. #include "kprobes.h"
  13. /*
  14. * True if current instruction is in an IT block.
  15. */
  16. #define in_it_block(cpsr) ((cpsr & 0x06000c00) != 0x00000000)
  17. /*
  18. * Return the condition code to check for the currently executing instruction.
  19. * This is in ITSTATE<7:4> which is in CPSR<15:12> but is only valid if
  20. * in_it_block returns true.
  21. */
  22. #define current_cond(cpsr) ((cpsr >> 12) & 0xf)
  23. /*
  24. * Return the PC value for a probe in thumb code.
  25. * This is the address of the probed instruction plus 4.
  26. * We subtract one because the address will have bit zero set to indicate
  27. * a pointer to thumb code.
  28. */
  29. static inline unsigned long __kprobes thumb_probe_pc(struct kprobe *p)
  30. {
  31. return (unsigned long)p->addr - 1 + 4;
  32. }
  33. static void __kprobes
  34. t16_simulate_bxblx(struct kprobe *p, struct pt_regs *regs)
  35. {
  36. kprobe_opcode_t insn = p->opcode;
  37. unsigned long pc = thumb_probe_pc(p);
  38. int rm = (insn >> 3) & 0xf;
  39. unsigned long rmv = (rm == 15) ? pc : regs->uregs[rm];
  40. if (insn & (1 << 7)) /* BLX ? */
  41. regs->ARM_lr = (unsigned long)p->addr + 2;
  42. bx_write_pc(rmv, regs);
  43. }
  44. static void __kprobes
  45. t16_simulate_ldr_literal(struct kprobe *p, struct pt_regs *regs)
  46. {
  47. kprobe_opcode_t insn = p->opcode;
  48. unsigned long* base = (unsigned long *)(thumb_probe_pc(p) & ~3);
  49. long index = insn & 0xff;
  50. int rt = (insn >> 8) & 0x7;
  51. regs->uregs[rt] = base[index];
  52. }
  53. static void __kprobes
  54. t16_simulate_ldrstr_sp_relative(struct kprobe *p, struct pt_regs *regs)
  55. {
  56. kprobe_opcode_t insn = p->opcode;
  57. unsigned long* base = (unsigned long *)regs->ARM_sp;
  58. long index = insn & 0xff;
  59. int rt = (insn >> 8) & 0x7;
  60. if (insn & 0x800) /* LDR */
  61. regs->uregs[rt] = base[index];
  62. else /* STR */
  63. base[index] = regs->uregs[rt];
  64. }
  65. static void __kprobes
  66. t16_simulate_reladr(struct kprobe *p, struct pt_regs *regs)
  67. {
  68. kprobe_opcode_t insn = p->opcode;
  69. unsigned long base = (insn & 0x800) ? regs->ARM_sp
  70. : (thumb_probe_pc(p) & ~3);
  71. long offset = insn & 0xff;
  72. int rt = (insn >> 8) & 0x7;
  73. regs->uregs[rt] = base + offset * 4;
  74. }
  75. static void __kprobes
  76. t16_simulate_add_sp_imm(struct kprobe *p, struct pt_regs *regs)
  77. {
  78. kprobe_opcode_t insn = p->opcode;
  79. long imm = insn & 0x7f;
  80. if (insn & 0x80) /* SUB */
  81. regs->ARM_sp -= imm * 4;
  82. else /* ADD */
  83. regs->ARM_sp += imm * 4;
  84. }
  85. static void __kprobes
  86. t16_simulate_cbz(struct kprobe *p, struct pt_regs *regs)
  87. {
  88. kprobe_opcode_t insn = p->opcode;
  89. int rn = insn & 0x7;
  90. kprobe_opcode_t nonzero = regs->uregs[rn] ? insn : ~insn;
  91. if (nonzero & 0x800) {
  92. long i = insn & 0x200;
  93. long imm5 = insn & 0xf8;
  94. unsigned long pc = thumb_probe_pc(p);
  95. regs->ARM_pc = pc + (i >> 3) + (imm5 >> 2);
  96. }
  97. }
  98. static void __kprobes
  99. t16_simulate_it(struct kprobe *p, struct pt_regs *regs)
  100. {
  101. /*
  102. * The 8 IT state bits are split into two parts in CPSR:
  103. * ITSTATE<1:0> are in CPSR<26:25>
  104. * ITSTATE<7:2> are in CPSR<15:10>
  105. * The new IT state is in the lower byte of insn.
  106. */
  107. kprobe_opcode_t insn = p->opcode;
  108. unsigned long cpsr = regs->ARM_cpsr;
  109. cpsr &= ~PSR_IT_MASK;
  110. cpsr |= (insn & 0xfc) << 8;
  111. cpsr |= (insn & 0x03) << 25;
  112. regs->ARM_cpsr = cpsr;
  113. }
  114. static void __kprobes
  115. t16_singlestep_it(struct kprobe *p, struct pt_regs *regs)
  116. {
  117. regs->ARM_pc += 2;
  118. t16_simulate_it(p, regs);
  119. }
  120. static enum kprobe_insn __kprobes
  121. t16_decode_it(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  122. {
  123. asi->insn_singlestep = t16_singlestep_it;
  124. return INSN_GOOD_NO_SLOT;
  125. }
  126. static void __kprobes
  127. t16_simulate_cond_branch(struct kprobe *p, struct pt_regs *regs)
  128. {
  129. kprobe_opcode_t insn = p->opcode;
  130. unsigned long pc = thumb_probe_pc(p);
  131. long offset = insn & 0x7f;
  132. offset -= insn & 0x80; /* Apply sign bit */
  133. regs->ARM_pc = pc + (offset * 2);
  134. }
  135. static enum kprobe_insn __kprobes
  136. t16_decode_cond_branch(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  137. {
  138. int cc = (insn >> 8) & 0xf;
  139. asi->insn_check_cc = kprobe_condition_checks[cc];
  140. asi->insn_handler = t16_simulate_cond_branch;
  141. return INSN_GOOD_NO_SLOT;
  142. }
  143. static void __kprobes
  144. t16_simulate_branch(struct kprobe *p, struct pt_regs *regs)
  145. {
  146. kprobe_opcode_t insn = p->opcode;
  147. unsigned long pc = thumb_probe_pc(p);
  148. long offset = insn & 0x3ff;
  149. offset -= insn & 0x400; /* Apply sign bit */
  150. regs->ARM_pc = pc + (offset * 2);
  151. }
  152. static unsigned long __kprobes
  153. t16_emulate_loregs(struct kprobe *p, struct pt_regs *regs)
  154. {
  155. unsigned long oldcpsr = regs->ARM_cpsr;
  156. unsigned long newcpsr;
  157. __asm__ __volatile__ (
  158. "msr cpsr_fs, %[oldcpsr] \n\t"
  159. "ldmia %[regs], {r0-r7} \n\t"
  160. "blx %[fn] \n\t"
  161. "stmia %[regs], {r0-r7} \n\t"
  162. "mrs %[newcpsr], cpsr \n\t"
  163. : [newcpsr] "=r" (newcpsr)
  164. : [oldcpsr] "r" (oldcpsr), [regs] "r" (regs),
  165. [fn] "r" (p->ainsn.insn_fn)
  166. : "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
  167. "lr", "memory", "cc"
  168. );
  169. return (oldcpsr & ~APSR_MASK) | (newcpsr & APSR_MASK);
  170. }
  171. static void __kprobes
  172. t16_emulate_loregs_rwflags(struct kprobe *p, struct pt_regs *regs)
  173. {
  174. regs->ARM_cpsr = t16_emulate_loregs(p, regs);
  175. }
  176. static void __kprobes
  177. t16_emulate_loregs_noitrwflags(struct kprobe *p, struct pt_regs *regs)
  178. {
  179. unsigned long cpsr = t16_emulate_loregs(p, regs);
  180. if (!in_it_block(cpsr))
  181. regs->ARM_cpsr = cpsr;
  182. }
  183. static void __kprobes
  184. t16_emulate_hiregs(struct kprobe *p, struct pt_regs *regs)
  185. {
  186. kprobe_opcode_t insn = p->opcode;
  187. unsigned long pc = thumb_probe_pc(p);
  188. int rdn = (insn & 0x7) | ((insn & 0x80) >> 4);
  189. int rm = (insn >> 3) & 0xf;
  190. register unsigned long rdnv asm("r1");
  191. register unsigned long rmv asm("r0");
  192. unsigned long cpsr = regs->ARM_cpsr;
  193. rdnv = (rdn == 15) ? pc : regs->uregs[rdn];
  194. rmv = (rm == 15) ? pc : regs->uregs[rm];
  195. __asm__ __volatile__ (
  196. "msr cpsr_fs, %[cpsr] \n\t"
  197. "blx %[fn] \n\t"
  198. "mrs %[cpsr], cpsr \n\t"
  199. : "=r" (rdnv), [cpsr] "=r" (cpsr)
  200. : "0" (rdnv), "r" (rmv), "1" (cpsr), [fn] "r" (p->ainsn.insn_fn)
  201. : "lr", "memory", "cc"
  202. );
  203. if (rdn == 15)
  204. rdnv &= ~1;
  205. regs->uregs[rdn] = rdnv;
  206. regs->ARM_cpsr = (regs->ARM_cpsr & ~APSR_MASK) | (cpsr & APSR_MASK);
  207. }
  208. static enum kprobe_insn __kprobes
  209. t16_decode_hiregs(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  210. {
  211. insn &= ~0x00ff;
  212. insn |= 0x001; /* Set Rdn = R1 and Rm = R0 */
  213. ((u16 *)asi->insn)[0] = insn;
  214. asi->insn_handler = t16_emulate_hiregs;
  215. return INSN_GOOD;
  216. }
  217. static void __kprobes
  218. t16_emulate_push(struct kprobe *p, struct pt_regs *regs)
  219. {
  220. __asm__ __volatile__ (
  221. "ldr r9, [%[regs], #13*4] \n\t"
  222. "ldr r8, [%[regs], #14*4] \n\t"
  223. "ldmia %[regs], {r0-r7} \n\t"
  224. "blx %[fn] \n\t"
  225. "str r9, [%[regs], #13*4] \n\t"
  226. :
  227. : [regs] "r" (regs), [fn] "r" (p->ainsn.insn_fn)
  228. : "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9",
  229. "lr", "memory", "cc"
  230. );
  231. }
  232. static enum kprobe_insn __kprobes
  233. t16_decode_push(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  234. {
  235. /*
  236. * To simulate a PUSH we use a Thumb-2 "STMDB R9!, {registers}"
  237. * and call it with R9=SP and LR in the register list represented
  238. * by R8.
  239. */
  240. ((u16 *)asi->insn)[0] = 0xe929; /* 1st half STMDB R9!,{} */
  241. ((u16 *)asi->insn)[1] = insn & 0x1ff; /* 2nd half (register list) */
  242. asi->insn_handler = t16_emulate_push;
  243. return INSN_GOOD;
  244. }
  245. static void __kprobes
  246. t16_emulate_pop_nopc(struct kprobe *p, struct pt_regs *regs)
  247. {
  248. __asm__ __volatile__ (
  249. "ldr r9, [%[regs], #13*4] \n\t"
  250. "ldmia %[regs], {r0-r7} \n\t"
  251. "blx %[fn] \n\t"
  252. "stmia %[regs], {r0-r7} \n\t"
  253. "str r9, [%[regs], #13*4] \n\t"
  254. :
  255. : [regs] "r" (regs), [fn] "r" (p->ainsn.insn_fn)
  256. : "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r9",
  257. "lr", "memory", "cc"
  258. );
  259. }
  260. static void __kprobes
  261. t16_emulate_pop_pc(struct kprobe *p, struct pt_regs *regs)
  262. {
  263. register unsigned long pc asm("r8");
  264. __asm__ __volatile__ (
  265. "ldr r9, [%[regs], #13*4] \n\t"
  266. "ldmia %[regs], {r0-r7} \n\t"
  267. "blx %[fn] \n\t"
  268. "stmia %[regs], {r0-r7} \n\t"
  269. "str r9, [%[regs], #13*4] \n\t"
  270. : "=r" (pc)
  271. : [regs] "r" (regs), [fn] "r" (p->ainsn.insn_fn)
  272. : "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r9",
  273. "lr", "memory", "cc"
  274. );
  275. bx_write_pc(pc, regs);
  276. }
  277. static enum kprobe_insn __kprobes
  278. t16_decode_pop(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  279. {
  280. /*
  281. * To simulate a POP we use a Thumb-2 "LDMDB R9!, {registers}"
  282. * and call it with R9=SP and PC in the register list represented
  283. * by R8.
  284. */
  285. ((u16 *)asi->insn)[0] = 0xe8b9; /* 1st half LDMIA R9!,{} */
  286. ((u16 *)asi->insn)[1] = insn & 0x1ff; /* 2nd half (register list) */
  287. asi->insn_handler = insn & 0x100 ? t16_emulate_pop_pc
  288. : t16_emulate_pop_nopc;
  289. return INSN_GOOD;
  290. }
  291. static const union decode_item t16_table_1011[] = {
  292. /* Miscellaneous 16-bit instructions */
  293. /* ADD (SP plus immediate) 1011 0000 0xxx xxxx */
  294. /* SUB (SP minus immediate) 1011 0000 1xxx xxxx */
  295. DECODE_SIMULATE (0xff00, 0xb000, t16_simulate_add_sp_imm),
  296. /* CBZ 1011 00x1 xxxx xxxx */
  297. /* CBNZ 1011 10x1 xxxx xxxx */
  298. DECODE_SIMULATE (0xf500, 0xb100, t16_simulate_cbz),
  299. /* SXTH 1011 0010 00xx xxxx */
  300. /* SXTB 1011 0010 01xx xxxx */
  301. /* UXTH 1011 0010 10xx xxxx */
  302. /* UXTB 1011 0010 11xx xxxx */
  303. /* REV 1011 1010 00xx xxxx */
  304. /* REV16 1011 1010 01xx xxxx */
  305. /* ??? 1011 1010 10xx xxxx */
  306. /* REVSH 1011 1010 11xx xxxx */
  307. DECODE_REJECT (0xffc0, 0xba80),
  308. DECODE_EMULATE (0xf500, 0xb000, t16_emulate_loregs_rwflags),
  309. /* PUSH 1011 010x xxxx xxxx */
  310. DECODE_CUSTOM (0xfe00, 0xb400, t16_decode_push),
  311. /* POP 1011 110x xxxx xxxx */
  312. DECODE_CUSTOM (0xfe00, 0xbc00, t16_decode_pop),
  313. /*
  314. * If-Then, and hints
  315. * 1011 1111 xxxx xxxx
  316. */
  317. /* YIELD 1011 1111 0001 0000 */
  318. DECODE_OR (0xffff, 0xbf10),
  319. /* SEV 1011 1111 0100 0000 */
  320. DECODE_EMULATE (0xffff, 0xbf40, kprobe_emulate_none),
  321. /* NOP 1011 1111 0000 0000 */
  322. /* WFE 1011 1111 0010 0000 */
  323. /* WFI 1011 1111 0011 0000 */
  324. DECODE_SIMULATE (0xffcf, 0xbf00, kprobe_simulate_nop),
  325. /* Unassigned hints 1011 1111 xxxx 0000 */
  326. DECODE_REJECT (0xff0f, 0xbf00),
  327. /* IT 1011 1111 xxxx xxxx */
  328. DECODE_CUSTOM (0xff00, 0xbf00, t16_decode_it),
  329. DECODE_END
  330. };
  331. const union decode_item kprobe_decode_thumb16_table[] = {
  332. /*
  333. * Shift (immediate), add, subtract, move, and compare
  334. * 00xx xxxx xxxx xxxx
  335. */
  336. /* CMP (immediate) 0010 1xxx xxxx xxxx */
  337. DECODE_EMULATE (0xf800, 0x2800, t16_emulate_loregs_rwflags),
  338. /* ADD (register) 0001 100x xxxx xxxx */
  339. /* SUB (register) 0001 101x xxxx xxxx */
  340. /* LSL (immediate) 0000 0xxx xxxx xxxx */
  341. /* LSR (immediate) 0000 1xxx xxxx xxxx */
  342. /* ASR (immediate) 0001 0xxx xxxx xxxx */
  343. /* ADD (immediate, Thumb) 0001 110x xxxx xxxx */
  344. /* SUB (immediate, Thumb) 0001 111x xxxx xxxx */
  345. /* MOV (immediate) 0010 0xxx xxxx xxxx */
  346. /* ADD (immediate, Thumb) 0011 0xxx xxxx xxxx */
  347. /* SUB (immediate, Thumb) 0011 1xxx xxxx xxxx */
  348. DECODE_EMULATE (0xc000, 0x0000, t16_emulate_loregs_noitrwflags),
  349. /*
  350. * 16-bit Thumb data-processing instructions
  351. * 0100 00xx xxxx xxxx
  352. */
  353. /* TST (register) 0100 0010 00xx xxxx */
  354. DECODE_EMULATE (0xffc0, 0x4200, t16_emulate_loregs_rwflags),
  355. /* CMP (register) 0100 0010 10xx xxxx */
  356. /* CMN (register) 0100 0010 11xx xxxx */
  357. DECODE_EMULATE (0xff80, 0x4280, t16_emulate_loregs_rwflags),
  358. /* AND (register) 0100 0000 00xx xxxx */
  359. /* EOR (register) 0100 0000 01xx xxxx */
  360. /* LSL (register) 0100 0000 10xx xxxx */
  361. /* LSR (register) 0100 0000 11xx xxxx */
  362. /* ASR (register) 0100 0001 00xx xxxx */
  363. /* ADC (register) 0100 0001 01xx xxxx */
  364. /* SBC (register) 0100 0001 10xx xxxx */
  365. /* ROR (register) 0100 0001 11xx xxxx */
  366. /* RSB (immediate) 0100 0010 01xx xxxx */
  367. /* ORR (register) 0100 0011 00xx xxxx */
  368. /* MUL 0100 0011 00xx xxxx */
  369. /* BIC (register) 0100 0011 10xx xxxx */
  370. /* MVN (register) 0100 0011 10xx xxxx */
  371. DECODE_EMULATE (0xfc00, 0x4000, t16_emulate_loregs_noitrwflags),
  372. /*
  373. * Special data instructions and branch and exchange
  374. * 0100 01xx xxxx xxxx
  375. */
  376. /* BLX pc 0100 0111 1111 1xxx */
  377. DECODE_REJECT (0xfff8, 0x47f8),
  378. /* BX (register) 0100 0111 0xxx xxxx */
  379. /* BLX (register) 0100 0111 1xxx xxxx */
  380. DECODE_SIMULATE (0xff00, 0x4700, t16_simulate_bxblx),
  381. /* ADD pc, pc 0100 0100 1111 1111 */
  382. DECODE_REJECT (0xffff, 0x44ff),
  383. /* ADD (register) 0100 0100 xxxx xxxx */
  384. /* CMP (register) 0100 0101 xxxx xxxx */
  385. /* MOV (register) 0100 0110 xxxx xxxx */
  386. DECODE_CUSTOM (0xfc00, 0x4400, t16_decode_hiregs),
  387. /*
  388. * Load from Literal Pool
  389. * LDR (literal) 0100 1xxx xxxx xxxx
  390. */
  391. DECODE_SIMULATE (0xf800, 0x4800, t16_simulate_ldr_literal),
  392. /*
  393. * 16-bit Thumb Load/store instructions
  394. * 0101 xxxx xxxx xxxx
  395. * 011x xxxx xxxx xxxx
  396. * 100x xxxx xxxx xxxx
  397. */
  398. /* STR (register) 0101 000x xxxx xxxx */
  399. /* STRH (register) 0101 001x xxxx xxxx */
  400. /* STRB (register) 0101 010x xxxx xxxx */
  401. /* LDRSB (register) 0101 011x xxxx xxxx */
  402. /* LDR (register) 0101 100x xxxx xxxx */
  403. /* LDRH (register) 0101 101x xxxx xxxx */
  404. /* LDRB (register) 0101 110x xxxx xxxx */
  405. /* LDRSH (register) 0101 111x xxxx xxxx */
  406. /* STR (immediate, Thumb) 0110 0xxx xxxx xxxx */
  407. /* LDR (immediate, Thumb) 0110 1xxx xxxx xxxx */
  408. /* STRB (immediate, Thumb) 0111 0xxx xxxx xxxx */
  409. /* LDRB (immediate, Thumb) 0111 1xxx xxxx xxxx */
  410. DECODE_EMULATE (0xc000, 0x4000, t16_emulate_loregs_rwflags),
  411. /* STRH (immediate, Thumb) 1000 0xxx xxxx xxxx */
  412. /* LDRH (immediate, Thumb) 1000 1xxx xxxx xxxx */
  413. DECODE_EMULATE (0xf000, 0x8000, t16_emulate_loregs_rwflags),
  414. /* STR (immediate, Thumb) 1001 0xxx xxxx xxxx */
  415. /* LDR (immediate, Thumb) 1001 1xxx xxxx xxxx */
  416. DECODE_SIMULATE (0xf000, 0x9000, t16_simulate_ldrstr_sp_relative),
  417. /*
  418. * Generate PC-/SP-relative address
  419. * ADR (literal) 1010 0xxx xxxx xxxx
  420. * ADD (SP plus immediate) 1010 1xxx xxxx xxxx
  421. */
  422. DECODE_SIMULATE (0xf000, 0xa000, t16_simulate_reladr),
  423. /*
  424. * Miscellaneous 16-bit instructions
  425. * 1011 xxxx xxxx xxxx
  426. */
  427. DECODE_TABLE (0xf000, 0xb000, t16_table_1011),
  428. /* STM 1100 0xxx xxxx xxxx */
  429. /* LDM 1100 1xxx xxxx xxxx */
  430. DECODE_EMULATE (0xf000, 0xc000, t16_emulate_loregs_rwflags),
  431. /*
  432. * Conditional branch, and Supervisor Call
  433. */
  434. /* Permanently UNDEFINED 1101 1110 xxxx xxxx */
  435. /* SVC 1101 1111 xxxx xxxx */
  436. DECODE_REJECT (0xfe00, 0xde00),
  437. /* Conditional branch 1101 xxxx xxxx xxxx */
  438. DECODE_CUSTOM (0xf000, 0xd000, t16_decode_cond_branch),
  439. /*
  440. * Unconditional branch
  441. * B 1110 0xxx xxxx xxxx
  442. */
  443. DECODE_SIMULATE (0xf800, 0xe000, t16_simulate_branch),
  444. DECODE_END
  445. };
  446. static unsigned long __kprobes thumb_check_cc(unsigned long cpsr)
  447. {
  448. if (unlikely(in_it_block(cpsr)))
  449. return kprobe_condition_checks[current_cond(cpsr)](cpsr);
  450. return true;
  451. }
  452. static void __kprobes thumb16_singlestep(struct kprobe *p, struct pt_regs *regs)
  453. {
  454. regs->ARM_pc += 2;
  455. p->ainsn.insn_handler(p, regs);
  456. regs->ARM_cpsr = it_advance(regs->ARM_cpsr);
  457. }
  458. static void __kprobes thumb32_singlestep(struct kprobe *p, struct pt_regs *regs)
  459. {
  460. regs->ARM_pc += 4;
  461. p->ainsn.insn_handler(p, regs);
  462. regs->ARM_cpsr = it_advance(regs->ARM_cpsr);
  463. }
  464. enum kprobe_insn __kprobes
  465. thumb16_kprobe_decode_insn(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  466. {
  467. asi->insn_singlestep = thumb16_singlestep;
  468. asi->insn_check_cc = thumb_check_cc;
  469. return kprobe_decode_insn(insn, asi, kprobe_decode_thumb16_table, true);
  470. }
  471. enum kprobe_insn __kprobes
  472. thumb32_kprobe_decode_insn(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  473. {
  474. asi->insn_singlestep = thumb32_singlestep;
  475. asi->insn_check_cc = thumb_check_cc;
  476. return INSN_REJECTED;
  477. }