be_cmds.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912
  1. /*
  2. * Copyright (C) 2005 - 2010 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. static void be_mcc_notify(struct be_adapter *adapter)
  20. {
  21. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  22. u32 val = 0;
  23. if (adapter->eeh_err) {
  24. dev_info(&adapter->pdev->dev,
  25. "Error in Card Detected! Cannot issue commands\n");
  26. return;
  27. }
  28. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  29. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  30. wmb();
  31. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  32. }
  33. /* To check if valid bit is set, check the entire word as we don't know
  34. * the endianness of the data (old entry is host endian while a new entry is
  35. * little endian) */
  36. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  37. {
  38. if (compl->flags != 0) {
  39. compl->flags = le32_to_cpu(compl->flags);
  40. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  41. return true;
  42. } else {
  43. return false;
  44. }
  45. }
  46. /* Need to reset the entire word that houses the valid bit */
  47. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  48. {
  49. compl->flags = 0;
  50. }
  51. static int be_mcc_compl_process(struct be_adapter *adapter,
  52. struct be_mcc_compl *compl)
  53. {
  54. u16 compl_status, extd_status;
  55. /* Just swap the status to host endian; mcc tag is opaquely copied
  56. * from mcc_wrb */
  57. be_dws_le_to_cpu(compl, 4);
  58. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  59. CQE_STATUS_COMPL_MASK;
  60. if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
  61. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  62. adapter->flash_status = compl_status;
  63. complete(&adapter->flash_compl);
  64. }
  65. if (compl_status == MCC_STATUS_SUCCESS) {
  66. if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
  67. struct be_cmd_resp_get_stats *resp =
  68. adapter->stats_cmd.va;
  69. be_dws_le_to_cpu(&resp->hw_stats,
  70. sizeof(resp->hw_stats));
  71. netdev_stats_update(adapter);
  72. adapter->stats_cmd_sent = false;
  73. }
  74. } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
  75. (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
  76. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  77. CQE_STATUS_EXTD_MASK;
  78. dev_warn(&adapter->pdev->dev,
  79. "Error in cmd completion - opcode %d, compl %d, extd %d\n",
  80. compl->tag0, compl_status, extd_status);
  81. }
  82. return compl_status;
  83. }
  84. /* Link state evt is a string of bytes; no need for endian swapping */
  85. static void be_async_link_state_process(struct be_adapter *adapter,
  86. struct be_async_event_link_state *evt)
  87. {
  88. be_link_status_update(adapter,
  89. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  90. }
  91. /* Grp5 CoS Priority evt */
  92. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  93. struct be_async_event_grp5_cos_priority *evt)
  94. {
  95. if (evt->valid) {
  96. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  97. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  98. adapter->recommended_prio =
  99. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  100. }
  101. }
  102. /* Grp5 QOS Speed evt */
  103. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  104. struct be_async_event_grp5_qos_link_speed *evt)
  105. {
  106. if (evt->physical_port == adapter->port_num) {
  107. /* qos_link_speed is in units of 10 Mbps */
  108. adapter->link_speed = evt->qos_link_speed * 10;
  109. }
  110. }
  111. /*Grp5 PVID evt*/
  112. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  113. struct be_async_event_grp5_pvid_state *evt)
  114. {
  115. if (evt->enabled)
  116. adapter->pvid = evt->tag;
  117. else
  118. adapter->pvid = 0;
  119. }
  120. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  121. u32 trailer, struct be_mcc_compl *evt)
  122. {
  123. u8 event_type = 0;
  124. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  125. ASYNC_TRAILER_EVENT_TYPE_MASK;
  126. switch (event_type) {
  127. case ASYNC_EVENT_COS_PRIORITY:
  128. be_async_grp5_cos_priority_process(adapter,
  129. (struct be_async_event_grp5_cos_priority *)evt);
  130. break;
  131. case ASYNC_EVENT_QOS_SPEED:
  132. be_async_grp5_qos_speed_process(adapter,
  133. (struct be_async_event_grp5_qos_link_speed *)evt);
  134. break;
  135. case ASYNC_EVENT_PVID_STATE:
  136. be_async_grp5_pvid_state_process(adapter,
  137. (struct be_async_event_grp5_pvid_state *)evt);
  138. break;
  139. default:
  140. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  141. break;
  142. }
  143. }
  144. static inline bool is_link_state_evt(u32 trailer)
  145. {
  146. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  147. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  148. ASYNC_EVENT_CODE_LINK_STATE;
  149. }
  150. static inline bool is_grp5_evt(u32 trailer)
  151. {
  152. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  153. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  154. ASYNC_EVENT_CODE_GRP_5);
  155. }
  156. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  157. {
  158. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  159. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  160. if (be_mcc_compl_is_new(compl)) {
  161. queue_tail_inc(mcc_cq);
  162. return compl;
  163. }
  164. return NULL;
  165. }
  166. void be_async_mcc_enable(struct be_adapter *adapter)
  167. {
  168. spin_lock_bh(&adapter->mcc_cq_lock);
  169. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  170. adapter->mcc_obj.rearm_cq = true;
  171. spin_unlock_bh(&adapter->mcc_cq_lock);
  172. }
  173. void be_async_mcc_disable(struct be_adapter *adapter)
  174. {
  175. adapter->mcc_obj.rearm_cq = false;
  176. }
  177. int be_process_mcc(struct be_adapter *adapter, int *status)
  178. {
  179. struct be_mcc_compl *compl;
  180. int num = 0;
  181. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  182. spin_lock_bh(&adapter->mcc_cq_lock);
  183. while ((compl = be_mcc_compl_get(adapter))) {
  184. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  185. /* Interpret flags as an async trailer */
  186. if (is_link_state_evt(compl->flags))
  187. be_async_link_state_process(adapter,
  188. (struct be_async_event_link_state *) compl);
  189. else if (is_grp5_evt(compl->flags))
  190. be_async_grp5_evt_process(adapter,
  191. compl->flags, compl);
  192. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  193. *status = be_mcc_compl_process(adapter, compl);
  194. atomic_dec(&mcc_obj->q.used);
  195. }
  196. be_mcc_compl_use(compl);
  197. num++;
  198. }
  199. spin_unlock_bh(&adapter->mcc_cq_lock);
  200. return num;
  201. }
  202. /* Wait till no more pending mcc requests are present */
  203. static int be_mcc_wait_compl(struct be_adapter *adapter)
  204. {
  205. #define mcc_timeout 120000 /* 12s timeout */
  206. int i, num, status = 0;
  207. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  208. if (adapter->eeh_err)
  209. return -EIO;
  210. for (i = 0; i < mcc_timeout; i++) {
  211. num = be_process_mcc(adapter, &status);
  212. if (num)
  213. be_cq_notify(adapter, mcc_obj->cq.id,
  214. mcc_obj->rearm_cq, num);
  215. if (atomic_read(&mcc_obj->q.used) == 0)
  216. break;
  217. udelay(100);
  218. }
  219. if (i == mcc_timeout) {
  220. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  221. return -1;
  222. }
  223. return status;
  224. }
  225. /* Notify MCC requests and wait for completion */
  226. static int be_mcc_notify_wait(struct be_adapter *adapter)
  227. {
  228. be_mcc_notify(adapter);
  229. return be_mcc_wait_compl(adapter);
  230. }
  231. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  232. {
  233. int msecs = 0;
  234. u32 ready;
  235. if (adapter->eeh_err) {
  236. dev_err(&adapter->pdev->dev,
  237. "Error detected in card.Cannot issue commands\n");
  238. return -EIO;
  239. }
  240. do {
  241. ready = ioread32(db);
  242. if (ready == 0xffffffff) {
  243. dev_err(&adapter->pdev->dev,
  244. "pci slot disconnected\n");
  245. return -1;
  246. }
  247. ready &= MPU_MAILBOX_DB_RDY_MASK;
  248. if (ready)
  249. break;
  250. if (msecs > 4000) {
  251. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  252. be_detect_dump_ue(adapter);
  253. return -1;
  254. }
  255. set_current_state(TASK_INTERRUPTIBLE);
  256. schedule_timeout(msecs_to_jiffies(1));
  257. msecs++;
  258. } while (true);
  259. return 0;
  260. }
  261. /*
  262. * Insert the mailbox address into the doorbell in two steps
  263. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  264. */
  265. static int be_mbox_notify_wait(struct be_adapter *adapter)
  266. {
  267. int status;
  268. u32 val = 0;
  269. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  270. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  271. struct be_mcc_mailbox *mbox = mbox_mem->va;
  272. struct be_mcc_compl *compl = &mbox->compl;
  273. /* wait for ready to be set */
  274. status = be_mbox_db_ready_wait(adapter, db);
  275. if (status != 0)
  276. return status;
  277. val |= MPU_MAILBOX_DB_HI_MASK;
  278. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  279. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  280. iowrite32(val, db);
  281. /* wait for ready to be set */
  282. status = be_mbox_db_ready_wait(adapter, db);
  283. if (status != 0)
  284. return status;
  285. val = 0;
  286. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  287. val |= (u32)(mbox_mem->dma >> 4) << 2;
  288. iowrite32(val, db);
  289. status = be_mbox_db_ready_wait(adapter, db);
  290. if (status != 0)
  291. return status;
  292. /* A cq entry has been made now */
  293. if (be_mcc_compl_is_new(compl)) {
  294. status = be_mcc_compl_process(adapter, &mbox->compl);
  295. be_mcc_compl_use(compl);
  296. if (status)
  297. return status;
  298. } else {
  299. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  300. return -1;
  301. }
  302. return 0;
  303. }
  304. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  305. {
  306. u32 sem;
  307. if (lancer_chip(adapter))
  308. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  309. else
  310. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  311. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  312. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  313. return -1;
  314. else
  315. return 0;
  316. }
  317. int be_cmd_POST(struct be_adapter *adapter)
  318. {
  319. u16 stage;
  320. int status, timeout = 0;
  321. do {
  322. status = be_POST_stage_get(adapter, &stage);
  323. if (status) {
  324. dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
  325. stage);
  326. return -1;
  327. } else if (stage != POST_STAGE_ARMFW_RDY) {
  328. set_current_state(TASK_INTERRUPTIBLE);
  329. schedule_timeout(2 * HZ);
  330. timeout += 2;
  331. } else {
  332. return 0;
  333. }
  334. } while (timeout < 40);
  335. dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
  336. return -1;
  337. }
  338. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  339. {
  340. return wrb->payload.embedded_payload;
  341. }
  342. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  343. {
  344. return &wrb->payload.sgl[0];
  345. }
  346. /* Don't touch the hdr after it's prepared */
  347. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  348. bool embedded, u8 sge_cnt, u32 opcode)
  349. {
  350. if (embedded)
  351. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  352. else
  353. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  354. MCC_WRB_SGE_CNT_SHIFT;
  355. wrb->payload_length = payload_len;
  356. wrb->tag0 = opcode;
  357. be_dws_cpu_to_le(wrb, 8);
  358. }
  359. /* Don't touch the hdr after it's prepared */
  360. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  361. u8 subsystem, u8 opcode, int cmd_len)
  362. {
  363. req_hdr->opcode = opcode;
  364. req_hdr->subsystem = subsystem;
  365. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  366. req_hdr->version = 0;
  367. }
  368. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  369. struct be_dma_mem *mem)
  370. {
  371. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  372. u64 dma = (u64)mem->dma;
  373. for (i = 0; i < buf_pages; i++) {
  374. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  375. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  376. dma += PAGE_SIZE_4K;
  377. }
  378. }
  379. /* Converts interrupt delay in microseconds to multiplier value */
  380. static u32 eq_delay_to_mult(u32 usec_delay)
  381. {
  382. #define MAX_INTR_RATE 651042
  383. const u32 round = 10;
  384. u32 multiplier;
  385. if (usec_delay == 0)
  386. multiplier = 0;
  387. else {
  388. u32 interrupt_rate = 1000000 / usec_delay;
  389. /* Max delay, corresponding to the lowest interrupt rate */
  390. if (interrupt_rate == 0)
  391. multiplier = 1023;
  392. else {
  393. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  394. multiplier /= interrupt_rate;
  395. /* Round the multiplier to the closest value.*/
  396. multiplier = (multiplier + round/2) / round;
  397. multiplier = min(multiplier, (u32)1023);
  398. }
  399. }
  400. return multiplier;
  401. }
  402. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  403. {
  404. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  405. struct be_mcc_wrb *wrb
  406. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  407. memset(wrb, 0, sizeof(*wrb));
  408. return wrb;
  409. }
  410. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  411. {
  412. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  413. struct be_mcc_wrb *wrb;
  414. if (atomic_read(&mccq->used) >= mccq->len) {
  415. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  416. return NULL;
  417. }
  418. wrb = queue_head_node(mccq);
  419. queue_head_inc(mccq);
  420. atomic_inc(&mccq->used);
  421. memset(wrb, 0, sizeof(*wrb));
  422. return wrb;
  423. }
  424. /* Tell fw we're about to start firing cmds by writing a
  425. * special pattern across the wrb hdr; uses mbox
  426. */
  427. int be_cmd_fw_init(struct be_adapter *adapter)
  428. {
  429. u8 *wrb;
  430. int status;
  431. if (mutex_lock_interruptible(&adapter->mbox_lock))
  432. return -1;
  433. wrb = (u8 *)wrb_from_mbox(adapter);
  434. *wrb++ = 0xFF;
  435. *wrb++ = 0x12;
  436. *wrb++ = 0x34;
  437. *wrb++ = 0xFF;
  438. *wrb++ = 0xFF;
  439. *wrb++ = 0x56;
  440. *wrb++ = 0x78;
  441. *wrb = 0xFF;
  442. status = be_mbox_notify_wait(adapter);
  443. mutex_unlock(&adapter->mbox_lock);
  444. return status;
  445. }
  446. /* Tell fw we're done with firing cmds by writing a
  447. * special pattern across the wrb hdr; uses mbox
  448. */
  449. int be_cmd_fw_clean(struct be_adapter *adapter)
  450. {
  451. u8 *wrb;
  452. int status;
  453. if (adapter->eeh_err)
  454. return -EIO;
  455. if (mutex_lock_interruptible(&adapter->mbox_lock))
  456. return -1;
  457. wrb = (u8 *)wrb_from_mbox(adapter);
  458. *wrb++ = 0xFF;
  459. *wrb++ = 0xAA;
  460. *wrb++ = 0xBB;
  461. *wrb++ = 0xFF;
  462. *wrb++ = 0xFF;
  463. *wrb++ = 0xCC;
  464. *wrb++ = 0xDD;
  465. *wrb = 0xFF;
  466. status = be_mbox_notify_wait(adapter);
  467. mutex_unlock(&adapter->mbox_lock);
  468. return status;
  469. }
  470. int be_cmd_eq_create(struct be_adapter *adapter,
  471. struct be_queue_info *eq, int eq_delay)
  472. {
  473. struct be_mcc_wrb *wrb;
  474. struct be_cmd_req_eq_create *req;
  475. struct be_dma_mem *q_mem = &eq->dma_mem;
  476. int status;
  477. if (mutex_lock_interruptible(&adapter->mbox_lock))
  478. return -1;
  479. wrb = wrb_from_mbox(adapter);
  480. req = embedded_payload(wrb);
  481. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
  482. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  483. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  484. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  485. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  486. /* 4byte eqe*/
  487. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  488. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  489. __ilog2_u32(eq->len/256));
  490. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  491. eq_delay_to_mult(eq_delay));
  492. be_dws_cpu_to_le(req->context, sizeof(req->context));
  493. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  494. status = be_mbox_notify_wait(adapter);
  495. if (!status) {
  496. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  497. eq->id = le16_to_cpu(resp->eq_id);
  498. eq->created = true;
  499. }
  500. mutex_unlock(&adapter->mbox_lock);
  501. return status;
  502. }
  503. /* Uses mbox */
  504. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  505. u8 type, bool permanent, u32 if_handle)
  506. {
  507. struct be_mcc_wrb *wrb;
  508. struct be_cmd_req_mac_query *req;
  509. int status;
  510. if (mutex_lock_interruptible(&adapter->mbox_lock))
  511. return -1;
  512. wrb = wrb_from_mbox(adapter);
  513. req = embedded_payload(wrb);
  514. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  515. OPCODE_COMMON_NTWK_MAC_QUERY);
  516. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  517. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  518. req->type = type;
  519. if (permanent) {
  520. req->permanent = 1;
  521. } else {
  522. req->if_id = cpu_to_le16((u16) if_handle);
  523. req->permanent = 0;
  524. }
  525. status = be_mbox_notify_wait(adapter);
  526. if (!status) {
  527. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  528. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  529. }
  530. mutex_unlock(&adapter->mbox_lock);
  531. return status;
  532. }
  533. /* Uses synchronous MCCQ */
  534. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  535. u32 if_id, u32 *pmac_id, u32 domain)
  536. {
  537. struct be_mcc_wrb *wrb;
  538. struct be_cmd_req_pmac_add *req;
  539. int status;
  540. spin_lock_bh(&adapter->mcc_lock);
  541. wrb = wrb_from_mccq(adapter);
  542. if (!wrb) {
  543. status = -EBUSY;
  544. goto err;
  545. }
  546. req = embedded_payload(wrb);
  547. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  548. OPCODE_COMMON_NTWK_PMAC_ADD);
  549. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  550. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  551. req->hdr.domain = domain;
  552. req->if_id = cpu_to_le32(if_id);
  553. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  554. status = be_mcc_notify_wait(adapter);
  555. if (!status) {
  556. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  557. *pmac_id = le32_to_cpu(resp->pmac_id);
  558. }
  559. err:
  560. spin_unlock_bh(&adapter->mcc_lock);
  561. return status;
  562. }
  563. /* Uses synchronous MCCQ */
  564. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
  565. {
  566. struct be_mcc_wrb *wrb;
  567. struct be_cmd_req_pmac_del *req;
  568. int status;
  569. spin_lock_bh(&adapter->mcc_lock);
  570. wrb = wrb_from_mccq(adapter);
  571. if (!wrb) {
  572. status = -EBUSY;
  573. goto err;
  574. }
  575. req = embedded_payload(wrb);
  576. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  577. OPCODE_COMMON_NTWK_PMAC_DEL);
  578. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  579. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  580. req->hdr.domain = dom;
  581. req->if_id = cpu_to_le32(if_id);
  582. req->pmac_id = cpu_to_le32(pmac_id);
  583. status = be_mcc_notify_wait(adapter);
  584. err:
  585. spin_unlock_bh(&adapter->mcc_lock);
  586. return status;
  587. }
  588. /* Uses Mbox */
  589. int be_cmd_cq_create(struct be_adapter *adapter,
  590. struct be_queue_info *cq, struct be_queue_info *eq,
  591. bool sol_evts, bool no_delay, int coalesce_wm)
  592. {
  593. struct be_mcc_wrb *wrb;
  594. struct be_cmd_req_cq_create *req;
  595. struct be_dma_mem *q_mem = &cq->dma_mem;
  596. void *ctxt;
  597. int status;
  598. if (mutex_lock_interruptible(&adapter->mbox_lock))
  599. return -1;
  600. wrb = wrb_from_mbox(adapter);
  601. req = embedded_payload(wrb);
  602. ctxt = &req->context;
  603. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  604. OPCODE_COMMON_CQ_CREATE);
  605. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  606. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  607. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  608. if (lancer_chip(adapter)) {
  609. req->hdr.version = 1;
  610. req->page_size = 1; /* 1 for 4K */
  611. AMAP_SET_BITS(struct amap_cq_context_lancer, coalescwm, ctxt,
  612. coalesce_wm);
  613. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  614. no_delay);
  615. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  616. __ilog2_u32(cq->len/256));
  617. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  618. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  619. ctxt, 1);
  620. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  621. ctxt, eq->id);
  622. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  623. } else {
  624. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  625. coalesce_wm);
  626. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  627. ctxt, no_delay);
  628. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  629. __ilog2_u32(cq->len/256));
  630. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  631. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  632. ctxt, sol_evts);
  633. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  634. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  635. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  636. }
  637. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  638. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  639. status = be_mbox_notify_wait(adapter);
  640. if (!status) {
  641. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  642. cq->id = le16_to_cpu(resp->cq_id);
  643. cq->created = true;
  644. }
  645. mutex_unlock(&adapter->mbox_lock);
  646. return status;
  647. }
  648. static u32 be_encoded_q_len(int q_len)
  649. {
  650. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  651. if (len_encoded == 16)
  652. len_encoded = 0;
  653. return len_encoded;
  654. }
  655. int be_cmd_mccq_create(struct be_adapter *adapter,
  656. struct be_queue_info *mccq,
  657. struct be_queue_info *cq)
  658. {
  659. struct be_mcc_wrb *wrb;
  660. struct be_cmd_req_mcc_create *req;
  661. struct be_dma_mem *q_mem = &mccq->dma_mem;
  662. void *ctxt;
  663. int status;
  664. if (mutex_lock_interruptible(&adapter->mbox_lock))
  665. return -1;
  666. wrb = wrb_from_mbox(adapter);
  667. req = embedded_payload(wrb);
  668. ctxt = &req->context;
  669. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  670. OPCODE_COMMON_MCC_CREATE_EXT);
  671. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  672. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
  673. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  674. if (lancer_chip(adapter)) {
  675. req->hdr.version = 1;
  676. req->cq_id = cpu_to_le16(cq->id);
  677. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  678. be_encoded_q_len(mccq->len));
  679. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  680. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  681. ctxt, cq->id);
  682. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  683. ctxt, 1);
  684. } else {
  685. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  686. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  687. be_encoded_q_len(mccq->len));
  688. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  689. }
  690. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  691. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  692. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  693. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  694. status = be_mbox_notify_wait(adapter);
  695. if (!status) {
  696. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  697. mccq->id = le16_to_cpu(resp->id);
  698. mccq->created = true;
  699. }
  700. mutex_unlock(&adapter->mbox_lock);
  701. return status;
  702. }
  703. int be_cmd_txq_create(struct be_adapter *adapter,
  704. struct be_queue_info *txq,
  705. struct be_queue_info *cq)
  706. {
  707. struct be_mcc_wrb *wrb;
  708. struct be_cmd_req_eth_tx_create *req;
  709. struct be_dma_mem *q_mem = &txq->dma_mem;
  710. void *ctxt;
  711. int status;
  712. if (mutex_lock_interruptible(&adapter->mbox_lock))
  713. return -1;
  714. wrb = wrb_from_mbox(adapter);
  715. req = embedded_payload(wrb);
  716. ctxt = &req->context;
  717. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  718. OPCODE_ETH_TX_CREATE);
  719. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  720. sizeof(*req));
  721. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  722. req->ulp_num = BE_ULP1_NUM;
  723. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  724. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  725. be_encoded_q_len(txq->len));
  726. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  727. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  728. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  729. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  730. status = be_mbox_notify_wait(adapter);
  731. if (!status) {
  732. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  733. txq->id = le16_to_cpu(resp->cid);
  734. txq->created = true;
  735. }
  736. mutex_unlock(&adapter->mbox_lock);
  737. return status;
  738. }
  739. /* Uses mbox */
  740. int be_cmd_rxq_create(struct be_adapter *adapter,
  741. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  742. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  743. {
  744. struct be_mcc_wrb *wrb;
  745. struct be_cmd_req_eth_rx_create *req;
  746. struct be_dma_mem *q_mem = &rxq->dma_mem;
  747. int status;
  748. if (mutex_lock_interruptible(&adapter->mbox_lock))
  749. return -1;
  750. wrb = wrb_from_mbox(adapter);
  751. req = embedded_payload(wrb);
  752. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  753. OPCODE_ETH_RX_CREATE);
  754. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  755. sizeof(*req));
  756. req->cq_id = cpu_to_le16(cq_id);
  757. req->frag_size = fls(frag_size) - 1;
  758. req->num_pages = 2;
  759. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  760. req->interface_id = cpu_to_le32(if_id);
  761. req->max_frame_size = cpu_to_le16(max_frame_size);
  762. req->rss_queue = cpu_to_le32(rss);
  763. status = be_mbox_notify_wait(adapter);
  764. if (!status) {
  765. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  766. rxq->id = le16_to_cpu(resp->id);
  767. rxq->created = true;
  768. *rss_id = resp->rss_id;
  769. }
  770. mutex_unlock(&adapter->mbox_lock);
  771. return status;
  772. }
  773. /* Generic destroyer function for all types of queues
  774. * Uses Mbox
  775. */
  776. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  777. int queue_type)
  778. {
  779. struct be_mcc_wrb *wrb;
  780. struct be_cmd_req_q_destroy *req;
  781. u8 subsys = 0, opcode = 0;
  782. int status;
  783. if (adapter->eeh_err)
  784. return -EIO;
  785. if (mutex_lock_interruptible(&adapter->mbox_lock))
  786. return -1;
  787. wrb = wrb_from_mbox(adapter);
  788. req = embedded_payload(wrb);
  789. switch (queue_type) {
  790. case QTYPE_EQ:
  791. subsys = CMD_SUBSYSTEM_COMMON;
  792. opcode = OPCODE_COMMON_EQ_DESTROY;
  793. break;
  794. case QTYPE_CQ:
  795. subsys = CMD_SUBSYSTEM_COMMON;
  796. opcode = OPCODE_COMMON_CQ_DESTROY;
  797. break;
  798. case QTYPE_TXQ:
  799. subsys = CMD_SUBSYSTEM_ETH;
  800. opcode = OPCODE_ETH_TX_DESTROY;
  801. break;
  802. case QTYPE_RXQ:
  803. subsys = CMD_SUBSYSTEM_ETH;
  804. opcode = OPCODE_ETH_RX_DESTROY;
  805. break;
  806. case QTYPE_MCCQ:
  807. subsys = CMD_SUBSYSTEM_COMMON;
  808. opcode = OPCODE_COMMON_MCC_DESTROY;
  809. break;
  810. default:
  811. BUG();
  812. }
  813. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
  814. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  815. req->id = cpu_to_le16(q->id);
  816. status = be_mbox_notify_wait(adapter);
  817. mutex_unlock(&adapter->mbox_lock);
  818. return status;
  819. }
  820. /* Create an rx filtering policy configuration on an i/f
  821. * Uses mbox
  822. */
  823. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  824. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
  825. u32 domain)
  826. {
  827. struct be_mcc_wrb *wrb;
  828. struct be_cmd_req_if_create *req;
  829. int status;
  830. if (mutex_lock_interruptible(&adapter->mbox_lock))
  831. return -1;
  832. wrb = wrb_from_mbox(adapter);
  833. req = embedded_payload(wrb);
  834. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  835. OPCODE_COMMON_NTWK_INTERFACE_CREATE);
  836. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  837. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  838. req->hdr.domain = domain;
  839. req->capability_flags = cpu_to_le32(cap_flags);
  840. req->enable_flags = cpu_to_le32(en_flags);
  841. req->pmac_invalid = pmac_invalid;
  842. if (!pmac_invalid)
  843. memcpy(req->mac_addr, mac, ETH_ALEN);
  844. status = be_mbox_notify_wait(adapter);
  845. if (!status) {
  846. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  847. *if_handle = le32_to_cpu(resp->interface_id);
  848. if (!pmac_invalid)
  849. *pmac_id = le32_to_cpu(resp->pmac_id);
  850. }
  851. mutex_unlock(&adapter->mbox_lock);
  852. return status;
  853. }
  854. /* Uses mbox */
  855. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
  856. {
  857. struct be_mcc_wrb *wrb;
  858. struct be_cmd_req_if_destroy *req;
  859. int status;
  860. if (adapter->eeh_err)
  861. return -EIO;
  862. if (mutex_lock_interruptible(&adapter->mbox_lock))
  863. return -1;
  864. wrb = wrb_from_mbox(adapter);
  865. req = embedded_payload(wrb);
  866. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  867. OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
  868. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  869. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  870. req->hdr.domain = domain;
  871. req->interface_id = cpu_to_le32(interface_id);
  872. status = be_mbox_notify_wait(adapter);
  873. mutex_unlock(&adapter->mbox_lock);
  874. return status;
  875. }
  876. /* Get stats is a non embedded command: the request is not embedded inside
  877. * WRB but is a separate dma memory block
  878. * Uses asynchronous MCC
  879. */
  880. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  881. {
  882. struct be_mcc_wrb *wrb;
  883. struct be_cmd_req_get_stats *req;
  884. struct be_sge *sge;
  885. int status = 0;
  886. spin_lock_bh(&adapter->mcc_lock);
  887. wrb = wrb_from_mccq(adapter);
  888. if (!wrb) {
  889. status = -EBUSY;
  890. goto err;
  891. }
  892. req = nonemb_cmd->va;
  893. sge = nonembedded_sgl(wrb);
  894. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  895. OPCODE_ETH_GET_STATISTICS);
  896. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  897. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  898. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  899. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  900. sge->len = cpu_to_le32(nonemb_cmd->size);
  901. be_mcc_notify(adapter);
  902. adapter->stats_cmd_sent = true;
  903. err:
  904. spin_unlock_bh(&adapter->mcc_lock);
  905. return status;
  906. }
  907. /* Uses synchronous mcc */
  908. int be_cmd_link_status_query(struct be_adapter *adapter,
  909. bool *link_up, u8 *mac_speed, u16 *link_speed)
  910. {
  911. struct be_mcc_wrb *wrb;
  912. struct be_cmd_req_link_status *req;
  913. int status;
  914. spin_lock_bh(&adapter->mcc_lock);
  915. wrb = wrb_from_mccq(adapter);
  916. if (!wrb) {
  917. status = -EBUSY;
  918. goto err;
  919. }
  920. req = embedded_payload(wrb);
  921. *link_up = false;
  922. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  923. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
  924. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  925. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  926. status = be_mcc_notify_wait(adapter);
  927. if (!status) {
  928. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  929. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  930. *link_up = true;
  931. *link_speed = le16_to_cpu(resp->link_speed);
  932. *mac_speed = resp->mac_speed;
  933. }
  934. }
  935. err:
  936. spin_unlock_bh(&adapter->mcc_lock);
  937. return status;
  938. }
  939. /* Uses Mbox */
  940. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  941. {
  942. struct be_mcc_wrb *wrb;
  943. struct be_cmd_req_get_fw_version *req;
  944. int status;
  945. if (mutex_lock_interruptible(&adapter->mbox_lock))
  946. return -1;
  947. wrb = wrb_from_mbox(adapter);
  948. req = embedded_payload(wrb);
  949. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  950. OPCODE_COMMON_GET_FW_VERSION);
  951. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  952. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  953. status = be_mbox_notify_wait(adapter);
  954. if (!status) {
  955. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  956. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  957. }
  958. mutex_unlock(&adapter->mbox_lock);
  959. return status;
  960. }
  961. /* set the EQ delay interval of an EQ to specified value
  962. * Uses async mcc
  963. */
  964. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  965. {
  966. struct be_mcc_wrb *wrb;
  967. struct be_cmd_req_modify_eq_delay *req;
  968. int status = 0;
  969. spin_lock_bh(&adapter->mcc_lock);
  970. wrb = wrb_from_mccq(adapter);
  971. if (!wrb) {
  972. status = -EBUSY;
  973. goto err;
  974. }
  975. req = embedded_payload(wrb);
  976. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  977. OPCODE_COMMON_MODIFY_EQ_DELAY);
  978. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  979. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  980. req->num_eq = cpu_to_le32(1);
  981. req->delay[0].eq_id = cpu_to_le32(eq_id);
  982. req->delay[0].phase = 0;
  983. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  984. be_mcc_notify(adapter);
  985. err:
  986. spin_unlock_bh(&adapter->mcc_lock);
  987. return status;
  988. }
  989. /* Uses sycnhronous mcc */
  990. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  991. u32 num, bool untagged, bool promiscuous)
  992. {
  993. struct be_mcc_wrb *wrb;
  994. struct be_cmd_req_vlan_config *req;
  995. int status;
  996. spin_lock_bh(&adapter->mcc_lock);
  997. wrb = wrb_from_mccq(adapter);
  998. if (!wrb) {
  999. status = -EBUSY;
  1000. goto err;
  1001. }
  1002. req = embedded_payload(wrb);
  1003. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1004. OPCODE_COMMON_NTWK_VLAN_CONFIG);
  1005. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1006. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  1007. req->interface_id = if_id;
  1008. req->promiscuous = promiscuous;
  1009. req->untagged = untagged;
  1010. req->num_vlan = num;
  1011. if (!promiscuous) {
  1012. memcpy(req->normal_vlan, vtag_array,
  1013. req->num_vlan * sizeof(vtag_array[0]));
  1014. }
  1015. status = be_mcc_notify_wait(adapter);
  1016. err:
  1017. spin_unlock_bh(&adapter->mcc_lock);
  1018. return status;
  1019. }
  1020. /* Uses MCC for this command as it may be called in BH context
  1021. * Uses synchronous mcc
  1022. */
  1023. int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
  1024. {
  1025. struct be_mcc_wrb *wrb;
  1026. struct be_cmd_req_promiscuous_config *req;
  1027. int status;
  1028. spin_lock_bh(&adapter->mcc_lock);
  1029. wrb = wrb_from_mccq(adapter);
  1030. if (!wrb) {
  1031. status = -EBUSY;
  1032. goto err;
  1033. }
  1034. req = embedded_payload(wrb);
  1035. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
  1036. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1037. OPCODE_ETH_PROMISCUOUS, sizeof(*req));
  1038. /* In FW versions X.102.149/X.101.487 and later,
  1039. * the port setting associated only with the
  1040. * issuing pci function will take effect
  1041. */
  1042. if (port_num)
  1043. req->port1_promiscuous = en;
  1044. else
  1045. req->port0_promiscuous = en;
  1046. status = be_mcc_notify_wait(adapter);
  1047. err:
  1048. spin_unlock_bh(&adapter->mcc_lock);
  1049. return status;
  1050. }
  1051. /*
  1052. * Uses MCC for this command as it may be called in BH context
  1053. * (mc == NULL) => multicast promiscous
  1054. */
  1055. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  1056. struct net_device *netdev, struct be_dma_mem *mem)
  1057. {
  1058. struct be_mcc_wrb *wrb;
  1059. struct be_cmd_req_mcast_mac_config *req = mem->va;
  1060. struct be_sge *sge;
  1061. int status;
  1062. spin_lock_bh(&adapter->mcc_lock);
  1063. wrb = wrb_from_mccq(adapter);
  1064. if (!wrb) {
  1065. status = -EBUSY;
  1066. goto err;
  1067. }
  1068. sge = nonembedded_sgl(wrb);
  1069. memset(req, 0, sizeof(*req));
  1070. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1071. OPCODE_COMMON_NTWK_MULTICAST_SET);
  1072. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  1073. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  1074. sge->len = cpu_to_le32(mem->size);
  1075. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1076. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  1077. req->interface_id = if_id;
  1078. if (netdev) {
  1079. int i;
  1080. struct netdev_hw_addr *ha;
  1081. req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
  1082. i = 0;
  1083. netdev_for_each_mc_addr(ha, netdev)
  1084. memcpy(req->mac[i++].byte, ha->addr, ETH_ALEN);
  1085. } else {
  1086. req->promiscuous = 1;
  1087. }
  1088. status = be_mcc_notify_wait(adapter);
  1089. err:
  1090. spin_unlock_bh(&adapter->mcc_lock);
  1091. return status;
  1092. }
  1093. /* Uses synchrounous mcc */
  1094. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1095. {
  1096. struct be_mcc_wrb *wrb;
  1097. struct be_cmd_req_set_flow_control *req;
  1098. int status;
  1099. spin_lock_bh(&adapter->mcc_lock);
  1100. wrb = wrb_from_mccq(adapter);
  1101. if (!wrb) {
  1102. status = -EBUSY;
  1103. goto err;
  1104. }
  1105. req = embedded_payload(wrb);
  1106. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1107. OPCODE_COMMON_SET_FLOW_CONTROL);
  1108. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1109. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  1110. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1111. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1112. status = be_mcc_notify_wait(adapter);
  1113. err:
  1114. spin_unlock_bh(&adapter->mcc_lock);
  1115. return status;
  1116. }
  1117. /* Uses sycn mcc */
  1118. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1119. {
  1120. struct be_mcc_wrb *wrb;
  1121. struct be_cmd_req_get_flow_control *req;
  1122. int status;
  1123. spin_lock_bh(&adapter->mcc_lock);
  1124. wrb = wrb_from_mccq(adapter);
  1125. if (!wrb) {
  1126. status = -EBUSY;
  1127. goto err;
  1128. }
  1129. req = embedded_payload(wrb);
  1130. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1131. OPCODE_COMMON_GET_FLOW_CONTROL);
  1132. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1133. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  1134. status = be_mcc_notify_wait(adapter);
  1135. if (!status) {
  1136. struct be_cmd_resp_get_flow_control *resp =
  1137. embedded_payload(wrb);
  1138. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1139. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1140. }
  1141. err:
  1142. spin_unlock_bh(&adapter->mcc_lock);
  1143. return status;
  1144. }
  1145. /* Uses mbox */
  1146. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1147. u32 *mode, u32 *caps)
  1148. {
  1149. struct be_mcc_wrb *wrb;
  1150. struct be_cmd_req_query_fw_cfg *req;
  1151. int status;
  1152. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1153. return -1;
  1154. wrb = wrb_from_mbox(adapter);
  1155. req = embedded_payload(wrb);
  1156. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1157. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
  1158. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1159. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  1160. status = be_mbox_notify_wait(adapter);
  1161. if (!status) {
  1162. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1163. *port_num = le32_to_cpu(resp->phys_port);
  1164. *mode = le32_to_cpu(resp->function_mode);
  1165. *caps = le32_to_cpu(resp->function_caps);
  1166. }
  1167. mutex_unlock(&adapter->mbox_lock);
  1168. return status;
  1169. }
  1170. /* Uses mbox */
  1171. int be_cmd_reset_function(struct be_adapter *adapter)
  1172. {
  1173. struct be_mcc_wrb *wrb;
  1174. struct be_cmd_req_hdr *req;
  1175. int status;
  1176. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1177. return -1;
  1178. wrb = wrb_from_mbox(adapter);
  1179. req = embedded_payload(wrb);
  1180. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1181. OPCODE_COMMON_FUNCTION_RESET);
  1182. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1183. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  1184. status = be_mbox_notify_wait(adapter);
  1185. mutex_unlock(&adapter->mbox_lock);
  1186. return status;
  1187. }
  1188. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1189. {
  1190. struct be_mcc_wrb *wrb;
  1191. struct be_cmd_req_rss_config *req;
  1192. u32 myhash[10];
  1193. int status;
  1194. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1195. return -1;
  1196. wrb = wrb_from_mbox(adapter);
  1197. req = embedded_payload(wrb);
  1198. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1199. OPCODE_ETH_RSS_CONFIG);
  1200. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1201. OPCODE_ETH_RSS_CONFIG, sizeof(*req));
  1202. req->if_id = cpu_to_le32(adapter->if_handle);
  1203. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1204. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1205. memcpy(req->cpu_table, rsstable, table_size);
  1206. memcpy(req->hash, myhash, sizeof(myhash));
  1207. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1208. status = be_mbox_notify_wait(adapter);
  1209. mutex_unlock(&adapter->mbox_lock);
  1210. return status;
  1211. }
  1212. /* Uses sync mcc */
  1213. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1214. u8 bcn, u8 sts, u8 state)
  1215. {
  1216. struct be_mcc_wrb *wrb;
  1217. struct be_cmd_req_enable_disable_beacon *req;
  1218. int status;
  1219. spin_lock_bh(&adapter->mcc_lock);
  1220. wrb = wrb_from_mccq(adapter);
  1221. if (!wrb) {
  1222. status = -EBUSY;
  1223. goto err;
  1224. }
  1225. req = embedded_payload(wrb);
  1226. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1227. OPCODE_COMMON_ENABLE_DISABLE_BEACON);
  1228. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1229. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1230. req->port_num = port_num;
  1231. req->beacon_state = state;
  1232. req->beacon_duration = bcn;
  1233. req->status_duration = sts;
  1234. status = be_mcc_notify_wait(adapter);
  1235. err:
  1236. spin_unlock_bh(&adapter->mcc_lock);
  1237. return status;
  1238. }
  1239. /* Uses sync mcc */
  1240. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1241. {
  1242. struct be_mcc_wrb *wrb;
  1243. struct be_cmd_req_get_beacon_state *req;
  1244. int status;
  1245. spin_lock_bh(&adapter->mcc_lock);
  1246. wrb = wrb_from_mccq(adapter);
  1247. if (!wrb) {
  1248. status = -EBUSY;
  1249. goto err;
  1250. }
  1251. req = embedded_payload(wrb);
  1252. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1253. OPCODE_COMMON_GET_BEACON_STATE);
  1254. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1255. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1256. req->port_num = port_num;
  1257. status = be_mcc_notify_wait(adapter);
  1258. if (!status) {
  1259. struct be_cmd_resp_get_beacon_state *resp =
  1260. embedded_payload(wrb);
  1261. *state = resp->beacon_state;
  1262. }
  1263. err:
  1264. spin_unlock_bh(&adapter->mcc_lock);
  1265. return status;
  1266. }
  1267. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1268. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1269. {
  1270. struct be_mcc_wrb *wrb;
  1271. struct be_cmd_write_flashrom *req;
  1272. struct be_sge *sge;
  1273. int status;
  1274. spin_lock_bh(&adapter->mcc_lock);
  1275. adapter->flash_status = 0;
  1276. wrb = wrb_from_mccq(adapter);
  1277. if (!wrb) {
  1278. status = -EBUSY;
  1279. goto err_unlock;
  1280. }
  1281. req = cmd->va;
  1282. sge = nonembedded_sgl(wrb);
  1283. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1284. OPCODE_COMMON_WRITE_FLASHROM);
  1285. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1286. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1287. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1288. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1289. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1290. sge->len = cpu_to_le32(cmd->size);
  1291. req->params.op_type = cpu_to_le32(flash_type);
  1292. req->params.op_code = cpu_to_le32(flash_opcode);
  1293. req->params.data_buf_size = cpu_to_le32(buf_size);
  1294. be_mcc_notify(adapter);
  1295. spin_unlock_bh(&adapter->mcc_lock);
  1296. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1297. msecs_to_jiffies(12000)))
  1298. status = -1;
  1299. else
  1300. status = adapter->flash_status;
  1301. return status;
  1302. err_unlock:
  1303. spin_unlock_bh(&adapter->mcc_lock);
  1304. return status;
  1305. }
  1306. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1307. int offset)
  1308. {
  1309. struct be_mcc_wrb *wrb;
  1310. struct be_cmd_write_flashrom *req;
  1311. int status;
  1312. spin_lock_bh(&adapter->mcc_lock);
  1313. wrb = wrb_from_mccq(adapter);
  1314. if (!wrb) {
  1315. status = -EBUSY;
  1316. goto err;
  1317. }
  1318. req = embedded_payload(wrb);
  1319. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
  1320. OPCODE_COMMON_READ_FLASHROM);
  1321. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1322. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1323. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1324. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1325. req->params.offset = cpu_to_le32(offset);
  1326. req->params.data_buf_size = cpu_to_le32(0x4);
  1327. status = be_mcc_notify_wait(adapter);
  1328. if (!status)
  1329. memcpy(flashed_crc, req->params.data_buf, 4);
  1330. err:
  1331. spin_unlock_bh(&adapter->mcc_lock);
  1332. return status;
  1333. }
  1334. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1335. struct be_dma_mem *nonemb_cmd)
  1336. {
  1337. struct be_mcc_wrb *wrb;
  1338. struct be_cmd_req_acpi_wol_magic_config *req;
  1339. struct be_sge *sge;
  1340. int status;
  1341. spin_lock_bh(&adapter->mcc_lock);
  1342. wrb = wrb_from_mccq(adapter);
  1343. if (!wrb) {
  1344. status = -EBUSY;
  1345. goto err;
  1346. }
  1347. req = nonemb_cmd->va;
  1348. sge = nonembedded_sgl(wrb);
  1349. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1350. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
  1351. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1352. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
  1353. memcpy(req->magic_mac, mac, ETH_ALEN);
  1354. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1355. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1356. sge->len = cpu_to_le32(nonemb_cmd->size);
  1357. status = be_mcc_notify_wait(adapter);
  1358. err:
  1359. spin_unlock_bh(&adapter->mcc_lock);
  1360. return status;
  1361. }
  1362. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1363. u8 loopback_type, u8 enable)
  1364. {
  1365. struct be_mcc_wrb *wrb;
  1366. struct be_cmd_req_set_lmode *req;
  1367. int status;
  1368. spin_lock_bh(&adapter->mcc_lock);
  1369. wrb = wrb_from_mccq(adapter);
  1370. if (!wrb) {
  1371. status = -EBUSY;
  1372. goto err;
  1373. }
  1374. req = embedded_payload(wrb);
  1375. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1376. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
  1377. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1378. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  1379. sizeof(*req));
  1380. req->src_port = port_num;
  1381. req->dest_port = port_num;
  1382. req->loopback_type = loopback_type;
  1383. req->loopback_state = enable;
  1384. status = be_mcc_notify_wait(adapter);
  1385. err:
  1386. spin_unlock_bh(&adapter->mcc_lock);
  1387. return status;
  1388. }
  1389. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1390. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1391. {
  1392. struct be_mcc_wrb *wrb;
  1393. struct be_cmd_req_loopback_test *req;
  1394. int status;
  1395. spin_lock_bh(&adapter->mcc_lock);
  1396. wrb = wrb_from_mccq(adapter);
  1397. if (!wrb) {
  1398. status = -EBUSY;
  1399. goto err;
  1400. }
  1401. req = embedded_payload(wrb);
  1402. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1403. OPCODE_LOWLEVEL_LOOPBACK_TEST);
  1404. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1405. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
  1406. req->hdr.timeout = cpu_to_le32(4);
  1407. req->pattern = cpu_to_le64(pattern);
  1408. req->src_port = cpu_to_le32(port_num);
  1409. req->dest_port = cpu_to_le32(port_num);
  1410. req->pkt_size = cpu_to_le32(pkt_size);
  1411. req->num_pkts = cpu_to_le32(num_pkts);
  1412. req->loopback_type = cpu_to_le32(loopback_type);
  1413. status = be_mcc_notify_wait(adapter);
  1414. if (!status) {
  1415. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1416. status = le32_to_cpu(resp->status);
  1417. }
  1418. err:
  1419. spin_unlock_bh(&adapter->mcc_lock);
  1420. return status;
  1421. }
  1422. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1423. u32 byte_cnt, struct be_dma_mem *cmd)
  1424. {
  1425. struct be_mcc_wrb *wrb;
  1426. struct be_cmd_req_ddrdma_test *req;
  1427. struct be_sge *sge;
  1428. int status;
  1429. int i, j = 0;
  1430. spin_lock_bh(&adapter->mcc_lock);
  1431. wrb = wrb_from_mccq(adapter);
  1432. if (!wrb) {
  1433. status = -EBUSY;
  1434. goto err;
  1435. }
  1436. req = cmd->va;
  1437. sge = nonembedded_sgl(wrb);
  1438. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1439. OPCODE_LOWLEVEL_HOST_DDR_DMA);
  1440. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1441. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
  1442. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1443. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1444. sge->len = cpu_to_le32(cmd->size);
  1445. req->pattern = cpu_to_le64(pattern);
  1446. req->byte_count = cpu_to_le32(byte_cnt);
  1447. for (i = 0; i < byte_cnt; i++) {
  1448. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1449. j++;
  1450. if (j > 7)
  1451. j = 0;
  1452. }
  1453. status = be_mcc_notify_wait(adapter);
  1454. if (!status) {
  1455. struct be_cmd_resp_ddrdma_test *resp;
  1456. resp = cmd->va;
  1457. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1458. resp->snd_err) {
  1459. status = -1;
  1460. }
  1461. }
  1462. err:
  1463. spin_unlock_bh(&adapter->mcc_lock);
  1464. return status;
  1465. }
  1466. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1467. struct be_dma_mem *nonemb_cmd)
  1468. {
  1469. struct be_mcc_wrb *wrb;
  1470. struct be_cmd_req_seeprom_read *req;
  1471. struct be_sge *sge;
  1472. int status;
  1473. spin_lock_bh(&adapter->mcc_lock);
  1474. wrb = wrb_from_mccq(adapter);
  1475. if (!wrb) {
  1476. status = -EBUSY;
  1477. goto err;
  1478. }
  1479. req = nonemb_cmd->va;
  1480. sge = nonembedded_sgl(wrb);
  1481. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1482. OPCODE_COMMON_SEEPROM_READ);
  1483. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1484. OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
  1485. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1486. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1487. sge->len = cpu_to_le32(nonemb_cmd->size);
  1488. status = be_mcc_notify_wait(adapter);
  1489. err:
  1490. spin_unlock_bh(&adapter->mcc_lock);
  1491. return status;
  1492. }
  1493. int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
  1494. {
  1495. struct be_mcc_wrb *wrb;
  1496. struct be_cmd_req_get_phy_info *req;
  1497. struct be_sge *sge;
  1498. int status;
  1499. spin_lock_bh(&adapter->mcc_lock);
  1500. wrb = wrb_from_mccq(adapter);
  1501. if (!wrb) {
  1502. status = -EBUSY;
  1503. goto err;
  1504. }
  1505. req = cmd->va;
  1506. sge = nonembedded_sgl(wrb);
  1507. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1508. OPCODE_COMMON_GET_PHY_DETAILS);
  1509. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1510. OPCODE_COMMON_GET_PHY_DETAILS,
  1511. sizeof(*req));
  1512. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1513. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1514. sge->len = cpu_to_le32(cmd->size);
  1515. status = be_mcc_notify_wait(adapter);
  1516. err:
  1517. spin_unlock_bh(&adapter->mcc_lock);
  1518. return status;
  1519. }
  1520. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1521. {
  1522. struct be_mcc_wrb *wrb;
  1523. struct be_cmd_req_set_qos *req;
  1524. int status;
  1525. spin_lock_bh(&adapter->mcc_lock);
  1526. wrb = wrb_from_mccq(adapter);
  1527. if (!wrb) {
  1528. status = -EBUSY;
  1529. goto err;
  1530. }
  1531. req = embedded_payload(wrb);
  1532. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1533. OPCODE_COMMON_SET_QOS);
  1534. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1535. OPCODE_COMMON_SET_QOS, sizeof(*req));
  1536. req->hdr.domain = domain;
  1537. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1538. req->max_bps_nic = cpu_to_le32(bps);
  1539. status = be_mcc_notify_wait(adapter);
  1540. err:
  1541. spin_unlock_bh(&adapter->mcc_lock);
  1542. return status;
  1543. }