wm8990.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645
  1. /*
  2. * wm8990.c -- WM8990 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008 Wolfson Microelectronics PLC.
  5. * Author: Liam Girdwood <lrg@slimlogic.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <sound/core.h>
  21. #include <sound/pcm.h>
  22. #include <sound/pcm_params.h>
  23. #include <sound/soc.h>
  24. #include <sound/soc-dapm.h>
  25. #include <sound/initval.h>
  26. #include <sound/tlv.h>
  27. #include <asm/div64.h>
  28. #include "wm8990.h"
  29. #define WM8990_VERSION "0.2"
  30. /* codec private data */
  31. struct wm8990_priv {
  32. unsigned int sysclk;
  33. unsigned int pcmclk;
  34. };
  35. /*
  36. * wm8990 register cache. Note that register 0 is not included in the
  37. * cache.
  38. */
  39. static const u16 wm8990_reg[] = {
  40. 0x8990, /* R0 - Reset */
  41. 0x0000, /* R1 - Power Management (1) */
  42. 0x6000, /* R2 - Power Management (2) */
  43. 0x0000, /* R3 - Power Management (3) */
  44. 0x4050, /* R4 - Audio Interface (1) */
  45. 0x4000, /* R5 - Audio Interface (2) */
  46. 0x01C8, /* R6 - Clocking (1) */
  47. 0x0000, /* R7 - Clocking (2) */
  48. 0x0040, /* R8 - Audio Interface (3) */
  49. 0x0040, /* R9 - Audio Interface (4) */
  50. 0x0004, /* R10 - DAC CTRL */
  51. 0x00C0, /* R11 - Left DAC Digital Volume */
  52. 0x00C0, /* R12 - Right DAC Digital Volume */
  53. 0x0000, /* R13 - Digital Side Tone */
  54. 0x0100, /* R14 - ADC CTRL */
  55. 0x00C0, /* R15 - Left ADC Digital Volume */
  56. 0x00C0, /* R16 - Right ADC Digital Volume */
  57. 0x0000, /* R17 */
  58. 0x0000, /* R18 - GPIO CTRL 1 */
  59. 0x1000, /* R19 - GPIO1 & GPIO2 */
  60. 0x1010, /* R20 - GPIO3 & GPIO4 */
  61. 0x1010, /* R21 - GPIO5 & GPIO6 */
  62. 0x8000, /* R22 - GPIOCTRL 2 */
  63. 0x0800, /* R23 - GPIO_POL */
  64. 0x008B, /* R24 - Left Line Input 1&2 Volume */
  65. 0x008B, /* R25 - Left Line Input 3&4 Volume */
  66. 0x008B, /* R26 - Right Line Input 1&2 Volume */
  67. 0x008B, /* R27 - Right Line Input 3&4 Volume */
  68. 0x0000, /* R28 - Left Output Volume */
  69. 0x0000, /* R29 - Right Output Volume */
  70. 0x0066, /* R30 - Line Outputs Volume */
  71. 0x0022, /* R31 - Out3/4 Volume */
  72. 0x0079, /* R32 - Left OPGA Volume */
  73. 0x0079, /* R33 - Right OPGA Volume */
  74. 0x0003, /* R34 - Speaker Volume */
  75. 0x0003, /* R35 - ClassD1 */
  76. 0x0000, /* R36 */
  77. 0x0100, /* R37 - ClassD3 */
  78. 0x0079, /* R38 - ClassD4 */
  79. 0x0000, /* R39 - Input Mixer1 */
  80. 0x0000, /* R40 - Input Mixer2 */
  81. 0x0000, /* R41 - Input Mixer3 */
  82. 0x0000, /* R42 - Input Mixer4 */
  83. 0x0000, /* R43 - Input Mixer5 */
  84. 0x0000, /* R44 - Input Mixer6 */
  85. 0x0000, /* R45 - Output Mixer1 */
  86. 0x0000, /* R46 - Output Mixer2 */
  87. 0x0000, /* R47 - Output Mixer3 */
  88. 0x0000, /* R48 - Output Mixer4 */
  89. 0x0000, /* R49 - Output Mixer5 */
  90. 0x0000, /* R50 - Output Mixer6 */
  91. 0x0180, /* R51 - Out3/4 Mixer */
  92. 0x0000, /* R52 - Line Mixer1 */
  93. 0x0000, /* R53 - Line Mixer2 */
  94. 0x0000, /* R54 - Speaker Mixer */
  95. 0x0000, /* R55 - Additional Control */
  96. 0x0000, /* R56 - AntiPOP1 */
  97. 0x0000, /* R57 - AntiPOP2 */
  98. 0x0000, /* R58 - MICBIAS */
  99. 0x0000, /* R59 */
  100. 0x0008, /* R60 - PLL1 */
  101. 0x0031, /* R61 - PLL2 */
  102. 0x0026, /* R62 - PLL3 */
  103. 0x0000, /* R63 - Driver internal */
  104. };
  105. /*
  106. * read wm8990 register cache
  107. */
  108. static inline unsigned int wm8990_read_reg_cache(struct snd_soc_codec *codec,
  109. unsigned int reg)
  110. {
  111. u16 *cache = codec->reg_cache;
  112. BUG_ON(reg >= ARRAY_SIZE(wm8990_reg));
  113. return cache[reg];
  114. }
  115. /*
  116. * write wm8990 register cache
  117. */
  118. static inline void wm8990_write_reg_cache(struct snd_soc_codec *codec,
  119. unsigned int reg, unsigned int value)
  120. {
  121. u16 *cache = codec->reg_cache;
  122. /* Reset register and reserved registers are uncached */
  123. if (reg == 0 || reg >= ARRAY_SIZE(wm8990_reg))
  124. return;
  125. cache[reg] = value;
  126. }
  127. /*
  128. * write to the wm8990 register space
  129. */
  130. static int wm8990_write(struct snd_soc_codec *codec, unsigned int reg,
  131. unsigned int value)
  132. {
  133. u8 data[3];
  134. data[0] = reg & 0xFF;
  135. data[1] = (value >> 8) & 0xFF;
  136. data[2] = value & 0xFF;
  137. wm8990_write_reg_cache(codec, reg, value);
  138. if (codec->hw_write(codec->control_data, data, 3) == 2)
  139. return 0;
  140. else
  141. return -EIO;
  142. }
  143. #define wm8990_reset(c) wm8990_write(c, WM8990_RESET, 0)
  144. static const DECLARE_TLV_DB_LINEAR(rec_mix_tlv, -1500, 600);
  145. static const DECLARE_TLV_DB_LINEAR(in_pga_tlv, -1650, 3000);
  146. static const DECLARE_TLV_DB_LINEAR(out_mix_tlv, 0, -2100);
  147. static const DECLARE_TLV_DB_LINEAR(out_pga_tlv, -7300, 600);
  148. static const DECLARE_TLV_DB_LINEAR(out_omix_tlv, -600, 0);
  149. static const DECLARE_TLV_DB_LINEAR(out_dac_tlv, -7163, 0);
  150. static const DECLARE_TLV_DB_LINEAR(in_adc_tlv, -7163, 1763);
  151. static const DECLARE_TLV_DB_LINEAR(out_sidetone_tlv, -3600, 0);
  152. static int wm899x_outpga_put_volsw_vu(struct snd_kcontrol *kcontrol,
  153. struct snd_ctl_elem_value *ucontrol)
  154. {
  155. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  156. int reg = kcontrol->private_value & 0xff;
  157. int ret;
  158. u16 val;
  159. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  160. if (ret < 0)
  161. return ret;
  162. /* now hit the volume update bits (always bit 8) */
  163. val = wm8990_read_reg_cache(codec, reg);
  164. return wm8990_write(codec, reg, val | 0x0100);
  165. }
  166. #define SOC_WM899X_OUTPGA_SINGLE_R_TLV(xname, reg, shift, max, invert,\
  167. tlv_array) {\
  168. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  169. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  170. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  171. .tlv.p = (tlv_array), \
  172. .info = snd_soc_info_volsw, \
  173. .get = snd_soc_get_volsw, .put = wm899x_outpga_put_volsw_vu, \
  174. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  175. static const char *wm8990_digital_sidetone[] =
  176. {"None", "Left ADC", "Right ADC", "Reserved"};
  177. static const struct soc_enum wm8990_left_digital_sidetone_enum =
  178. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  179. WM8990_ADC_TO_DACL_SHIFT,
  180. WM8990_ADC_TO_DACL_MASK,
  181. wm8990_digital_sidetone);
  182. static const struct soc_enum wm8990_right_digital_sidetone_enum =
  183. SOC_ENUM_SINGLE(WM8990_DIGITAL_SIDE_TONE,
  184. WM8990_ADC_TO_DACR_SHIFT,
  185. WM8990_ADC_TO_DACR_MASK,
  186. wm8990_digital_sidetone);
  187. static const char *wm8990_adcmode[] =
  188. {"Hi-fi mode", "Voice mode 1", "Voice mode 2", "Voice mode 3"};
  189. static const struct soc_enum wm8990_right_adcmode_enum =
  190. SOC_ENUM_SINGLE(WM8990_ADC_CTRL,
  191. WM8990_ADC_HPF_CUT_SHIFT,
  192. WM8990_ADC_HPF_CUT_MASK,
  193. wm8990_adcmode);
  194. static const struct snd_kcontrol_new wm8990_snd_controls[] = {
  195. /* INMIXL */
  196. SOC_SINGLE("LIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L12MNBST_BIT, 1, 0),
  197. SOC_SINGLE("LIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_L34MNBST_BIT, 1, 0),
  198. /* INMIXR */
  199. SOC_SINGLE("RIN12 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R12MNBST_BIT, 1, 0),
  200. SOC_SINGLE("RIN34 PGA Boost", WM8990_INPUT_MIXER3, WM8990_R34MNBST_BIT, 1, 0),
  201. /* LOMIX */
  202. SOC_SINGLE_TLV("LOMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER3,
  203. WM8990_LLI3LOVOL_SHIFT, WM8990_LLI3LOVOL_MASK, 1, out_mix_tlv),
  204. SOC_SINGLE_TLV("LOMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  205. WM8990_LR12LOVOL_SHIFT, WM8990_LR12LOVOL_MASK, 1, out_mix_tlv),
  206. SOC_SINGLE_TLV("LOMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER3,
  207. WM8990_LL12LOVOL_SHIFT, WM8990_LL12LOVOL_MASK, 1, out_mix_tlv),
  208. SOC_SINGLE_TLV("LOMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER5,
  209. WM8990_LRI3LOVOL_SHIFT, WM8990_LRI3LOVOL_MASK, 1, out_mix_tlv),
  210. SOC_SINGLE_TLV("LOMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  211. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  212. SOC_SINGLE_TLV("LOMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER5,
  213. WM8990_LRBLOVOL_SHIFT, WM8990_LRBLOVOL_MASK, 1, out_mix_tlv),
  214. /* ROMIX */
  215. SOC_SINGLE_TLV("ROMIX RIN3 Bypass Volume", WM8990_OUTPUT_MIXER4,
  216. WM8990_RRI3ROVOL_SHIFT, WM8990_RRI3ROVOL_MASK, 1, out_mix_tlv),
  217. SOC_SINGLE_TLV("ROMIX LIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  218. WM8990_RL12ROVOL_SHIFT, WM8990_RL12ROVOL_MASK, 1, out_mix_tlv),
  219. SOC_SINGLE_TLV("ROMIX RIN12 PGA Bypass Volume", WM8990_OUTPUT_MIXER4,
  220. WM8990_RR12ROVOL_SHIFT, WM8990_RR12ROVOL_MASK, 1, out_mix_tlv),
  221. SOC_SINGLE_TLV("ROMIX LIN3 Bypass Volume", WM8990_OUTPUT_MIXER6,
  222. WM8990_RLI3ROVOL_SHIFT, WM8990_RLI3ROVOL_MASK, 1, out_mix_tlv),
  223. SOC_SINGLE_TLV("ROMIX AINLMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  224. WM8990_RLBROVOL_SHIFT, WM8990_RLBROVOL_MASK, 1, out_mix_tlv),
  225. SOC_SINGLE_TLV("ROMIX AINRMUX Bypass Volume", WM8990_OUTPUT_MIXER6,
  226. WM8990_RRBROVOL_SHIFT, WM8990_RRBROVOL_MASK, 1, out_mix_tlv),
  227. /* LOUT */
  228. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOUT Volume", WM8990_LEFT_OUTPUT_VOLUME,
  229. WM8990_LOUTVOL_SHIFT, WM8990_LOUTVOL_MASK, 0, out_pga_tlv),
  230. SOC_SINGLE("LOUT ZC", WM8990_LEFT_OUTPUT_VOLUME, WM8990_LOZC_BIT, 1, 0),
  231. /* ROUT */
  232. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROUT Volume", WM8990_RIGHT_OUTPUT_VOLUME,
  233. WM8990_ROUTVOL_SHIFT, WM8990_ROUTVOL_MASK, 0, out_pga_tlv),
  234. SOC_SINGLE("ROUT ZC", WM8990_RIGHT_OUTPUT_VOLUME, WM8990_ROZC_BIT, 1, 0),
  235. /* LOPGA */
  236. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LOPGA Volume", WM8990_LEFT_OPGA_VOLUME,
  237. WM8990_LOPGAVOL_SHIFT, WM8990_LOPGAVOL_MASK, 0, out_pga_tlv),
  238. SOC_SINGLE("LOPGA ZC Switch", WM8990_LEFT_OPGA_VOLUME,
  239. WM8990_LOPGAZC_BIT, 1, 0),
  240. /* ROPGA */
  241. SOC_WM899X_OUTPGA_SINGLE_R_TLV("ROPGA Volume", WM8990_RIGHT_OPGA_VOLUME,
  242. WM8990_ROPGAVOL_SHIFT, WM8990_ROPGAVOL_MASK, 0, out_pga_tlv),
  243. SOC_SINGLE("ROPGA ZC Switch", WM8990_RIGHT_OPGA_VOLUME,
  244. WM8990_ROPGAZC_BIT, 1, 0),
  245. SOC_SINGLE("LON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  246. WM8990_LONMUTE_BIT, 1, 0),
  247. SOC_SINGLE("LOP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  248. WM8990_LOPMUTE_BIT, 1, 0),
  249. SOC_SINGLE("LOP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  250. WM8990_LOATTN_BIT, 1, 0),
  251. SOC_SINGLE("RON Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  252. WM8990_RONMUTE_BIT, 1, 0),
  253. SOC_SINGLE("ROP Mute Switch", WM8990_LINE_OUTPUTS_VOLUME,
  254. WM8990_ROPMUTE_BIT, 1, 0),
  255. SOC_SINGLE("ROP Attenuation Switch", WM8990_LINE_OUTPUTS_VOLUME,
  256. WM8990_ROATTN_BIT, 1, 0),
  257. SOC_SINGLE("OUT3 Mute Switch", WM8990_OUT3_4_VOLUME,
  258. WM8990_OUT3MUTE_BIT, 1, 0),
  259. SOC_SINGLE("OUT3 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  260. WM8990_OUT3ATTN_BIT, 1, 0),
  261. SOC_SINGLE("OUT4 Mute Switch", WM8990_OUT3_4_VOLUME,
  262. WM8990_OUT4MUTE_BIT, 1, 0),
  263. SOC_SINGLE("OUT4 Attenuation Switch", WM8990_OUT3_4_VOLUME,
  264. WM8990_OUT4ATTN_BIT, 1, 0),
  265. SOC_SINGLE("Speaker Mode Switch", WM8990_CLASSD1,
  266. WM8990_CDMODE_BIT, 1, 0),
  267. SOC_SINGLE("Speaker Output Attenuation Volume", WM8990_SPEAKER_VOLUME,
  268. WM8990_SPKATTN_SHIFT, WM8990_SPKATTN_MASK, 0),
  269. SOC_SINGLE("Speaker DC Boost Volume", WM8990_CLASSD3,
  270. WM8990_DCGAIN_SHIFT, WM8990_DCGAIN_MASK, 0),
  271. SOC_SINGLE("Speaker AC Boost Volume", WM8990_CLASSD3,
  272. WM8990_ACGAIN_SHIFT, WM8990_ACGAIN_MASK, 0),
  273. SOC_SINGLE_TLV("Speaker Volume", WM8990_CLASSD4,
  274. WM8990_SPKVOL_SHIFT, WM8990_SPKVOL_MASK, 0, out_pga_tlv),
  275. SOC_SINGLE("Speaker ZC Switch", WM8990_CLASSD4,
  276. WM8990_SPKZC_SHIFT, WM8990_SPKZC_MASK, 0),
  277. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left DAC Digital Volume",
  278. WM8990_LEFT_DAC_DIGITAL_VOLUME,
  279. WM8990_DACL_VOL_SHIFT,
  280. WM8990_DACL_VOL_MASK,
  281. 0,
  282. out_dac_tlv),
  283. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right DAC Digital Volume",
  284. WM8990_RIGHT_DAC_DIGITAL_VOLUME,
  285. WM8990_DACR_VOL_SHIFT,
  286. WM8990_DACR_VOL_MASK,
  287. 0,
  288. out_dac_tlv),
  289. SOC_ENUM("Left Digital Sidetone", wm8990_left_digital_sidetone_enum),
  290. SOC_ENUM("Right Digital Sidetone", wm8990_right_digital_sidetone_enum),
  291. SOC_SINGLE_TLV("Left Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  292. WM8990_ADCL_DAC_SVOL_SHIFT, WM8990_ADCL_DAC_SVOL_MASK, 0,
  293. out_sidetone_tlv),
  294. SOC_SINGLE_TLV("Right Digital Sidetone Volume", WM8990_DIGITAL_SIDE_TONE,
  295. WM8990_ADCR_DAC_SVOL_SHIFT, WM8990_ADCR_DAC_SVOL_MASK, 0,
  296. out_sidetone_tlv),
  297. SOC_SINGLE("ADC Digital High Pass Filter Switch", WM8990_ADC_CTRL,
  298. WM8990_ADC_HPF_ENA_BIT, 1, 0),
  299. SOC_ENUM("ADC HPF Mode", wm8990_right_adcmode_enum),
  300. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Left ADC Digital Volume",
  301. WM8990_LEFT_ADC_DIGITAL_VOLUME,
  302. WM8990_ADCL_VOL_SHIFT,
  303. WM8990_ADCL_VOL_MASK,
  304. 0,
  305. in_adc_tlv),
  306. SOC_WM899X_OUTPGA_SINGLE_R_TLV("Right ADC Digital Volume",
  307. WM8990_RIGHT_ADC_DIGITAL_VOLUME,
  308. WM8990_ADCR_VOL_SHIFT,
  309. WM8990_ADCR_VOL_MASK,
  310. 0,
  311. in_adc_tlv),
  312. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN12 Volume",
  313. WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  314. WM8990_LIN12VOL_SHIFT,
  315. WM8990_LIN12VOL_MASK,
  316. 0,
  317. in_pga_tlv),
  318. SOC_SINGLE("LIN12 ZC Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  319. WM8990_LI12ZC_BIT, 1, 0),
  320. SOC_SINGLE("LIN12 Mute Switch", WM8990_LEFT_LINE_INPUT_1_2_VOLUME,
  321. WM8990_LI12MUTE_BIT, 1, 0),
  322. SOC_WM899X_OUTPGA_SINGLE_R_TLV("LIN34 Volume",
  323. WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  324. WM8990_LIN34VOL_SHIFT,
  325. WM8990_LIN34VOL_MASK,
  326. 0,
  327. in_pga_tlv),
  328. SOC_SINGLE("LIN34 ZC Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  329. WM8990_LI34ZC_BIT, 1, 0),
  330. SOC_SINGLE("LIN34 Mute Switch", WM8990_LEFT_LINE_INPUT_3_4_VOLUME,
  331. WM8990_LI34MUTE_BIT, 1, 0),
  332. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN12 Volume",
  333. WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  334. WM8990_RIN12VOL_SHIFT,
  335. WM8990_RIN12VOL_MASK,
  336. 0,
  337. in_pga_tlv),
  338. SOC_SINGLE("RIN12 ZC Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  339. WM8990_RI12ZC_BIT, 1, 0),
  340. SOC_SINGLE("RIN12 Mute Switch", WM8990_RIGHT_LINE_INPUT_1_2_VOLUME,
  341. WM8990_RI12MUTE_BIT, 1, 0),
  342. SOC_WM899X_OUTPGA_SINGLE_R_TLV("RIN34 Volume",
  343. WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  344. WM8990_RIN34VOL_SHIFT,
  345. WM8990_RIN34VOL_MASK,
  346. 0,
  347. in_pga_tlv),
  348. SOC_SINGLE("RIN34 ZC Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  349. WM8990_RI34ZC_BIT, 1, 0),
  350. SOC_SINGLE("RIN34 Mute Switch", WM8990_RIGHT_LINE_INPUT_3_4_VOLUME,
  351. WM8990_RI34MUTE_BIT, 1, 0),
  352. };
  353. /*
  354. * _DAPM_ Controls
  355. */
  356. static int inmixer_event(struct snd_soc_dapm_widget *w,
  357. struct snd_kcontrol *kcontrol, int event)
  358. {
  359. u16 reg, fakepower;
  360. reg = wm8990_read_reg_cache(w->codec, WM8990_POWER_MANAGEMENT_2);
  361. fakepower = wm8990_read_reg_cache(w->codec, WM8990_INTDRIVBITS);
  362. if (fakepower & ((1 << WM8990_INMIXL_PWR_BIT) |
  363. (1 << WM8990_AINLMUX_PWR_BIT))) {
  364. reg |= WM8990_AINL_ENA;
  365. } else {
  366. reg &= ~WM8990_AINL_ENA;
  367. }
  368. if (fakepower & ((1 << WM8990_INMIXR_PWR_BIT) |
  369. (1 << WM8990_AINRMUX_PWR_BIT))) {
  370. reg |= WM8990_AINR_ENA;
  371. } else {
  372. reg &= ~WM8990_AINL_ENA;
  373. }
  374. wm8990_write(w->codec, WM8990_POWER_MANAGEMENT_2, reg);
  375. return 0;
  376. }
  377. static int outmixer_event(struct snd_soc_dapm_widget *w,
  378. struct snd_kcontrol *kcontrol, int event)
  379. {
  380. u32 reg_shift = kcontrol->private_value & 0xfff;
  381. int ret = 0;
  382. u16 reg;
  383. switch (reg_shift) {
  384. case WM8990_SPEAKER_MIXER | (WM8990_LDSPK_BIT << 8) :
  385. reg = wm8990_read_reg_cache(w->codec, WM8990_OUTPUT_MIXER1);
  386. if (reg & WM8990_LDLO) {
  387. printk(KERN_WARNING
  388. "Cannot set as Output Mixer 1 LDLO Set\n");
  389. ret = -1;
  390. }
  391. break;
  392. case WM8990_SPEAKER_MIXER | (WM8990_RDSPK_BIT << 8):
  393. reg = wm8990_read_reg_cache(w->codec, WM8990_OUTPUT_MIXER2);
  394. if (reg & WM8990_RDRO) {
  395. printk(KERN_WARNING
  396. "Cannot set as Output Mixer 2 RDRO Set\n");
  397. ret = -1;
  398. }
  399. break;
  400. case WM8990_OUTPUT_MIXER1 | (WM8990_LDLO_BIT << 8):
  401. reg = wm8990_read_reg_cache(w->codec, WM8990_SPEAKER_MIXER);
  402. if (reg & WM8990_LDSPK) {
  403. printk(KERN_WARNING
  404. "Cannot set as Speaker Mixer LDSPK Set\n");
  405. ret = -1;
  406. }
  407. break;
  408. case WM8990_OUTPUT_MIXER2 | (WM8990_RDRO_BIT << 8):
  409. reg = wm8990_read_reg_cache(w->codec, WM8990_SPEAKER_MIXER);
  410. if (reg & WM8990_RDSPK) {
  411. printk(KERN_WARNING
  412. "Cannot set as Speaker Mixer RDSPK Set\n");
  413. ret = -1;
  414. }
  415. break;
  416. }
  417. return ret;
  418. }
  419. /* INMIX dB values */
  420. static const unsigned int in_mix_tlv[] = {
  421. TLV_DB_RANGE_HEAD(1),
  422. 0, 7, TLV_DB_LINEAR_ITEM(-1200, 600),
  423. };
  424. /* Left In PGA Connections */
  425. static const struct snd_kcontrol_new wm8990_dapm_lin12_pga_controls[] = {
  426. SOC_DAPM_SINGLE("LIN1 Switch", WM8990_INPUT_MIXER2, WM8990_LMN1_BIT, 1, 0),
  427. SOC_DAPM_SINGLE("LIN2 Switch", WM8990_INPUT_MIXER2, WM8990_LMP2_BIT, 1, 0),
  428. };
  429. static const struct snd_kcontrol_new wm8990_dapm_lin34_pga_controls[] = {
  430. SOC_DAPM_SINGLE("LIN3 Switch", WM8990_INPUT_MIXER2, WM8990_LMN3_BIT, 1, 0),
  431. SOC_DAPM_SINGLE("LIN4 Switch", WM8990_INPUT_MIXER2, WM8990_LMP4_BIT, 1, 0),
  432. };
  433. /* Right In PGA Connections */
  434. static const struct snd_kcontrol_new wm8990_dapm_rin12_pga_controls[] = {
  435. SOC_DAPM_SINGLE("RIN1 Switch", WM8990_INPUT_MIXER2, WM8990_RMN1_BIT, 1, 0),
  436. SOC_DAPM_SINGLE("RIN2 Switch", WM8990_INPUT_MIXER2, WM8990_RMP2_BIT, 1, 0),
  437. };
  438. static const struct snd_kcontrol_new wm8990_dapm_rin34_pga_controls[] = {
  439. SOC_DAPM_SINGLE("RIN3 Switch", WM8990_INPUT_MIXER2, WM8990_RMN3_BIT, 1, 0),
  440. SOC_DAPM_SINGLE("RIN4 Switch", WM8990_INPUT_MIXER2, WM8990_RMP4_BIT, 1, 0),
  441. };
  442. /* INMIXL */
  443. static const struct snd_kcontrol_new wm8990_dapm_inmixl_controls[] = {
  444. SOC_DAPM_SINGLE_TLV("Record Left Volume", WM8990_INPUT_MIXER3,
  445. WM8990_LDBVOL_SHIFT, WM8990_LDBVOL_MASK, 0, in_mix_tlv),
  446. SOC_DAPM_SINGLE_TLV("LIN2 Volume", WM8990_INPUT_MIXER5, WM8990_LI2BVOL_SHIFT,
  447. 7, 0, in_mix_tlv),
  448. SOC_DAPM_SINGLE("LINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  449. 1, 0),
  450. SOC_DAPM_SINGLE("LINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  451. 1, 0),
  452. };
  453. /* INMIXR */
  454. static const struct snd_kcontrol_new wm8990_dapm_inmixr_controls[] = {
  455. SOC_DAPM_SINGLE_TLV("Record Right Volume", WM8990_INPUT_MIXER4,
  456. WM8990_RDBVOL_SHIFT, WM8990_RDBVOL_MASK, 0, in_mix_tlv),
  457. SOC_DAPM_SINGLE_TLV("RIN2 Volume", WM8990_INPUT_MIXER6, WM8990_RI2BVOL_SHIFT,
  458. 7, 0, in_mix_tlv),
  459. SOC_DAPM_SINGLE("RINPGA12 Switch", WM8990_INPUT_MIXER3, WM8990_L12MNB_BIT,
  460. 1, 0),
  461. SOC_DAPM_SINGLE("RINPGA34 Switch", WM8990_INPUT_MIXER3, WM8990_L34MNB_BIT,
  462. 1, 0),
  463. };
  464. /* AINLMUX */
  465. static const char *wm8990_ainlmux[] =
  466. {"INMIXL Mix", "RXVOICE Mix", "DIFFINL Mix"};
  467. static const struct soc_enum wm8990_ainlmux_enum =
  468. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINLMODE_SHIFT,
  469. ARRAY_SIZE(wm8990_ainlmux), wm8990_ainlmux);
  470. static const struct snd_kcontrol_new wm8990_dapm_ainlmux_controls =
  471. SOC_DAPM_ENUM("Route", wm8990_ainlmux_enum);
  472. /* DIFFINL */
  473. /* AINRMUX */
  474. static const char *wm8990_ainrmux[] =
  475. {"INMIXR Mix", "RXVOICE Mix", "DIFFINR Mix"};
  476. static const struct soc_enum wm8990_ainrmux_enum =
  477. SOC_ENUM_SINGLE(WM8990_INPUT_MIXER1, WM8990_AINRMODE_SHIFT,
  478. ARRAY_SIZE(wm8990_ainrmux), wm8990_ainrmux);
  479. static const struct snd_kcontrol_new wm8990_dapm_ainrmux_controls =
  480. SOC_DAPM_ENUM("Route", wm8990_ainrmux_enum);
  481. /* RXVOICE */
  482. static const struct snd_kcontrol_new wm8990_dapm_rxvoice_controls[] = {
  483. SOC_DAPM_SINGLE_TLV("LIN4/RXN", WM8990_INPUT_MIXER5, WM8990_LR4BVOL_SHIFT,
  484. WM8990_LR4BVOL_MASK, 0, in_mix_tlv),
  485. SOC_DAPM_SINGLE_TLV("RIN4/RXP", WM8990_INPUT_MIXER6, WM8990_RL4BVOL_SHIFT,
  486. WM8990_RL4BVOL_MASK, 0, in_mix_tlv),
  487. };
  488. /* LOMIX */
  489. static const struct snd_kcontrol_new wm8990_dapm_lomix_controls[] = {
  490. SOC_DAPM_SINGLE("LOMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  491. WM8990_LRBLO_BIT, 1, 0),
  492. SOC_DAPM_SINGLE("LOMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER1,
  493. WM8990_LLBLO_BIT, 1, 0),
  494. SOC_DAPM_SINGLE("LOMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  495. WM8990_LRI3LO_BIT, 1, 0),
  496. SOC_DAPM_SINGLE("LOMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER1,
  497. WM8990_LLI3LO_BIT, 1, 0),
  498. SOC_DAPM_SINGLE("LOMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  499. WM8990_LR12LO_BIT, 1, 0),
  500. SOC_DAPM_SINGLE("LOMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER1,
  501. WM8990_LL12LO_BIT, 1, 0),
  502. SOC_DAPM_SINGLE("LOMIX Left DAC Switch", WM8990_OUTPUT_MIXER1,
  503. WM8990_LDLO_BIT, 1, 0),
  504. };
  505. /* ROMIX */
  506. static const struct snd_kcontrol_new wm8990_dapm_romix_controls[] = {
  507. SOC_DAPM_SINGLE("ROMIX Left ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  508. WM8990_RLBRO_BIT, 1, 0),
  509. SOC_DAPM_SINGLE("ROMIX Right ADC Bypass Switch", WM8990_OUTPUT_MIXER2,
  510. WM8990_RRBRO_BIT, 1, 0),
  511. SOC_DAPM_SINGLE("ROMIX LIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  512. WM8990_RLI3RO_BIT, 1, 0),
  513. SOC_DAPM_SINGLE("ROMIX RIN3 Bypass Switch", WM8990_OUTPUT_MIXER2,
  514. WM8990_RRI3RO_BIT, 1, 0),
  515. SOC_DAPM_SINGLE("ROMIX LIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  516. WM8990_RL12RO_BIT, 1, 0),
  517. SOC_DAPM_SINGLE("ROMIX RIN12 PGA Bypass Switch", WM8990_OUTPUT_MIXER2,
  518. WM8990_RR12RO_BIT, 1, 0),
  519. SOC_DAPM_SINGLE("ROMIX Right DAC Switch", WM8990_OUTPUT_MIXER2,
  520. WM8990_RDRO_BIT, 1, 0),
  521. };
  522. /* LONMIX */
  523. static const struct snd_kcontrol_new wm8990_dapm_lonmix_controls[] = {
  524. SOC_DAPM_SINGLE("LONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  525. WM8990_LLOPGALON_BIT, 1, 0),
  526. SOC_DAPM_SINGLE("LONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER1,
  527. WM8990_LROPGALON_BIT, 1, 0),
  528. SOC_DAPM_SINGLE("LONMIX Inverted LOP Switch", WM8990_LINE_MIXER1,
  529. WM8990_LOPLON_BIT, 1, 0),
  530. };
  531. /* LOPMIX */
  532. static const struct snd_kcontrol_new wm8990_dapm_lopmix_controls[] = {
  533. SOC_DAPM_SINGLE("LOPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER1,
  534. WM8990_LR12LOP_BIT, 1, 0),
  535. SOC_DAPM_SINGLE("LOPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER1,
  536. WM8990_LL12LOP_BIT, 1, 0),
  537. SOC_DAPM_SINGLE("LOPMIX Left Mixer PGA Switch", WM8990_LINE_MIXER1,
  538. WM8990_LLOPGALOP_BIT, 1, 0),
  539. };
  540. /* RONMIX */
  541. static const struct snd_kcontrol_new wm8990_dapm_ronmix_controls[] = {
  542. SOC_DAPM_SINGLE("RONMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  543. WM8990_RROPGARON_BIT, 1, 0),
  544. SOC_DAPM_SINGLE("RONMIX Left Mixer PGA Switch", WM8990_LINE_MIXER2,
  545. WM8990_RLOPGARON_BIT, 1, 0),
  546. SOC_DAPM_SINGLE("RONMIX Inverted ROP Switch", WM8990_LINE_MIXER2,
  547. WM8990_ROPRON_BIT, 1, 0),
  548. };
  549. /* ROPMIX */
  550. static const struct snd_kcontrol_new wm8990_dapm_ropmix_controls[] = {
  551. SOC_DAPM_SINGLE("ROPMIX Left Mic Bypass Switch", WM8990_LINE_MIXER2,
  552. WM8990_RL12ROP_BIT, 1, 0),
  553. SOC_DAPM_SINGLE("ROPMIX Right Mic Bypass Switch", WM8990_LINE_MIXER2,
  554. WM8990_RR12ROP_BIT, 1, 0),
  555. SOC_DAPM_SINGLE("ROPMIX Right Mixer PGA Switch", WM8990_LINE_MIXER2,
  556. WM8990_RROPGAROP_BIT, 1, 0),
  557. };
  558. /* OUT3MIX */
  559. static const struct snd_kcontrol_new wm8990_dapm_out3mix_controls[] = {
  560. SOC_DAPM_SINGLE("OUT3MIX LIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  561. WM8990_LI4O3_BIT, 1, 0),
  562. SOC_DAPM_SINGLE("OUT3MIX Left Out PGA Switch", WM8990_OUT3_4_MIXER,
  563. WM8990_LPGAO3_BIT, 1, 0),
  564. };
  565. /* OUT4MIX */
  566. static const struct snd_kcontrol_new wm8990_dapm_out4mix_controls[] = {
  567. SOC_DAPM_SINGLE("OUT4MIX Right Out PGA Switch", WM8990_OUT3_4_MIXER,
  568. WM8990_RPGAO4_BIT, 1, 0),
  569. SOC_DAPM_SINGLE("OUT4MIX RIN4/RXP Bypass Switch", WM8990_OUT3_4_MIXER,
  570. WM8990_RI4O4_BIT, 1, 0),
  571. };
  572. /* SPKMIX */
  573. static const struct snd_kcontrol_new wm8990_dapm_spkmix_controls[] = {
  574. SOC_DAPM_SINGLE("SPKMIX LIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  575. WM8990_LI2SPK_BIT, 1, 0),
  576. SOC_DAPM_SINGLE("SPKMIX LADC Bypass Switch", WM8990_SPEAKER_MIXER,
  577. WM8990_LB2SPK_BIT, 1, 0),
  578. SOC_DAPM_SINGLE("SPKMIX Left Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  579. WM8990_LOPGASPK_BIT, 1, 0),
  580. SOC_DAPM_SINGLE("SPKMIX Left DAC Switch", WM8990_SPEAKER_MIXER,
  581. WM8990_LDSPK_BIT, 1, 0),
  582. SOC_DAPM_SINGLE("SPKMIX Right DAC Switch", WM8990_SPEAKER_MIXER,
  583. WM8990_RDSPK_BIT, 1, 0),
  584. SOC_DAPM_SINGLE("SPKMIX Right Mixer PGA Switch", WM8990_SPEAKER_MIXER,
  585. WM8990_ROPGASPK_BIT, 1, 0),
  586. SOC_DAPM_SINGLE("SPKMIX RADC Bypass Switch", WM8990_SPEAKER_MIXER,
  587. WM8990_RL12ROP_BIT, 1, 0),
  588. SOC_DAPM_SINGLE("SPKMIX RIN2 Bypass Switch", WM8990_SPEAKER_MIXER,
  589. WM8990_RI2SPK_BIT, 1, 0),
  590. };
  591. static const struct snd_soc_dapm_widget wm8990_dapm_widgets[] = {
  592. /* Input Side */
  593. /* Input Lines */
  594. SND_SOC_DAPM_INPUT("LIN1"),
  595. SND_SOC_DAPM_INPUT("LIN2"),
  596. SND_SOC_DAPM_INPUT("LIN3"),
  597. SND_SOC_DAPM_INPUT("LIN4/RXN"),
  598. SND_SOC_DAPM_INPUT("RIN3"),
  599. SND_SOC_DAPM_INPUT("RIN4/RXP"),
  600. SND_SOC_DAPM_INPUT("RIN1"),
  601. SND_SOC_DAPM_INPUT("RIN2"),
  602. SND_SOC_DAPM_INPUT("Internal ADC Source"),
  603. /* DACs */
  604. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8990_POWER_MANAGEMENT_2,
  605. WM8990_ADCL_ENA_BIT, 0),
  606. SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8990_POWER_MANAGEMENT_2,
  607. WM8990_ADCR_ENA_BIT, 0),
  608. /* Input PGAs */
  609. SND_SOC_DAPM_MIXER("LIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN12_ENA_BIT,
  610. 0, &wm8990_dapm_lin12_pga_controls[0],
  611. ARRAY_SIZE(wm8990_dapm_lin12_pga_controls)),
  612. SND_SOC_DAPM_MIXER("LIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_LIN34_ENA_BIT,
  613. 0, &wm8990_dapm_lin34_pga_controls[0],
  614. ARRAY_SIZE(wm8990_dapm_lin34_pga_controls)),
  615. SND_SOC_DAPM_MIXER("RIN12 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN12_ENA_BIT,
  616. 0, &wm8990_dapm_rin12_pga_controls[0],
  617. ARRAY_SIZE(wm8990_dapm_rin12_pga_controls)),
  618. SND_SOC_DAPM_MIXER("RIN34 PGA", WM8990_POWER_MANAGEMENT_2, WM8990_RIN34_ENA_BIT,
  619. 0, &wm8990_dapm_rin34_pga_controls[0],
  620. ARRAY_SIZE(wm8990_dapm_rin34_pga_controls)),
  621. /* INMIXL */
  622. SND_SOC_DAPM_MIXER_E("INMIXL", WM8990_INTDRIVBITS, WM8990_INMIXL_PWR_BIT, 0,
  623. &wm8990_dapm_inmixl_controls[0],
  624. ARRAY_SIZE(wm8990_dapm_inmixl_controls),
  625. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  626. /* AINLMUX */
  627. SND_SOC_DAPM_MUX_E("AILNMUX", WM8990_INTDRIVBITS, WM8990_AINLMUX_PWR_BIT, 0,
  628. &wm8990_dapm_ainlmux_controls, inmixer_event,
  629. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  630. /* INMIXR */
  631. SND_SOC_DAPM_MIXER_E("INMIXR", WM8990_INTDRIVBITS, WM8990_INMIXR_PWR_BIT, 0,
  632. &wm8990_dapm_inmixr_controls[0],
  633. ARRAY_SIZE(wm8990_dapm_inmixr_controls),
  634. inmixer_event, SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  635. /* AINRMUX */
  636. SND_SOC_DAPM_MUX_E("AIRNMUX", WM8990_INTDRIVBITS, WM8990_AINRMUX_PWR_BIT, 0,
  637. &wm8990_dapm_ainrmux_controls, inmixer_event,
  638. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  639. /* Output Side */
  640. /* DACs */
  641. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8990_POWER_MANAGEMENT_3,
  642. WM8990_DACL_ENA_BIT, 0),
  643. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8990_POWER_MANAGEMENT_3,
  644. WM8990_DACR_ENA_BIT, 0),
  645. /* LOMIX */
  646. SND_SOC_DAPM_MIXER_E("LOMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOMIX_ENA_BIT,
  647. 0, &wm8990_dapm_lomix_controls[0],
  648. ARRAY_SIZE(wm8990_dapm_lomix_controls),
  649. outmixer_event, SND_SOC_DAPM_PRE_REG),
  650. /* LONMIX */
  651. SND_SOC_DAPM_MIXER("LONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LON_ENA_BIT, 0,
  652. &wm8990_dapm_lonmix_controls[0],
  653. ARRAY_SIZE(wm8990_dapm_lonmix_controls)),
  654. /* LOPMIX */
  655. SND_SOC_DAPM_MIXER("LOPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_LOP_ENA_BIT, 0,
  656. &wm8990_dapm_lopmix_controls[0],
  657. ARRAY_SIZE(wm8990_dapm_lopmix_controls)),
  658. /* OUT3MIX */
  659. SND_SOC_DAPM_MIXER("OUT3MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT3_ENA_BIT, 0,
  660. &wm8990_dapm_out3mix_controls[0],
  661. ARRAY_SIZE(wm8990_dapm_out3mix_controls)),
  662. /* SPKMIX */
  663. SND_SOC_DAPM_MIXER_E("SPKMIX", WM8990_POWER_MANAGEMENT_1, WM8990_SPK_ENA_BIT, 0,
  664. &wm8990_dapm_spkmix_controls[0],
  665. ARRAY_SIZE(wm8990_dapm_spkmix_controls), outmixer_event,
  666. SND_SOC_DAPM_PRE_REG),
  667. /* OUT4MIX */
  668. SND_SOC_DAPM_MIXER("OUT4MIX", WM8990_POWER_MANAGEMENT_1, WM8990_OUT4_ENA_BIT, 0,
  669. &wm8990_dapm_out4mix_controls[0],
  670. ARRAY_SIZE(wm8990_dapm_out4mix_controls)),
  671. /* ROPMIX */
  672. SND_SOC_DAPM_MIXER("ROPMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROP_ENA_BIT, 0,
  673. &wm8990_dapm_ropmix_controls[0],
  674. ARRAY_SIZE(wm8990_dapm_ropmix_controls)),
  675. /* RONMIX */
  676. SND_SOC_DAPM_MIXER("RONMIX", WM8990_POWER_MANAGEMENT_3, WM8990_RON_ENA_BIT, 0,
  677. &wm8990_dapm_ronmix_controls[0],
  678. ARRAY_SIZE(wm8990_dapm_ronmix_controls)),
  679. /* ROMIX */
  680. SND_SOC_DAPM_MIXER_E("ROMIX", WM8990_POWER_MANAGEMENT_3, WM8990_ROMIX_ENA_BIT,
  681. 0, &wm8990_dapm_romix_controls[0],
  682. ARRAY_SIZE(wm8990_dapm_romix_controls),
  683. outmixer_event, SND_SOC_DAPM_PRE_REG),
  684. /* LOUT PGA */
  685. SND_SOC_DAPM_PGA("LOUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_LOUT_ENA_BIT, 0,
  686. NULL, 0),
  687. /* ROUT PGA */
  688. SND_SOC_DAPM_PGA("ROUT PGA", WM8990_POWER_MANAGEMENT_1, WM8990_ROUT_ENA_BIT, 0,
  689. NULL, 0),
  690. /* LOPGA */
  691. SND_SOC_DAPM_PGA("LOPGA", WM8990_POWER_MANAGEMENT_3, WM8990_LOPGA_ENA_BIT, 0,
  692. NULL, 0),
  693. /* ROPGA */
  694. SND_SOC_DAPM_PGA("ROPGA", WM8990_POWER_MANAGEMENT_3, WM8990_ROPGA_ENA_BIT, 0,
  695. NULL, 0),
  696. /* MICBIAS */
  697. SND_SOC_DAPM_MICBIAS("MICBIAS", WM8990_POWER_MANAGEMENT_1,
  698. WM8990_MICBIAS_ENA_BIT, 0),
  699. SND_SOC_DAPM_OUTPUT("LON"),
  700. SND_SOC_DAPM_OUTPUT("LOP"),
  701. SND_SOC_DAPM_OUTPUT("OUT3"),
  702. SND_SOC_DAPM_OUTPUT("LOUT"),
  703. SND_SOC_DAPM_OUTPUT("SPKN"),
  704. SND_SOC_DAPM_OUTPUT("SPKP"),
  705. SND_SOC_DAPM_OUTPUT("ROUT"),
  706. SND_SOC_DAPM_OUTPUT("OUT4"),
  707. SND_SOC_DAPM_OUTPUT("ROP"),
  708. SND_SOC_DAPM_OUTPUT("RON"),
  709. SND_SOC_DAPM_OUTPUT("Internal DAC Sink"),
  710. };
  711. static const struct snd_soc_dapm_route audio_map[] = {
  712. /* Make DACs turn on when playing even if not mixed into any outputs */
  713. {"Internal DAC Sink", NULL, "Left DAC"},
  714. {"Internal DAC Sink", NULL, "Right DAC"},
  715. /* Make ADCs turn on when recording even if not mixed from any inputs */
  716. {"Left ADC", NULL, "Internal ADC Source"},
  717. {"Right ADC", NULL, "Internal ADC Source"},
  718. /* Input Side */
  719. /* LIN12 PGA */
  720. {"LIN12 PGA", "LIN1 Switch", "LIN1"},
  721. {"LIN12 PGA", "LIN2 Switch", "LIN2"},
  722. /* LIN34 PGA */
  723. {"LIN34 PGA", "LIN3 Switch", "LIN3"},
  724. {"LIN34 PGA", "LIN4 Switch", "LIN4"},
  725. /* INMIXL */
  726. {"INMIXL", "Record Left Volume", "LOMIX"},
  727. {"INMIXL", "LIN2 Volume", "LIN2"},
  728. {"INMIXL", "LINPGA12 Switch", "LIN12 PGA"},
  729. {"INMIXL", "LINPGA34 Switch", "LIN34 PGA"},
  730. /* AILNMUX */
  731. {"AILNMUX", "INMIXL Mix", "INMIXL"},
  732. {"AILNMUX", "DIFFINL Mix", "LIN12PGA"},
  733. {"AILNMUX", "DIFFINL Mix", "LIN34PGA"},
  734. {"AILNMUX", "RXVOICE Mix", "LIN4/RXN"},
  735. {"AILNMUX", "RXVOICE Mix", "RIN4/RXP"},
  736. /* ADC */
  737. {"Left ADC", NULL, "AILNMUX"},
  738. /* RIN12 PGA */
  739. {"RIN12 PGA", "RIN1 Switch", "RIN1"},
  740. {"RIN12 PGA", "RIN2 Switch", "RIN2"},
  741. /* RIN34 PGA */
  742. {"RIN34 PGA", "RIN3 Switch", "RIN3"},
  743. {"RIN34 PGA", "RIN4 Switch", "RIN4"},
  744. /* INMIXL */
  745. {"INMIXR", "Record Right Volume", "ROMIX"},
  746. {"INMIXR", "RIN2 Volume", "RIN2"},
  747. {"INMIXR", "RINPGA12 Switch", "RIN12 PGA"},
  748. {"INMIXR", "RINPGA34 Switch", "RIN34 PGA"},
  749. /* AIRNMUX */
  750. {"AIRNMUX", "INMIXR Mix", "INMIXR"},
  751. {"AIRNMUX", "DIFFINR Mix", "RIN12PGA"},
  752. {"AIRNMUX", "DIFFINR Mix", "RIN34PGA"},
  753. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXN"},
  754. {"AIRNMUX", "RXVOICE Mix", "RIN4/RXP"},
  755. /* ADC */
  756. {"Right ADC", NULL, "AIRNMUX"},
  757. /* LOMIX */
  758. {"LOMIX", "LOMIX RIN3 Bypass Switch", "RIN3"},
  759. {"LOMIX", "LOMIX LIN3 Bypass Switch", "LIN3"},
  760. {"LOMIX", "LOMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  761. {"LOMIX", "LOMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  762. {"LOMIX", "LOMIX Right ADC Bypass Switch", "AINRMUX"},
  763. {"LOMIX", "LOMIX Left ADC Bypass Switch", "AINLMUX"},
  764. {"LOMIX", "LOMIX Left DAC Switch", "Left DAC"},
  765. /* ROMIX */
  766. {"ROMIX", "ROMIX RIN3 Bypass Switch", "RIN3"},
  767. {"ROMIX", "ROMIX LIN3 Bypass Switch", "LIN3"},
  768. {"ROMIX", "ROMIX LIN12 PGA Bypass Switch", "LIN12 PGA"},
  769. {"ROMIX", "ROMIX RIN12 PGA Bypass Switch", "RIN12 PGA"},
  770. {"ROMIX", "ROMIX Right ADC Bypass Switch", "AINRMUX"},
  771. {"ROMIX", "ROMIX Left ADC Bypass Switch", "AINLMUX"},
  772. {"ROMIX", "ROMIX Right DAC Switch", "Right DAC"},
  773. /* SPKMIX */
  774. {"SPKMIX", "SPKMIX LIN2 Bypass Switch", "LIN2"},
  775. {"SPKMIX", "SPKMIX RIN2 Bypass Switch", "RIN2"},
  776. {"SPKMIX", "SPKMIX LADC Bypass Switch", "AINLMUX"},
  777. {"SPKMIX", "SPKMIX RADC Bypass Switch", "AINRMUX"},
  778. {"SPKMIX", "SPKMIX Left Mixer PGA Switch", "LOPGA"},
  779. {"SPKMIX", "SPKMIX Right Mixer PGA Switch", "ROPGA"},
  780. {"SPKMIX", "SPKMIX Right DAC Switch", "Right DAC"},
  781. {"SPKMIX", "SPKMIX Left DAC Switch", "Left DAC"},
  782. /* LONMIX */
  783. {"LONMIX", "LONMIX Left Mixer PGA Switch", "LOPGA"},
  784. {"LONMIX", "LONMIX Right Mixer PGA Switch", "ROPGA"},
  785. {"LONMIX", "LONMIX Inverted LOP Switch", "LOPMIX"},
  786. /* LOPMIX */
  787. {"LOPMIX", "LOPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  788. {"LOPMIX", "LOPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  789. {"LOPMIX", "LOPMIX Left Mixer PGA Switch", "LOPGA"},
  790. /* OUT3MIX */
  791. {"OUT3MIX", "OUT3MIX LIN4/RXP Bypass Switch", "LIN4/RXP"},
  792. {"OUT3MIX", "OUT3MIX Left Out PGA Switch", "LOPGA"},
  793. /* OUT4MIX */
  794. {"OUT4MIX", "OUT4MIX Right Out PGA Switch", "ROPGA"},
  795. {"OUT4MIX", "OUT4MIX RIN4/RXP Bypass Switch", "RIN4/RXP"},
  796. /* RONMIX */
  797. {"RONMIX", "RONMIX Right Mixer PGA Switch", "ROPGA"},
  798. {"RONMIX", "RONMIX Left Mixer PGA Switch", "LOPGA"},
  799. {"RONMIX", "RONMIX Inverted ROP Switch", "ROPMIX"},
  800. /* ROPMIX */
  801. {"ROPMIX", "ROPMIX Left Mic Bypass Switch", "LIN12 PGA"},
  802. {"ROPMIX", "ROPMIX Right Mic Bypass Switch", "RIN12 PGA"},
  803. {"ROPMIX", "ROPMIX Right Mixer PGA Switch", "ROPGA"},
  804. /* Out Mixer PGAs */
  805. {"LOPGA", NULL, "LOMIX"},
  806. {"ROPGA", NULL, "ROMIX"},
  807. {"LOUT PGA", NULL, "LOMIX"},
  808. {"ROUT PGA", NULL, "ROMIX"},
  809. /* Output Pins */
  810. {"LON", NULL, "LONMIX"},
  811. {"LOP", NULL, "LOPMIX"},
  812. {"OUT", NULL, "OUT3MIX"},
  813. {"LOUT", NULL, "LOUT PGA"},
  814. {"SPKN", NULL, "SPKMIX"},
  815. {"ROUT", NULL, "ROUT PGA"},
  816. {"OUT4", NULL, "OUT4MIX"},
  817. {"ROP", NULL, "ROPMIX"},
  818. {"RON", NULL, "RONMIX"},
  819. };
  820. static int wm8990_add_widgets(struct snd_soc_codec *codec)
  821. {
  822. snd_soc_dapm_new_controls(codec, wm8990_dapm_widgets,
  823. ARRAY_SIZE(wm8990_dapm_widgets));
  824. /* set up the WM8990 audio map */
  825. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  826. snd_soc_dapm_new_widgets(codec);
  827. return 0;
  828. }
  829. /* PLL divisors */
  830. struct _pll_div {
  831. u32 div2;
  832. u32 n;
  833. u32 k;
  834. };
  835. /* The size in bits of the pll divide multiplied by 10
  836. * to allow rounding later */
  837. #define FIXED_PLL_SIZE ((1 << 16) * 10)
  838. static void pll_factors(struct _pll_div *pll_div, unsigned int target,
  839. unsigned int source)
  840. {
  841. u64 Kpart;
  842. unsigned int K, Ndiv, Nmod;
  843. Ndiv = target / source;
  844. if (Ndiv < 6) {
  845. source >>= 1;
  846. pll_div->div2 = 1;
  847. Ndiv = target / source;
  848. } else
  849. pll_div->div2 = 0;
  850. if ((Ndiv < 6) || (Ndiv > 12))
  851. printk(KERN_WARNING
  852. "WM8990 N value outwith recommended range! N = %d\n", Ndiv);
  853. pll_div->n = Ndiv;
  854. Nmod = target % source;
  855. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  856. do_div(Kpart, source);
  857. K = Kpart & 0xFFFFFFFF;
  858. /* Check if we need to round */
  859. if ((K % 10) >= 5)
  860. K += 5;
  861. /* Move down to proper range now rounding is done */
  862. K /= 10;
  863. pll_div->k = K;
  864. }
  865. static int wm8990_set_dai_pll(struct snd_soc_dai *codec_dai,
  866. int pll_id, unsigned int freq_in, unsigned int freq_out)
  867. {
  868. u16 reg;
  869. struct snd_soc_codec *codec = codec_dai->codec;
  870. struct _pll_div pll_div;
  871. if (freq_in && freq_out) {
  872. pll_factors(&pll_div, freq_out * 4, freq_in);
  873. /* Turn on PLL */
  874. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  875. reg |= WM8990_PLL_ENA;
  876. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  877. /* sysclk comes from PLL */
  878. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2);
  879. wm8990_write(codec, WM8990_CLOCKING_2, reg | WM8990_SYSCLK_SRC);
  880. /* set up N , fractional mode and pre-divisor if neccessary */
  881. wm8990_write(codec, WM8990_PLL1, pll_div.n | WM8990_SDM |
  882. (pll_div.div2?WM8990_PRESCALE:0));
  883. wm8990_write(codec, WM8990_PLL2, (u8)(pll_div.k>>8));
  884. wm8990_write(codec, WM8990_PLL3, (u8)(pll_div.k & 0xFF));
  885. } else {
  886. /* Turn on PLL */
  887. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  888. reg &= ~WM8990_PLL_ENA;
  889. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg);
  890. }
  891. return 0;
  892. }
  893. /*
  894. * Clock after PLL and dividers
  895. */
  896. static int wm8990_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  897. int clk_id, unsigned int freq, int dir)
  898. {
  899. struct snd_soc_codec *codec = codec_dai->codec;
  900. struct wm8990_priv *wm8990 = codec->private_data;
  901. wm8990->sysclk = freq;
  902. return 0;
  903. }
  904. /*
  905. * Set's ADC and Voice DAC format.
  906. */
  907. static int wm8990_set_dai_fmt(struct snd_soc_dai *codec_dai,
  908. unsigned int fmt)
  909. {
  910. struct snd_soc_codec *codec = codec_dai->codec;
  911. u16 audio1, audio3;
  912. audio1 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_1);
  913. audio3 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_3);
  914. /* set master/slave audio interface */
  915. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  916. case SND_SOC_DAIFMT_CBS_CFS:
  917. audio3 &= ~WM8990_AIF_MSTR1;
  918. break;
  919. case SND_SOC_DAIFMT_CBM_CFM:
  920. audio3 |= WM8990_AIF_MSTR1;
  921. break;
  922. default:
  923. return -EINVAL;
  924. }
  925. audio1 &= ~WM8990_AIF_FMT_MASK;
  926. /* interface format */
  927. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  928. case SND_SOC_DAIFMT_I2S:
  929. audio1 |= WM8990_AIF_TMF_I2S;
  930. audio1 &= ~WM8990_AIF_LRCLK_INV;
  931. break;
  932. case SND_SOC_DAIFMT_RIGHT_J:
  933. audio1 |= WM8990_AIF_TMF_RIGHTJ;
  934. audio1 &= ~WM8990_AIF_LRCLK_INV;
  935. break;
  936. case SND_SOC_DAIFMT_LEFT_J:
  937. audio1 |= WM8990_AIF_TMF_LEFTJ;
  938. audio1 &= ~WM8990_AIF_LRCLK_INV;
  939. break;
  940. case SND_SOC_DAIFMT_DSP_A:
  941. audio1 |= WM8990_AIF_TMF_DSP;
  942. audio1 &= ~WM8990_AIF_LRCLK_INV;
  943. break;
  944. case SND_SOC_DAIFMT_DSP_B:
  945. audio1 |= WM8990_AIF_TMF_DSP | WM8990_AIF_LRCLK_INV;
  946. break;
  947. default:
  948. return -EINVAL;
  949. }
  950. wm8990_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  951. wm8990_write(codec, WM8990_AUDIO_INTERFACE_3, audio3);
  952. return 0;
  953. }
  954. static int wm8990_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  955. int div_id, int div)
  956. {
  957. struct snd_soc_codec *codec = codec_dai->codec;
  958. u16 reg;
  959. switch (div_id) {
  960. case WM8990_MCLK_DIV:
  961. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  962. ~WM8990_MCLK_DIV_MASK;
  963. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  964. break;
  965. case WM8990_DACCLK_DIV:
  966. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  967. ~WM8990_DAC_CLKDIV_MASK;
  968. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  969. break;
  970. case WM8990_ADCCLK_DIV:
  971. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_2) &
  972. ~WM8990_ADC_CLKDIV_MASK;
  973. wm8990_write(codec, WM8990_CLOCKING_2, reg | div);
  974. break;
  975. case WM8990_BCLK_DIV:
  976. reg = wm8990_read_reg_cache(codec, WM8990_CLOCKING_1) &
  977. ~WM8990_BCLK_DIV_MASK;
  978. wm8990_write(codec, WM8990_CLOCKING_1, reg | div);
  979. break;
  980. default:
  981. return -EINVAL;
  982. }
  983. return 0;
  984. }
  985. /*
  986. * Set PCM DAI bit size and sample rate.
  987. */
  988. static int wm8990_hw_params(struct snd_pcm_substream *substream,
  989. struct snd_pcm_hw_params *params,
  990. struct snd_soc_dai *dai)
  991. {
  992. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  993. struct snd_soc_device *socdev = rtd->socdev;
  994. struct snd_soc_codec *codec = socdev->card->codec;
  995. u16 audio1 = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_1);
  996. audio1 &= ~WM8990_AIF_WL_MASK;
  997. /* bit size */
  998. switch (params_format(params)) {
  999. case SNDRV_PCM_FORMAT_S16_LE:
  1000. break;
  1001. case SNDRV_PCM_FORMAT_S20_3LE:
  1002. audio1 |= WM8990_AIF_WL_20BITS;
  1003. break;
  1004. case SNDRV_PCM_FORMAT_S24_LE:
  1005. audio1 |= WM8990_AIF_WL_24BITS;
  1006. break;
  1007. case SNDRV_PCM_FORMAT_S32_LE:
  1008. audio1 |= WM8990_AIF_WL_32BITS;
  1009. break;
  1010. }
  1011. wm8990_write(codec, WM8990_AUDIO_INTERFACE_1, audio1);
  1012. return 0;
  1013. }
  1014. static int wm8990_mute(struct snd_soc_dai *dai, int mute)
  1015. {
  1016. struct snd_soc_codec *codec = dai->codec;
  1017. u16 val;
  1018. val = wm8990_read_reg_cache(codec, WM8990_DAC_CTRL) & ~WM8990_DAC_MUTE;
  1019. if (mute)
  1020. wm8990_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  1021. else
  1022. wm8990_write(codec, WM8990_DAC_CTRL, val);
  1023. return 0;
  1024. }
  1025. static int wm8990_set_bias_level(struct snd_soc_codec *codec,
  1026. enum snd_soc_bias_level level)
  1027. {
  1028. u16 val;
  1029. switch (level) {
  1030. case SND_SOC_BIAS_ON:
  1031. break;
  1032. case SND_SOC_BIAS_PREPARE:
  1033. /* VMID=2*50k */
  1034. val = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_1) &
  1035. ~WM8990_VMID_MODE_MASK;
  1036. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x2);
  1037. break;
  1038. case SND_SOC_BIAS_STANDBY:
  1039. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  1040. /* Enable all output discharge bits */
  1041. wm8990_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1042. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1043. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1044. WM8990_DIS_ROUT);
  1045. /* Enable POBCTRL, SOFT_ST, VMIDTOG and BUFDCOPEN */
  1046. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1047. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1048. WM8990_VMIDTOG);
  1049. /* Delay to allow output caps to discharge */
  1050. msleep(msecs_to_jiffies(300));
  1051. /* Disable VMIDTOG */
  1052. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1053. WM8990_BUFDCOPEN | WM8990_POBCTRL);
  1054. /* disable all output discharge bits */
  1055. wm8990_write(codec, WM8990_ANTIPOP1, 0);
  1056. /* Enable outputs */
  1057. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1b00);
  1058. msleep(msecs_to_jiffies(50));
  1059. /* Enable VMID at 2x50k */
  1060. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f02);
  1061. msleep(msecs_to_jiffies(100));
  1062. /* Enable VREF */
  1063. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1064. msleep(msecs_to_jiffies(600));
  1065. /* Enable BUFIOEN */
  1066. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1067. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1068. WM8990_BUFIOEN);
  1069. /* Disable outputs */
  1070. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x3);
  1071. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1072. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_BUFIOEN);
  1073. /* Enable workaround for ADC clocking issue. */
  1074. wm8990_write(codec, WM8990_EXT_ACCESS_ENA, 0x2);
  1075. wm8990_write(codec, WM8990_EXT_CTL1, 0xa003);
  1076. wm8990_write(codec, WM8990_EXT_ACCESS_ENA, 0);
  1077. }
  1078. /* VMID=2*250k */
  1079. val = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_1) &
  1080. ~WM8990_VMID_MODE_MASK;
  1081. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, val | 0x4);
  1082. break;
  1083. case SND_SOC_BIAS_OFF:
  1084. /* Enable POBCTRL and SOFT_ST */
  1085. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1086. WM8990_POBCTRL | WM8990_BUFIOEN);
  1087. /* Enable POBCTRL, SOFT_ST and BUFDCOPEN */
  1088. wm8990_write(codec, WM8990_ANTIPOP2, WM8990_SOFTST |
  1089. WM8990_BUFDCOPEN | WM8990_POBCTRL |
  1090. WM8990_BUFIOEN);
  1091. /* mute DAC */
  1092. val = wm8990_read_reg_cache(codec, WM8990_DAC_CTRL);
  1093. wm8990_write(codec, WM8990_DAC_CTRL, val | WM8990_DAC_MUTE);
  1094. /* Enable any disabled outputs */
  1095. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f03);
  1096. /* Disable VMID */
  1097. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x1f01);
  1098. msleep(msecs_to_jiffies(300));
  1099. /* Enable all output discharge bits */
  1100. wm8990_write(codec, WM8990_ANTIPOP1, WM8990_DIS_LLINE |
  1101. WM8990_DIS_RLINE | WM8990_DIS_OUT3 |
  1102. WM8990_DIS_OUT4 | WM8990_DIS_LOUT |
  1103. WM8990_DIS_ROUT);
  1104. /* Disable VREF */
  1105. wm8990_write(codec, WM8990_POWER_MANAGEMENT_1, 0x0);
  1106. /* disable POBCTRL, SOFT_ST and BUFDCOPEN */
  1107. wm8990_write(codec, WM8990_ANTIPOP2, 0x0);
  1108. break;
  1109. }
  1110. codec->bias_level = level;
  1111. return 0;
  1112. }
  1113. #define WM8990_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
  1114. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \
  1115. SNDRV_PCM_RATE_48000)
  1116. #define WM8990_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1117. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1118. /*
  1119. * The WM8990 supports 2 different and mutually exclusive DAI
  1120. * configurations.
  1121. *
  1122. * 1. ADC/DAC on Primary Interface
  1123. * 2. ADC on Primary Interface/DAC on secondary
  1124. */
  1125. struct snd_soc_dai wm8990_dai = {
  1126. /* ADC/DAC on primary */
  1127. .name = "WM8990 ADC/DAC Primary",
  1128. .id = 1,
  1129. .playback = {
  1130. .stream_name = "Playback",
  1131. .channels_min = 1,
  1132. .channels_max = 2,
  1133. .rates = WM8990_RATES,
  1134. .formats = WM8990_FORMATS,},
  1135. .capture = {
  1136. .stream_name = "Capture",
  1137. .channels_min = 1,
  1138. .channels_max = 2,
  1139. .rates = WM8990_RATES,
  1140. .formats = WM8990_FORMATS,},
  1141. .ops = {
  1142. .hw_params = wm8990_hw_params,
  1143. .digital_mute = wm8990_mute,
  1144. .set_fmt = wm8990_set_dai_fmt,
  1145. .set_clkdiv = wm8990_set_dai_clkdiv,
  1146. .set_pll = wm8990_set_dai_pll,
  1147. .set_sysclk = wm8990_set_dai_sysclk,
  1148. },
  1149. };
  1150. EXPORT_SYMBOL_GPL(wm8990_dai);
  1151. static int wm8990_suspend(struct platform_device *pdev, pm_message_t state)
  1152. {
  1153. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1154. struct snd_soc_codec *codec = socdev->card->codec;
  1155. /* we only need to suspend if we are a valid card */
  1156. if (!codec->card)
  1157. return 0;
  1158. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1159. return 0;
  1160. }
  1161. static int wm8990_resume(struct platform_device *pdev)
  1162. {
  1163. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1164. struct snd_soc_codec *codec = socdev->card->codec;
  1165. int i;
  1166. u8 data[2];
  1167. u16 *cache = codec->reg_cache;
  1168. /* we only need to resume if we are a valid card */
  1169. if (!codec->card)
  1170. return 0;
  1171. /* Sync reg_cache with the hardware */
  1172. for (i = 0; i < ARRAY_SIZE(wm8990_reg); i++) {
  1173. if (i + 1 == WM8990_RESET)
  1174. continue;
  1175. data[0] = ((i + 1) << 1) | ((cache[i] >> 8) & 0x0001);
  1176. data[1] = cache[i] & 0x00ff;
  1177. codec->hw_write(codec->control_data, data, 2);
  1178. }
  1179. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1180. return 0;
  1181. }
  1182. /*
  1183. * initialise the WM8990 driver
  1184. * register the mixer and dsp interfaces with the kernel
  1185. */
  1186. static int wm8990_init(struct snd_soc_device *socdev)
  1187. {
  1188. struct snd_soc_codec *codec = socdev->card->codec;
  1189. u16 reg;
  1190. int ret = 0;
  1191. codec->name = "WM8990";
  1192. codec->owner = THIS_MODULE;
  1193. codec->read = wm8990_read_reg_cache;
  1194. codec->write = wm8990_write;
  1195. codec->set_bias_level = wm8990_set_bias_level;
  1196. codec->dai = &wm8990_dai;
  1197. codec->num_dai = 2;
  1198. codec->reg_cache_size = ARRAY_SIZE(wm8990_reg);
  1199. codec->reg_cache = kmemdup(wm8990_reg, sizeof(wm8990_reg), GFP_KERNEL);
  1200. if (codec->reg_cache == NULL)
  1201. return -ENOMEM;
  1202. wm8990_reset(codec);
  1203. /* register pcms */
  1204. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1205. if (ret < 0) {
  1206. printk(KERN_ERR "wm8990: failed to create pcms\n");
  1207. goto pcm_err;
  1208. }
  1209. /* charge output caps */
  1210. codec->bias_level = SND_SOC_BIAS_OFF;
  1211. wm8990_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1212. reg = wm8990_read_reg_cache(codec, WM8990_AUDIO_INTERFACE_4);
  1213. wm8990_write(codec, WM8990_AUDIO_INTERFACE_4, reg | WM8990_ALRCGPIO1);
  1214. reg = wm8990_read_reg_cache(codec, WM8990_GPIO1_GPIO2) &
  1215. ~WM8990_GPIO1_SEL_MASK;
  1216. wm8990_write(codec, WM8990_GPIO1_GPIO2, reg | 1);
  1217. reg = wm8990_read_reg_cache(codec, WM8990_POWER_MANAGEMENT_2);
  1218. wm8990_write(codec, WM8990_POWER_MANAGEMENT_2, reg | WM8990_OPCLK_ENA);
  1219. wm8990_write(codec, WM8990_LEFT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1220. wm8990_write(codec, WM8990_RIGHT_OUTPUT_VOLUME, 0x50 | (1<<8));
  1221. snd_soc_add_controls(codec, wm8990_snd_controls,
  1222. ARRAY_SIZE(wm8990_snd_controls));
  1223. wm8990_add_widgets(codec);
  1224. ret = snd_soc_init_card(socdev);
  1225. if (ret < 0) {
  1226. printk(KERN_ERR "wm8990: failed to register card\n");
  1227. goto card_err;
  1228. }
  1229. return ret;
  1230. card_err:
  1231. snd_soc_free_pcms(socdev);
  1232. snd_soc_dapm_free(socdev);
  1233. pcm_err:
  1234. kfree(codec->reg_cache);
  1235. return ret;
  1236. }
  1237. /* If the i2c layer weren't so broken, we could pass this kind of data
  1238. around */
  1239. static struct snd_soc_device *wm8990_socdev;
  1240. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1241. /*
  1242. * WM891 2 wire address is determined by GPIO5
  1243. * state during powerup.
  1244. * low = 0x34
  1245. * high = 0x36
  1246. */
  1247. static int wm8990_i2c_probe(struct i2c_client *i2c,
  1248. const struct i2c_device_id *id)
  1249. {
  1250. struct snd_soc_device *socdev = wm8990_socdev;
  1251. struct snd_soc_codec *codec = socdev->card->codec;
  1252. int ret;
  1253. i2c_set_clientdata(i2c, codec);
  1254. codec->control_data = i2c;
  1255. ret = wm8990_init(socdev);
  1256. if (ret < 0)
  1257. pr_err("failed to initialise WM8990\n");
  1258. return ret;
  1259. }
  1260. static int wm8990_i2c_remove(struct i2c_client *client)
  1261. {
  1262. struct snd_soc_codec *codec = i2c_get_clientdata(client);
  1263. kfree(codec->reg_cache);
  1264. return 0;
  1265. }
  1266. static const struct i2c_device_id wm8990_i2c_id[] = {
  1267. { "wm8990", 0 },
  1268. { }
  1269. };
  1270. MODULE_DEVICE_TABLE(i2c, wm8990_i2c_id);
  1271. static struct i2c_driver wm8990_i2c_driver = {
  1272. .driver = {
  1273. .name = "WM8990 I2C Codec",
  1274. .owner = THIS_MODULE,
  1275. },
  1276. .probe = wm8990_i2c_probe,
  1277. .remove = wm8990_i2c_remove,
  1278. .id_table = wm8990_i2c_id,
  1279. };
  1280. static int wm8990_add_i2c_device(struct platform_device *pdev,
  1281. const struct wm8990_setup_data *setup)
  1282. {
  1283. struct i2c_board_info info;
  1284. struct i2c_adapter *adapter;
  1285. struct i2c_client *client;
  1286. int ret;
  1287. ret = i2c_add_driver(&wm8990_i2c_driver);
  1288. if (ret != 0) {
  1289. dev_err(&pdev->dev, "can't add i2c driver\n");
  1290. return ret;
  1291. }
  1292. memset(&info, 0, sizeof(struct i2c_board_info));
  1293. info.addr = setup->i2c_address;
  1294. strlcpy(info.type, "wm8990", I2C_NAME_SIZE);
  1295. adapter = i2c_get_adapter(setup->i2c_bus);
  1296. if (!adapter) {
  1297. dev_err(&pdev->dev, "can't get i2c adapter %d\n",
  1298. setup->i2c_bus);
  1299. goto err_driver;
  1300. }
  1301. client = i2c_new_device(adapter, &info);
  1302. i2c_put_adapter(adapter);
  1303. if (!client) {
  1304. dev_err(&pdev->dev, "can't add i2c device at 0x%x\n",
  1305. (unsigned int)info.addr);
  1306. goto err_driver;
  1307. }
  1308. return 0;
  1309. err_driver:
  1310. i2c_del_driver(&wm8990_i2c_driver);
  1311. return -ENODEV;
  1312. }
  1313. #endif
  1314. static int wm8990_probe(struct platform_device *pdev)
  1315. {
  1316. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1317. struct wm8990_setup_data *setup;
  1318. struct snd_soc_codec *codec;
  1319. struct wm8990_priv *wm8990;
  1320. int ret;
  1321. pr_info("WM8990 Audio Codec %s\n", WM8990_VERSION);
  1322. setup = socdev->codec_data;
  1323. codec = kzalloc(sizeof(struct snd_soc_codec), GFP_KERNEL);
  1324. if (codec == NULL)
  1325. return -ENOMEM;
  1326. wm8990 = kzalloc(sizeof(struct wm8990_priv), GFP_KERNEL);
  1327. if (wm8990 == NULL) {
  1328. kfree(codec);
  1329. return -ENOMEM;
  1330. }
  1331. codec->private_data = wm8990;
  1332. socdev->card->codec = codec;
  1333. mutex_init(&codec->mutex);
  1334. INIT_LIST_HEAD(&codec->dapm_widgets);
  1335. INIT_LIST_HEAD(&codec->dapm_paths);
  1336. wm8990_socdev = socdev;
  1337. ret = -ENODEV;
  1338. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1339. if (setup->i2c_address) {
  1340. codec->hw_write = (hw_write_t)i2c_master_send;
  1341. ret = wm8990_add_i2c_device(pdev, setup);
  1342. }
  1343. #endif
  1344. if (ret != 0) {
  1345. kfree(codec->private_data);
  1346. kfree(codec);
  1347. }
  1348. return ret;
  1349. }
  1350. /* power down chip */
  1351. static int wm8990_remove(struct platform_device *pdev)
  1352. {
  1353. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1354. struct snd_soc_codec *codec = socdev->card->codec;
  1355. if (codec->control_data)
  1356. wm8990_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1357. snd_soc_free_pcms(socdev);
  1358. snd_soc_dapm_free(socdev);
  1359. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1360. i2c_unregister_device(codec->control_data);
  1361. i2c_del_driver(&wm8990_i2c_driver);
  1362. #endif
  1363. kfree(codec->private_data);
  1364. kfree(codec);
  1365. return 0;
  1366. }
  1367. struct snd_soc_codec_device soc_codec_dev_wm8990 = {
  1368. .probe = wm8990_probe,
  1369. .remove = wm8990_remove,
  1370. .suspend = wm8990_suspend,
  1371. .resume = wm8990_resume,
  1372. };
  1373. EXPORT_SYMBOL_GPL(soc_codec_dev_wm8990);
  1374. static int __init wm8990_modinit(void)
  1375. {
  1376. return snd_soc_register_dai(&wm8990_dai);
  1377. }
  1378. module_init(wm8990_modinit);
  1379. static void __exit wm8990_exit(void)
  1380. {
  1381. snd_soc_unregister_dai(&wm8990_dai);
  1382. }
  1383. module_exit(wm8990_exit);
  1384. MODULE_DESCRIPTION("ASoC WM8990 driver");
  1385. MODULE_AUTHOR("Liam Girdwood");
  1386. MODULE_LICENSE("GPL");