ath9k.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699
  1. /*
  2. * Copyright (c) 2008 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <net/mac80211.h>
  21. #include <linux/leds.h>
  22. #include <linux/rfkill.h>
  23. #include "hw.h"
  24. #include "rc.h"
  25. #include "debug.h"
  26. struct ath_node;
  27. /* Macro to expand scalars to 64-bit objects */
  28. #define ito64(x) (sizeof(x) == 8) ? \
  29. (((unsigned long long int)(x)) & (0xff)) : \
  30. (sizeof(x) == 16) ? \
  31. (((unsigned long long int)(x)) & 0xffff) : \
  32. ((sizeof(x) == 32) ? \
  33. (((unsigned long long int)(x)) & 0xffffffff) : \
  34. (unsigned long long int)(x))
  35. /* increment with wrap-around */
  36. #define INCR(_l, _sz) do { \
  37. (_l)++; \
  38. (_l) &= ((_sz) - 1); \
  39. } while (0)
  40. /* decrement with wrap-around */
  41. #define DECR(_l, _sz) do { \
  42. (_l)--; \
  43. (_l) &= ((_sz) - 1); \
  44. } while (0)
  45. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  46. #define ASSERT(exp) do { \
  47. if (unlikely(!(exp))) { \
  48. BUG(); \
  49. } \
  50. } while (0)
  51. #define TSF_TO_TU(_h,_l) \
  52. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  53. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  54. static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  55. struct ath_config {
  56. u32 ath_aggr_prot;
  57. u16 txpowlimit;
  58. u8 cabqReadytime;
  59. u8 swBeaconProcess;
  60. };
  61. /*************************/
  62. /* Descriptor Management */
  63. /*************************/
  64. #define ATH_TXBUF_RESET(_bf) do { \
  65. (_bf)->bf_status = 0; \
  66. (_bf)->bf_lastbf = NULL; \
  67. (_bf)->bf_next = NULL; \
  68. memset(&((_bf)->bf_state), 0, \
  69. sizeof(struct ath_buf_state)); \
  70. } while (0)
  71. /**
  72. * enum buffer_type - Buffer type flags
  73. *
  74. * @BUF_HT: Send this buffer using HT capabilities
  75. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  76. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  77. * (used in aggregation scheduling)
  78. * @BUF_RETRY: Indicates whether the buffer is retried
  79. * @BUF_XRETRY: To denote excessive retries of the buffer
  80. */
  81. enum buffer_type {
  82. BUF_HT = BIT(1),
  83. BUF_AMPDU = BIT(2),
  84. BUF_AGGR = BIT(3),
  85. BUF_RETRY = BIT(4),
  86. BUF_XRETRY = BIT(5),
  87. };
  88. struct ath_buf_state {
  89. int bfs_nframes; /* # frames in aggregate */
  90. u16 bfs_al; /* length of aggregate */
  91. u16 bfs_frmlen; /* length of frame */
  92. int bfs_seqno; /* sequence number */
  93. int bfs_tidno; /* tid of this frame */
  94. int bfs_retries; /* current retries */
  95. u32 bf_type; /* BUF_* (enum buffer_type) */
  96. u32 bfs_keyix;
  97. enum ath9k_key_type bfs_keytype;
  98. };
  99. #define bf_nframes bf_state.bfs_nframes
  100. #define bf_al bf_state.bfs_al
  101. #define bf_frmlen bf_state.bfs_frmlen
  102. #define bf_retries bf_state.bfs_retries
  103. #define bf_seqno bf_state.bfs_seqno
  104. #define bf_tidno bf_state.bfs_tidno
  105. #define bf_keyix bf_state.bfs_keyix
  106. #define bf_keytype bf_state.bfs_keytype
  107. #define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
  108. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  109. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  110. #define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
  111. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  112. /*
  113. * Abstraction of a contiguous buffer to transmit/receive. There is only
  114. * a single hw descriptor encapsulated here.
  115. */
  116. struct ath_buf {
  117. struct list_head list;
  118. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  119. an aggregate) */
  120. struct ath_buf *bf_next; /* next subframe in the aggregate */
  121. void *bf_mpdu; /* enclosing frame structure */
  122. struct ath_desc *bf_desc; /* virtual addr of desc */
  123. dma_addr_t bf_daddr; /* physical addr of desc */
  124. dma_addr_t bf_buf_addr; /* physical addr of data buffer */
  125. u32 bf_status;
  126. u16 bf_flags; /* tx descriptor flags */
  127. struct ath_buf_state bf_state; /* buffer state */
  128. dma_addr_t bf_dmacontext;
  129. };
  130. #define ATH_RXBUF_RESET(_bf) ((_bf)->bf_status = 0)
  131. #define ATH_BUFSTATUS_STALE 0x00000002
  132. /* DMA state for tx/rx descriptors */
  133. struct ath_descdma {
  134. const char *dd_name;
  135. struct ath_desc *dd_desc; /* descriptors */
  136. dma_addr_t dd_desc_paddr; /* physical addr of dd_desc */
  137. u32 dd_desc_len; /* size of dd_desc */
  138. struct ath_buf *dd_bufptr; /* associated buffers */
  139. dma_addr_t dd_dmacontext;
  140. };
  141. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  142. struct list_head *head, const char *name,
  143. int nbuf, int ndesc);
  144. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  145. struct list_head *head);
  146. /***********/
  147. /* RX / TX */
  148. /***********/
  149. #define ATH_MAX_ANTENNA 3
  150. #define ATH_RXBUF 512
  151. #define WME_NUM_TID 16
  152. #define ATH_TXBUF 512
  153. #define ATH_TXMAXTRY 13
  154. #define ATH_11N_TXMAXTRY 10
  155. #define ATH_MGT_TXMAXTRY 4
  156. #define WME_BA_BMP_SIZE 64
  157. #define WME_MAX_BA WME_BA_BMP_SIZE
  158. #define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
  159. #define TID_TO_WME_AC(_tid) \
  160. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  161. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  162. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  163. WME_AC_VO)
  164. #define WME_AC_BE 0
  165. #define WME_AC_BK 1
  166. #define WME_AC_VI 2
  167. #define WME_AC_VO 3
  168. #define WME_NUM_AC 4
  169. #define ADDBA_EXCHANGE_ATTEMPTS 10
  170. #define ATH_AGGR_DELIM_SZ 4
  171. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  172. /* number of delimiters for encryption padding */
  173. #define ATH_AGGR_ENCRYPTDELIM 10
  174. /* minimum h/w qdepth to be sustained to maximize aggregation */
  175. #define ATH_AGGR_MIN_QDEPTH 2
  176. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  177. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  178. #define ATH_AMPDU_LIMIT_DEFAULT ATH_AMPDU_LIMIT_MAX
  179. #define IEEE80211_SEQ_SEQ_SHIFT 4
  180. #define IEEE80211_SEQ_MAX 4096
  181. #define IEEE80211_MIN_AMPDU_BUF 0x8
  182. #define IEEE80211_HTCAP_MAXRXAMPDU_FACTOR 13
  183. #define IEEE80211_WEP_IVLEN 3
  184. #define IEEE80211_WEP_KIDLEN 1
  185. #define IEEE80211_WEP_CRCLEN 4
  186. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  187. (IEEE80211_WEP_IVLEN + \
  188. IEEE80211_WEP_KIDLEN + \
  189. IEEE80211_WEP_CRCLEN))
  190. /* return whether a bit at index _n in bitmap _bm is set
  191. * _sz is the size of the bitmap */
  192. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  193. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  194. /* return block-ack bitmap index given sequence and starting sequence */
  195. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  196. /* returns delimiter padding required given the packet length */
  197. #define ATH_AGGR_GET_NDELIM(_len) \
  198. (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
  199. (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
  200. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  201. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  202. #define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
  203. #define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
  204. #define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
  205. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  206. enum ATH_AGGR_STATUS {
  207. ATH_AGGR_DONE,
  208. ATH_AGGR_BAW_CLOSED,
  209. ATH_AGGR_LIMITED,
  210. };
  211. struct ath_txq {
  212. u32 axq_qnum; /* hardware q number */
  213. u32 *axq_link; /* link ptr in last TX desc */
  214. struct list_head axq_q; /* transmit queue */
  215. spinlock_t axq_lock;
  216. u32 axq_depth; /* queue depth */
  217. u8 axq_aggr_depth; /* aggregates queued */
  218. u32 axq_totalqueued; /* total ever queued */
  219. bool stopped; /* Is mac80211 queue stopped ? */
  220. struct ath_buf *axq_linkbuf; /* virtual addr of last buffer*/
  221. /* first desc of the last descriptor that contains CTS */
  222. struct ath_desc *axq_lastdsWithCTS;
  223. /* final desc of the gating desc that determines whether
  224. lastdsWithCTS has been DMA'ed or not */
  225. struct ath_desc *axq_gatingds;
  226. struct list_head axq_acq;
  227. };
  228. #define AGGR_CLEANUP BIT(1)
  229. #define AGGR_ADDBA_COMPLETE BIT(2)
  230. #define AGGR_ADDBA_PROGRESS BIT(3)
  231. /* per TID aggregate tx state for a destination */
  232. struct ath_atx_tid {
  233. struct list_head list; /* round-robin tid entry */
  234. struct list_head buf_q; /* pending buffers */
  235. struct ath_node *an;
  236. struct ath_atx_ac *ac;
  237. struct ath_buf *tx_buf[ATH_TID_MAX_BUFS]; /* active tx frames */
  238. u16 seq_start;
  239. u16 seq_next;
  240. u16 baw_size;
  241. int tidno;
  242. int baw_head; /* first un-acked tx buffer */
  243. int baw_tail; /* next unused tx buffer slot */
  244. int sched;
  245. int paused;
  246. u8 state;
  247. int addba_exchangeattempts;
  248. };
  249. /* per access-category aggregate tx state for a destination */
  250. struct ath_atx_ac {
  251. int sched; /* dest-ac is scheduled */
  252. int qnum; /* H/W queue number associated
  253. with this AC */
  254. struct list_head list; /* round-robin txq entry */
  255. struct list_head tid_q; /* queue of TIDs with buffers */
  256. };
  257. /* per-frame tx control block */
  258. struct ath_tx_control {
  259. struct ath_txq *txq;
  260. int if_id;
  261. };
  262. /* per frame tx status block */
  263. struct ath_xmit_status {
  264. int retries; /* number of retries to successufully
  265. transmit this frame */
  266. int flags; /* status of transmit */
  267. #define ATH_TX_ERROR 0x01
  268. #define ATH_TX_XRETRY 0x02
  269. #define ATH_TX_BAR 0x04
  270. };
  271. /* All RSSI values are noise floor adjusted */
  272. struct ath_tx_stat {
  273. int rssi;
  274. int rssictl[ATH_MAX_ANTENNA];
  275. int rssiextn[ATH_MAX_ANTENNA];
  276. int rateieee;
  277. int rateKbps;
  278. int ratecode;
  279. int flags;
  280. u32 airtime; /* time on air per final tx rate */
  281. };
  282. struct aggr_rifs_param {
  283. int param_max_frames;
  284. int param_max_len;
  285. int param_rl;
  286. int param_al;
  287. struct ath_rc_series *param_rcs;
  288. };
  289. struct ath_node {
  290. struct ath_softc *an_sc;
  291. struct ath_atx_tid tid[WME_NUM_TID];
  292. struct ath_atx_ac ac[WME_NUM_AC];
  293. u16 maxampdu;
  294. u8 mpdudensity;
  295. };
  296. struct ath_tx {
  297. u16 seq_no;
  298. u32 txqsetup;
  299. int hwq_map[ATH9K_WME_AC_VO+1];
  300. spinlock_t txbuflock;
  301. struct list_head txbuf;
  302. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  303. struct ath_descdma txdma;
  304. };
  305. struct ath_rx {
  306. u8 defant;
  307. u8 rxotherant;
  308. u32 *rxlink;
  309. int bufsize;
  310. unsigned int rxfilter;
  311. spinlock_t rxflushlock;
  312. spinlock_t rxbuflock;
  313. struct list_head rxbuf;
  314. struct ath_descdma rxdma;
  315. };
  316. int ath_startrecv(struct ath_softc *sc);
  317. bool ath_stoprecv(struct ath_softc *sc);
  318. void ath_flushrecv(struct ath_softc *sc);
  319. u32 ath_calcrxfilter(struct ath_softc *sc);
  320. int ath_rx_init(struct ath_softc *sc, int nbufs);
  321. void ath_rx_cleanup(struct ath_softc *sc);
  322. int ath_rx_tasklet(struct ath_softc *sc, int flush);
  323. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  324. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  325. int ath_tx_setup(struct ath_softc *sc, int haltype);
  326. void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  327. void ath_draintxq(struct ath_softc *sc,
  328. struct ath_txq *txq, bool retry_tx);
  329. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  330. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  331. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  332. int ath_tx_init(struct ath_softc *sc, int nbufs);
  333. int ath_tx_cleanup(struct ath_softc *sc);
  334. struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
  335. int ath_txq_update(struct ath_softc *sc, int qnum,
  336. struct ath9k_tx_queue_info *q);
  337. int ath_tx_start(struct ath_softc *sc, struct sk_buff *skb,
  338. struct ath_tx_control *txctl);
  339. void ath_tx_tasklet(struct ath_softc *sc);
  340. void ath_tx_cabq(struct ath_softc *sc, struct sk_buff *skb);
  341. bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
  342. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  343. u16 tid, u16 *ssn);
  344. int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  345. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  346. /********/
  347. /* VAPs */
  348. /********/
  349. /*
  350. * Define the scheme that we select MAC address for multiple
  351. * BSS on the same radio. The very first VAP will just use the MAC
  352. * address from the EEPROM. For the next 3 VAPs, we set the
  353. * U/L bit (bit 1) in MAC address, and use the next two bits as the
  354. * index of the VAP.
  355. */
  356. #define ATH_SET_VAP_BSSID_MASK(bssid_mask) \
  357. ((bssid_mask)[0] &= ~(((ATH_BCBUF-1)<<2)|0x02))
  358. struct ath_vap {
  359. int av_bslot;
  360. enum nl80211_iftype av_opmode;
  361. struct ath_buf *av_bcbuf;
  362. struct ath_tx_control av_btxctl;
  363. };
  364. /*******************/
  365. /* Beacon Handling */
  366. /*******************/
  367. /*
  368. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  369. * number of BSSIDs) if a given beacon does not go out even after waiting this
  370. * number of beacon intervals, the game's up.
  371. */
  372. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  373. #define ATH_BCBUF 1
  374. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  375. #define ATH_DEFAULT_BMISS_LIMIT 10
  376. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  377. struct ath_beacon_config {
  378. u16 beacon_interval;
  379. u16 listen_interval;
  380. u16 dtim_period;
  381. u16 bmiss_timeout;
  382. u8 dtim_count;
  383. u8 tim_offset;
  384. union {
  385. u64 last_tsf;
  386. u8 last_tstamp[8];
  387. } u; /* last received beacon/probe response timestamp of this BSS. */
  388. };
  389. struct ath_beacon {
  390. enum {
  391. OK, /* no change needed */
  392. UPDATE, /* update pending */
  393. COMMIT /* beacon sent, commit change */
  394. } updateslot; /* slot time update fsm */
  395. u32 beaconq;
  396. u32 bmisscnt;
  397. u32 ast_be_xmit;
  398. u64 bc_tstamp;
  399. int bslot[ATH_BCBUF];
  400. int slottime;
  401. int slotupdate;
  402. struct ath9k_tx_queue_info beacon_qi;
  403. struct ath_descdma bdma;
  404. struct ath_txq *cabq;
  405. struct list_head bbuf;
  406. };
  407. void ath9k_beacon_tasklet(unsigned long data);
  408. void ath_beacon_config(struct ath_softc *sc, int if_id);
  409. int ath_beaconq_setup(struct ath_hal *ah);
  410. int ath_beacon_alloc(struct ath_softc *sc, int if_id);
  411. void ath_beacon_return(struct ath_softc *sc, struct ath_vap *avp);
  412. void ath_beacon_sync(struct ath_softc *sc, int if_id);
  413. /*******/
  414. /* ANI */
  415. /*******/
  416. /* ANI values for STA only.
  417. FIXME: Add appropriate values for AP later */
  418. #define ATH_ANI_POLLINTERVAL 100 /* 100 milliseconds between ANI poll */
  419. #define ATH_SHORT_CALINTERVAL 1000 /* 1 second between calibrations */
  420. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds between calibrations */
  421. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes between calibrations */
  422. struct ath_ani {
  423. bool sc_caldone;
  424. int16_t sc_noise_floor;
  425. unsigned int sc_longcal_timer;
  426. unsigned int sc_shortcal_timer;
  427. unsigned int sc_resetcal_timer;
  428. unsigned int sc_checkani_timer;
  429. struct timer_list timer;
  430. };
  431. /********************/
  432. /* LED Control */
  433. /********************/
  434. #define ATH_LED_PIN 1
  435. #define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
  436. #define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
  437. enum ath_led_type {
  438. ATH_LED_RADIO,
  439. ATH_LED_ASSOC,
  440. ATH_LED_TX,
  441. ATH_LED_RX
  442. };
  443. struct ath_led {
  444. struct ath_softc *sc;
  445. struct led_classdev led_cdev;
  446. enum ath_led_type led_type;
  447. char name[32];
  448. bool registered;
  449. };
  450. /* Rfkill */
  451. #define ATH_RFKILL_POLL_INTERVAL 2000 /* msecs */
  452. struct ath_rfkill {
  453. struct rfkill *rfkill;
  454. struct delayed_work rfkill_poll;
  455. char rfkill_name[32];
  456. };
  457. /********************/
  458. /* Main driver core */
  459. /********************/
  460. /*
  461. * Default cache line size, in bytes.
  462. * Used when PCI device not fully initialized by bootrom/BIOS
  463. */
  464. #define DEFAULT_CACHELINE 32
  465. #define ATH_DEFAULT_NOISE_FLOOR -95
  466. #define ATH_REGCLASSIDS_MAX 10
  467. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  468. #define ATH_MAX_SW_RETRIES 10
  469. #define ATH_CHAN_MAX 255
  470. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  471. /*
  472. * The key cache is used for h/w cipher state and also for
  473. * tracking station state such as the current tx antenna.
  474. * We also setup a mapping table between key cache slot indices
  475. * and station state to short-circuit node lookups on rx.
  476. * Different parts have different size key caches. We handle
  477. * up to ATH_KEYMAX entries (could dynamically allocate state).
  478. */
  479. #define ATH_KEYMAX 128 /* max key cache size we handle */
  480. #define ATH_IF_ID_ANY 0xff
  481. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  482. #define ATH_RSSI_DUMMY_MARKER 0x127
  483. #define ATH_RATE_DUMMY_MARKER 0
  484. #define SC_OP_INVALID BIT(0)
  485. #define SC_OP_BEACONS BIT(1)
  486. #define SC_OP_RXAGGR BIT(2)
  487. #define SC_OP_TXAGGR BIT(3)
  488. #define SC_OP_CHAINMASK_UPDATE BIT(4)
  489. #define SC_OP_FULL_RESET BIT(5)
  490. #define SC_OP_NO_RESET BIT(6)
  491. #define SC_OP_PREAMBLE_SHORT BIT(7)
  492. #define SC_OP_PROTECT_ENABLE BIT(8)
  493. #define SC_OP_RXFLUSH BIT(9)
  494. #define SC_OP_LED_ASSOCIATED BIT(10)
  495. #define SC_OP_RFKILL_REGISTERED BIT(11)
  496. #define SC_OP_RFKILL_SW_BLOCKED BIT(12)
  497. #define SC_OP_RFKILL_HW_BLOCKED BIT(13)
  498. #define SC_OP_WAIT_FOR_BEACON BIT(14)
  499. #define SC_OP_LED_ON BIT(15)
  500. struct ath_bus_ops {
  501. void (*read_cachesize)(struct ath_softc *sc, int *csz);
  502. void (*cleanup)(struct ath_softc *sc);
  503. bool (*eeprom_read)(struct ath_hal *ah, u32 off, u16 *data);
  504. };
  505. struct ath_softc {
  506. struct ieee80211_hw *hw;
  507. struct device *dev;
  508. struct tasklet_struct intr_tq;
  509. struct tasklet_struct bcon_tasklet;
  510. struct ath_hal *sc_ah;
  511. void __iomem *mem;
  512. int irq;
  513. spinlock_t sc_resetlock;
  514. struct mutex mutex;
  515. u8 sc_curbssid[ETH_ALEN];
  516. u8 sc_myaddr[ETH_ALEN];
  517. u8 sc_bssidmask[ETH_ALEN];
  518. u32 sc_intrstatus;
  519. u32 sc_flags; /* SC_OP_* */
  520. u16 sc_curtxpow;
  521. u16 sc_curaid;
  522. u16 sc_cachelsz;
  523. u8 sc_nbcnvaps;
  524. u16 sc_nvaps;
  525. u8 sc_tx_chainmask;
  526. u8 sc_rx_chainmask;
  527. u32 sc_keymax;
  528. DECLARE_BITMAP(sc_keymap, ATH_KEYMAX);
  529. u8 sc_splitmic;
  530. atomic_t ps_usecount;
  531. enum ath9k_int sc_imask;
  532. enum ath9k_ht_extprotspacing sc_ht_extprotspacing;
  533. enum ath9k_ht_macmode tx_chan_width;
  534. struct ath_config sc_config;
  535. struct ath_rx rx;
  536. struct ath_tx tx;
  537. struct ath_beacon beacon;
  538. struct ieee80211_vif *sc_vaps[ATH_BCBUF];
  539. struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
  540. struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
  541. struct ath_rate_table *cur_rate_table;
  542. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  543. struct ath_led radio_led;
  544. struct ath_led assoc_led;
  545. struct ath_led tx_led;
  546. struct ath_led rx_led;
  547. struct delayed_work ath_led_blink_work;
  548. int led_on_duration;
  549. int led_off_duration;
  550. int led_on_cnt;
  551. int led_off_cnt;
  552. struct ath_rfkill rf_kill;
  553. struct ath_ani sc_ani;
  554. struct ath9k_node_stats sc_halstats;
  555. #ifdef CONFIG_ATH9K_DEBUG
  556. struct ath9k_debug sc_debug;
  557. #endif
  558. struct ath_bus_ops *bus_ops;
  559. };
  560. int ath_reset(struct ath_softc *sc, bool retry_tx);
  561. int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
  562. int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
  563. int ath_cabq_update(struct ath_softc *);
  564. static inline void ath_read_cachesize(struct ath_softc *sc, int *csz)
  565. {
  566. sc->bus_ops->read_cachesize(sc, csz);
  567. }
  568. static inline void ath_bus_cleanup(struct ath_softc *sc)
  569. {
  570. sc->bus_ops->cleanup(sc);
  571. }
  572. extern struct ieee80211_ops ath9k_ops;
  573. irqreturn_t ath_isr(int irq, void *dev);
  574. void ath_cleanup(struct ath_softc *sc);
  575. int ath_attach(u16 devid, struct ath_softc *sc);
  576. void ath_detach(struct ath_softc *sc);
  577. const char *ath_mac_bb_name(u32 mac_bb_version);
  578. const char *ath_rf_name(u16 rf_version);
  579. #ifdef CONFIG_PCI
  580. int ath_pci_init(void);
  581. void ath_pci_exit(void);
  582. #else
  583. static inline int ath_pci_init(void) { return 0; };
  584. static inline void ath_pci_exit(void) {};
  585. #endif
  586. #ifdef CONFIG_ATHEROS_AR71XX
  587. int ath_ahb_init(void);
  588. void ath_ahb_exit(void);
  589. #else
  590. static inline int ath_ahb_init(void) { return 0; };
  591. static inline void ath_ahb_exit(void) {};
  592. #endif
  593. static inline void ath9k_ps_wakeup(struct ath_softc *sc)
  594. {
  595. if (atomic_inc_return(&sc->ps_usecount) == 1)
  596. if (sc->sc_ah->ah_power_mode != ATH9K_PM_AWAKE) {
  597. sc->sc_ah->ah_restore_mode = sc->sc_ah->ah_power_mode;
  598. ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
  599. }
  600. }
  601. static inline void ath9k_ps_restore(struct ath_softc *sc)
  602. {
  603. if (atomic_dec_and_test(&sc->ps_usecount))
  604. if (sc->hw->conf.flags & IEEE80211_CONF_PS)
  605. ath9k_hw_setpower(sc->sc_ah,
  606. sc->sc_ah->ah_restore_mode);
  607. }
  608. #endif /* ATH9K_H */