mach-mxs.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. * Copyright 2012 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clk/mxs.h>
  14. #include <linux/clkdev.h>
  15. #include <linux/clocksource.h>
  16. #include <linux/can/platform/flexcan.h>
  17. #include <linux/delay.h>
  18. #include <linux/err.h>
  19. #include <linux/gpio.h>
  20. #include <linux/init.h>
  21. #include <linux/irqchip.h>
  22. #include <linux/irqchip/mxs.h>
  23. #include <linux/micrel_phy.h>
  24. #include <linux/mxsfb.h>
  25. #include <linux/of_address.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/phy.h>
  28. #include <linux/pinctrl/consumer.h>
  29. #include <asm/mach/arch.h>
  30. #include <asm/mach/map.h>
  31. #include <asm/mach/time.h>
  32. #include <asm/system_misc.h>
  33. #include <mach/digctl.h>
  34. #include <mach/mxs.h>
  35. static struct fb_videomode mx23evk_video_modes[] = {
  36. {
  37. .name = "Samsung-LMS430HF02",
  38. .refresh = 60,
  39. .xres = 480,
  40. .yres = 272,
  41. .pixclock = 108096, /* picosecond (9.2 MHz) */
  42. .left_margin = 15,
  43. .right_margin = 8,
  44. .upper_margin = 12,
  45. .lower_margin = 4,
  46. .hsync_len = 1,
  47. .vsync_len = 1,
  48. },
  49. };
  50. static struct fb_videomode mx28evk_video_modes[] = {
  51. {
  52. .name = "Seiko-43WVF1G",
  53. .refresh = 60,
  54. .xres = 800,
  55. .yres = 480,
  56. .pixclock = 29851, /* picosecond (33.5 MHz) */
  57. .left_margin = 89,
  58. .right_margin = 164,
  59. .upper_margin = 23,
  60. .lower_margin = 10,
  61. .hsync_len = 10,
  62. .vsync_len = 10,
  63. },
  64. };
  65. static struct fb_videomode m28evk_video_modes[] = {
  66. {
  67. .name = "Ampire AM-800480R2TMQW-T01H",
  68. .refresh = 60,
  69. .xres = 800,
  70. .yres = 480,
  71. .pixclock = 30066, /* picosecond (33.26 MHz) */
  72. .left_margin = 0,
  73. .right_margin = 256,
  74. .upper_margin = 0,
  75. .lower_margin = 45,
  76. .hsync_len = 1,
  77. .vsync_len = 1,
  78. },
  79. };
  80. static struct fb_videomode apx4devkit_video_modes[] = {
  81. {
  82. .name = "HannStar PJ70112A",
  83. .refresh = 60,
  84. .xres = 800,
  85. .yres = 480,
  86. .pixclock = 33333, /* picosecond (30.00 MHz) */
  87. .left_margin = 88,
  88. .right_margin = 40,
  89. .upper_margin = 32,
  90. .lower_margin = 13,
  91. .hsync_len = 48,
  92. .vsync_len = 3,
  93. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  94. },
  95. };
  96. static struct fb_videomode apf28dev_video_modes[] = {
  97. {
  98. .name = "LW700",
  99. .refresh = 60,
  100. .xres = 800,
  101. .yres = 480,
  102. .pixclock = 30303, /* picosecond */
  103. .left_margin = 96,
  104. .right_margin = 96, /* at least 3 & 1 */
  105. .upper_margin = 0x14,
  106. .lower_margin = 0x15,
  107. .hsync_len = 64,
  108. .vsync_len = 4,
  109. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  110. },
  111. };
  112. static struct fb_videomode cfa10049_video_modes[] = {
  113. {
  114. .name = "Himax HX8357-B",
  115. .refresh = 60,
  116. .xres = 320,
  117. .yres = 480,
  118. .pixclock = 108506, /* picosecond (9.216 MHz) */
  119. .left_margin = 2,
  120. .right_margin = 2,
  121. .upper_margin = 2,
  122. .lower_margin = 2,
  123. .hsync_len = 15,
  124. .vsync_len = 15,
  125. },
  126. };
  127. static struct mxsfb_platform_data mxsfb_pdata __initdata;
  128. /*
  129. * MX28EVK_FLEXCAN_SWITCH is shared between both flexcan controllers
  130. */
  131. #define MX28EVK_FLEXCAN_SWITCH MXS_GPIO_NR(2, 13)
  132. static int flexcan0_en, flexcan1_en;
  133. static void mx28evk_flexcan_switch(void)
  134. {
  135. if (flexcan0_en || flexcan1_en)
  136. gpio_set_value(MX28EVK_FLEXCAN_SWITCH, 1);
  137. else
  138. gpio_set_value(MX28EVK_FLEXCAN_SWITCH, 0);
  139. }
  140. static void mx28evk_flexcan0_switch(int enable)
  141. {
  142. flexcan0_en = enable;
  143. mx28evk_flexcan_switch();
  144. }
  145. static void mx28evk_flexcan1_switch(int enable)
  146. {
  147. flexcan1_en = enable;
  148. mx28evk_flexcan_switch();
  149. }
  150. static struct flexcan_platform_data flexcan_pdata[2];
  151. static struct of_dev_auxdata mxs_auxdata_lookup[] __initdata = {
  152. OF_DEV_AUXDATA("fsl,imx23-lcdif", 0x80030000, NULL, &mxsfb_pdata),
  153. OF_DEV_AUXDATA("fsl,imx28-lcdif", 0x80030000, NULL, &mxsfb_pdata),
  154. OF_DEV_AUXDATA("fsl,imx28-flexcan", 0x80032000, NULL, &flexcan_pdata[0]),
  155. OF_DEV_AUXDATA("fsl,imx28-flexcan", 0x80034000, NULL, &flexcan_pdata[1]),
  156. { /* sentinel */ }
  157. };
  158. #define OCOTP_WORD_OFFSET 0x20
  159. #define OCOTP_WORD_COUNT 0x20
  160. #define BM_OCOTP_CTRL_BUSY (1 << 8)
  161. #define BM_OCOTP_CTRL_ERROR (1 << 9)
  162. #define BM_OCOTP_CTRL_RD_BANK_OPEN (1 << 12)
  163. static DEFINE_MUTEX(ocotp_mutex);
  164. static u32 ocotp_words[OCOTP_WORD_COUNT];
  165. static const u32 *mxs_get_ocotp(void)
  166. {
  167. struct device_node *np;
  168. void __iomem *ocotp_base;
  169. int timeout = 0x400;
  170. size_t i;
  171. static int once;
  172. if (once)
  173. return ocotp_words;
  174. np = of_find_compatible_node(NULL, NULL, "fsl,ocotp");
  175. ocotp_base = of_iomap(np, 0);
  176. WARN_ON(!ocotp_base);
  177. mutex_lock(&ocotp_mutex);
  178. /*
  179. * clk_enable(hbus_clk) for ocotp can be skipped
  180. * as it must be on when system is running.
  181. */
  182. /* try to clear ERROR bit */
  183. __mxs_clrl(BM_OCOTP_CTRL_ERROR, ocotp_base);
  184. /* check both BUSY and ERROR cleared */
  185. while ((__raw_readl(ocotp_base) &
  186. (BM_OCOTP_CTRL_BUSY | BM_OCOTP_CTRL_ERROR)) && --timeout)
  187. cpu_relax();
  188. if (unlikely(!timeout))
  189. goto error_unlock;
  190. /* open OCOTP banks for read */
  191. __mxs_setl(BM_OCOTP_CTRL_RD_BANK_OPEN, ocotp_base);
  192. /* approximately wait 32 hclk cycles */
  193. udelay(1);
  194. /* poll BUSY bit becoming cleared */
  195. timeout = 0x400;
  196. while ((__raw_readl(ocotp_base) & BM_OCOTP_CTRL_BUSY) && --timeout)
  197. cpu_relax();
  198. if (unlikely(!timeout))
  199. goto error_unlock;
  200. for (i = 0; i < OCOTP_WORD_COUNT; i++)
  201. ocotp_words[i] = __raw_readl(ocotp_base + OCOTP_WORD_OFFSET +
  202. i * 0x10);
  203. /* close banks for power saving */
  204. __mxs_clrl(BM_OCOTP_CTRL_RD_BANK_OPEN, ocotp_base);
  205. once = 1;
  206. mutex_unlock(&ocotp_mutex);
  207. return ocotp_words;
  208. error_unlock:
  209. mutex_unlock(&ocotp_mutex);
  210. pr_err("%s: timeout in reading OCOTP\n", __func__);
  211. return NULL;
  212. }
  213. enum mac_oui {
  214. OUI_FSL,
  215. OUI_DENX,
  216. OUI_CRYSTALFONTZ,
  217. };
  218. static void __init update_fec_mac_prop(enum mac_oui oui)
  219. {
  220. struct device_node *np, *from = NULL;
  221. struct property *newmac;
  222. const u32 *ocotp = mxs_get_ocotp();
  223. u8 *macaddr;
  224. u32 val;
  225. int i;
  226. for (i = 0; i < 2; i++) {
  227. np = of_find_compatible_node(from, NULL, "fsl,imx28-fec");
  228. if (!np)
  229. return;
  230. from = np;
  231. if (of_get_property(np, "local-mac-address", NULL))
  232. continue;
  233. newmac = kzalloc(sizeof(*newmac) + 6, GFP_KERNEL);
  234. if (!newmac)
  235. return;
  236. newmac->value = newmac + 1;
  237. newmac->length = 6;
  238. newmac->name = kstrdup("local-mac-address", GFP_KERNEL);
  239. if (!newmac->name) {
  240. kfree(newmac);
  241. return;
  242. }
  243. /*
  244. * OCOTP only stores the last 4 octets for each mac address,
  245. * so hard-code OUI here.
  246. */
  247. macaddr = newmac->value;
  248. switch (oui) {
  249. case OUI_FSL:
  250. macaddr[0] = 0x00;
  251. macaddr[1] = 0x04;
  252. macaddr[2] = 0x9f;
  253. break;
  254. case OUI_DENX:
  255. macaddr[0] = 0xc0;
  256. macaddr[1] = 0xe5;
  257. macaddr[2] = 0x4e;
  258. break;
  259. case OUI_CRYSTALFONTZ:
  260. macaddr[0] = 0x58;
  261. macaddr[1] = 0xb9;
  262. macaddr[2] = 0xe1;
  263. break;
  264. }
  265. val = ocotp[i];
  266. macaddr[3] = (val >> 16) & 0xff;
  267. macaddr[4] = (val >> 8) & 0xff;
  268. macaddr[5] = (val >> 0) & 0xff;
  269. of_update_property(np, newmac);
  270. }
  271. }
  272. static void __init imx23_evk_init(void)
  273. {
  274. mxsfb_pdata.mode_list = mx23evk_video_modes;
  275. mxsfb_pdata.mode_count = ARRAY_SIZE(mx23evk_video_modes);
  276. mxsfb_pdata.default_bpp = 32;
  277. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  278. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  279. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  280. }
  281. static inline void enable_clk_enet_out(void)
  282. {
  283. struct clk *clk = clk_get_sys("enet_out", NULL);
  284. if (!IS_ERR(clk))
  285. clk_prepare_enable(clk);
  286. }
  287. static void __init imx28_evk_init(void)
  288. {
  289. enable_clk_enet_out();
  290. update_fec_mac_prop(OUI_FSL);
  291. mxsfb_pdata.mode_list = mx28evk_video_modes;
  292. mxsfb_pdata.mode_count = ARRAY_SIZE(mx28evk_video_modes);
  293. mxsfb_pdata.default_bpp = 32;
  294. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  295. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  296. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  297. mxs_saif_clkmux_select(MXS_DIGCTL_SAIF_CLKMUX_EXTMSTR0);
  298. }
  299. static void __init imx28_evk_post_init(void)
  300. {
  301. if (!gpio_request_one(MX28EVK_FLEXCAN_SWITCH, GPIOF_DIR_OUT,
  302. "flexcan-switch")) {
  303. flexcan_pdata[0].transceiver_switch = mx28evk_flexcan0_switch;
  304. flexcan_pdata[1].transceiver_switch = mx28evk_flexcan1_switch;
  305. }
  306. }
  307. static void __init m28evk_init(void)
  308. {
  309. mxsfb_pdata.mode_list = m28evk_video_modes;
  310. mxsfb_pdata.mode_count = ARRAY_SIZE(m28evk_video_modes);
  311. mxsfb_pdata.default_bpp = 16;
  312. mxsfb_pdata.ld_intf_width = STMLCDIF_18BIT;
  313. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT;
  314. }
  315. static void __init sc_sps1_init(void)
  316. {
  317. enable_clk_enet_out();
  318. }
  319. static int apx4devkit_phy_fixup(struct phy_device *phy)
  320. {
  321. phy->dev_flags |= MICREL_PHY_50MHZ_CLK;
  322. return 0;
  323. }
  324. static void __init apx4devkit_init(void)
  325. {
  326. enable_clk_enet_out();
  327. if (IS_BUILTIN(CONFIG_PHYLIB))
  328. phy_register_fixup_for_uid(PHY_ID_KSZ8051, MICREL_PHY_ID_MASK,
  329. apx4devkit_phy_fixup);
  330. mxsfb_pdata.mode_list = apx4devkit_video_modes;
  331. mxsfb_pdata.mode_count = ARRAY_SIZE(apx4devkit_video_modes);
  332. mxsfb_pdata.default_bpp = 32;
  333. mxsfb_pdata.ld_intf_width = STMLCDIF_24BIT;
  334. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  335. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  336. }
  337. #define ENET0_MDC__GPIO_4_0 MXS_GPIO_NR(4, 0)
  338. #define ENET0_MDIO__GPIO_4_1 MXS_GPIO_NR(4, 1)
  339. #define ENET0_RX_EN__GPIO_4_2 MXS_GPIO_NR(4, 2)
  340. #define ENET0_RXD0__GPIO_4_3 MXS_GPIO_NR(4, 3)
  341. #define ENET0_RXD1__GPIO_4_4 MXS_GPIO_NR(4, 4)
  342. #define ENET0_TX_EN__GPIO_4_6 MXS_GPIO_NR(4, 6)
  343. #define ENET0_TXD0__GPIO_4_7 MXS_GPIO_NR(4, 7)
  344. #define ENET0_TXD1__GPIO_4_8 MXS_GPIO_NR(4, 8)
  345. #define ENET_CLK__GPIO_4_16 MXS_GPIO_NR(4, 16)
  346. #define TX28_FEC_PHY_POWER MXS_GPIO_NR(3, 29)
  347. #define TX28_FEC_PHY_RESET MXS_GPIO_NR(4, 13)
  348. #define TX28_FEC_nINT MXS_GPIO_NR(4, 5)
  349. static const struct gpio tx28_gpios[] __initconst = {
  350. { ENET0_MDC__GPIO_4_0, GPIOF_OUT_INIT_LOW, "GPIO_4_0" },
  351. { ENET0_MDIO__GPIO_4_1, GPIOF_OUT_INIT_LOW, "GPIO_4_1" },
  352. { ENET0_RX_EN__GPIO_4_2, GPIOF_OUT_INIT_LOW, "GPIO_4_2" },
  353. { ENET0_RXD0__GPIO_4_3, GPIOF_OUT_INIT_LOW, "GPIO_4_3" },
  354. { ENET0_RXD1__GPIO_4_4, GPIOF_OUT_INIT_LOW, "GPIO_4_4" },
  355. { ENET0_TX_EN__GPIO_4_6, GPIOF_OUT_INIT_LOW, "GPIO_4_6" },
  356. { ENET0_TXD0__GPIO_4_7, GPIOF_OUT_INIT_LOW, "GPIO_4_7" },
  357. { ENET0_TXD1__GPIO_4_8, GPIOF_OUT_INIT_LOW, "GPIO_4_8" },
  358. { ENET_CLK__GPIO_4_16, GPIOF_OUT_INIT_LOW, "GPIO_4_16" },
  359. { TX28_FEC_PHY_POWER, GPIOF_OUT_INIT_LOW, "fec-phy-power" },
  360. { TX28_FEC_PHY_RESET, GPIOF_OUT_INIT_LOW, "fec-phy-reset" },
  361. { TX28_FEC_nINT, GPIOF_DIR_IN, "fec-int" },
  362. };
  363. static void __init tx28_post_init(void)
  364. {
  365. struct device_node *np;
  366. struct platform_device *pdev;
  367. struct pinctrl *pctl;
  368. int ret;
  369. enable_clk_enet_out();
  370. np = of_find_compatible_node(NULL, NULL, "fsl,imx28-fec");
  371. pdev = of_find_device_by_node(np);
  372. if (!pdev) {
  373. pr_err("%s: failed to find fec device\n", __func__);
  374. return;
  375. }
  376. pctl = pinctrl_get_select(&pdev->dev, "gpio_mode");
  377. if (IS_ERR(pctl)) {
  378. pr_err("%s: failed to get pinctrl state\n", __func__);
  379. return;
  380. }
  381. ret = gpio_request_array(tx28_gpios, ARRAY_SIZE(tx28_gpios));
  382. if (ret) {
  383. pr_err("%s: failed to request gpios: %d\n", __func__, ret);
  384. return;
  385. }
  386. /* Power up fec phy */
  387. gpio_set_value(TX28_FEC_PHY_POWER, 1);
  388. msleep(26); /* 25ms according to data sheet */
  389. /* Mode strap pins */
  390. gpio_set_value(ENET0_RX_EN__GPIO_4_2, 1);
  391. gpio_set_value(ENET0_RXD0__GPIO_4_3, 1);
  392. gpio_set_value(ENET0_RXD1__GPIO_4_4, 1);
  393. udelay(100); /* minimum assertion time for nRST */
  394. /* Deasserting FEC PHY RESET */
  395. gpio_set_value(TX28_FEC_PHY_RESET, 1);
  396. pinctrl_put(pctl);
  397. }
  398. static void __init cfa10049_init(void)
  399. {
  400. enable_clk_enet_out();
  401. update_fec_mac_prop(OUI_CRYSTALFONTZ);
  402. mxsfb_pdata.mode_list = cfa10049_video_modes;
  403. mxsfb_pdata.mode_count = ARRAY_SIZE(cfa10049_video_modes);
  404. mxsfb_pdata.default_bpp = 32;
  405. mxsfb_pdata.ld_intf_width = STMLCDIF_18BIT;
  406. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT;
  407. }
  408. static void __init cfa10037_init(void)
  409. {
  410. enable_clk_enet_out();
  411. update_fec_mac_prop(OUI_CRYSTALFONTZ);
  412. }
  413. static void __init apf28_init(void)
  414. {
  415. enable_clk_enet_out();
  416. mxsfb_pdata.mode_list = apf28dev_video_modes;
  417. mxsfb_pdata.mode_count = ARRAY_SIZE(apf28dev_video_modes);
  418. mxsfb_pdata.default_bpp = 16;
  419. mxsfb_pdata.ld_intf_width = STMLCDIF_16BIT;
  420. mxsfb_pdata.sync = MXSFB_SYNC_DATA_ENABLE_HIGH_ACT |
  421. MXSFB_SYNC_DOTCLK_FAILING_ACT;
  422. }
  423. static void __init mxs_machine_init(void)
  424. {
  425. if (of_machine_is_compatible("fsl,imx28-evk"))
  426. imx28_evk_init();
  427. else if (of_machine_is_compatible("fsl,imx23-evk"))
  428. imx23_evk_init();
  429. else if (of_machine_is_compatible("denx,m28evk"))
  430. m28evk_init();
  431. else if (of_machine_is_compatible("bluegiga,apx4devkit"))
  432. apx4devkit_init();
  433. else if (of_machine_is_compatible("crystalfontz,cfa10037"))
  434. cfa10037_init();
  435. else if (of_machine_is_compatible("crystalfontz,cfa10049"))
  436. cfa10049_init();
  437. else if (of_machine_is_compatible("armadeus,imx28-apf28"))
  438. apf28_init();
  439. else if (of_machine_is_compatible("schulercontrol,imx28-sps1"))
  440. sc_sps1_init();
  441. of_platform_populate(NULL, of_default_bus_match_table,
  442. mxs_auxdata_lookup, NULL);
  443. if (of_machine_is_compatible("karo,tx28"))
  444. tx28_post_init();
  445. if (of_machine_is_compatible("fsl,imx28-evk"))
  446. imx28_evk_post_init();
  447. }
  448. #define MX23_CLKCTRL_RESET_OFFSET 0x120
  449. #define MX28_CLKCTRL_RESET_OFFSET 0x1e0
  450. #define MXS_CLKCTRL_RESET_CHIP (1 << 1)
  451. /*
  452. * Reset the system. It is called by machine_restart().
  453. */
  454. static void mxs_restart(char mode, const char *cmd)
  455. {
  456. struct device_node *np;
  457. void __iomem *reset_addr;
  458. np = of_find_compatible_node(NULL, NULL, "fsl,clkctrl");
  459. reset_addr = of_iomap(np, 0);
  460. if (!reset_addr)
  461. goto soft;
  462. if (of_device_is_compatible(np, "fsl,imx23-clkctrl"))
  463. reset_addr += MX23_CLKCTRL_RESET_OFFSET;
  464. else
  465. reset_addr += MX28_CLKCTRL_RESET_OFFSET;
  466. /* reset the chip */
  467. __mxs_setl(MXS_CLKCTRL_RESET_CHIP, reset_addr);
  468. pr_err("Failed to assert the chip reset\n");
  469. /* Delay to allow the serial port to show the message */
  470. mdelay(50);
  471. soft:
  472. /* We'll take a jump through zero as a poor second */
  473. soft_restart(0);
  474. }
  475. static void __init mxs_timer_init(void)
  476. {
  477. if (of_machine_is_compatible("fsl,imx23"))
  478. mx23_clocks_init();
  479. else
  480. mx28_clocks_init();
  481. clocksource_of_init();
  482. }
  483. static const char *mxs_dt_compat[] __initdata = {
  484. "fsl,imx28",
  485. "fsl,imx23",
  486. NULL,
  487. };
  488. DT_MACHINE_START(MXS, "Freescale MXS (Device Tree)")
  489. .map_io = debug_ll_io_init,
  490. .init_irq = irqchip_init,
  491. .handle_irq = icoll_handle_irq,
  492. .init_time = mxs_timer_init,
  493. .init_machine = mxs_machine_init,
  494. .dt_compat = mxs_dt_compat,
  495. .restart = mxs_restart,
  496. MACHINE_END