drm_edid.c 103 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601
  1. /*
  2. * Copyright (c) 2006 Luc Verhaegen (quirks list)
  3. * Copyright (c) 2007-2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. * Copyright 2010 Red Hat, Inc.
  6. *
  7. * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
  8. * FB layer.
  9. * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
  10. *
  11. * Permission is hereby granted, free of charge, to any person obtaining a
  12. * copy of this software and associated documentation files (the "Software"),
  13. * to deal in the Software without restriction, including without limitation
  14. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  15. * and/or sell copies of the Software, and to permit persons to whom the
  16. * Software is furnished to do so, subject to the following conditions:
  17. *
  18. * The above copyright notice and this permission notice (including the
  19. * next paragraph) shall be included in all copies or substantial portions
  20. * of the Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  25. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  26. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  27. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  28. * DEALINGS IN THE SOFTWARE.
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/hdmi.h>
  33. #include <linux/i2c.h>
  34. #include <linux/module.h>
  35. #include <drm/drmP.h>
  36. #include <drm/drm_edid.h>
  37. #define version_greater(edid, maj, min) \
  38. (((edid)->version > (maj)) || \
  39. ((edid)->version == (maj) && (edid)->revision > (min)))
  40. #define EDID_EST_TIMINGS 16
  41. #define EDID_STD_TIMINGS 8
  42. #define EDID_DETAILED_TIMINGS 4
  43. /*
  44. * EDID blocks out in the wild have a variety of bugs, try to collect
  45. * them here (note that userspace may work around broken monitors first,
  46. * but fixes should make their way here so that the kernel "just works"
  47. * on as many displays as possible).
  48. */
  49. /* First detailed mode wrong, use largest 60Hz mode */
  50. #define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
  51. /* Reported 135MHz pixel clock is too high, needs adjustment */
  52. #define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
  53. /* Prefer the largest mode at 75 Hz */
  54. #define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
  55. /* Detail timing is in cm not mm */
  56. #define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
  57. /* Detailed timing descriptors have bogus size values, so just take the
  58. * maximum size and use that.
  59. */
  60. #define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
  61. /* Monitor forgot to set the first detailed is preferred bit. */
  62. #define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
  63. /* use +hsync +vsync for detailed mode */
  64. #define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
  65. /* Force reduced-blanking timings for detailed modes */
  66. #define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
  67. struct detailed_mode_closure {
  68. struct drm_connector *connector;
  69. struct edid *edid;
  70. bool preferred;
  71. u32 quirks;
  72. int modes;
  73. };
  74. #define LEVEL_DMT 0
  75. #define LEVEL_GTF 1
  76. #define LEVEL_GTF2 2
  77. #define LEVEL_CVT 3
  78. static struct edid_quirk {
  79. char vendor[4];
  80. int product_id;
  81. u32 quirks;
  82. } edid_quirk_list[] = {
  83. /* Acer AL1706 */
  84. { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
  85. /* Acer F51 */
  86. { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
  87. /* Unknown Acer */
  88. { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  89. /* Belinea 10 15 55 */
  90. { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
  91. { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
  92. /* Envision Peripherals, Inc. EN-7100e */
  93. { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
  94. /* Envision EN2028 */
  95. { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
  96. /* Funai Electronics PM36B */
  97. { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
  98. EDID_QUIRK_DETAILED_IN_CM },
  99. /* LG Philips LCD LP154W01-A5 */
  100. { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
  101. { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
  102. /* Philips 107p5 CRT */
  103. { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  104. /* Proview AY765C */
  105. { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  106. /* Samsung SyncMaster 205BW. Note: irony */
  107. { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
  108. /* Samsung SyncMaster 22[5-6]BW */
  109. { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
  110. { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
  111. /* ViewSonic VA2026w */
  112. { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
  113. /* Medion MD 30217 PG */
  114. { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
  115. };
  116. /*
  117. * Autogenerated from the DMT spec.
  118. * This table is copied from xfree86/modes/xf86EdidModes.c.
  119. */
  120. static const struct drm_display_mode drm_dmt_modes[] = {
  121. /* 640x350@85Hz */
  122. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
  123. 736, 832, 0, 350, 382, 385, 445, 0,
  124. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  125. /* 640x400@85Hz */
  126. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
  127. 736, 832, 0, 400, 401, 404, 445, 0,
  128. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  129. /* 720x400@85Hz */
  130. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
  131. 828, 936, 0, 400, 401, 404, 446, 0,
  132. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  133. /* 640x480@60Hz */
  134. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  135. 752, 800, 0, 480, 489, 492, 525, 0,
  136. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  137. /* 640x480@72Hz */
  138. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
  139. 704, 832, 0, 480, 489, 492, 520, 0,
  140. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  141. /* 640x480@75Hz */
  142. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
  143. 720, 840, 0, 480, 481, 484, 500, 0,
  144. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  145. /* 640x480@85Hz */
  146. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
  147. 752, 832, 0, 480, 481, 484, 509, 0,
  148. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  149. /* 800x600@56Hz */
  150. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
  151. 896, 1024, 0, 600, 601, 603, 625, 0,
  152. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  153. /* 800x600@60Hz */
  154. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
  155. 968, 1056, 0, 600, 601, 605, 628, 0,
  156. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  157. /* 800x600@72Hz */
  158. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
  159. 976, 1040, 0, 600, 637, 643, 666, 0,
  160. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  161. /* 800x600@75Hz */
  162. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
  163. 896, 1056, 0, 600, 601, 604, 625, 0,
  164. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  165. /* 800x600@85Hz */
  166. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
  167. 896, 1048, 0, 600, 601, 604, 631, 0,
  168. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  169. /* 800x600@120Hz RB */
  170. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
  171. 880, 960, 0, 600, 603, 607, 636, 0,
  172. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  173. /* 848x480@60Hz */
  174. { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
  175. 976, 1088, 0, 480, 486, 494, 517, 0,
  176. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  177. /* 1024x768@43Hz, interlace */
  178. { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
  179. 1208, 1264, 0, 768, 768, 772, 817, 0,
  180. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  181. DRM_MODE_FLAG_INTERLACE) },
  182. /* 1024x768@60Hz */
  183. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
  184. 1184, 1344, 0, 768, 771, 777, 806, 0,
  185. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  186. /* 1024x768@70Hz */
  187. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
  188. 1184, 1328, 0, 768, 771, 777, 806, 0,
  189. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  190. /* 1024x768@75Hz */
  191. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
  192. 1136, 1312, 0, 768, 769, 772, 800, 0,
  193. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  194. /* 1024x768@85Hz */
  195. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
  196. 1168, 1376, 0, 768, 769, 772, 808, 0,
  197. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  198. /* 1024x768@120Hz RB */
  199. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
  200. 1104, 1184, 0, 768, 771, 775, 813, 0,
  201. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  202. /* 1152x864@75Hz */
  203. { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
  204. 1344, 1600, 0, 864, 865, 868, 900, 0,
  205. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  206. /* 1280x768@60Hz RB */
  207. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
  208. 1360, 1440, 0, 768, 771, 778, 790, 0,
  209. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  210. /* 1280x768@60Hz */
  211. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
  212. 1472, 1664, 0, 768, 771, 778, 798, 0,
  213. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  214. /* 1280x768@75Hz */
  215. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
  216. 1488, 1696, 0, 768, 771, 778, 805, 0,
  217. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  218. /* 1280x768@85Hz */
  219. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
  220. 1496, 1712, 0, 768, 771, 778, 809, 0,
  221. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  222. /* 1280x768@120Hz RB */
  223. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
  224. 1360, 1440, 0, 768, 771, 778, 813, 0,
  225. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  226. /* 1280x800@60Hz RB */
  227. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
  228. 1360, 1440, 0, 800, 803, 809, 823, 0,
  229. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  230. /* 1280x800@60Hz */
  231. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
  232. 1480, 1680, 0, 800, 803, 809, 831, 0,
  233. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  234. /* 1280x800@75Hz */
  235. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
  236. 1488, 1696, 0, 800, 803, 809, 838, 0,
  237. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  238. /* 1280x800@85Hz */
  239. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
  240. 1496, 1712, 0, 800, 803, 809, 843, 0,
  241. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  242. /* 1280x800@120Hz RB */
  243. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
  244. 1360, 1440, 0, 800, 803, 809, 847, 0,
  245. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  246. /* 1280x960@60Hz */
  247. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
  248. 1488, 1800, 0, 960, 961, 964, 1000, 0,
  249. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  250. /* 1280x960@85Hz */
  251. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
  252. 1504, 1728, 0, 960, 961, 964, 1011, 0,
  253. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  254. /* 1280x960@120Hz RB */
  255. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
  256. 1360, 1440, 0, 960, 963, 967, 1017, 0,
  257. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  258. /* 1280x1024@60Hz */
  259. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
  260. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  261. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  262. /* 1280x1024@75Hz */
  263. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
  264. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  265. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  266. /* 1280x1024@85Hz */
  267. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
  268. 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
  269. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  270. /* 1280x1024@120Hz RB */
  271. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
  272. 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
  273. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  274. /* 1360x768@60Hz */
  275. { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
  276. 1536, 1792, 0, 768, 771, 777, 795, 0,
  277. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  278. /* 1360x768@120Hz RB */
  279. { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
  280. 1440, 1520, 0, 768, 771, 776, 813, 0,
  281. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  282. /* 1400x1050@60Hz RB */
  283. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
  284. 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
  285. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  286. /* 1400x1050@60Hz */
  287. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
  288. 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
  289. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  290. /* 1400x1050@75Hz */
  291. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
  292. 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
  293. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  294. /* 1400x1050@85Hz */
  295. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
  296. 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
  297. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  298. /* 1400x1050@120Hz RB */
  299. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
  300. 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
  301. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  302. /* 1440x900@60Hz RB */
  303. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
  304. 1520, 1600, 0, 900, 903, 909, 926, 0,
  305. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  306. /* 1440x900@60Hz */
  307. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
  308. 1672, 1904, 0, 900, 903, 909, 934, 0,
  309. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  310. /* 1440x900@75Hz */
  311. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
  312. 1688, 1936, 0, 900, 903, 909, 942, 0,
  313. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  314. /* 1440x900@85Hz */
  315. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
  316. 1696, 1952, 0, 900, 903, 909, 948, 0,
  317. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  318. /* 1440x900@120Hz RB */
  319. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
  320. 1520, 1600, 0, 900, 903, 909, 953, 0,
  321. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  322. /* 1600x1200@60Hz */
  323. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
  324. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  325. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  326. /* 1600x1200@65Hz */
  327. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
  328. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  329. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  330. /* 1600x1200@70Hz */
  331. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
  332. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  333. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  334. /* 1600x1200@75Hz */
  335. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
  336. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  337. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  338. /* 1600x1200@85Hz */
  339. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
  340. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  341. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  342. /* 1600x1200@120Hz RB */
  343. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
  344. 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
  345. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  346. /* 1680x1050@60Hz RB */
  347. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
  348. 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
  349. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  350. /* 1680x1050@60Hz */
  351. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
  352. 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
  353. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  354. /* 1680x1050@75Hz */
  355. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
  356. 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
  357. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  358. /* 1680x1050@85Hz */
  359. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
  360. 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
  361. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  362. /* 1680x1050@120Hz RB */
  363. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
  364. 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
  365. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  366. /* 1792x1344@60Hz */
  367. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
  368. 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
  369. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  370. /* 1792x1344@75Hz */
  371. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
  372. 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
  373. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  374. /* 1792x1344@120Hz RB */
  375. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
  376. 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
  377. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  378. /* 1856x1392@60Hz */
  379. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
  380. 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
  381. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  382. /* 1856x1392@75Hz */
  383. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
  384. 2208, 2560, 0, 1392, 1395, 1399, 1500, 0,
  385. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  386. /* 1856x1392@120Hz RB */
  387. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
  388. 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
  389. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  390. /* 1920x1200@60Hz RB */
  391. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
  392. 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
  393. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  394. /* 1920x1200@60Hz */
  395. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
  396. 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
  397. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  398. /* 1920x1200@75Hz */
  399. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
  400. 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
  401. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  402. /* 1920x1200@85Hz */
  403. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
  404. 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
  405. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  406. /* 1920x1200@120Hz RB */
  407. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
  408. 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
  409. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  410. /* 1920x1440@60Hz */
  411. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
  412. 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
  413. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  414. /* 1920x1440@75Hz */
  415. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
  416. 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
  417. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  418. /* 1920x1440@120Hz RB */
  419. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
  420. 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
  421. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  422. /* 2560x1600@60Hz RB */
  423. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
  424. 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
  425. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  426. /* 2560x1600@60Hz */
  427. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
  428. 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
  429. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  430. /* 2560x1600@75HZ */
  431. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
  432. 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
  433. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  434. /* 2560x1600@85HZ */
  435. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
  436. 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
  437. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  438. /* 2560x1600@120Hz RB */
  439. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
  440. 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
  441. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  442. };
  443. /*
  444. * These more or less come from the DMT spec. The 720x400 modes are
  445. * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
  446. * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
  447. * should be 1152x870, again for the Mac, but instead we use the x864 DMT
  448. * mode.
  449. *
  450. * The DMT modes have been fact-checked; the rest are mild guesses.
  451. */
  452. static const struct drm_display_mode edid_est_modes[] = {
  453. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
  454. 968, 1056, 0, 600, 601, 605, 628, 0,
  455. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
  456. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
  457. 896, 1024, 0, 600, 601, 603, 625, 0,
  458. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
  459. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
  460. 720, 840, 0, 480, 481, 484, 500, 0,
  461. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
  462. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
  463. 704, 832, 0, 480, 489, 491, 520, 0,
  464. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
  465. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
  466. 768, 864, 0, 480, 483, 486, 525, 0,
  467. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
  468. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25200, 640, 656,
  469. 752, 800, 0, 480, 490, 492, 525, 0,
  470. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
  471. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
  472. 846, 900, 0, 400, 421, 423, 449, 0,
  473. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
  474. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
  475. 846, 900, 0, 400, 412, 414, 449, 0,
  476. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
  477. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
  478. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  479. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
  480. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78800, 1024, 1040,
  481. 1136, 1312, 0, 768, 769, 772, 800, 0,
  482. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
  483. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
  484. 1184, 1328, 0, 768, 771, 777, 806, 0,
  485. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
  486. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
  487. 1184, 1344, 0, 768, 771, 777, 806, 0,
  488. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
  489. { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
  490. 1208, 1264, 0, 768, 768, 776, 817, 0,
  491. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
  492. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
  493. 928, 1152, 0, 624, 625, 628, 667, 0,
  494. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
  495. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
  496. 896, 1056, 0, 600, 601, 604, 625, 0,
  497. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
  498. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
  499. 976, 1040, 0, 600, 637, 643, 666, 0,
  500. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
  501. { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
  502. 1344, 1600, 0, 864, 865, 868, 900, 0,
  503. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
  504. };
  505. struct minimode {
  506. short w;
  507. short h;
  508. short r;
  509. short rb;
  510. };
  511. static const struct minimode est3_modes[] = {
  512. /* byte 6 */
  513. { 640, 350, 85, 0 },
  514. { 640, 400, 85, 0 },
  515. { 720, 400, 85, 0 },
  516. { 640, 480, 85, 0 },
  517. { 848, 480, 60, 0 },
  518. { 800, 600, 85, 0 },
  519. { 1024, 768, 85, 0 },
  520. { 1152, 864, 75, 0 },
  521. /* byte 7 */
  522. { 1280, 768, 60, 1 },
  523. { 1280, 768, 60, 0 },
  524. { 1280, 768, 75, 0 },
  525. { 1280, 768, 85, 0 },
  526. { 1280, 960, 60, 0 },
  527. { 1280, 960, 85, 0 },
  528. { 1280, 1024, 60, 0 },
  529. { 1280, 1024, 85, 0 },
  530. /* byte 8 */
  531. { 1360, 768, 60, 0 },
  532. { 1440, 900, 60, 1 },
  533. { 1440, 900, 60, 0 },
  534. { 1440, 900, 75, 0 },
  535. { 1440, 900, 85, 0 },
  536. { 1400, 1050, 60, 1 },
  537. { 1400, 1050, 60, 0 },
  538. { 1400, 1050, 75, 0 },
  539. /* byte 9 */
  540. { 1400, 1050, 85, 0 },
  541. { 1680, 1050, 60, 1 },
  542. { 1680, 1050, 60, 0 },
  543. { 1680, 1050, 75, 0 },
  544. { 1680, 1050, 85, 0 },
  545. { 1600, 1200, 60, 0 },
  546. { 1600, 1200, 65, 0 },
  547. { 1600, 1200, 70, 0 },
  548. /* byte 10 */
  549. { 1600, 1200, 75, 0 },
  550. { 1600, 1200, 85, 0 },
  551. { 1792, 1344, 60, 0 },
  552. { 1792, 1344, 75, 0 },
  553. { 1856, 1392, 60, 0 },
  554. { 1856, 1392, 75, 0 },
  555. { 1920, 1200, 60, 1 },
  556. { 1920, 1200, 60, 0 },
  557. /* byte 11 */
  558. { 1920, 1200, 75, 0 },
  559. { 1920, 1200, 85, 0 },
  560. { 1920, 1440, 60, 0 },
  561. { 1920, 1440, 75, 0 },
  562. };
  563. static const struct minimode extra_modes[] = {
  564. { 1024, 576, 60, 0 },
  565. { 1366, 768, 60, 0 },
  566. { 1600, 900, 60, 0 },
  567. { 1680, 945, 60, 0 },
  568. { 1920, 1080, 60, 0 },
  569. { 2048, 1152, 60, 0 },
  570. { 2048, 1536, 60, 0 },
  571. };
  572. /*
  573. * Probably taken from CEA-861 spec.
  574. * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
  575. */
  576. static const struct drm_display_mode edid_cea_modes[] = {
  577. /* 1 - 640x480@60Hz */
  578. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  579. 752, 800, 0, 480, 490, 492, 525, 0,
  580. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  581. .vrefresh = 60, },
  582. /* 2 - 720x480@60Hz */
  583. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
  584. 798, 858, 0, 480, 489, 495, 525, 0,
  585. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  586. .vrefresh = 60, },
  587. /* 3 - 720x480@60Hz */
  588. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
  589. 798, 858, 0, 480, 489, 495, 525, 0,
  590. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  591. .vrefresh = 60, },
  592. /* 4 - 1280x720@60Hz */
  593. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
  594. 1430, 1650, 0, 720, 725, 730, 750, 0,
  595. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  596. .vrefresh = 60, },
  597. /* 5 - 1920x1080i@60Hz */
  598. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
  599. 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
  600. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  601. DRM_MODE_FLAG_INTERLACE),
  602. .vrefresh = 60, },
  603. /* 6 - 1440x480i@60Hz */
  604. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
  605. 1602, 1716, 0, 480, 488, 494, 525, 0,
  606. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  607. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  608. .vrefresh = 60, },
  609. /* 7 - 1440x480i@60Hz */
  610. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
  611. 1602, 1716, 0, 480, 488, 494, 525, 0,
  612. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  613. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  614. .vrefresh = 60, },
  615. /* 8 - 1440x240@60Hz */
  616. { DRM_MODE("1440x240", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
  617. 1602, 1716, 0, 240, 244, 247, 262, 0,
  618. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  619. DRM_MODE_FLAG_DBLCLK),
  620. .vrefresh = 60, },
  621. /* 9 - 1440x240@60Hz */
  622. { DRM_MODE("1440x240", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
  623. 1602, 1716, 0, 240, 244, 247, 262, 0,
  624. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  625. DRM_MODE_FLAG_DBLCLK),
  626. .vrefresh = 60, },
  627. /* 10 - 2880x480i@60Hz */
  628. { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  629. 3204, 3432, 0, 480, 488, 494, 525, 0,
  630. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  631. DRM_MODE_FLAG_INTERLACE),
  632. .vrefresh = 60, },
  633. /* 11 - 2880x480i@60Hz */
  634. { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  635. 3204, 3432, 0, 480, 488, 494, 525, 0,
  636. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  637. DRM_MODE_FLAG_INTERLACE),
  638. .vrefresh = 60, },
  639. /* 12 - 2880x240@60Hz */
  640. { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  641. 3204, 3432, 0, 240, 244, 247, 262, 0,
  642. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  643. .vrefresh = 60, },
  644. /* 13 - 2880x240@60Hz */
  645. { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  646. 3204, 3432, 0, 240, 244, 247, 262, 0,
  647. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  648. .vrefresh = 60, },
  649. /* 14 - 1440x480@60Hz */
  650. { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
  651. 1596, 1716, 0, 480, 489, 495, 525, 0,
  652. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  653. .vrefresh = 60, },
  654. /* 15 - 1440x480@60Hz */
  655. { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
  656. 1596, 1716, 0, 480, 489, 495, 525, 0,
  657. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  658. .vrefresh = 60, },
  659. /* 16 - 1920x1080@60Hz */
  660. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
  661. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  662. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  663. .vrefresh = 60, },
  664. /* 17 - 720x576@50Hz */
  665. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
  666. 796, 864, 0, 576, 581, 586, 625, 0,
  667. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  668. .vrefresh = 50, },
  669. /* 18 - 720x576@50Hz */
  670. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
  671. 796, 864, 0, 576, 581, 586, 625, 0,
  672. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  673. .vrefresh = 50, },
  674. /* 19 - 1280x720@50Hz */
  675. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
  676. 1760, 1980, 0, 720, 725, 730, 750, 0,
  677. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  678. .vrefresh = 50, },
  679. /* 20 - 1920x1080i@50Hz */
  680. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
  681. 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
  682. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  683. DRM_MODE_FLAG_INTERLACE),
  684. .vrefresh = 50, },
  685. /* 21 - 1440x576i@50Hz */
  686. { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
  687. 1590, 1728, 0, 576, 580, 586, 625, 0,
  688. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  689. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  690. .vrefresh = 50, },
  691. /* 22 - 1440x576i@50Hz */
  692. { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
  693. 1590, 1728, 0, 576, 580, 586, 625, 0,
  694. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  695. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  696. .vrefresh = 50, },
  697. /* 23 - 1440x288@50Hz */
  698. { DRM_MODE("1440x288", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
  699. 1590, 1728, 0, 288, 290, 293, 312, 0,
  700. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  701. DRM_MODE_FLAG_DBLCLK),
  702. .vrefresh = 50, },
  703. /* 24 - 1440x288@50Hz */
  704. { DRM_MODE("1440x288", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
  705. 1590, 1728, 0, 288, 290, 293, 312, 0,
  706. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  707. DRM_MODE_FLAG_DBLCLK),
  708. .vrefresh = 50, },
  709. /* 25 - 2880x576i@50Hz */
  710. { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  711. 3180, 3456, 0, 576, 580, 586, 625, 0,
  712. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  713. DRM_MODE_FLAG_INTERLACE),
  714. .vrefresh = 50, },
  715. /* 26 - 2880x576i@50Hz */
  716. { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  717. 3180, 3456, 0, 576, 580, 586, 625, 0,
  718. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  719. DRM_MODE_FLAG_INTERLACE),
  720. .vrefresh = 50, },
  721. /* 27 - 2880x288@50Hz */
  722. { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  723. 3180, 3456, 0, 288, 290, 293, 312, 0,
  724. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  725. .vrefresh = 50, },
  726. /* 28 - 2880x288@50Hz */
  727. { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  728. 3180, 3456, 0, 288, 290, 293, 312, 0,
  729. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  730. .vrefresh = 50, },
  731. /* 29 - 1440x576@50Hz */
  732. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  733. 1592, 1728, 0, 576, 581, 586, 625, 0,
  734. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  735. .vrefresh = 50, },
  736. /* 30 - 1440x576@50Hz */
  737. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  738. 1592, 1728, 0, 576, 581, 586, 625, 0,
  739. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  740. .vrefresh = 50, },
  741. /* 31 - 1920x1080@50Hz */
  742. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
  743. 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
  744. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  745. .vrefresh = 50, },
  746. /* 32 - 1920x1080@24Hz */
  747. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
  748. 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
  749. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  750. .vrefresh = 24, },
  751. /* 33 - 1920x1080@25Hz */
  752. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
  753. 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
  754. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  755. .vrefresh = 25, },
  756. /* 34 - 1920x1080@30Hz */
  757. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
  758. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  759. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  760. .vrefresh = 30, },
  761. /* 35 - 2880x480@60Hz */
  762. { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
  763. 3192, 3432, 0, 480, 489, 495, 525, 0,
  764. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  765. .vrefresh = 60, },
  766. /* 36 - 2880x480@60Hz */
  767. { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
  768. 3192, 3432, 0, 480, 489, 495, 525, 0,
  769. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  770. .vrefresh = 60, },
  771. /* 37 - 2880x576@50Hz */
  772. { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
  773. 3184, 3456, 0, 576, 581, 586, 625, 0,
  774. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  775. .vrefresh = 50, },
  776. /* 38 - 2880x576@50Hz */
  777. { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
  778. 3184, 3456, 0, 576, 581, 586, 625, 0,
  779. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  780. .vrefresh = 50, },
  781. /* 39 - 1920x1080i@50Hz */
  782. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
  783. 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
  784. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
  785. DRM_MODE_FLAG_INTERLACE),
  786. .vrefresh = 50, },
  787. /* 40 - 1920x1080i@100Hz */
  788. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
  789. 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
  790. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  791. DRM_MODE_FLAG_INTERLACE),
  792. .vrefresh = 100, },
  793. /* 41 - 1280x720@100Hz */
  794. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
  795. 1760, 1980, 0, 720, 725, 730, 750, 0,
  796. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  797. .vrefresh = 100, },
  798. /* 42 - 720x576@100Hz */
  799. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
  800. 796, 864, 0, 576, 581, 586, 625, 0,
  801. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  802. .vrefresh = 100, },
  803. /* 43 - 720x576@100Hz */
  804. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
  805. 796, 864, 0, 576, 581, 586, 625, 0,
  806. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  807. .vrefresh = 100, },
  808. /* 44 - 1440x576i@100Hz */
  809. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  810. 1590, 1728, 0, 576, 580, 586, 625, 0,
  811. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  812. DRM_MODE_FLAG_DBLCLK),
  813. .vrefresh = 100, },
  814. /* 45 - 1440x576i@100Hz */
  815. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  816. 1590, 1728, 0, 576, 580, 586, 625, 0,
  817. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  818. DRM_MODE_FLAG_DBLCLK),
  819. .vrefresh = 100, },
  820. /* 46 - 1920x1080i@120Hz */
  821. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
  822. 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
  823. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  824. DRM_MODE_FLAG_INTERLACE),
  825. .vrefresh = 120, },
  826. /* 47 - 1280x720@120Hz */
  827. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
  828. 1430, 1650, 0, 720, 725, 730, 750, 0,
  829. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  830. .vrefresh = 120, },
  831. /* 48 - 720x480@120Hz */
  832. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
  833. 798, 858, 0, 480, 489, 495, 525, 0,
  834. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  835. .vrefresh = 120, },
  836. /* 49 - 720x480@120Hz */
  837. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
  838. 798, 858, 0, 480, 489, 495, 525, 0,
  839. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  840. .vrefresh = 120, },
  841. /* 50 - 1440x480i@120Hz */
  842. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1478,
  843. 1602, 1716, 0, 480, 488, 494, 525, 0,
  844. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  845. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  846. .vrefresh = 120, },
  847. /* 51 - 1440x480i@120Hz */
  848. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1478,
  849. 1602, 1716, 0, 480, 488, 494, 525, 0,
  850. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  851. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  852. .vrefresh = 120, },
  853. /* 52 - 720x576@200Hz */
  854. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
  855. 796, 864, 0, 576, 581, 586, 625, 0,
  856. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  857. .vrefresh = 200, },
  858. /* 53 - 720x576@200Hz */
  859. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
  860. 796, 864, 0, 576, 581, 586, 625, 0,
  861. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  862. .vrefresh = 200, },
  863. /* 54 - 1440x576i@200Hz */
  864. { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1464,
  865. 1590, 1728, 0, 576, 580, 586, 625, 0,
  866. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  867. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  868. .vrefresh = 200, },
  869. /* 55 - 1440x576i@200Hz */
  870. { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1464,
  871. 1590, 1728, 0, 576, 580, 586, 625, 0,
  872. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  873. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  874. .vrefresh = 200, },
  875. /* 56 - 720x480@240Hz */
  876. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
  877. 798, 858, 0, 480, 489, 495, 525, 0,
  878. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  879. .vrefresh = 240, },
  880. /* 57 - 720x480@240Hz */
  881. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
  882. 798, 858, 0, 480, 489, 495, 525, 0,
  883. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  884. .vrefresh = 240, },
  885. /* 58 - 1440x480i@240 */
  886. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1478,
  887. 1602, 1716, 0, 480, 488, 494, 525, 0,
  888. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  889. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  890. .vrefresh = 240, },
  891. /* 59 - 1440x480i@240 */
  892. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1478,
  893. 1602, 1716, 0, 480, 488, 494, 525, 0,
  894. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  895. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
  896. .vrefresh = 240, },
  897. /* 60 - 1280x720@24Hz */
  898. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
  899. 3080, 3300, 0, 720, 725, 730, 750, 0,
  900. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  901. .vrefresh = 24, },
  902. /* 61 - 1280x720@25Hz */
  903. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
  904. 3740, 3960, 0, 720, 725, 730, 750, 0,
  905. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  906. .vrefresh = 25, },
  907. /* 62 - 1280x720@30Hz */
  908. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
  909. 3080, 3300, 0, 720, 725, 730, 750, 0,
  910. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  911. .vrefresh = 30, },
  912. /* 63 - 1920x1080@120Hz */
  913. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
  914. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  915. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  916. .vrefresh = 120, },
  917. /* 64 - 1920x1080@100Hz */
  918. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
  919. 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
  920. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  921. .vrefresh = 100, },
  922. };
  923. /*
  924. * HDMI 1.4 4k modes.
  925. */
  926. static const struct drm_display_mode edid_4k_modes[] = {
  927. /* 1 - 3840x2160@30Hz */
  928. { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
  929. 3840, 4016, 4104, 4400, 0,
  930. 2160, 2168, 2178, 2250, 0,
  931. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  932. .vrefresh = 30, },
  933. /* 2 - 3840x2160@25Hz */
  934. { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
  935. 3840, 4896, 4984, 5280, 0,
  936. 2160, 2168, 2178, 2250, 0,
  937. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  938. .vrefresh = 25, },
  939. /* 3 - 3840x2160@24Hz */
  940. { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
  941. 3840, 5116, 5204, 5500, 0,
  942. 2160, 2168, 2178, 2250, 0,
  943. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  944. .vrefresh = 24, },
  945. /* 4 - 4096x2160@24Hz (SMPTE) */
  946. { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
  947. 4096, 5116, 5204, 5500, 0,
  948. 2160, 2168, 2178, 2250, 0,
  949. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
  950. .vrefresh = 24, },
  951. };
  952. /*** DDC fetch and block validation ***/
  953. static const u8 edid_header[] = {
  954. 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
  955. };
  956. /*
  957. * Sanity check the header of the base EDID block. Return 8 if the header
  958. * is perfect, down to 0 if it's totally wrong.
  959. */
  960. int drm_edid_header_is_valid(const u8 *raw_edid)
  961. {
  962. int i, score = 0;
  963. for (i = 0; i < sizeof(edid_header); i++)
  964. if (raw_edid[i] == edid_header[i])
  965. score++;
  966. return score;
  967. }
  968. EXPORT_SYMBOL(drm_edid_header_is_valid);
  969. static int edid_fixup __read_mostly = 6;
  970. module_param_named(edid_fixup, edid_fixup, int, 0400);
  971. MODULE_PARM_DESC(edid_fixup,
  972. "Minimum number of valid EDID header bytes (0-8, default 6)");
  973. /*
  974. * Sanity check the EDID block (base or extension). Return 0 if the block
  975. * doesn't check out, or 1 if it's valid.
  976. */
  977. bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid)
  978. {
  979. int i;
  980. u8 csum = 0;
  981. struct edid *edid = (struct edid *)raw_edid;
  982. if (WARN_ON(!raw_edid))
  983. return false;
  984. if (edid_fixup > 8 || edid_fixup < 0)
  985. edid_fixup = 6;
  986. if (block == 0) {
  987. int score = drm_edid_header_is_valid(raw_edid);
  988. if (score == 8) ;
  989. else if (score >= edid_fixup) {
  990. DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
  991. memcpy(raw_edid, edid_header, sizeof(edid_header));
  992. } else {
  993. goto bad;
  994. }
  995. }
  996. for (i = 0; i < EDID_LENGTH; i++)
  997. csum += raw_edid[i];
  998. if (csum) {
  999. if (print_bad_edid) {
  1000. DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
  1001. }
  1002. /* allow CEA to slide through, switches mangle this */
  1003. if (raw_edid[0] != 0x02)
  1004. goto bad;
  1005. }
  1006. /* per-block-type checks */
  1007. switch (raw_edid[0]) {
  1008. case 0: /* base */
  1009. if (edid->version != 1) {
  1010. DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
  1011. goto bad;
  1012. }
  1013. if (edid->revision > 4)
  1014. DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
  1015. break;
  1016. default:
  1017. break;
  1018. }
  1019. return true;
  1020. bad:
  1021. if (print_bad_edid) {
  1022. printk(KERN_ERR "Raw EDID:\n");
  1023. print_hex_dump(KERN_ERR, " \t", DUMP_PREFIX_NONE, 16, 1,
  1024. raw_edid, EDID_LENGTH, false);
  1025. }
  1026. return false;
  1027. }
  1028. EXPORT_SYMBOL(drm_edid_block_valid);
  1029. /**
  1030. * drm_edid_is_valid - sanity check EDID data
  1031. * @edid: EDID data
  1032. *
  1033. * Sanity-check an entire EDID record (including extensions)
  1034. */
  1035. bool drm_edid_is_valid(struct edid *edid)
  1036. {
  1037. int i;
  1038. u8 *raw = (u8 *)edid;
  1039. if (!edid)
  1040. return false;
  1041. for (i = 0; i <= edid->extensions; i++)
  1042. if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true))
  1043. return false;
  1044. return true;
  1045. }
  1046. EXPORT_SYMBOL(drm_edid_is_valid);
  1047. #define DDC_SEGMENT_ADDR 0x30
  1048. /**
  1049. * Get EDID information via I2C.
  1050. *
  1051. * \param adapter : i2c device adaptor
  1052. * \param buf : EDID data buffer to be filled
  1053. * \param len : EDID data buffer length
  1054. * \return 0 on success or -1 on failure.
  1055. *
  1056. * Try to fetch EDID information by calling i2c driver function.
  1057. */
  1058. static int
  1059. drm_do_probe_ddc_edid(struct i2c_adapter *adapter, unsigned char *buf,
  1060. int block, int len)
  1061. {
  1062. unsigned char start = block * EDID_LENGTH;
  1063. unsigned char segment = block >> 1;
  1064. unsigned char xfers = segment ? 3 : 2;
  1065. int ret, retries = 5;
  1066. /* The core i2c driver will automatically retry the transfer if the
  1067. * adapter reports EAGAIN. However, we find that bit-banging transfers
  1068. * are susceptible to errors under a heavily loaded machine and
  1069. * generate spurious NAKs and timeouts. Retrying the transfer
  1070. * of the individual block a few times seems to overcome this.
  1071. */
  1072. do {
  1073. struct i2c_msg msgs[] = {
  1074. {
  1075. .addr = DDC_SEGMENT_ADDR,
  1076. .flags = 0,
  1077. .len = 1,
  1078. .buf = &segment,
  1079. }, {
  1080. .addr = DDC_ADDR,
  1081. .flags = 0,
  1082. .len = 1,
  1083. .buf = &start,
  1084. }, {
  1085. .addr = DDC_ADDR,
  1086. .flags = I2C_M_RD,
  1087. .len = len,
  1088. .buf = buf,
  1089. }
  1090. };
  1091. /*
  1092. * Avoid sending the segment addr to not upset non-compliant ddc
  1093. * monitors.
  1094. */
  1095. ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
  1096. if (ret == -ENXIO) {
  1097. DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
  1098. adapter->name);
  1099. break;
  1100. }
  1101. } while (ret != xfers && --retries);
  1102. return ret == xfers ? 0 : -1;
  1103. }
  1104. static bool drm_edid_is_zero(u8 *in_edid, int length)
  1105. {
  1106. if (memchr_inv(in_edid, 0, length))
  1107. return false;
  1108. return true;
  1109. }
  1110. static u8 *
  1111. drm_do_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
  1112. {
  1113. int i, j = 0, valid_extensions = 0;
  1114. u8 *block, *new;
  1115. bool print_bad_edid = !connector->bad_edid_counter || (drm_debug & DRM_UT_KMS);
  1116. if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
  1117. return NULL;
  1118. /* base block fetch */
  1119. for (i = 0; i < 4; i++) {
  1120. if (drm_do_probe_ddc_edid(adapter, block, 0, EDID_LENGTH))
  1121. goto out;
  1122. if (drm_edid_block_valid(block, 0, print_bad_edid))
  1123. break;
  1124. if (i == 0 && drm_edid_is_zero(block, EDID_LENGTH)) {
  1125. connector->null_edid_counter++;
  1126. goto carp;
  1127. }
  1128. }
  1129. if (i == 4)
  1130. goto carp;
  1131. /* if there's no extensions, we're done */
  1132. if (block[0x7e] == 0)
  1133. return block;
  1134. new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
  1135. if (!new)
  1136. goto out;
  1137. block = new;
  1138. for (j = 1; j <= block[0x7e]; j++) {
  1139. for (i = 0; i < 4; i++) {
  1140. if (drm_do_probe_ddc_edid(adapter,
  1141. block + (valid_extensions + 1) * EDID_LENGTH,
  1142. j, EDID_LENGTH))
  1143. goto out;
  1144. if (drm_edid_block_valid(block + (valid_extensions + 1) * EDID_LENGTH, j, print_bad_edid)) {
  1145. valid_extensions++;
  1146. break;
  1147. }
  1148. }
  1149. if (i == 4 && print_bad_edid) {
  1150. dev_warn(connector->dev->dev,
  1151. "%s: Ignoring invalid EDID block %d.\n",
  1152. drm_get_connector_name(connector), j);
  1153. connector->bad_edid_counter++;
  1154. }
  1155. }
  1156. if (valid_extensions != block[0x7e]) {
  1157. block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
  1158. block[0x7e] = valid_extensions;
  1159. new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
  1160. if (!new)
  1161. goto out;
  1162. block = new;
  1163. }
  1164. return block;
  1165. carp:
  1166. if (print_bad_edid) {
  1167. dev_warn(connector->dev->dev, "%s: EDID block %d invalid.\n",
  1168. drm_get_connector_name(connector), j);
  1169. }
  1170. connector->bad_edid_counter++;
  1171. out:
  1172. kfree(block);
  1173. return NULL;
  1174. }
  1175. /**
  1176. * Probe DDC presence.
  1177. *
  1178. * \param adapter : i2c device adaptor
  1179. * \return 1 on success
  1180. */
  1181. bool
  1182. drm_probe_ddc(struct i2c_adapter *adapter)
  1183. {
  1184. unsigned char out;
  1185. return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
  1186. }
  1187. EXPORT_SYMBOL(drm_probe_ddc);
  1188. /**
  1189. * drm_get_edid - get EDID data, if available
  1190. * @connector: connector we're probing
  1191. * @adapter: i2c adapter to use for DDC
  1192. *
  1193. * Poke the given i2c channel to grab EDID data if possible. If found,
  1194. * attach it to the connector.
  1195. *
  1196. * Return edid data or NULL if we couldn't find any.
  1197. */
  1198. struct edid *drm_get_edid(struct drm_connector *connector,
  1199. struct i2c_adapter *adapter)
  1200. {
  1201. struct edid *edid = NULL;
  1202. if (drm_probe_ddc(adapter))
  1203. edid = (struct edid *)drm_do_get_edid(connector, adapter);
  1204. return edid;
  1205. }
  1206. EXPORT_SYMBOL(drm_get_edid);
  1207. /**
  1208. * drm_edid_duplicate - duplicate an EDID and the extensions
  1209. * @edid: EDID to duplicate
  1210. *
  1211. * Return duplicate edid or NULL on allocation failure.
  1212. */
  1213. struct edid *drm_edid_duplicate(const struct edid *edid)
  1214. {
  1215. return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
  1216. }
  1217. EXPORT_SYMBOL(drm_edid_duplicate);
  1218. /*** EDID parsing ***/
  1219. /**
  1220. * edid_vendor - match a string against EDID's obfuscated vendor field
  1221. * @edid: EDID to match
  1222. * @vendor: vendor string
  1223. *
  1224. * Returns true if @vendor is in @edid, false otherwise
  1225. */
  1226. static bool edid_vendor(struct edid *edid, char *vendor)
  1227. {
  1228. char edid_vendor[3];
  1229. edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
  1230. edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
  1231. ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
  1232. edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
  1233. return !strncmp(edid_vendor, vendor, 3);
  1234. }
  1235. /**
  1236. * edid_get_quirks - return quirk flags for a given EDID
  1237. * @edid: EDID to process
  1238. *
  1239. * This tells subsequent routines what fixes they need to apply.
  1240. */
  1241. static u32 edid_get_quirks(struct edid *edid)
  1242. {
  1243. struct edid_quirk *quirk;
  1244. int i;
  1245. for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
  1246. quirk = &edid_quirk_list[i];
  1247. if (edid_vendor(edid, quirk->vendor) &&
  1248. (EDID_PRODUCT_ID(edid) == quirk->product_id))
  1249. return quirk->quirks;
  1250. }
  1251. return 0;
  1252. }
  1253. #define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
  1254. #define MODE_REFRESH_DIFF(m,r) (abs((m)->vrefresh - target_refresh))
  1255. /**
  1256. * edid_fixup_preferred - set preferred modes based on quirk list
  1257. * @connector: has mode list to fix up
  1258. * @quirks: quirks list
  1259. *
  1260. * Walk the mode list for @connector, clearing the preferred status
  1261. * on existing modes and setting it anew for the right mode ala @quirks.
  1262. */
  1263. static void edid_fixup_preferred(struct drm_connector *connector,
  1264. u32 quirks)
  1265. {
  1266. struct drm_display_mode *t, *cur_mode, *preferred_mode;
  1267. int target_refresh = 0;
  1268. if (list_empty(&connector->probed_modes))
  1269. return;
  1270. if (quirks & EDID_QUIRK_PREFER_LARGE_60)
  1271. target_refresh = 60;
  1272. if (quirks & EDID_QUIRK_PREFER_LARGE_75)
  1273. target_refresh = 75;
  1274. preferred_mode = list_first_entry(&connector->probed_modes,
  1275. struct drm_display_mode, head);
  1276. list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
  1277. cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
  1278. if (cur_mode == preferred_mode)
  1279. continue;
  1280. /* Largest mode is preferred */
  1281. if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
  1282. preferred_mode = cur_mode;
  1283. /* At a given size, try to get closest to target refresh */
  1284. if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
  1285. MODE_REFRESH_DIFF(cur_mode, target_refresh) <
  1286. MODE_REFRESH_DIFF(preferred_mode, target_refresh)) {
  1287. preferred_mode = cur_mode;
  1288. }
  1289. }
  1290. preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
  1291. }
  1292. static bool
  1293. mode_is_rb(const struct drm_display_mode *mode)
  1294. {
  1295. return (mode->htotal - mode->hdisplay == 160) &&
  1296. (mode->hsync_end - mode->hdisplay == 80) &&
  1297. (mode->hsync_end - mode->hsync_start == 32) &&
  1298. (mode->vsync_start - mode->vdisplay == 3);
  1299. }
  1300. /*
  1301. * drm_mode_find_dmt - Create a copy of a mode if present in DMT
  1302. * @dev: Device to duplicate against
  1303. * @hsize: Mode width
  1304. * @vsize: Mode height
  1305. * @fresh: Mode refresh rate
  1306. * @rb: Mode reduced-blanking-ness
  1307. *
  1308. * Walk the DMT mode list looking for a match for the given parameters.
  1309. * Return a newly allocated copy of the mode, or NULL if not found.
  1310. */
  1311. struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
  1312. int hsize, int vsize, int fresh,
  1313. bool rb)
  1314. {
  1315. int i;
  1316. for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
  1317. const struct drm_display_mode *ptr = &drm_dmt_modes[i];
  1318. if (hsize != ptr->hdisplay)
  1319. continue;
  1320. if (vsize != ptr->vdisplay)
  1321. continue;
  1322. if (fresh != drm_mode_vrefresh(ptr))
  1323. continue;
  1324. if (rb != mode_is_rb(ptr))
  1325. continue;
  1326. return drm_mode_duplicate(dev, ptr);
  1327. }
  1328. return NULL;
  1329. }
  1330. EXPORT_SYMBOL(drm_mode_find_dmt);
  1331. typedef void detailed_cb(struct detailed_timing *timing, void *closure);
  1332. static void
  1333. cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
  1334. {
  1335. int i, n = 0;
  1336. u8 d = ext[0x02];
  1337. u8 *det_base = ext + d;
  1338. n = (127 - d) / 18;
  1339. for (i = 0; i < n; i++)
  1340. cb((struct detailed_timing *)(det_base + 18 * i), closure);
  1341. }
  1342. static void
  1343. vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
  1344. {
  1345. unsigned int i, n = min((int)ext[0x02], 6);
  1346. u8 *det_base = ext + 5;
  1347. if (ext[0x01] != 1)
  1348. return; /* unknown version */
  1349. for (i = 0; i < n; i++)
  1350. cb((struct detailed_timing *)(det_base + 18 * i), closure);
  1351. }
  1352. static void
  1353. drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
  1354. {
  1355. int i;
  1356. struct edid *edid = (struct edid *)raw_edid;
  1357. if (edid == NULL)
  1358. return;
  1359. for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
  1360. cb(&(edid->detailed_timings[i]), closure);
  1361. for (i = 1; i <= raw_edid[0x7e]; i++) {
  1362. u8 *ext = raw_edid + (i * EDID_LENGTH);
  1363. switch (*ext) {
  1364. case CEA_EXT:
  1365. cea_for_each_detailed_block(ext, cb, closure);
  1366. break;
  1367. case VTB_EXT:
  1368. vtb_for_each_detailed_block(ext, cb, closure);
  1369. break;
  1370. default:
  1371. break;
  1372. }
  1373. }
  1374. }
  1375. static void
  1376. is_rb(struct detailed_timing *t, void *data)
  1377. {
  1378. u8 *r = (u8 *)t;
  1379. if (r[3] == EDID_DETAIL_MONITOR_RANGE)
  1380. if (r[15] & 0x10)
  1381. *(bool *)data = true;
  1382. }
  1383. /* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
  1384. static bool
  1385. drm_monitor_supports_rb(struct edid *edid)
  1386. {
  1387. if (edid->revision >= 4) {
  1388. bool ret = false;
  1389. drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
  1390. return ret;
  1391. }
  1392. return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
  1393. }
  1394. static void
  1395. find_gtf2(struct detailed_timing *t, void *data)
  1396. {
  1397. u8 *r = (u8 *)t;
  1398. if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
  1399. *(u8 **)data = r;
  1400. }
  1401. /* Secondary GTF curve kicks in above some break frequency */
  1402. static int
  1403. drm_gtf2_hbreak(struct edid *edid)
  1404. {
  1405. u8 *r = NULL;
  1406. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1407. return r ? (r[12] * 2) : 0;
  1408. }
  1409. static int
  1410. drm_gtf2_2c(struct edid *edid)
  1411. {
  1412. u8 *r = NULL;
  1413. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1414. return r ? r[13] : 0;
  1415. }
  1416. static int
  1417. drm_gtf2_m(struct edid *edid)
  1418. {
  1419. u8 *r = NULL;
  1420. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1421. return r ? (r[15] << 8) + r[14] : 0;
  1422. }
  1423. static int
  1424. drm_gtf2_k(struct edid *edid)
  1425. {
  1426. u8 *r = NULL;
  1427. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1428. return r ? r[16] : 0;
  1429. }
  1430. static int
  1431. drm_gtf2_2j(struct edid *edid)
  1432. {
  1433. u8 *r = NULL;
  1434. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1435. return r ? r[17] : 0;
  1436. }
  1437. /**
  1438. * standard_timing_level - get std. timing level(CVT/GTF/DMT)
  1439. * @edid: EDID block to scan
  1440. */
  1441. static int standard_timing_level(struct edid *edid)
  1442. {
  1443. if (edid->revision >= 2) {
  1444. if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
  1445. return LEVEL_CVT;
  1446. if (drm_gtf2_hbreak(edid))
  1447. return LEVEL_GTF2;
  1448. return LEVEL_GTF;
  1449. }
  1450. return LEVEL_DMT;
  1451. }
  1452. /*
  1453. * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
  1454. * monitors fill with ascii space (0x20) instead.
  1455. */
  1456. static int
  1457. bad_std_timing(u8 a, u8 b)
  1458. {
  1459. return (a == 0x00 && b == 0x00) ||
  1460. (a == 0x01 && b == 0x01) ||
  1461. (a == 0x20 && b == 0x20);
  1462. }
  1463. /**
  1464. * drm_mode_std - convert standard mode info (width, height, refresh) into mode
  1465. * @t: standard timing params
  1466. * @timing_level: standard timing level
  1467. *
  1468. * Take the standard timing params (in this case width, aspect, and refresh)
  1469. * and convert them into a real mode using CVT/GTF/DMT.
  1470. */
  1471. static struct drm_display_mode *
  1472. drm_mode_std(struct drm_connector *connector, struct edid *edid,
  1473. struct std_timing *t, int revision)
  1474. {
  1475. struct drm_device *dev = connector->dev;
  1476. struct drm_display_mode *m, *mode = NULL;
  1477. int hsize, vsize;
  1478. int vrefresh_rate;
  1479. unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
  1480. >> EDID_TIMING_ASPECT_SHIFT;
  1481. unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
  1482. >> EDID_TIMING_VFREQ_SHIFT;
  1483. int timing_level = standard_timing_level(edid);
  1484. if (bad_std_timing(t->hsize, t->vfreq_aspect))
  1485. return NULL;
  1486. /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
  1487. hsize = t->hsize * 8 + 248;
  1488. /* vrefresh_rate = vfreq + 60 */
  1489. vrefresh_rate = vfreq + 60;
  1490. /* the vdisplay is calculated based on the aspect ratio */
  1491. if (aspect_ratio == 0) {
  1492. if (revision < 3)
  1493. vsize = hsize;
  1494. else
  1495. vsize = (hsize * 10) / 16;
  1496. } else if (aspect_ratio == 1)
  1497. vsize = (hsize * 3) / 4;
  1498. else if (aspect_ratio == 2)
  1499. vsize = (hsize * 4) / 5;
  1500. else
  1501. vsize = (hsize * 9) / 16;
  1502. /* HDTV hack, part 1 */
  1503. if (vrefresh_rate == 60 &&
  1504. ((hsize == 1360 && vsize == 765) ||
  1505. (hsize == 1368 && vsize == 769))) {
  1506. hsize = 1366;
  1507. vsize = 768;
  1508. }
  1509. /*
  1510. * If this connector already has a mode for this size and refresh
  1511. * rate (because it came from detailed or CVT info), use that
  1512. * instead. This way we don't have to guess at interlace or
  1513. * reduced blanking.
  1514. */
  1515. list_for_each_entry(m, &connector->probed_modes, head)
  1516. if (m->hdisplay == hsize && m->vdisplay == vsize &&
  1517. drm_mode_vrefresh(m) == vrefresh_rate)
  1518. return NULL;
  1519. /* HDTV hack, part 2 */
  1520. if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
  1521. mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
  1522. false);
  1523. mode->hdisplay = 1366;
  1524. mode->hsync_start = mode->hsync_start - 1;
  1525. mode->hsync_end = mode->hsync_end - 1;
  1526. return mode;
  1527. }
  1528. /* check whether it can be found in default mode table */
  1529. if (drm_monitor_supports_rb(edid)) {
  1530. mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
  1531. true);
  1532. if (mode)
  1533. return mode;
  1534. }
  1535. mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
  1536. if (mode)
  1537. return mode;
  1538. /* okay, generate it */
  1539. switch (timing_level) {
  1540. case LEVEL_DMT:
  1541. break;
  1542. case LEVEL_GTF:
  1543. mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
  1544. break;
  1545. case LEVEL_GTF2:
  1546. /*
  1547. * This is potentially wrong if there's ever a monitor with
  1548. * more than one ranges section, each claiming a different
  1549. * secondary GTF curve. Please don't do that.
  1550. */
  1551. mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
  1552. if (!mode)
  1553. return NULL;
  1554. if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
  1555. drm_mode_destroy(dev, mode);
  1556. mode = drm_gtf_mode_complex(dev, hsize, vsize,
  1557. vrefresh_rate, 0, 0,
  1558. drm_gtf2_m(edid),
  1559. drm_gtf2_2c(edid),
  1560. drm_gtf2_k(edid),
  1561. drm_gtf2_2j(edid));
  1562. }
  1563. break;
  1564. case LEVEL_CVT:
  1565. mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
  1566. false);
  1567. break;
  1568. }
  1569. return mode;
  1570. }
  1571. /*
  1572. * EDID is delightfully ambiguous about how interlaced modes are to be
  1573. * encoded. Our internal representation is of frame height, but some
  1574. * HDTV detailed timings are encoded as field height.
  1575. *
  1576. * The format list here is from CEA, in frame size. Technically we
  1577. * should be checking refresh rate too. Whatever.
  1578. */
  1579. static void
  1580. drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
  1581. struct detailed_pixel_timing *pt)
  1582. {
  1583. int i;
  1584. static const struct {
  1585. int w, h;
  1586. } cea_interlaced[] = {
  1587. { 1920, 1080 },
  1588. { 720, 480 },
  1589. { 1440, 480 },
  1590. { 2880, 480 },
  1591. { 720, 576 },
  1592. { 1440, 576 },
  1593. { 2880, 576 },
  1594. };
  1595. if (!(pt->misc & DRM_EDID_PT_INTERLACED))
  1596. return;
  1597. for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
  1598. if ((mode->hdisplay == cea_interlaced[i].w) &&
  1599. (mode->vdisplay == cea_interlaced[i].h / 2)) {
  1600. mode->vdisplay *= 2;
  1601. mode->vsync_start *= 2;
  1602. mode->vsync_end *= 2;
  1603. mode->vtotal *= 2;
  1604. mode->vtotal |= 1;
  1605. }
  1606. }
  1607. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1608. }
  1609. /**
  1610. * drm_mode_detailed - create a new mode from an EDID detailed timing section
  1611. * @dev: DRM device (needed to create new mode)
  1612. * @edid: EDID block
  1613. * @timing: EDID detailed timing info
  1614. * @quirks: quirks to apply
  1615. *
  1616. * An EDID detailed timing block contains enough info for us to create and
  1617. * return a new struct drm_display_mode.
  1618. */
  1619. static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
  1620. struct edid *edid,
  1621. struct detailed_timing *timing,
  1622. u32 quirks)
  1623. {
  1624. struct drm_display_mode *mode;
  1625. struct detailed_pixel_timing *pt = &timing->data.pixel_data;
  1626. unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
  1627. unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
  1628. unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
  1629. unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
  1630. unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
  1631. unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
  1632. unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
  1633. unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
  1634. /* ignore tiny modes */
  1635. if (hactive < 64 || vactive < 64)
  1636. return NULL;
  1637. if (pt->misc & DRM_EDID_PT_STEREO) {
  1638. DRM_DEBUG_KMS("stereo mode not supported\n");
  1639. return NULL;
  1640. }
  1641. if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
  1642. DRM_DEBUG_KMS("composite sync not supported\n");
  1643. }
  1644. /* it is incorrect if hsync/vsync width is zero */
  1645. if (!hsync_pulse_width || !vsync_pulse_width) {
  1646. DRM_DEBUG_KMS("Incorrect Detailed timing. "
  1647. "Wrong Hsync/Vsync pulse width\n");
  1648. return NULL;
  1649. }
  1650. if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
  1651. mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
  1652. if (!mode)
  1653. return NULL;
  1654. goto set_size;
  1655. }
  1656. mode = drm_mode_create(dev);
  1657. if (!mode)
  1658. return NULL;
  1659. if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
  1660. timing->pixel_clock = cpu_to_le16(1088);
  1661. mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
  1662. mode->hdisplay = hactive;
  1663. mode->hsync_start = mode->hdisplay + hsync_offset;
  1664. mode->hsync_end = mode->hsync_start + hsync_pulse_width;
  1665. mode->htotal = mode->hdisplay + hblank;
  1666. mode->vdisplay = vactive;
  1667. mode->vsync_start = mode->vdisplay + vsync_offset;
  1668. mode->vsync_end = mode->vsync_start + vsync_pulse_width;
  1669. mode->vtotal = mode->vdisplay + vblank;
  1670. /* Some EDIDs have bogus h/vtotal values */
  1671. if (mode->hsync_end > mode->htotal)
  1672. mode->htotal = mode->hsync_end + 1;
  1673. if (mode->vsync_end > mode->vtotal)
  1674. mode->vtotal = mode->vsync_end + 1;
  1675. drm_mode_do_interlace_quirk(mode, pt);
  1676. if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
  1677. pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
  1678. }
  1679. mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
  1680. DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
  1681. mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
  1682. DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
  1683. set_size:
  1684. mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
  1685. mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
  1686. if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
  1687. mode->width_mm *= 10;
  1688. mode->height_mm *= 10;
  1689. }
  1690. if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
  1691. mode->width_mm = edid->width_cm * 10;
  1692. mode->height_mm = edid->height_cm * 10;
  1693. }
  1694. mode->type = DRM_MODE_TYPE_DRIVER;
  1695. mode->vrefresh = drm_mode_vrefresh(mode);
  1696. drm_mode_set_name(mode);
  1697. return mode;
  1698. }
  1699. static bool
  1700. mode_in_hsync_range(const struct drm_display_mode *mode,
  1701. struct edid *edid, u8 *t)
  1702. {
  1703. int hsync, hmin, hmax;
  1704. hmin = t[7];
  1705. if (edid->revision >= 4)
  1706. hmin += ((t[4] & 0x04) ? 255 : 0);
  1707. hmax = t[8];
  1708. if (edid->revision >= 4)
  1709. hmax += ((t[4] & 0x08) ? 255 : 0);
  1710. hsync = drm_mode_hsync(mode);
  1711. return (hsync <= hmax && hsync >= hmin);
  1712. }
  1713. static bool
  1714. mode_in_vsync_range(const struct drm_display_mode *mode,
  1715. struct edid *edid, u8 *t)
  1716. {
  1717. int vsync, vmin, vmax;
  1718. vmin = t[5];
  1719. if (edid->revision >= 4)
  1720. vmin += ((t[4] & 0x01) ? 255 : 0);
  1721. vmax = t[6];
  1722. if (edid->revision >= 4)
  1723. vmax += ((t[4] & 0x02) ? 255 : 0);
  1724. vsync = drm_mode_vrefresh(mode);
  1725. return (vsync <= vmax && vsync >= vmin);
  1726. }
  1727. static u32
  1728. range_pixel_clock(struct edid *edid, u8 *t)
  1729. {
  1730. /* unspecified */
  1731. if (t[9] == 0 || t[9] == 255)
  1732. return 0;
  1733. /* 1.4 with CVT support gives us real precision, yay */
  1734. if (edid->revision >= 4 && t[10] == 0x04)
  1735. return (t[9] * 10000) - ((t[12] >> 2) * 250);
  1736. /* 1.3 is pathetic, so fuzz up a bit */
  1737. return t[9] * 10000 + 5001;
  1738. }
  1739. static bool
  1740. mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
  1741. struct detailed_timing *timing)
  1742. {
  1743. u32 max_clock;
  1744. u8 *t = (u8 *)timing;
  1745. if (!mode_in_hsync_range(mode, edid, t))
  1746. return false;
  1747. if (!mode_in_vsync_range(mode, edid, t))
  1748. return false;
  1749. if ((max_clock = range_pixel_clock(edid, t)))
  1750. if (mode->clock > max_clock)
  1751. return false;
  1752. /* 1.4 max horizontal check */
  1753. if (edid->revision >= 4 && t[10] == 0x04)
  1754. if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
  1755. return false;
  1756. if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
  1757. return false;
  1758. return true;
  1759. }
  1760. static bool valid_inferred_mode(const struct drm_connector *connector,
  1761. const struct drm_display_mode *mode)
  1762. {
  1763. struct drm_display_mode *m;
  1764. bool ok = false;
  1765. list_for_each_entry(m, &connector->probed_modes, head) {
  1766. if (mode->hdisplay == m->hdisplay &&
  1767. mode->vdisplay == m->vdisplay &&
  1768. drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
  1769. return false; /* duplicated */
  1770. if (mode->hdisplay <= m->hdisplay &&
  1771. mode->vdisplay <= m->vdisplay)
  1772. ok = true;
  1773. }
  1774. return ok;
  1775. }
  1776. static int
  1777. drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
  1778. struct detailed_timing *timing)
  1779. {
  1780. int i, modes = 0;
  1781. struct drm_display_mode *newmode;
  1782. struct drm_device *dev = connector->dev;
  1783. for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
  1784. if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
  1785. valid_inferred_mode(connector, drm_dmt_modes + i)) {
  1786. newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
  1787. if (newmode) {
  1788. drm_mode_probed_add(connector, newmode);
  1789. modes++;
  1790. }
  1791. }
  1792. }
  1793. return modes;
  1794. }
  1795. /* fix up 1366x768 mode from 1368x768;
  1796. * GFT/CVT can't express 1366 width which isn't dividable by 8
  1797. */
  1798. static void fixup_mode_1366x768(struct drm_display_mode *mode)
  1799. {
  1800. if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
  1801. mode->hdisplay = 1366;
  1802. mode->hsync_start--;
  1803. mode->hsync_end--;
  1804. drm_mode_set_name(mode);
  1805. }
  1806. }
  1807. static int
  1808. drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
  1809. struct detailed_timing *timing)
  1810. {
  1811. int i, modes = 0;
  1812. struct drm_display_mode *newmode;
  1813. struct drm_device *dev = connector->dev;
  1814. for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
  1815. const struct minimode *m = &extra_modes[i];
  1816. newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
  1817. if (!newmode)
  1818. return modes;
  1819. fixup_mode_1366x768(newmode);
  1820. if (!mode_in_range(newmode, edid, timing) ||
  1821. !valid_inferred_mode(connector, newmode)) {
  1822. drm_mode_destroy(dev, newmode);
  1823. continue;
  1824. }
  1825. drm_mode_probed_add(connector, newmode);
  1826. modes++;
  1827. }
  1828. return modes;
  1829. }
  1830. static int
  1831. drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
  1832. struct detailed_timing *timing)
  1833. {
  1834. int i, modes = 0;
  1835. struct drm_display_mode *newmode;
  1836. struct drm_device *dev = connector->dev;
  1837. bool rb = drm_monitor_supports_rb(edid);
  1838. for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
  1839. const struct minimode *m = &extra_modes[i];
  1840. newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
  1841. if (!newmode)
  1842. return modes;
  1843. fixup_mode_1366x768(newmode);
  1844. if (!mode_in_range(newmode, edid, timing) ||
  1845. !valid_inferred_mode(connector, newmode)) {
  1846. drm_mode_destroy(dev, newmode);
  1847. continue;
  1848. }
  1849. drm_mode_probed_add(connector, newmode);
  1850. modes++;
  1851. }
  1852. return modes;
  1853. }
  1854. static void
  1855. do_inferred_modes(struct detailed_timing *timing, void *c)
  1856. {
  1857. struct detailed_mode_closure *closure = c;
  1858. struct detailed_non_pixel *data = &timing->data.other_data;
  1859. struct detailed_data_monitor_range *range = &data->data.range;
  1860. if (data->type != EDID_DETAIL_MONITOR_RANGE)
  1861. return;
  1862. closure->modes += drm_dmt_modes_for_range(closure->connector,
  1863. closure->edid,
  1864. timing);
  1865. if (!version_greater(closure->edid, 1, 1))
  1866. return; /* GTF not defined yet */
  1867. switch (range->flags) {
  1868. case 0x02: /* secondary gtf, XXX could do more */
  1869. case 0x00: /* default gtf */
  1870. closure->modes += drm_gtf_modes_for_range(closure->connector,
  1871. closure->edid,
  1872. timing);
  1873. break;
  1874. case 0x04: /* cvt, only in 1.4+ */
  1875. if (!version_greater(closure->edid, 1, 3))
  1876. break;
  1877. closure->modes += drm_cvt_modes_for_range(closure->connector,
  1878. closure->edid,
  1879. timing);
  1880. break;
  1881. case 0x01: /* just the ranges, no formula */
  1882. default:
  1883. break;
  1884. }
  1885. }
  1886. static int
  1887. add_inferred_modes(struct drm_connector *connector, struct edid *edid)
  1888. {
  1889. struct detailed_mode_closure closure = {
  1890. connector, edid, 0, 0, 0
  1891. };
  1892. if (version_greater(edid, 1, 0))
  1893. drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
  1894. &closure);
  1895. return closure.modes;
  1896. }
  1897. static int
  1898. drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
  1899. {
  1900. int i, j, m, modes = 0;
  1901. struct drm_display_mode *mode;
  1902. u8 *est = ((u8 *)timing) + 5;
  1903. for (i = 0; i < 6; i++) {
  1904. for (j = 7; j >= 0; j--) {
  1905. m = (i * 8) + (7 - j);
  1906. if (m >= ARRAY_SIZE(est3_modes))
  1907. break;
  1908. if (est[i] & (1 << j)) {
  1909. mode = drm_mode_find_dmt(connector->dev,
  1910. est3_modes[m].w,
  1911. est3_modes[m].h,
  1912. est3_modes[m].r,
  1913. est3_modes[m].rb);
  1914. if (mode) {
  1915. drm_mode_probed_add(connector, mode);
  1916. modes++;
  1917. }
  1918. }
  1919. }
  1920. }
  1921. return modes;
  1922. }
  1923. static void
  1924. do_established_modes(struct detailed_timing *timing, void *c)
  1925. {
  1926. struct detailed_mode_closure *closure = c;
  1927. struct detailed_non_pixel *data = &timing->data.other_data;
  1928. if (data->type == EDID_DETAIL_EST_TIMINGS)
  1929. closure->modes += drm_est3_modes(closure->connector, timing);
  1930. }
  1931. /**
  1932. * add_established_modes - get est. modes from EDID and add them
  1933. * @edid: EDID block to scan
  1934. *
  1935. * Each EDID block contains a bitmap of the supported "established modes" list
  1936. * (defined above). Tease them out and add them to the global modes list.
  1937. */
  1938. static int
  1939. add_established_modes(struct drm_connector *connector, struct edid *edid)
  1940. {
  1941. struct drm_device *dev = connector->dev;
  1942. unsigned long est_bits = edid->established_timings.t1 |
  1943. (edid->established_timings.t2 << 8) |
  1944. ((edid->established_timings.mfg_rsvd & 0x80) << 9);
  1945. int i, modes = 0;
  1946. struct detailed_mode_closure closure = {
  1947. connector, edid, 0, 0, 0
  1948. };
  1949. for (i = 0; i <= EDID_EST_TIMINGS; i++) {
  1950. if (est_bits & (1<<i)) {
  1951. struct drm_display_mode *newmode;
  1952. newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
  1953. if (newmode) {
  1954. drm_mode_probed_add(connector, newmode);
  1955. modes++;
  1956. }
  1957. }
  1958. }
  1959. if (version_greater(edid, 1, 0))
  1960. drm_for_each_detailed_block((u8 *)edid,
  1961. do_established_modes, &closure);
  1962. return modes + closure.modes;
  1963. }
  1964. static void
  1965. do_standard_modes(struct detailed_timing *timing, void *c)
  1966. {
  1967. struct detailed_mode_closure *closure = c;
  1968. struct detailed_non_pixel *data = &timing->data.other_data;
  1969. struct drm_connector *connector = closure->connector;
  1970. struct edid *edid = closure->edid;
  1971. if (data->type == EDID_DETAIL_STD_MODES) {
  1972. int i;
  1973. for (i = 0; i < 6; i++) {
  1974. struct std_timing *std;
  1975. struct drm_display_mode *newmode;
  1976. std = &data->data.timings[i];
  1977. newmode = drm_mode_std(connector, edid, std,
  1978. edid->revision);
  1979. if (newmode) {
  1980. drm_mode_probed_add(connector, newmode);
  1981. closure->modes++;
  1982. }
  1983. }
  1984. }
  1985. }
  1986. /**
  1987. * add_standard_modes - get std. modes from EDID and add them
  1988. * @edid: EDID block to scan
  1989. *
  1990. * Standard modes can be calculated using the appropriate standard (DMT,
  1991. * GTF or CVT. Grab them from @edid and add them to the list.
  1992. */
  1993. static int
  1994. add_standard_modes(struct drm_connector *connector, struct edid *edid)
  1995. {
  1996. int i, modes = 0;
  1997. struct detailed_mode_closure closure = {
  1998. connector, edid, 0, 0, 0
  1999. };
  2000. for (i = 0; i < EDID_STD_TIMINGS; i++) {
  2001. struct drm_display_mode *newmode;
  2002. newmode = drm_mode_std(connector, edid,
  2003. &edid->standard_timings[i],
  2004. edid->revision);
  2005. if (newmode) {
  2006. drm_mode_probed_add(connector, newmode);
  2007. modes++;
  2008. }
  2009. }
  2010. if (version_greater(edid, 1, 0))
  2011. drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
  2012. &closure);
  2013. /* XXX should also look for standard codes in VTB blocks */
  2014. return modes + closure.modes;
  2015. }
  2016. static int drm_cvt_modes(struct drm_connector *connector,
  2017. struct detailed_timing *timing)
  2018. {
  2019. int i, j, modes = 0;
  2020. struct drm_display_mode *newmode;
  2021. struct drm_device *dev = connector->dev;
  2022. struct cvt_timing *cvt;
  2023. const int rates[] = { 60, 85, 75, 60, 50 };
  2024. const u8 empty[3] = { 0, 0, 0 };
  2025. for (i = 0; i < 4; i++) {
  2026. int uninitialized_var(width), height;
  2027. cvt = &(timing->data.other_data.data.cvt[i]);
  2028. if (!memcmp(cvt->code, empty, 3))
  2029. continue;
  2030. height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
  2031. switch (cvt->code[1] & 0x0c) {
  2032. case 0x00:
  2033. width = height * 4 / 3;
  2034. break;
  2035. case 0x04:
  2036. width = height * 16 / 9;
  2037. break;
  2038. case 0x08:
  2039. width = height * 16 / 10;
  2040. break;
  2041. case 0x0c:
  2042. width = height * 15 / 9;
  2043. break;
  2044. }
  2045. for (j = 1; j < 5; j++) {
  2046. if (cvt->code[2] & (1 << j)) {
  2047. newmode = drm_cvt_mode(dev, width, height,
  2048. rates[j], j == 0,
  2049. false, false);
  2050. if (newmode) {
  2051. drm_mode_probed_add(connector, newmode);
  2052. modes++;
  2053. }
  2054. }
  2055. }
  2056. }
  2057. return modes;
  2058. }
  2059. static void
  2060. do_cvt_mode(struct detailed_timing *timing, void *c)
  2061. {
  2062. struct detailed_mode_closure *closure = c;
  2063. struct detailed_non_pixel *data = &timing->data.other_data;
  2064. if (data->type == EDID_DETAIL_CVT_3BYTE)
  2065. closure->modes += drm_cvt_modes(closure->connector, timing);
  2066. }
  2067. static int
  2068. add_cvt_modes(struct drm_connector *connector, struct edid *edid)
  2069. {
  2070. struct detailed_mode_closure closure = {
  2071. connector, edid, 0, 0, 0
  2072. };
  2073. if (version_greater(edid, 1, 2))
  2074. drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
  2075. /* XXX should also look for CVT codes in VTB blocks */
  2076. return closure.modes;
  2077. }
  2078. static void
  2079. do_detailed_mode(struct detailed_timing *timing, void *c)
  2080. {
  2081. struct detailed_mode_closure *closure = c;
  2082. struct drm_display_mode *newmode;
  2083. if (timing->pixel_clock) {
  2084. newmode = drm_mode_detailed(closure->connector->dev,
  2085. closure->edid, timing,
  2086. closure->quirks);
  2087. if (!newmode)
  2088. return;
  2089. if (closure->preferred)
  2090. newmode->type |= DRM_MODE_TYPE_PREFERRED;
  2091. drm_mode_probed_add(closure->connector, newmode);
  2092. closure->modes++;
  2093. closure->preferred = 0;
  2094. }
  2095. }
  2096. /*
  2097. * add_detailed_modes - Add modes from detailed timings
  2098. * @connector: attached connector
  2099. * @edid: EDID block to scan
  2100. * @quirks: quirks to apply
  2101. */
  2102. static int
  2103. add_detailed_modes(struct drm_connector *connector, struct edid *edid,
  2104. u32 quirks)
  2105. {
  2106. struct detailed_mode_closure closure = {
  2107. connector,
  2108. edid,
  2109. 1,
  2110. quirks,
  2111. 0
  2112. };
  2113. if (closure.preferred && !version_greater(edid, 1, 3))
  2114. closure.preferred =
  2115. (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
  2116. drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
  2117. return closure.modes;
  2118. }
  2119. #define AUDIO_BLOCK 0x01
  2120. #define VIDEO_BLOCK 0x02
  2121. #define VENDOR_BLOCK 0x03
  2122. #define SPEAKER_BLOCK 0x04
  2123. #define VIDEO_CAPABILITY_BLOCK 0x07
  2124. #define EDID_BASIC_AUDIO (1 << 6)
  2125. #define EDID_CEA_YCRCB444 (1 << 5)
  2126. #define EDID_CEA_YCRCB422 (1 << 4)
  2127. #define EDID_CEA_VCDB_QS (1 << 6)
  2128. /*
  2129. * Search EDID for CEA extension block.
  2130. */
  2131. static u8 *drm_find_cea_extension(struct edid *edid)
  2132. {
  2133. u8 *edid_ext = NULL;
  2134. int i;
  2135. /* No EDID or EDID extensions */
  2136. if (edid == NULL || edid->extensions == 0)
  2137. return NULL;
  2138. /* Find CEA extension */
  2139. for (i = 0; i < edid->extensions; i++) {
  2140. edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
  2141. if (edid_ext[0] == CEA_EXT)
  2142. break;
  2143. }
  2144. if (i == edid->extensions)
  2145. return NULL;
  2146. return edid_ext;
  2147. }
  2148. /*
  2149. * Calculate the alternate clock for the CEA mode
  2150. * (60Hz vs. 59.94Hz etc.)
  2151. */
  2152. static unsigned int
  2153. cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
  2154. {
  2155. unsigned int clock = cea_mode->clock;
  2156. if (cea_mode->vrefresh % 6 != 0)
  2157. return clock;
  2158. /*
  2159. * edid_cea_modes contains the 59.94Hz
  2160. * variant for 240 and 480 line modes,
  2161. * and the 60Hz variant otherwise.
  2162. */
  2163. if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
  2164. clock = clock * 1001 / 1000;
  2165. else
  2166. clock = DIV_ROUND_UP(clock * 1000, 1001);
  2167. return clock;
  2168. }
  2169. /**
  2170. * drm_match_cea_mode - look for a CEA mode matching given mode
  2171. * @to_match: display mode
  2172. *
  2173. * Returns the CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
  2174. * mode.
  2175. */
  2176. u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
  2177. {
  2178. u8 mode;
  2179. if (!to_match->clock)
  2180. return 0;
  2181. for (mode = 0; mode < ARRAY_SIZE(edid_cea_modes); mode++) {
  2182. const struct drm_display_mode *cea_mode = &edid_cea_modes[mode];
  2183. unsigned int clock1, clock2;
  2184. /* Check both 60Hz and 59.94Hz */
  2185. clock1 = cea_mode->clock;
  2186. clock2 = cea_mode_alternate_clock(cea_mode);
  2187. if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
  2188. KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
  2189. drm_mode_equal_no_clocks_no_stereo(to_match, cea_mode))
  2190. return mode + 1;
  2191. }
  2192. return 0;
  2193. }
  2194. EXPORT_SYMBOL(drm_match_cea_mode);
  2195. /*
  2196. * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
  2197. * specific block).
  2198. *
  2199. * It's almost like cea_mode_alternate_clock(), we just need to add an
  2200. * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
  2201. * one.
  2202. */
  2203. static unsigned int
  2204. hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
  2205. {
  2206. if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
  2207. return hdmi_mode->clock;
  2208. return cea_mode_alternate_clock(hdmi_mode);
  2209. }
  2210. /*
  2211. * drm_match_hdmi_mode - look for a HDMI mode matching given mode
  2212. * @to_match: display mode
  2213. *
  2214. * An HDMI mode is one defined in the HDMI vendor specific block.
  2215. *
  2216. * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
  2217. */
  2218. static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
  2219. {
  2220. u8 mode;
  2221. if (!to_match->clock)
  2222. return 0;
  2223. for (mode = 0; mode < ARRAY_SIZE(edid_4k_modes); mode++) {
  2224. const struct drm_display_mode *hdmi_mode = &edid_4k_modes[mode];
  2225. unsigned int clock1, clock2;
  2226. /* Make sure to also match alternate clocks */
  2227. clock1 = hdmi_mode->clock;
  2228. clock2 = hdmi_mode_alternate_clock(hdmi_mode);
  2229. if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
  2230. KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
  2231. drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode))
  2232. return mode + 1;
  2233. }
  2234. return 0;
  2235. }
  2236. static int
  2237. add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
  2238. {
  2239. struct drm_device *dev = connector->dev;
  2240. struct drm_display_mode *mode, *tmp;
  2241. LIST_HEAD(list);
  2242. int modes = 0;
  2243. /* Don't add CEA modes if the CEA extension block is missing */
  2244. if (!drm_find_cea_extension(edid))
  2245. return 0;
  2246. /*
  2247. * Go through all probed modes and create a new mode
  2248. * with the alternate clock for certain CEA modes.
  2249. */
  2250. list_for_each_entry(mode, &connector->probed_modes, head) {
  2251. const struct drm_display_mode *cea_mode = NULL;
  2252. struct drm_display_mode *newmode;
  2253. u8 mode_idx = drm_match_cea_mode(mode) - 1;
  2254. unsigned int clock1, clock2;
  2255. if (mode_idx < ARRAY_SIZE(edid_cea_modes)) {
  2256. cea_mode = &edid_cea_modes[mode_idx];
  2257. clock2 = cea_mode_alternate_clock(cea_mode);
  2258. } else {
  2259. mode_idx = drm_match_hdmi_mode(mode) - 1;
  2260. if (mode_idx < ARRAY_SIZE(edid_4k_modes)) {
  2261. cea_mode = &edid_4k_modes[mode_idx];
  2262. clock2 = hdmi_mode_alternate_clock(cea_mode);
  2263. }
  2264. }
  2265. if (!cea_mode)
  2266. continue;
  2267. clock1 = cea_mode->clock;
  2268. if (clock1 == clock2)
  2269. continue;
  2270. if (mode->clock != clock1 && mode->clock != clock2)
  2271. continue;
  2272. newmode = drm_mode_duplicate(dev, cea_mode);
  2273. if (!newmode)
  2274. continue;
  2275. /* Carry over the stereo flags */
  2276. newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
  2277. /*
  2278. * The current mode could be either variant. Make
  2279. * sure to pick the "other" clock for the new mode.
  2280. */
  2281. if (mode->clock != clock1)
  2282. newmode->clock = clock1;
  2283. else
  2284. newmode->clock = clock2;
  2285. list_add_tail(&newmode->head, &list);
  2286. }
  2287. list_for_each_entry_safe(mode, tmp, &list, head) {
  2288. list_del(&mode->head);
  2289. drm_mode_probed_add(connector, mode);
  2290. modes++;
  2291. }
  2292. return modes;
  2293. }
  2294. static int
  2295. do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
  2296. {
  2297. struct drm_device *dev = connector->dev;
  2298. const u8 *mode;
  2299. u8 cea_mode;
  2300. int modes = 0;
  2301. for (mode = db; mode < db + len; mode++) {
  2302. cea_mode = (*mode & 127) - 1; /* CEA modes are numbered 1..127 */
  2303. if (cea_mode < ARRAY_SIZE(edid_cea_modes)) {
  2304. struct drm_display_mode *newmode;
  2305. newmode = drm_mode_duplicate(dev,
  2306. &edid_cea_modes[cea_mode]);
  2307. if (newmode) {
  2308. newmode->vrefresh = 0;
  2309. drm_mode_probed_add(connector, newmode);
  2310. modes++;
  2311. }
  2312. }
  2313. }
  2314. return modes;
  2315. }
  2316. struct stereo_mandatory_mode {
  2317. int width, height, vrefresh;
  2318. unsigned int flags;
  2319. };
  2320. static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
  2321. { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
  2322. { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
  2323. { 1920, 1080, 50,
  2324. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
  2325. { 1920, 1080, 60,
  2326. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
  2327. { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
  2328. { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
  2329. { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
  2330. { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
  2331. };
  2332. static bool
  2333. stereo_match_mandatory(const struct drm_display_mode *mode,
  2334. const struct stereo_mandatory_mode *stereo_mode)
  2335. {
  2336. unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
  2337. return mode->hdisplay == stereo_mode->width &&
  2338. mode->vdisplay == stereo_mode->height &&
  2339. interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
  2340. drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
  2341. }
  2342. static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
  2343. {
  2344. struct drm_device *dev = connector->dev;
  2345. const struct drm_display_mode *mode;
  2346. struct list_head stereo_modes;
  2347. int modes = 0, i;
  2348. INIT_LIST_HEAD(&stereo_modes);
  2349. list_for_each_entry(mode, &connector->probed_modes, head) {
  2350. for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
  2351. const struct stereo_mandatory_mode *mandatory;
  2352. struct drm_display_mode *new_mode;
  2353. if (!stereo_match_mandatory(mode,
  2354. &stereo_mandatory_modes[i]))
  2355. continue;
  2356. mandatory = &stereo_mandatory_modes[i];
  2357. new_mode = drm_mode_duplicate(dev, mode);
  2358. if (!new_mode)
  2359. continue;
  2360. new_mode->flags |= mandatory->flags;
  2361. list_add_tail(&new_mode->head, &stereo_modes);
  2362. modes++;
  2363. }
  2364. }
  2365. list_splice_tail(&stereo_modes, &connector->probed_modes);
  2366. return modes;
  2367. }
  2368. static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
  2369. {
  2370. struct drm_device *dev = connector->dev;
  2371. struct drm_display_mode *newmode;
  2372. vic--; /* VICs start at 1 */
  2373. if (vic >= ARRAY_SIZE(edid_4k_modes)) {
  2374. DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
  2375. return 0;
  2376. }
  2377. newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
  2378. if (!newmode)
  2379. return 0;
  2380. drm_mode_probed_add(connector, newmode);
  2381. return 1;
  2382. }
  2383. static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
  2384. const u8 *video_db, u8 video_len, u8 video_index)
  2385. {
  2386. struct drm_device *dev = connector->dev;
  2387. struct drm_display_mode *newmode;
  2388. int modes = 0;
  2389. u8 cea_mode;
  2390. if (video_db == NULL || video_index > video_len)
  2391. return 0;
  2392. /* CEA modes are numbered 1..127 */
  2393. cea_mode = (video_db[video_index] & 127) - 1;
  2394. if (cea_mode >= ARRAY_SIZE(edid_cea_modes))
  2395. return 0;
  2396. if (structure & (1 << 0)) {
  2397. newmode = drm_mode_duplicate(dev, &edid_cea_modes[cea_mode]);
  2398. if (newmode) {
  2399. newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
  2400. drm_mode_probed_add(connector, newmode);
  2401. modes++;
  2402. }
  2403. }
  2404. if (structure & (1 << 6)) {
  2405. newmode = drm_mode_duplicate(dev, &edid_cea_modes[cea_mode]);
  2406. if (newmode) {
  2407. newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
  2408. drm_mode_probed_add(connector, newmode);
  2409. modes++;
  2410. }
  2411. }
  2412. if (structure & (1 << 8)) {
  2413. newmode = drm_mode_duplicate(dev, &edid_cea_modes[cea_mode]);
  2414. if (newmode) {
  2415. newmode->flags = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
  2416. drm_mode_probed_add(connector, newmode);
  2417. modes++;
  2418. }
  2419. }
  2420. return modes;
  2421. }
  2422. /*
  2423. * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
  2424. * @connector: connector corresponding to the HDMI sink
  2425. * @db: start of the CEA vendor specific block
  2426. * @len: length of the CEA block payload, ie. one can access up to db[len]
  2427. *
  2428. * Parses the HDMI VSDB looking for modes to add to @connector. This function
  2429. * also adds the stereo 3d modes when applicable.
  2430. */
  2431. static int
  2432. do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
  2433. const u8 *video_db, u8 video_len)
  2434. {
  2435. int modes = 0, offset = 0, i, multi_present = 0;
  2436. u8 vic_len, hdmi_3d_len = 0;
  2437. u16 mask;
  2438. u16 structure_all;
  2439. if (len < 8)
  2440. goto out;
  2441. /* no HDMI_Video_Present */
  2442. if (!(db[8] & (1 << 5)))
  2443. goto out;
  2444. /* Latency_Fields_Present */
  2445. if (db[8] & (1 << 7))
  2446. offset += 2;
  2447. /* I_Latency_Fields_Present */
  2448. if (db[8] & (1 << 6))
  2449. offset += 2;
  2450. /* the declared length is not long enough for the 2 first bytes
  2451. * of additional video format capabilities */
  2452. if (len < (8 + offset + 2))
  2453. goto out;
  2454. /* 3D_Present */
  2455. offset++;
  2456. if (db[8 + offset] & (1 << 7)) {
  2457. modes += add_hdmi_mandatory_stereo_modes(connector);
  2458. /* 3D_Multi_present */
  2459. multi_present = (db[8 + offset] & 0x60) >> 5;
  2460. }
  2461. offset++;
  2462. vic_len = db[8 + offset] >> 5;
  2463. hdmi_3d_len = db[8 + offset] & 0x1f;
  2464. for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
  2465. u8 vic;
  2466. vic = db[9 + offset + i];
  2467. modes += add_hdmi_mode(connector, vic);
  2468. }
  2469. offset += 1 + vic_len;
  2470. if (!(multi_present == 1 || multi_present == 2))
  2471. goto out;
  2472. if ((multi_present == 1 && len < (9 + offset)) ||
  2473. (multi_present == 2 && len < (11 + offset)))
  2474. goto out;
  2475. if ((multi_present == 1 && hdmi_3d_len < 2) ||
  2476. (multi_present == 2 && hdmi_3d_len < 4))
  2477. goto out;
  2478. /* 3D_Structure_ALL */
  2479. structure_all = (db[8 + offset] << 8) | db[9 + offset];
  2480. /* check if 3D_MASK is present */
  2481. if (multi_present == 2)
  2482. mask = (db[10 + offset] << 8) | db[11 + offset];
  2483. else
  2484. mask = 0xffff;
  2485. for (i = 0; i < 16; i++) {
  2486. if (mask & (1 << i))
  2487. modes += add_3d_struct_modes(connector,
  2488. structure_all,
  2489. video_db,
  2490. video_len, i);
  2491. }
  2492. out:
  2493. return modes;
  2494. }
  2495. static int
  2496. cea_db_payload_len(const u8 *db)
  2497. {
  2498. return db[0] & 0x1f;
  2499. }
  2500. static int
  2501. cea_db_tag(const u8 *db)
  2502. {
  2503. return db[0] >> 5;
  2504. }
  2505. static int
  2506. cea_revision(const u8 *cea)
  2507. {
  2508. return cea[1];
  2509. }
  2510. static int
  2511. cea_db_offsets(const u8 *cea, int *start, int *end)
  2512. {
  2513. /* Data block offset in CEA extension block */
  2514. *start = 4;
  2515. *end = cea[2];
  2516. if (*end == 0)
  2517. *end = 127;
  2518. if (*end < 4 || *end > 127)
  2519. return -ERANGE;
  2520. return 0;
  2521. }
  2522. static bool cea_db_is_hdmi_vsdb(const u8 *db)
  2523. {
  2524. int hdmi_id;
  2525. if (cea_db_tag(db) != VENDOR_BLOCK)
  2526. return false;
  2527. if (cea_db_payload_len(db) < 5)
  2528. return false;
  2529. hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
  2530. return hdmi_id == HDMI_IEEE_OUI;
  2531. }
  2532. #define for_each_cea_db(cea, i, start, end) \
  2533. for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
  2534. static int
  2535. add_cea_modes(struct drm_connector *connector, struct edid *edid)
  2536. {
  2537. const u8 *cea = drm_find_cea_extension(edid);
  2538. const u8 *db, *hdmi = NULL, *video = NULL;
  2539. u8 dbl, hdmi_len, video_len = 0;
  2540. int modes = 0;
  2541. if (cea && cea_revision(cea) >= 3) {
  2542. int i, start, end;
  2543. if (cea_db_offsets(cea, &start, &end))
  2544. return 0;
  2545. for_each_cea_db(cea, i, start, end) {
  2546. db = &cea[i];
  2547. dbl = cea_db_payload_len(db);
  2548. if (cea_db_tag(db) == VIDEO_BLOCK) {
  2549. video = db + 1;
  2550. video_len = dbl;
  2551. modes += do_cea_modes(connector, video, dbl);
  2552. }
  2553. else if (cea_db_is_hdmi_vsdb(db)) {
  2554. hdmi = db;
  2555. hdmi_len = dbl;
  2556. }
  2557. }
  2558. }
  2559. /*
  2560. * We parse the HDMI VSDB after having added the cea modes as we will
  2561. * be patching their flags when the sink supports stereo 3D.
  2562. */
  2563. if (hdmi)
  2564. modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
  2565. video_len);
  2566. return modes;
  2567. }
  2568. static void
  2569. parse_hdmi_vsdb(struct drm_connector *connector, const u8 *db)
  2570. {
  2571. u8 len = cea_db_payload_len(db);
  2572. if (len >= 6) {
  2573. connector->eld[5] |= (db[6] >> 7) << 1; /* Supports_AI */
  2574. connector->dvi_dual = db[6] & 1;
  2575. }
  2576. if (len >= 7)
  2577. connector->max_tmds_clock = db[7] * 5;
  2578. if (len >= 8) {
  2579. connector->latency_present[0] = db[8] >> 7;
  2580. connector->latency_present[1] = (db[8] >> 6) & 1;
  2581. }
  2582. if (len >= 9)
  2583. connector->video_latency[0] = db[9];
  2584. if (len >= 10)
  2585. connector->audio_latency[0] = db[10];
  2586. if (len >= 11)
  2587. connector->video_latency[1] = db[11];
  2588. if (len >= 12)
  2589. connector->audio_latency[1] = db[12];
  2590. DRM_DEBUG_KMS("HDMI: DVI dual %d, "
  2591. "max TMDS clock %d, "
  2592. "latency present %d %d, "
  2593. "video latency %d %d, "
  2594. "audio latency %d %d\n",
  2595. connector->dvi_dual,
  2596. connector->max_tmds_clock,
  2597. (int) connector->latency_present[0],
  2598. (int) connector->latency_present[1],
  2599. connector->video_latency[0],
  2600. connector->video_latency[1],
  2601. connector->audio_latency[0],
  2602. connector->audio_latency[1]);
  2603. }
  2604. static void
  2605. monitor_name(struct detailed_timing *t, void *data)
  2606. {
  2607. if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
  2608. *(u8 **)data = t->data.other_data.data.str.str;
  2609. }
  2610. /**
  2611. * drm_edid_to_eld - build ELD from EDID
  2612. * @connector: connector corresponding to the HDMI/DP sink
  2613. * @edid: EDID to parse
  2614. *
  2615. * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver.
  2616. * Some ELD fields are left to the graphics driver caller:
  2617. * - Conn_Type
  2618. * - HDCP
  2619. * - Port_ID
  2620. */
  2621. void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
  2622. {
  2623. uint8_t *eld = connector->eld;
  2624. u8 *cea;
  2625. u8 *name;
  2626. u8 *db;
  2627. int sad_count = 0;
  2628. int mnl;
  2629. int dbl;
  2630. memset(eld, 0, sizeof(connector->eld));
  2631. cea = drm_find_cea_extension(edid);
  2632. if (!cea) {
  2633. DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
  2634. return;
  2635. }
  2636. name = NULL;
  2637. drm_for_each_detailed_block((u8 *)edid, monitor_name, &name);
  2638. for (mnl = 0; name && mnl < 13; mnl++) {
  2639. if (name[mnl] == 0x0a)
  2640. break;
  2641. eld[20 + mnl] = name[mnl];
  2642. }
  2643. eld[4] = (cea[1] << 5) | mnl;
  2644. DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
  2645. eld[0] = 2 << 3; /* ELD version: 2 */
  2646. eld[16] = edid->mfg_id[0];
  2647. eld[17] = edid->mfg_id[1];
  2648. eld[18] = edid->prod_code[0];
  2649. eld[19] = edid->prod_code[1];
  2650. if (cea_revision(cea) >= 3) {
  2651. int i, start, end;
  2652. if (cea_db_offsets(cea, &start, &end)) {
  2653. start = 0;
  2654. end = 0;
  2655. }
  2656. for_each_cea_db(cea, i, start, end) {
  2657. db = &cea[i];
  2658. dbl = cea_db_payload_len(db);
  2659. switch (cea_db_tag(db)) {
  2660. case AUDIO_BLOCK:
  2661. /* Audio Data Block, contains SADs */
  2662. sad_count = dbl / 3;
  2663. if (dbl >= 1)
  2664. memcpy(eld + 20 + mnl, &db[1], dbl);
  2665. break;
  2666. case SPEAKER_BLOCK:
  2667. /* Speaker Allocation Data Block */
  2668. if (dbl >= 1)
  2669. eld[7] = db[1];
  2670. break;
  2671. case VENDOR_BLOCK:
  2672. /* HDMI Vendor-Specific Data Block */
  2673. if (cea_db_is_hdmi_vsdb(db))
  2674. parse_hdmi_vsdb(connector, db);
  2675. break;
  2676. default:
  2677. break;
  2678. }
  2679. }
  2680. }
  2681. eld[5] |= sad_count << 4;
  2682. eld[2] = (20 + mnl + sad_count * 3 + 3) / 4;
  2683. DRM_DEBUG_KMS("ELD size %d, SAD count %d\n", (int)eld[2], sad_count);
  2684. }
  2685. EXPORT_SYMBOL(drm_edid_to_eld);
  2686. /**
  2687. * drm_edid_to_sad - extracts SADs from EDID
  2688. * @edid: EDID to parse
  2689. * @sads: pointer that will be set to the extracted SADs
  2690. *
  2691. * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
  2692. * Note: returned pointer needs to be kfreed
  2693. *
  2694. * Return number of found SADs or negative number on error.
  2695. */
  2696. int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
  2697. {
  2698. int count = 0;
  2699. int i, start, end, dbl;
  2700. u8 *cea;
  2701. cea = drm_find_cea_extension(edid);
  2702. if (!cea) {
  2703. DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
  2704. return -ENOENT;
  2705. }
  2706. if (cea_revision(cea) < 3) {
  2707. DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
  2708. return -ENOTSUPP;
  2709. }
  2710. if (cea_db_offsets(cea, &start, &end)) {
  2711. DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
  2712. return -EPROTO;
  2713. }
  2714. for_each_cea_db(cea, i, start, end) {
  2715. u8 *db = &cea[i];
  2716. if (cea_db_tag(db) == AUDIO_BLOCK) {
  2717. int j;
  2718. dbl = cea_db_payload_len(db);
  2719. count = dbl / 3; /* SAD is 3B */
  2720. *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
  2721. if (!*sads)
  2722. return -ENOMEM;
  2723. for (j = 0; j < count; j++) {
  2724. u8 *sad = &db[1 + j * 3];
  2725. (*sads)[j].format = (sad[0] & 0x78) >> 3;
  2726. (*sads)[j].channels = sad[0] & 0x7;
  2727. (*sads)[j].freq = sad[1] & 0x7F;
  2728. (*sads)[j].byte2 = sad[2];
  2729. }
  2730. break;
  2731. }
  2732. }
  2733. return count;
  2734. }
  2735. EXPORT_SYMBOL(drm_edid_to_sad);
  2736. /**
  2737. * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
  2738. * @edid: EDID to parse
  2739. * @sadb: pointer to the speaker block
  2740. *
  2741. * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
  2742. * Note: returned pointer needs to be kfreed
  2743. *
  2744. * Return number of found Speaker Allocation Blocks or negative number on error.
  2745. */
  2746. int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
  2747. {
  2748. int count = 0;
  2749. int i, start, end, dbl;
  2750. const u8 *cea;
  2751. cea = drm_find_cea_extension(edid);
  2752. if (!cea) {
  2753. DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
  2754. return -ENOENT;
  2755. }
  2756. if (cea_revision(cea) < 3) {
  2757. DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
  2758. return -ENOTSUPP;
  2759. }
  2760. if (cea_db_offsets(cea, &start, &end)) {
  2761. DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
  2762. return -EPROTO;
  2763. }
  2764. for_each_cea_db(cea, i, start, end) {
  2765. const u8 *db = &cea[i];
  2766. if (cea_db_tag(db) == SPEAKER_BLOCK) {
  2767. dbl = cea_db_payload_len(db);
  2768. /* Speaker Allocation Data Block */
  2769. if (dbl == 3) {
  2770. *sadb = kmalloc(dbl, GFP_KERNEL);
  2771. if (!*sadb)
  2772. return -ENOMEM;
  2773. memcpy(*sadb, &db[1], dbl);
  2774. count = dbl;
  2775. break;
  2776. }
  2777. }
  2778. }
  2779. return count;
  2780. }
  2781. EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
  2782. /**
  2783. * drm_av_sync_delay - HDMI/DP sink audio-video sync delay in millisecond
  2784. * @connector: connector associated with the HDMI/DP sink
  2785. * @mode: the display mode
  2786. */
  2787. int drm_av_sync_delay(struct drm_connector *connector,
  2788. struct drm_display_mode *mode)
  2789. {
  2790. int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
  2791. int a, v;
  2792. if (!connector->latency_present[0])
  2793. return 0;
  2794. if (!connector->latency_present[1])
  2795. i = 0;
  2796. a = connector->audio_latency[i];
  2797. v = connector->video_latency[i];
  2798. /*
  2799. * HDMI/DP sink doesn't support audio or video?
  2800. */
  2801. if (a == 255 || v == 255)
  2802. return 0;
  2803. /*
  2804. * Convert raw EDID values to millisecond.
  2805. * Treat unknown latency as 0ms.
  2806. */
  2807. if (a)
  2808. a = min(2 * (a - 1), 500);
  2809. if (v)
  2810. v = min(2 * (v - 1), 500);
  2811. return max(v - a, 0);
  2812. }
  2813. EXPORT_SYMBOL(drm_av_sync_delay);
  2814. /**
  2815. * drm_select_eld - select one ELD from multiple HDMI/DP sinks
  2816. * @encoder: the encoder just changed display mode
  2817. * @mode: the adjusted display mode
  2818. *
  2819. * It's possible for one encoder to be associated with multiple HDMI/DP sinks.
  2820. * The policy is now hard coded to simply use the first HDMI/DP sink's ELD.
  2821. */
  2822. struct drm_connector *drm_select_eld(struct drm_encoder *encoder,
  2823. struct drm_display_mode *mode)
  2824. {
  2825. struct drm_connector *connector;
  2826. struct drm_device *dev = encoder->dev;
  2827. list_for_each_entry(connector, &dev->mode_config.connector_list, head)
  2828. if (connector->encoder == encoder && connector->eld[0])
  2829. return connector;
  2830. return NULL;
  2831. }
  2832. EXPORT_SYMBOL(drm_select_eld);
  2833. /**
  2834. * drm_detect_hdmi_monitor - detect whether monitor is hdmi.
  2835. * @edid: monitor EDID information
  2836. *
  2837. * Parse the CEA extension according to CEA-861-B.
  2838. * Return true if HDMI, false if not or unknown.
  2839. */
  2840. bool drm_detect_hdmi_monitor(struct edid *edid)
  2841. {
  2842. u8 *edid_ext;
  2843. int i;
  2844. int start_offset, end_offset;
  2845. edid_ext = drm_find_cea_extension(edid);
  2846. if (!edid_ext)
  2847. return false;
  2848. if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
  2849. return false;
  2850. /*
  2851. * Because HDMI identifier is in Vendor Specific Block,
  2852. * search it from all data blocks of CEA extension.
  2853. */
  2854. for_each_cea_db(edid_ext, i, start_offset, end_offset) {
  2855. if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
  2856. return true;
  2857. }
  2858. return false;
  2859. }
  2860. EXPORT_SYMBOL(drm_detect_hdmi_monitor);
  2861. /**
  2862. * drm_detect_monitor_audio - check monitor audio capability
  2863. *
  2864. * Monitor should have CEA extension block.
  2865. * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
  2866. * audio' only. If there is any audio extension block and supported
  2867. * audio format, assume at least 'basic audio' support, even if 'basic
  2868. * audio' is not defined in EDID.
  2869. *
  2870. */
  2871. bool drm_detect_monitor_audio(struct edid *edid)
  2872. {
  2873. u8 *edid_ext;
  2874. int i, j;
  2875. bool has_audio = false;
  2876. int start_offset, end_offset;
  2877. edid_ext = drm_find_cea_extension(edid);
  2878. if (!edid_ext)
  2879. goto end;
  2880. has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
  2881. if (has_audio) {
  2882. DRM_DEBUG_KMS("Monitor has basic audio support\n");
  2883. goto end;
  2884. }
  2885. if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
  2886. goto end;
  2887. for_each_cea_db(edid_ext, i, start_offset, end_offset) {
  2888. if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
  2889. has_audio = true;
  2890. for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
  2891. DRM_DEBUG_KMS("CEA audio format %d\n",
  2892. (edid_ext[i + j] >> 3) & 0xf);
  2893. goto end;
  2894. }
  2895. }
  2896. end:
  2897. return has_audio;
  2898. }
  2899. EXPORT_SYMBOL(drm_detect_monitor_audio);
  2900. /**
  2901. * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
  2902. *
  2903. * Check whether the monitor reports the RGB quantization range selection
  2904. * as supported. The AVI infoframe can then be used to inform the monitor
  2905. * which quantization range (full or limited) is used.
  2906. */
  2907. bool drm_rgb_quant_range_selectable(struct edid *edid)
  2908. {
  2909. u8 *edid_ext;
  2910. int i, start, end;
  2911. edid_ext = drm_find_cea_extension(edid);
  2912. if (!edid_ext)
  2913. return false;
  2914. if (cea_db_offsets(edid_ext, &start, &end))
  2915. return false;
  2916. for_each_cea_db(edid_ext, i, start, end) {
  2917. if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
  2918. cea_db_payload_len(&edid_ext[i]) == 2) {
  2919. DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
  2920. return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
  2921. }
  2922. }
  2923. return false;
  2924. }
  2925. EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
  2926. /**
  2927. * drm_add_display_info - pull display info out if present
  2928. * @edid: EDID data
  2929. * @info: display info (attached to connector)
  2930. *
  2931. * Grab any available display info and stuff it into the drm_display_info
  2932. * structure that's part of the connector. Useful for tracking bpp and
  2933. * color spaces.
  2934. */
  2935. static void drm_add_display_info(struct edid *edid,
  2936. struct drm_display_info *info)
  2937. {
  2938. u8 *edid_ext;
  2939. info->width_mm = edid->width_cm * 10;
  2940. info->height_mm = edid->height_cm * 10;
  2941. /* driver figures it out in this case */
  2942. info->bpc = 0;
  2943. info->color_formats = 0;
  2944. if (edid->revision < 3)
  2945. return;
  2946. if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
  2947. return;
  2948. /* Get data from CEA blocks if present */
  2949. edid_ext = drm_find_cea_extension(edid);
  2950. if (edid_ext) {
  2951. info->cea_rev = edid_ext[1];
  2952. /* The existence of a CEA block should imply RGB support */
  2953. info->color_formats = DRM_COLOR_FORMAT_RGB444;
  2954. if (edid_ext[3] & EDID_CEA_YCRCB444)
  2955. info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
  2956. if (edid_ext[3] & EDID_CEA_YCRCB422)
  2957. info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
  2958. }
  2959. /* Only defined for 1.4 with digital displays */
  2960. if (edid->revision < 4)
  2961. return;
  2962. switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
  2963. case DRM_EDID_DIGITAL_DEPTH_6:
  2964. info->bpc = 6;
  2965. break;
  2966. case DRM_EDID_DIGITAL_DEPTH_8:
  2967. info->bpc = 8;
  2968. break;
  2969. case DRM_EDID_DIGITAL_DEPTH_10:
  2970. info->bpc = 10;
  2971. break;
  2972. case DRM_EDID_DIGITAL_DEPTH_12:
  2973. info->bpc = 12;
  2974. break;
  2975. case DRM_EDID_DIGITAL_DEPTH_14:
  2976. info->bpc = 14;
  2977. break;
  2978. case DRM_EDID_DIGITAL_DEPTH_16:
  2979. info->bpc = 16;
  2980. break;
  2981. case DRM_EDID_DIGITAL_DEPTH_UNDEF:
  2982. default:
  2983. info->bpc = 0;
  2984. break;
  2985. }
  2986. info->color_formats |= DRM_COLOR_FORMAT_RGB444;
  2987. if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
  2988. info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
  2989. if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
  2990. info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
  2991. }
  2992. /**
  2993. * drm_add_edid_modes - add modes from EDID data, if available
  2994. * @connector: connector we're probing
  2995. * @edid: edid data
  2996. *
  2997. * Add the specified modes to the connector's mode list.
  2998. *
  2999. * Return number of modes added or 0 if we couldn't find any.
  3000. */
  3001. int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
  3002. {
  3003. int num_modes = 0;
  3004. u32 quirks;
  3005. if (edid == NULL) {
  3006. return 0;
  3007. }
  3008. if (!drm_edid_is_valid(edid)) {
  3009. dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
  3010. drm_get_connector_name(connector));
  3011. return 0;
  3012. }
  3013. quirks = edid_get_quirks(edid);
  3014. /*
  3015. * EDID spec says modes should be preferred in this order:
  3016. * - preferred detailed mode
  3017. * - other detailed modes from base block
  3018. * - detailed modes from extension blocks
  3019. * - CVT 3-byte code modes
  3020. * - standard timing codes
  3021. * - established timing codes
  3022. * - modes inferred from GTF or CVT range information
  3023. *
  3024. * We get this pretty much right.
  3025. *
  3026. * XXX order for additional mode types in extension blocks?
  3027. */
  3028. num_modes += add_detailed_modes(connector, edid, quirks);
  3029. num_modes += add_cvt_modes(connector, edid);
  3030. num_modes += add_standard_modes(connector, edid);
  3031. num_modes += add_established_modes(connector, edid);
  3032. if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
  3033. num_modes += add_inferred_modes(connector, edid);
  3034. num_modes += add_cea_modes(connector, edid);
  3035. num_modes += add_alternate_cea_modes(connector, edid);
  3036. if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
  3037. edid_fixup_preferred(connector, quirks);
  3038. drm_add_display_info(edid, &connector->display_info);
  3039. return num_modes;
  3040. }
  3041. EXPORT_SYMBOL(drm_add_edid_modes);
  3042. /**
  3043. * drm_add_modes_noedid - add modes for the connectors without EDID
  3044. * @connector: connector we're probing
  3045. * @hdisplay: the horizontal display limit
  3046. * @vdisplay: the vertical display limit
  3047. *
  3048. * Add the specified modes to the connector's mode list. Only when the
  3049. * hdisplay/vdisplay is not beyond the given limit, it will be added.
  3050. *
  3051. * Return number of modes added or 0 if we couldn't find any.
  3052. */
  3053. int drm_add_modes_noedid(struct drm_connector *connector,
  3054. int hdisplay, int vdisplay)
  3055. {
  3056. int i, count, num_modes = 0;
  3057. struct drm_display_mode *mode;
  3058. struct drm_device *dev = connector->dev;
  3059. count = sizeof(drm_dmt_modes) / sizeof(struct drm_display_mode);
  3060. if (hdisplay < 0)
  3061. hdisplay = 0;
  3062. if (vdisplay < 0)
  3063. vdisplay = 0;
  3064. for (i = 0; i < count; i++) {
  3065. const struct drm_display_mode *ptr = &drm_dmt_modes[i];
  3066. if (hdisplay && vdisplay) {
  3067. /*
  3068. * Only when two are valid, they will be used to check
  3069. * whether the mode should be added to the mode list of
  3070. * the connector.
  3071. */
  3072. if (ptr->hdisplay > hdisplay ||
  3073. ptr->vdisplay > vdisplay)
  3074. continue;
  3075. }
  3076. if (drm_mode_vrefresh(ptr) > 61)
  3077. continue;
  3078. mode = drm_mode_duplicate(dev, ptr);
  3079. if (mode) {
  3080. drm_mode_probed_add(connector, mode);
  3081. num_modes++;
  3082. }
  3083. }
  3084. return num_modes;
  3085. }
  3086. EXPORT_SYMBOL(drm_add_modes_noedid);
  3087. void drm_set_preferred_mode(struct drm_connector *connector,
  3088. int hpref, int vpref)
  3089. {
  3090. struct drm_display_mode *mode;
  3091. list_for_each_entry(mode, &connector->probed_modes, head) {
  3092. if (drm_mode_width(mode) == hpref &&
  3093. drm_mode_height(mode) == vpref)
  3094. mode->type |= DRM_MODE_TYPE_PREFERRED;
  3095. }
  3096. }
  3097. EXPORT_SYMBOL(drm_set_preferred_mode);
  3098. /**
  3099. * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
  3100. * data from a DRM display mode
  3101. * @frame: HDMI AVI infoframe
  3102. * @mode: DRM display mode
  3103. *
  3104. * Returns 0 on success or a negative error code on failure.
  3105. */
  3106. int
  3107. drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
  3108. const struct drm_display_mode *mode)
  3109. {
  3110. int err;
  3111. if (!frame || !mode)
  3112. return -EINVAL;
  3113. err = hdmi_avi_infoframe_init(frame);
  3114. if (err < 0)
  3115. return err;
  3116. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  3117. frame->pixel_repeat = 1;
  3118. frame->video_code = drm_match_cea_mode(mode);
  3119. frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
  3120. frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
  3121. return 0;
  3122. }
  3123. EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
  3124. static enum hdmi_3d_structure
  3125. s3d_structure_from_display_mode(const struct drm_display_mode *mode)
  3126. {
  3127. u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
  3128. switch (layout) {
  3129. case DRM_MODE_FLAG_3D_FRAME_PACKING:
  3130. return HDMI_3D_STRUCTURE_FRAME_PACKING;
  3131. case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
  3132. return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
  3133. case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
  3134. return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
  3135. case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
  3136. return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
  3137. case DRM_MODE_FLAG_3D_L_DEPTH:
  3138. return HDMI_3D_STRUCTURE_L_DEPTH;
  3139. case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
  3140. return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
  3141. case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
  3142. return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
  3143. case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
  3144. return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
  3145. default:
  3146. return HDMI_3D_STRUCTURE_INVALID;
  3147. }
  3148. }
  3149. /**
  3150. * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
  3151. * data from a DRM display mode
  3152. * @frame: HDMI vendor infoframe
  3153. * @mode: DRM display mode
  3154. *
  3155. * Note that there's is a need to send HDMI vendor infoframes only when using a
  3156. * 4k or stereoscopic 3D mode. So when giving any other mode as input this
  3157. * function will return -EINVAL, error that can be safely ignored.
  3158. *
  3159. * Returns 0 on success or a negative error code on failure.
  3160. */
  3161. int
  3162. drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
  3163. const struct drm_display_mode *mode)
  3164. {
  3165. int err;
  3166. u32 s3d_flags;
  3167. u8 vic;
  3168. if (!frame || !mode)
  3169. return -EINVAL;
  3170. vic = drm_match_hdmi_mode(mode);
  3171. s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
  3172. if (!vic && !s3d_flags)
  3173. return -EINVAL;
  3174. if (vic && s3d_flags)
  3175. return -EINVAL;
  3176. err = hdmi_vendor_infoframe_init(frame);
  3177. if (err < 0)
  3178. return err;
  3179. if (vic)
  3180. frame->vic = vic;
  3181. else
  3182. frame->s3d_struct = s3d_structure_from_display_mode(mode);
  3183. return 0;
  3184. }
  3185. EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);