bcm43xx_main.c 120 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461
  1. /*
  2. Broadcom BCM43xx wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
  4. Stefano Brivio <st3@riseup.net>
  5. Michael Buesch <mbuesch@freenet.de>
  6. Danny van Dyk <kugelfang@gentoo.org>
  7. Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/version.h>
  29. #include <linux/firmware.h>
  30. #include <linux/wireless.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/skbuff.h>
  33. #include <net/iw_handler.h>
  34. #include "bcm43xx.h"
  35. #include "bcm43xx_main.h"
  36. #include "bcm43xx_debugfs.h"
  37. #include "bcm43xx_radio.h"
  38. #include "bcm43xx_phy.h"
  39. #include "bcm43xx_dma.h"
  40. #include "bcm43xx_pio.h"
  41. #include "bcm43xx_power.h"
  42. #include "bcm43xx_wx.h"
  43. #include "bcm43xx_ethtool.h"
  44. MODULE_DESCRIPTION("Broadcom BCM43xx wireless driver");
  45. MODULE_AUTHOR("Martin Langer");
  46. MODULE_AUTHOR("Stefano Brivio");
  47. MODULE_AUTHOR("Michael Buesch");
  48. MODULE_LICENSE("GPL");
  49. #ifdef CONFIG_BCM947XX
  50. extern char *nvram_get(char *name);
  51. #endif
  52. /* Module parameters */
  53. static int modparam_pio;
  54. module_param_named(pio, modparam_pio, int, 0444);
  55. MODULE_PARM_DESC(pio, "enable(1) / disable(0) PIO mode");
  56. static int modparam_bad_frames_preempt;
  57. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  58. MODULE_PARM_DESC(bad_frames_preempt, "enable(1) / disable(0) Bad Frames Preemption");
  59. static int modparam_short_retry = BCM43xx_DEFAULT_SHORT_RETRY_LIMIT;
  60. module_param_named(short_retry, modparam_short_retry, int, 0444);
  61. MODULE_PARM_DESC(short_retry, "Short-Retry-Limit (0 - 15)");
  62. static int modparam_long_retry = BCM43xx_DEFAULT_LONG_RETRY_LIMIT;
  63. module_param_named(long_retry, modparam_long_retry, int, 0444);
  64. MODULE_PARM_DESC(long_retry, "Long-Retry-Limit (0 - 15)");
  65. static int modparam_locale = -1;
  66. module_param_named(locale, modparam_locale, int, 0444);
  67. MODULE_PARM_DESC(country, "Select LocaleCode 0-11 (For travelers)");
  68. static int modparam_noleds;
  69. module_param_named(noleds, modparam_noleds, int, 0444);
  70. MODULE_PARM_DESC(noleds, "Turn off all LED activity");
  71. #ifdef CONFIG_BCM43XX_DEBUG
  72. static char modparam_fwpostfix[64];
  73. module_param_string(fwpostfix, modparam_fwpostfix, 64, 0444);
  74. MODULE_PARM_DESC(fwpostfix, "Postfix for .fw files. Useful for debugging.");
  75. #else
  76. # define modparam_fwpostfix ""
  77. #endif /* CONFIG_BCM43XX_DEBUG*/
  78. /* If you want to debug with just a single device, enable this,
  79. * where the string is the pci device ID (as given by the kernel's
  80. * pci_name function) of the device to be used.
  81. */
  82. //#define DEBUG_SINGLE_DEVICE_ONLY "0001:11:00.0"
  83. /* If you want to enable printing of each MMIO access, enable this. */
  84. //#define DEBUG_ENABLE_MMIO_PRINT
  85. /* If you want to enable printing of MMIO access within
  86. * ucode/pcm upload, initvals write, enable this.
  87. */
  88. //#define DEBUG_ENABLE_UCODE_MMIO_PRINT
  89. /* If you want to enable printing of PCI Config Space access, enable this */
  90. //#define DEBUG_ENABLE_PCILOG
  91. static struct pci_device_id bcm43xx_pci_tbl[] = {
  92. /* Detailed list maintained at:
  93. * http://openfacts.berlios.de/index-en.phtml?title=Bcm43xxDevices
  94. */
  95. #ifdef CONFIG_BCM947XX
  96. /* SB bus on BCM947xx */
  97. { PCI_VENDOR_ID_BROADCOM, 0x0800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  98. #endif
  99. /* Broadcom 4303 802.11b */
  100. { PCI_VENDOR_ID_BROADCOM, 0x4301, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  101. /* Broadcom 4307 802.11b */
  102. { PCI_VENDOR_ID_BROADCOM, 0x4307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  103. /* Broadcom 4318 802.11b/g */
  104. { PCI_VENDOR_ID_BROADCOM, 0x4318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  105. /* Broadcom 4306 802.11b/g */
  106. { PCI_VENDOR_ID_BROADCOM, 0x4320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  107. /* Broadcom 4306 802.11a */
  108. // { PCI_VENDOR_ID_BROADCOM, 0x4321, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  109. /* Broadcom 4309 802.11a/b/g */
  110. { PCI_VENDOR_ID_BROADCOM, 0x4324, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  111. /* Broadcom 43XG 802.11b/g */
  112. { PCI_VENDOR_ID_BROADCOM, 0x4325, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  113. /* required last entry */
  114. { 0, },
  115. };
  116. MODULE_DEVICE_TABLE(pci, bcm43xx_pci_tbl);
  117. static void bcm43xx_ram_write(struct bcm43xx_private *bcm, u16 offset, u32 val)
  118. {
  119. u32 status;
  120. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  121. if (!(status & BCM43xx_SBF_XFER_REG_BYTESWAP))
  122. val = swab32(val);
  123. bcm43xx_write32(bcm, BCM43xx_MMIO_RAM_CONTROL, offset);
  124. bcm43xx_write32(bcm, BCM43xx_MMIO_RAM_DATA, val);
  125. }
  126. static inline
  127. void bcm43xx_shm_control_word(struct bcm43xx_private *bcm,
  128. u16 routing, u16 offset)
  129. {
  130. u32 control;
  131. /* "offset" is the WORD offset. */
  132. control = routing;
  133. control <<= 16;
  134. control |= offset;
  135. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_CONTROL, control);
  136. }
  137. u32 bcm43xx_shm_read32(struct bcm43xx_private *bcm,
  138. u16 routing, u16 offset)
  139. {
  140. u32 ret;
  141. if (routing == BCM43xx_SHM_SHARED) {
  142. if (offset & 0x0003) {
  143. /* Unaligned access */
  144. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  145. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED);
  146. ret <<= 16;
  147. bcm43xx_shm_control_word(bcm, routing, (offset >> 2) + 1);
  148. ret |= bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA);
  149. return ret;
  150. }
  151. offset >>= 2;
  152. }
  153. bcm43xx_shm_control_word(bcm, routing, offset);
  154. ret = bcm43xx_read32(bcm, BCM43xx_MMIO_SHM_DATA);
  155. return ret;
  156. }
  157. u16 bcm43xx_shm_read16(struct bcm43xx_private *bcm,
  158. u16 routing, u16 offset)
  159. {
  160. u16 ret;
  161. if (routing == BCM43xx_SHM_SHARED) {
  162. if (offset & 0x0003) {
  163. /* Unaligned access */
  164. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  165. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED);
  166. return ret;
  167. }
  168. offset >>= 2;
  169. }
  170. bcm43xx_shm_control_word(bcm, routing, offset);
  171. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA);
  172. return ret;
  173. }
  174. void bcm43xx_shm_write32(struct bcm43xx_private *bcm,
  175. u16 routing, u16 offset,
  176. u32 value)
  177. {
  178. if (routing == BCM43xx_SHM_SHARED) {
  179. if (offset & 0x0003) {
  180. /* Unaligned access */
  181. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  182. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED,
  183. (value >> 16) & 0xffff);
  184. bcm43xx_shm_control_word(bcm, routing, (offset >> 2) + 1);
  185. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA,
  186. value & 0xffff);
  187. return;
  188. }
  189. offset >>= 2;
  190. }
  191. bcm43xx_shm_control_word(bcm, routing, offset);
  192. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA, value);
  193. }
  194. void bcm43xx_shm_write16(struct bcm43xx_private *bcm,
  195. u16 routing, u16 offset,
  196. u16 value)
  197. {
  198. if (routing == BCM43xx_SHM_SHARED) {
  199. if (offset & 0x0003) {
  200. /* Unaligned access */
  201. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  202. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED,
  203. value);
  204. return;
  205. }
  206. offset >>= 2;
  207. }
  208. bcm43xx_shm_control_word(bcm, routing, offset);
  209. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA, value);
  210. }
  211. void bcm43xx_tsf_read(struct bcm43xx_private *bcm, u64 *tsf)
  212. {
  213. /* We need to be careful. As we read the TSF from multiple
  214. * registers, we should take care of register overflows.
  215. * In theory, the whole tsf read process should be atomic.
  216. * We try to be atomic here, by restaring the read process,
  217. * if any of the high registers changed (overflew).
  218. */
  219. if (bcm->current_core->rev >= 3) {
  220. u32 low, high, high2;
  221. do {
  222. high = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH);
  223. low = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW);
  224. high2 = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH);
  225. } while (unlikely(high != high2));
  226. *tsf = high;
  227. *tsf <<= 32;
  228. *tsf |= low;
  229. } else {
  230. u64 tmp;
  231. u16 v0, v1, v2, v3;
  232. u16 test1, test2, test3;
  233. do {
  234. v3 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_3);
  235. v2 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_2);
  236. v1 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_1);
  237. v0 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_0);
  238. test3 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_3);
  239. test2 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_2);
  240. test1 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_1);
  241. } while (v3 != test3 || v2 != test2 || v1 != test1);
  242. *tsf = v3;
  243. *tsf <<= 48;
  244. tmp = v2;
  245. tmp <<= 32;
  246. *tsf |= tmp;
  247. tmp = v1;
  248. tmp <<= 16;
  249. *tsf |= tmp;
  250. *tsf |= v0;
  251. }
  252. }
  253. void bcm43xx_tsf_write(struct bcm43xx_private *bcm, u64 tsf)
  254. {
  255. u32 status;
  256. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  257. status |= BCM43xx_SBF_TIME_UPDATE;
  258. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  259. /* Be careful with the in-progress timer.
  260. * First zero out the low register, so we have a full
  261. * register-overflow duration to complete the operation.
  262. */
  263. if (bcm->current_core->rev >= 3) {
  264. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  265. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  266. barrier();
  267. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW, 0);
  268. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH, hi);
  269. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW, lo);
  270. } else {
  271. u16 v0 = (tsf & 0x000000000000FFFFULL);
  272. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  273. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  274. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  275. barrier();
  276. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_0, 0);
  277. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_3, v3);
  278. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_2, v2);
  279. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_1, v1);
  280. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_0, v0);
  281. }
  282. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  283. status &= ~BCM43xx_SBF_TIME_UPDATE;
  284. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  285. }
  286. static inline
  287. u8 bcm43xx_plcp_get_bitrate(struct bcm43xx_plcp_hdr4 *plcp,
  288. const int ofdm_modulation)
  289. {
  290. u8 rate;
  291. if (ofdm_modulation) {
  292. switch (plcp->raw[0] & 0xF) {
  293. case 0xB:
  294. rate = IEEE80211_OFDM_RATE_6MB;
  295. break;
  296. case 0xF:
  297. rate = IEEE80211_OFDM_RATE_9MB;
  298. break;
  299. case 0xA:
  300. rate = IEEE80211_OFDM_RATE_12MB;
  301. break;
  302. case 0xE:
  303. rate = IEEE80211_OFDM_RATE_18MB;
  304. break;
  305. case 0x9:
  306. rate = IEEE80211_OFDM_RATE_24MB;
  307. break;
  308. case 0xD:
  309. rate = IEEE80211_OFDM_RATE_36MB;
  310. break;
  311. case 0x8:
  312. rate = IEEE80211_OFDM_RATE_48MB;
  313. break;
  314. case 0xC:
  315. rate = IEEE80211_OFDM_RATE_54MB;
  316. break;
  317. default:
  318. rate = 0;
  319. assert(0);
  320. }
  321. } else {
  322. switch (plcp->raw[0]) {
  323. case 0x0A:
  324. rate = IEEE80211_CCK_RATE_1MB;
  325. break;
  326. case 0x14:
  327. rate = IEEE80211_CCK_RATE_2MB;
  328. break;
  329. case 0x37:
  330. rate = IEEE80211_CCK_RATE_5MB;
  331. break;
  332. case 0x6E:
  333. rate = IEEE80211_CCK_RATE_11MB;
  334. break;
  335. default:
  336. rate = 0;
  337. assert(0);
  338. }
  339. }
  340. return rate;
  341. }
  342. static inline
  343. u8 bcm43xx_plcp_get_ratecode_cck(const u8 bitrate)
  344. {
  345. switch (bitrate) {
  346. case IEEE80211_CCK_RATE_1MB:
  347. return 0x0A;
  348. case IEEE80211_CCK_RATE_2MB:
  349. return 0x14;
  350. case IEEE80211_CCK_RATE_5MB:
  351. return 0x37;
  352. case IEEE80211_CCK_RATE_11MB:
  353. return 0x6E;
  354. }
  355. assert(0);
  356. return 0;
  357. }
  358. static inline
  359. u8 bcm43xx_plcp_get_ratecode_ofdm(const u8 bitrate)
  360. {
  361. switch (bitrate) {
  362. case IEEE80211_OFDM_RATE_6MB:
  363. return 0xB;
  364. case IEEE80211_OFDM_RATE_9MB:
  365. return 0xF;
  366. case IEEE80211_OFDM_RATE_12MB:
  367. return 0xA;
  368. case IEEE80211_OFDM_RATE_18MB:
  369. return 0xE;
  370. case IEEE80211_OFDM_RATE_24MB:
  371. return 0x9;
  372. case IEEE80211_OFDM_RATE_36MB:
  373. return 0xD;
  374. case IEEE80211_OFDM_RATE_48MB:
  375. return 0x8;
  376. case IEEE80211_OFDM_RATE_54MB:
  377. return 0xC;
  378. }
  379. assert(0);
  380. return 0;
  381. }
  382. static void bcm43xx_generate_plcp_hdr(struct bcm43xx_plcp_hdr4 *plcp,
  383. u16 octets, const u8 bitrate,
  384. const int ofdm_modulation)
  385. {
  386. __le32 *data = &(plcp->data);
  387. __u8 *raw = plcp->raw;
  388. /* Account for hardware-appended FCS. */
  389. octets += IEEE80211_FCS_LEN;
  390. if (ofdm_modulation) {
  391. *data = bcm43xx_plcp_get_ratecode_ofdm(bitrate);
  392. assert(!(octets & 0xF000));
  393. *data |= (octets << 5);
  394. *data = cpu_to_le32(*data);
  395. } else {
  396. u32 plen;
  397. plen = octets * 16 / bitrate;
  398. if ((octets * 16 % bitrate) > 0) {
  399. plen++;
  400. if ((bitrate == IEEE80211_CCK_RATE_11MB)
  401. && ((octets * 8 % 11) < 4)) {
  402. raw[1] = 0x84;
  403. } else
  404. raw[1] = 0x04;
  405. } else
  406. raw[1] = 0x04;
  407. *data |= cpu_to_le32(plen << 16);
  408. raw[0] = bcm43xx_plcp_get_ratecode_cck(bitrate);
  409. }
  410. //bcm43xx_printk_bitdump(raw, 4, 0, "PLCP");
  411. }
  412. void fastcall
  413. bcm43xx_generate_txhdr(struct bcm43xx_private *bcm,
  414. struct bcm43xx_txhdr *txhdr,
  415. const unsigned char *fragment_data,
  416. unsigned int fragment_len,
  417. const int is_first_fragment,
  418. const u16 cookie)
  419. {
  420. const struct bcm43xx_phyinfo *phy = bcm->current_core->phy;
  421. const struct ieee80211_hdr_1addr *wireless_header = (const struct ieee80211_hdr_1addr *)fragment_data;
  422. const struct ieee80211_security *secinfo = &bcm->ieee->sec;
  423. u8 bitrate;
  424. int ofdm_modulation;
  425. u8 fallback_bitrate;
  426. int fallback_ofdm_modulation;
  427. u16 tmp;
  428. u16 encrypt_frame;
  429. /* Now construct the TX header. */
  430. memset(txhdr, 0, sizeof(*txhdr));
  431. //TODO: Some RTS/CTS stuff has to be done.
  432. //TODO: Encryption stuff.
  433. //TODO: others?
  434. bitrate = bcm->softmac->txrates.default_rate;
  435. ofdm_modulation = !(ieee80211_is_cck_rate(bitrate));
  436. fallback_bitrate = bcm->softmac->txrates.default_fallback;
  437. fallback_ofdm_modulation = !(ieee80211_is_cck_rate(fallback_bitrate));
  438. /* Set Frame Control from 80211 header. */
  439. txhdr->frame_control = wireless_header->frame_ctl;
  440. /* Copy address1 from 80211 header. */
  441. memcpy(txhdr->mac1, wireless_header->addr1, 6);
  442. /* Set the fallback duration ID. */
  443. //FIXME: We use the original durid for now.
  444. txhdr->fallback_dur_id = wireless_header->duration_id;
  445. /* Set the cookie (used as driver internal ID for the frame) */
  446. txhdr->cookie = cpu_to_le16(cookie);
  447. encrypt_frame = le16_to_cpup(&wireless_header->frame_ctl) & IEEE80211_FCTL_PROTECTED;
  448. if (encrypt_frame && !bcm->ieee->host_encrypt) {
  449. const struct ieee80211_hdr_3addr *hdr = (struct ieee80211_hdr_3addr *)wireless_header;
  450. if (fragment_len <= sizeof(struct ieee80211_hdr_3addr)+4) {
  451. dprintkl(KERN_ERR PFX "invalid packet with PROTECTED"
  452. "flag set discarded");
  453. return;
  454. }
  455. memcpy(txhdr->wep_iv, hdr->payload, 4);
  456. /* Hardware appends ICV. */
  457. fragment_len += 4;
  458. }
  459. /* Generate the PLCP header and the fallback PLCP header. */
  460. bcm43xx_generate_plcp_hdr((struct bcm43xx_plcp_hdr4 *)(&txhdr->plcp),
  461. fragment_len,
  462. bitrate, ofdm_modulation);
  463. bcm43xx_generate_plcp_hdr(&txhdr->fallback_plcp, fragment_len,
  464. fallback_bitrate, fallback_ofdm_modulation);
  465. /* Set the CONTROL field */
  466. tmp = 0;
  467. if (ofdm_modulation)
  468. tmp |= BCM43xx_TXHDRCTL_OFDM;
  469. if (bcm->short_preamble) //FIXME: could be the other way around, please test
  470. tmp |= BCM43xx_TXHDRCTL_SHORT_PREAMBLE;
  471. tmp |= (phy->antenna_diversity << BCM43xx_TXHDRCTL_ANTENNADIV_SHIFT)
  472. & BCM43xx_TXHDRCTL_ANTENNADIV_MASK;
  473. txhdr->control = cpu_to_le16(tmp);
  474. /* Set the FLAGS field */
  475. tmp = 0;
  476. if (!is_multicast_ether_addr(wireless_header->addr1) &&
  477. !is_broadcast_ether_addr(wireless_header->addr1))
  478. tmp |= BCM43xx_TXHDRFLAG_EXPECTACK;
  479. if (1 /* FIXME: PS poll?? */)
  480. tmp |= 0x10; // FIXME: unknown meaning.
  481. if (fallback_ofdm_modulation)
  482. tmp |= BCM43xx_TXHDRFLAG_FALLBACKOFDM;
  483. if (is_first_fragment)
  484. tmp |= BCM43xx_TXHDRFLAG_FIRSTFRAGMENT;
  485. txhdr->flags = cpu_to_le16(tmp);
  486. /* Set WSEC/RATE field */
  487. if (encrypt_frame && !bcm->ieee->host_encrypt) {
  488. tmp = (bcm->key[secinfo->active_key].algorithm << BCM43xx_TXHDR_WSEC_ALGO_SHIFT)
  489. & BCM43xx_TXHDR_WSEC_ALGO_MASK;
  490. tmp |= (secinfo->active_key << BCM43xx_TXHDR_WSEC_KEYINDEX_SHIFT)
  491. & BCM43xx_TXHDR_WSEC_KEYINDEX_MASK;
  492. txhdr->wsec_rate = cpu_to_le16(tmp);
  493. }
  494. //bcm43xx_printk_bitdump((const unsigned char *)txhdr, sizeof(*txhdr), 1, "TX header");
  495. }
  496. static
  497. void bcm43xx_macfilter_set(struct bcm43xx_private *bcm,
  498. u16 offset,
  499. const u8 *mac)
  500. {
  501. u16 data;
  502. offset |= 0x0020;
  503. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_CONTROL, offset);
  504. data = mac[0];
  505. data |= mac[1] << 8;
  506. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  507. data = mac[2];
  508. data |= mac[3] << 8;
  509. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  510. data = mac[4];
  511. data |= mac[5] << 8;
  512. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  513. }
  514. static inline
  515. void bcm43xx_macfilter_clear(struct bcm43xx_private *bcm,
  516. u16 offset)
  517. {
  518. const u8 zero_addr[ETH_ALEN] = { 0 };
  519. bcm43xx_macfilter_set(bcm, offset, zero_addr);
  520. }
  521. static void bcm43xx_write_mac_bssid_templates(struct bcm43xx_private *bcm)
  522. {
  523. const u8 *mac = (const u8 *)(bcm->net_dev->dev_addr);
  524. const u8 *bssid = (const u8 *)(bcm->ieee->bssid);
  525. u8 mac_bssid[ETH_ALEN * 2];
  526. int i;
  527. memcpy(mac_bssid, mac, ETH_ALEN);
  528. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  529. /* Write our MAC address and BSSID to template ram */
  530. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  531. bcm43xx_ram_write(bcm, 0x20 + i, *((u32 *)(mac_bssid + i)));
  532. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  533. bcm43xx_ram_write(bcm, 0x78 + i, *((u32 *)(mac_bssid + i)));
  534. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  535. bcm43xx_ram_write(bcm, 0x478 + i, *((u32 *)(mac_bssid + i)));
  536. }
  537. static inline
  538. void bcm43xx_set_slot_time(struct bcm43xx_private *bcm, u16 slot_time)
  539. {
  540. /* slot_time is in usec. */
  541. if (bcm->current_core->phy->type != BCM43xx_PHYTYPE_G)
  542. return;
  543. bcm43xx_write16(bcm, 0x684, 510 + slot_time);
  544. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0010, slot_time);
  545. }
  546. static inline
  547. void bcm43xx_short_slot_timing_enable(struct bcm43xx_private *bcm)
  548. {
  549. bcm43xx_set_slot_time(bcm, 9);
  550. }
  551. static inline
  552. void bcm43xx_short_slot_timing_disable(struct bcm43xx_private *bcm)
  553. {
  554. bcm43xx_set_slot_time(bcm, 20);
  555. }
  556. //FIXME: rename this func?
  557. static void bcm43xx_disassociate(struct bcm43xx_private *bcm)
  558. {
  559. bcm43xx_mac_suspend(bcm);
  560. bcm43xx_macfilter_clear(bcm, BCM43xx_MACFILTER_ASSOC);
  561. bcm43xx_ram_write(bcm, 0x0026, 0x0000);
  562. bcm43xx_ram_write(bcm, 0x0028, 0x0000);
  563. bcm43xx_ram_write(bcm, 0x007E, 0x0000);
  564. bcm43xx_ram_write(bcm, 0x0080, 0x0000);
  565. bcm43xx_ram_write(bcm, 0x047E, 0x0000);
  566. bcm43xx_ram_write(bcm, 0x0480, 0x0000);
  567. if (bcm->current_core->rev < 3) {
  568. bcm43xx_write16(bcm, 0x0610, 0x8000);
  569. bcm43xx_write16(bcm, 0x060E, 0x0000);
  570. } else
  571. bcm43xx_write32(bcm, 0x0188, 0x80000000);
  572. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0004, 0x000003ff);
  573. if (bcm->current_core->phy->type == BCM43xx_PHYTYPE_G &&
  574. ieee80211_is_ofdm_rate(bcm->softmac->txrates.default_rate))
  575. bcm43xx_short_slot_timing_enable(bcm);
  576. bcm43xx_mac_enable(bcm);
  577. }
  578. //FIXME: rename this func?
  579. static void bcm43xx_associate(struct bcm43xx_private *bcm,
  580. const u8 *mac)
  581. {
  582. memcpy(bcm->ieee->bssid, mac, ETH_ALEN);
  583. bcm43xx_mac_suspend(bcm);
  584. bcm43xx_macfilter_set(bcm, BCM43xx_MACFILTER_ASSOC, mac);
  585. bcm43xx_write_mac_bssid_templates(bcm);
  586. bcm43xx_mac_enable(bcm);
  587. }
  588. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  589. * Returns the _previously_ enabled IRQ mask.
  590. */
  591. static inline u32 bcm43xx_interrupt_enable(struct bcm43xx_private *bcm, u32 mask)
  592. {
  593. u32 old_mask;
  594. old_mask = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  595. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK, old_mask | mask);
  596. return old_mask;
  597. }
  598. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  599. * Returns the _previously_ enabled IRQ mask.
  600. */
  601. static inline u32 bcm43xx_interrupt_disable(struct bcm43xx_private *bcm, u32 mask)
  602. {
  603. u32 old_mask;
  604. old_mask = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  605. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  606. return old_mask;
  607. }
  608. /* Make sure we don't receive more data from the device. */
  609. static int bcm43xx_disable_interrupts_sync(struct bcm43xx_private *bcm, u32 *oldstate)
  610. {
  611. u32 old;
  612. unsigned long flags;
  613. spin_lock_irqsave(&bcm->lock, flags);
  614. if (bcm43xx_is_initializing(bcm) || bcm->shutting_down) {
  615. spin_unlock_irqrestore(&bcm->lock, flags);
  616. return -EBUSY;
  617. }
  618. old = bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  619. tasklet_disable(&bcm->isr_tasklet);
  620. spin_unlock_irqrestore(&bcm->lock, flags);
  621. if (oldstate)
  622. *oldstate = old;
  623. return 0;
  624. }
  625. static int bcm43xx_read_radioinfo(struct bcm43xx_private *bcm)
  626. {
  627. u32 radio_id;
  628. u16 manufact;
  629. u16 version;
  630. u8 revision;
  631. s8 i;
  632. if (bcm->chip_id == 0x4317) {
  633. if (bcm->chip_rev == 0x00)
  634. radio_id = 0x3205017F;
  635. else if (bcm->chip_rev == 0x01)
  636. radio_id = 0x4205017F;
  637. else
  638. radio_id = 0x5205017F;
  639. } else {
  640. bcm43xx_write16(bcm, BCM43xx_MMIO_RADIO_CONTROL, BCM43xx_RADIOCTL_ID);
  641. radio_id = bcm43xx_read16(bcm, BCM43xx_MMIO_RADIO_DATA_HIGH);
  642. radio_id <<= 16;
  643. bcm43xx_write16(bcm, BCM43xx_MMIO_RADIO_CONTROL, BCM43xx_RADIOCTL_ID);
  644. radio_id |= bcm43xx_read16(bcm, BCM43xx_MMIO_RADIO_DATA_LOW);
  645. }
  646. manufact = (radio_id & 0x00000FFF);
  647. version = (radio_id & 0x0FFFF000) >> 12;
  648. revision = (radio_id & 0xF0000000) >> 28;
  649. dprintk(KERN_INFO PFX "Detected Radio: ID: %x (Manuf: %x Ver: %x Rev: %x)\n",
  650. radio_id, manufact, version, revision);
  651. switch (bcm->current_core->phy->type) {
  652. case BCM43xx_PHYTYPE_A:
  653. if ((version != 0x2060) || (revision != 1) || (manufact != 0x17f))
  654. goto err_unsupported_radio;
  655. break;
  656. case BCM43xx_PHYTYPE_B:
  657. if ((version & 0xFFF0) != 0x2050)
  658. goto err_unsupported_radio;
  659. break;
  660. case BCM43xx_PHYTYPE_G:
  661. if (version != 0x2050)
  662. goto err_unsupported_radio;
  663. break;
  664. }
  665. bcm->current_core->radio->manufact = manufact;
  666. bcm->current_core->radio->version = version;
  667. bcm->current_core->radio->revision = revision;
  668. /* Set default attenuation values. */
  669. bcm->current_core->radio->txpower[0] = 2;
  670. bcm->current_core->radio->txpower[1] = 2;
  671. if (revision == 1)
  672. bcm->current_core->radio->txpower[2] = 3;
  673. else
  674. bcm->current_core->radio->txpower[2] = 0;
  675. if (bcm->current_core->phy->type == BCM43xx_PHYTYPE_A)
  676. bcm->current_core->radio->txpower_desired = bcm->sprom.maxpower_aphy;
  677. else
  678. bcm->current_core->radio->txpower_desired = bcm->sprom.maxpower_bgphy;
  679. /* Initialize the in-memory nrssi Lookup Table. */
  680. for (i = 0; i < 64; i++)
  681. bcm->current_core->radio->nrssi_lt[i] = i;
  682. return 0;
  683. err_unsupported_radio:
  684. printk(KERN_ERR PFX "Unsupported Radio connected to the PHY!\n");
  685. return -ENODEV;
  686. }
  687. static const char * bcm43xx_locale_iso(u8 locale)
  688. {
  689. /* ISO 3166-1 country codes.
  690. * Note that there aren't ISO 3166-1 codes for
  691. * all or locales. (Not all locales are countries)
  692. */
  693. switch (locale) {
  694. case BCM43xx_LOCALE_WORLD:
  695. case BCM43xx_LOCALE_ALL:
  696. return "XX";
  697. case BCM43xx_LOCALE_THAILAND:
  698. return "TH";
  699. case BCM43xx_LOCALE_ISRAEL:
  700. return "IL";
  701. case BCM43xx_LOCALE_JORDAN:
  702. return "JO";
  703. case BCM43xx_LOCALE_CHINA:
  704. return "CN";
  705. case BCM43xx_LOCALE_JAPAN:
  706. case BCM43xx_LOCALE_JAPAN_HIGH:
  707. return "JP";
  708. case BCM43xx_LOCALE_USA_CANADA_ANZ:
  709. case BCM43xx_LOCALE_USA_LOW:
  710. return "US";
  711. case BCM43xx_LOCALE_EUROPE:
  712. return "EU";
  713. case BCM43xx_LOCALE_NONE:
  714. return " ";
  715. }
  716. assert(0);
  717. return " ";
  718. }
  719. static const char * bcm43xx_locale_string(u8 locale)
  720. {
  721. switch (locale) {
  722. case BCM43xx_LOCALE_WORLD:
  723. return "World";
  724. case BCM43xx_LOCALE_THAILAND:
  725. return "Thailand";
  726. case BCM43xx_LOCALE_ISRAEL:
  727. return "Israel";
  728. case BCM43xx_LOCALE_JORDAN:
  729. return "Jordan";
  730. case BCM43xx_LOCALE_CHINA:
  731. return "China";
  732. case BCM43xx_LOCALE_JAPAN:
  733. return "Japan";
  734. case BCM43xx_LOCALE_USA_CANADA_ANZ:
  735. return "USA/Canada/ANZ";
  736. case BCM43xx_LOCALE_EUROPE:
  737. return "Europe";
  738. case BCM43xx_LOCALE_USA_LOW:
  739. return "USAlow";
  740. case BCM43xx_LOCALE_JAPAN_HIGH:
  741. return "JapanHigh";
  742. case BCM43xx_LOCALE_ALL:
  743. return "All";
  744. case BCM43xx_LOCALE_NONE:
  745. return "None";
  746. }
  747. assert(0);
  748. return "";
  749. }
  750. static inline u8 bcm43xx_crc8(u8 crc, u8 data)
  751. {
  752. static const u8 t[] = {
  753. 0x00, 0xF7, 0xB9, 0x4E, 0x25, 0xD2, 0x9C, 0x6B,
  754. 0x4A, 0xBD, 0xF3, 0x04, 0x6F, 0x98, 0xD6, 0x21,
  755. 0x94, 0x63, 0x2D, 0xDA, 0xB1, 0x46, 0x08, 0xFF,
  756. 0xDE, 0x29, 0x67, 0x90, 0xFB, 0x0C, 0x42, 0xB5,
  757. 0x7F, 0x88, 0xC6, 0x31, 0x5A, 0xAD, 0xE3, 0x14,
  758. 0x35, 0xC2, 0x8C, 0x7B, 0x10, 0xE7, 0xA9, 0x5E,
  759. 0xEB, 0x1C, 0x52, 0xA5, 0xCE, 0x39, 0x77, 0x80,
  760. 0xA1, 0x56, 0x18, 0xEF, 0x84, 0x73, 0x3D, 0xCA,
  761. 0xFE, 0x09, 0x47, 0xB0, 0xDB, 0x2C, 0x62, 0x95,
  762. 0xB4, 0x43, 0x0D, 0xFA, 0x91, 0x66, 0x28, 0xDF,
  763. 0x6A, 0x9D, 0xD3, 0x24, 0x4F, 0xB8, 0xF6, 0x01,
  764. 0x20, 0xD7, 0x99, 0x6E, 0x05, 0xF2, 0xBC, 0x4B,
  765. 0x81, 0x76, 0x38, 0xCF, 0xA4, 0x53, 0x1D, 0xEA,
  766. 0xCB, 0x3C, 0x72, 0x85, 0xEE, 0x19, 0x57, 0xA0,
  767. 0x15, 0xE2, 0xAC, 0x5B, 0x30, 0xC7, 0x89, 0x7E,
  768. 0x5F, 0xA8, 0xE6, 0x11, 0x7A, 0x8D, 0xC3, 0x34,
  769. 0xAB, 0x5C, 0x12, 0xE5, 0x8E, 0x79, 0x37, 0xC0,
  770. 0xE1, 0x16, 0x58, 0xAF, 0xC4, 0x33, 0x7D, 0x8A,
  771. 0x3F, 0xC8, 0x86, 0x71, 0x1A, 0xED, 0xA3, 0x54,
  772. 0x75, 0x82, 0xCC, 0x3B, 0x50, 0xA7, 0xE9, 0x1E,
  773. 0xD4, 0x23, 0x6D, 0x9A, 0xF1, 0x06, 0x48, 0xBF,
  774. 0x9E, 0x69, 0x27, 0xD0, 0xBB, 0x4C, 0x02, 0xF5,
  775. 0x40, 0xB7, 0xF9, 0x0E, 0x65, 0x92, 0xDC, 0x2B,
  776. 0x0A, 0xFD, 0xB3, 0x44, 0x2F, 0xD8, 0x96, 0x61,
  777. 0x55, 0xA2, 0xEC, 0x1B, 0x70, 0x87, 0xC9, 0x3E,
  778. 0x1F, 0xE8, 0xA6, 0x51, 0x3A, 0xCD, 0x83, 0x74,
  779. 0xC1, 0x36, 0x78, 0x8F, 0xE4, 0x13, 0x5D, 0xAA,
  780. 0x8B, 0x7C, 0x32, 0xC5, 0xAE, 0x59, 0x17, 0xE0,
  781. 0x2A, 0xDD, 0x93, 0x64, 0x0F, 0xF8, 0xB6, 0x41,
  782. 0x60, 0x97, 0xD9, 0x2E, 0x45, 0xB2, 0xFC, 0x0B,
  783. 0xBE, 0x49, 0x07, 0xF0, 0x9B, 0x6C, 0x22, 0xD5,
  784. 0xF4, 0x03, 0x4D, 0xBA, 0xD1, 0x26, 0x68, 0x9F,
  785. };
  786. return t[crc ^ data];
  787. }
  788. u8 bcm43xx_sprom_crc(const u16 *sprom)
  789. {
  790. int word;
  791. u8 crc = 0xFF;
  792. for (word = 0; word < BCM43xx_SPROM_SIZE - 1; word++) {
  793. crc = bcm43xx_crc8(crc, sprom[word] & 0x00FF);
  794. crc = bcm43xx_crc8(crc, (sprom[word] & 0xFF00) >> 8);
  795. }
  796. crc = bcm43xx_crc8(crc, sprom[BCM43xx_SPROM_VERSION] & 0x00FF);
  797. crc ^= 0xFF;
  798. return crc;
  799. }
  800. static int bcm43xx_read_sprom(struct bcm43xx_private *bcm)
  801. {
  802. int i;
  803. u16 value;
  804. u16 *sprom;
  805. u8 crc, expected_crc;
  806. #ifdef CONFIG_BCM947XX
  807. char *c;
  808. #endif
  809. sprom = kzalloc(BCM43xx_SPROM_SIZE * sizeof(u16),
  810. GFP_KERNEL);
  811. if (!sprom) {
  812. printk(KERN_ERR PFX "read_sprom OOM\n");
  813. return -ENOMEM;
  814. }
  815. #ifdef CONFIG_BCM947XX
  816. sprom[BCM43xx_SPROM_BOARDFLAGS2] = atoi(nvram_get("boardflags2"));
  817. sprom[BCM43xx_SPROM_BOARDFLAGS] = atoi(nvram_get("boardflags"));
  818. if ((c = nvram_get("il0macaddr")) != NULL)
  819. e_aton(c, (char *) &(sprom[BCM43xx_SPROM_IL0MACADDR]));
  820. if ((c = nvram_get("et1macaddr")) != NULL)
  821. e_aton(c, (char *) &(sprom[BCM43xx_SPROM_ET1MACADDR]));
  822. sprom[BCM43xx_SPROM_PA0B0] = atoi(nvram_get("pa0b0"));
  823. sprom[BCM43xx_SPROM_PA0B1] = atoi(nvram_get("pa0b1"));
  824. sprom[BCM43xx_SPROM_PA0B2] = atoi(nvram_get("pa0b2"));
  825. sprom[BCM43xx_SPROM_PA1B0] = atoi(nvram_get("pa1b0"));
  826. sprom[BCM43xx_SPROM_PA1B1] = atoi(nvram_get("pa1b1"));
  827. sprom[BCM43xx_SPROM_PA1B2] = atoi(nvram_get("pa1b2"));
  828. sprom[BCM43xx_SPROM_BOARDREV] = atoi(nvram_get("boardrev"));
  829. #else
  830. for (i = 0; i < BCM43xx_SPROM_SIZE; i++)
  831. sprom[i] = bcm43xx_read16(bcm, BCM43xx_SPROM_BASE + (i * 2));
  832. /* CRC-8 check. */
  833. crc = bcm43xx_sprom_crc(sprom);
  834. expected_crc = (sprom[BCM43xx_SPROM_VERSION] & 0xFF00) >> 8;
  835. if (crc != expected_crc) {
  836. printk(KERN_WARNING PFX "WARNING: Invalid SPROM checksum "
  837. "(0x%02X, expected: 0x%02X)\n",
  838. crc, expected_crc);
  839. }
  840. #endif
  841. /* boardflags2 */
  842. value = sprom[BCM43xx_SPROM_BOARDFLAGS2];
  843. bcm->sprom.boardflags2 = value;
  844. /* il0macaddr */
  845. value = sprom[BCM43xx_SPROM_IL0MACADDR + 0];
  846. *(((u16 *)bcm->sprom.il0macaddr) + 0) = cpu_to_be16(value);
  847. value = sprom[BCM43xx_SPROM_IL0MACADDR + 1];
  848. *(((u16 *)bcm->sprom.il0macaddr) + 1) = cpu_to_be16(value);
  849. value = sprom[BCM43xx_SPROM_IL0MACADDR + 2];
  850. *(((u16 *)bcm->sprom.il0macaddr) + 2) = cpu_to_be16(value);
  851. /* et0macaddr */
  852. value = sprom[BCM43xx_SPROM_ET0MACADDR + 0];
  853. *(((u16 *)bcm->sprom.et0macaddr) + 0) = cpu_to_be16(value);
  854. value = sprom[BCM43xx_SPROM_ET0MACADDR + 1];
  855. *(((u16 *)bcm->sprom.et0macaddr) + 1) = cpu_to_be16(value);
  856. value = sprom[BCM43xx_SPROM_ET0MACADDR + 2];
  857. *(((u16 *)bcm->sprom.et0macaddr) + 2) = cpu_to_be16(value);
  858. /* et1macaddr */
  859. value = sprom[BCM43xx_SPROM_ET1MACADDR + 0];
  860. *(((u16 *)bcm->sprom.et1macaddr) + 0) = cpu_to_be16(value);
  861. value = sprom[BCM43xx_SPROM_ET1MACADDR + 1];
  862. *(((u16 *)bcm->sprom.et1macaddr) + 1) = cpu_to_be16(value);
  863. value = sprom[BCM43xx_SPROM_ET1MACADDR + 2];
  864. *(((u16 *)bcm->sprom.et1macaddr) + 2) = cpu_to_be16(value);
  865. /* ethernet phy settings */
  866. value = sprom[BCM43xx_SPROM_ETHPHY];
  867. bcm->sprom.et0phyaddr = (value & 0x001F);
  868. bcm->sprom.et1phyaddr = (value & 0x03E0) >> 5;
  869. bcm->sprom.et0mdcport = (value & (1 << 14)) >> 14;
  870. bcm->sprom.et1mdcport = (value & (1 << 15)) >> 15;
  871. /* boardrev, antennas, locale */
  872. value = sprom[BCM43xx_SPROM_BOARDREV];
  873. bcm->sprom.boardrev = (value & 0x00FF);
  874. bcm->sprom.locale = (value & 0x0F00) >> 8;
  875. bcm->sprom.antennas_aphy = (value & 0x3000) >> 12;
  876. bcm->sprom.antennas_bgphy = (value & 0xC000) >> 14;
  877. if (modparam_locale != -1) {
  878. if (modparam_locale >= 0 && modparam_locale <= 11) {
  879. bcm->sprom.locale = modparam_locale;
  880. printk(KERN_WARNING PFX "Operating with modified "
  881. "LocaleCode %u (%s)\n",
  882. bcm->sprom.locale,
  883. bcm43xx_locale_string(bcm->sprom.locale));
  884. } else {
  885. printk(KERN_WARNING PFX "Module parameter \"locale\" "
  886. "invalid value. (0 - 11)\n");
  887. }
  888. }
  889. /* pa0b* */
  890. value = sprom[BCM43xx_SPROM_PA0B0];
  891. bcm->sprom.pa0b0 = value;
  892. value = sprom[BCM43xx_SPROM_PA0B1];
  893. bcm->sprom.pa0b1 = value;
  894. value = sprom[BCM43xx_SPROM_PA0B2];
  895. bcm->sprom.pa0b2 = value;
  896. /* wl0gpio* */
  897. value = sprom[BCM43xx_SPROM_WL0GPIO0];
  898. if (value == 0x0000)
  899. value = 0xFFFF;
  900. bcm->sprom.wl0gpio0 = value & 0x00FF;
  901. bcm->sprom.wl0gpio1 = (value & 0xFF00) >> 8;
  902. value = sprom[BCM43xx_SPROM_WL0GPIO2];
  903. if (value == 0x0000)
  904. value = 0xFFFF;
  905. bcm->sprom.wl0gpio2 = value & 0x00FF;
  906. bcm->sprom.wl0gpio3 = (value & 0xFF00) >> 8;
  907. /* maxpower */
  908. value = sprom[BCM43xx_SPROM_MAXPWR];
  909. bcm->sprom.maxpower_aphy = (value & 0xFF00) >> 8;
  910. bcm->sprom.maxpower_bgphy = value & 0x00FF;
  911. /* pa1b* */
  912. value = sprom[BCM43xx_SPROM_PA1B0];
  913. bcm->sprom.pa1b0 = value;
  914. value = sprom[BCM43xx_SPROM_PA1B1];
  915. bcm->sprom.pa1b1 = value;
  916. value = sprom[BCM43xx_SPROM_PA1B2];
  917. bcm->sprom.pa1b2 = value;
  918. /* idle tssi target */
  919. value = sprom[BCM43xx_SPROM_IDL_TSSI_TGT];
  920. bcm->sprom.idle_tssi_tgt_aphy = value & 0x00FF;
  921. bcm->sprom.idle_tssi_tgt_bgphy = (value & 0xFF00) >> 8;
  922. /* boardflags */
  923. value = sprom[BCM43xx_SPROM_BOARDFLAGS];
  924. if (value == 0xFFFF)
  925. value = 0x0000;
  926. bcm->sprom.boardflags = value;
  927. /* antenna gain */
  928. value = sprom[BCM43xx_SPROM_ANTENNA_GAIN];
  929. if (value == 0x0000 || value == 0xFFFF)
  930. value = 0x0202;
  931. /* convert values to Q5.2 */
  932. bcm->sprom.antennagain_aphy = ((value & 0xFF00) >> 8) * 4;
  933. bcm->sprom.antennagain_bgphy = (value & 0x00FF) * 4;
  934. kfree(sprom);
  935. return 0;
  936. }
  937. static void bcm43xx_geo_init(struct bcm43xx_private *bcm)
  938. {
  939. struct ieee80211_geo geo;
  940. struct ieee80211_channel *chan;
  941. int have_a = 0, have_bg = 0;
  942. int i, num80211;
  943. u8 channel;
  944. struct bcm43xx_phyinfo *phy;
  945. const char *iso_country;
  946. memset(&geo, 0, sizeof(geo));
  947. num80211 = bcm43xx_num_80211_cores(bcm);
  948. for (i = 0; i < num80211; i++) {
  949. phy = bcm->phy + i;
  950. switch (phy->type) {
  951. case BCM43xx_PHYTYPE_B:
  952. case BCM43xx_PHYTYPE_G:
  953. have_bg = 1;
  954. break;
  955. case BCM43xx_PHYTYPE_A:
  956. have_a = 1;
  957. break;
  958. default:
  959. assert(0);
  960. }
  961. }
  962. iso_country = bcm43xx_locale_iso(bcm->sprom.locale);
  963. if (have_a) {
  964. for (i = 0, channel = 0; channel < 201; channel++) {
  965. chan = &geo.a[i++];
  966. chan->freq = bcm43xx_channel_to_freq(bcm, channel);
  967. chan->channel = channel;
  968. }
  969. geo.a_channels = i;
  970. }
  971. if (have_bg) {
  972. for (i = 0, channel = 1; channel < 15; channel++) {
  973. chan = &geo.bg[i++];
  974. chan->freq = bcm43xx_channel_to_freq(bcm, channel);
  975. chan->channel = channel;
  976. }
  977. geo.bg_channels = i;
  978. }
  979. memcpy(geo.name, iso_country, 2);
  980. if (0 /*TODO: Outdoor use only */)
  981. geo.name[2] = 'O';
  982. else if (0 /*TODO: Indoor use only */)
  983. geo.name[2] = 'I';
  984. else
  985. geo.name[2] = ' ';
  986. geo.name[3] = '\0';
  987. ieee80211_set_geo(bcm->ieee, &geo);
  988. }
  989. /* DummyTransmission function, as documented on
  990. * http://bcm-specs.sipsolutions.net/DummyTransmission
  991. */
  992. void bcm43xx_dummy_transmission(struct bcm43xx_private *bcm)
  993. {
  994. unsigned int i, max_loop;
  995. u16 value = 0;
  996. u32 buffer[5] = {
  997. 0x00000000,
  998. 0x0000D400,
  999. 0x00000000,
  1000. 0x00000001,
  1001. 0x00000000,
  1002. };
  1003. switch (bcm->current_core->phy->type) {
  1004. case BCM43xx_PHYTYPE_A:
  1005. max_loop = 0x1E;
  1006. buffer[0] = 0xCC010200;
  1007. break;
  1008. case BCM43xx_PHYTYPE_B:
  1009. case BCM43xx_PHYTYPE_G:
  1010. max_loop = 0xFA;
  1011. buffer[0] = 0x6E840B00;
  1012. break;
  1013. default:
  1014. assert(0);
  1015. return;
  1016. }
  1017. for (i = 0; i < 5; i++)
  1018. bcm43xx_ram_write(bcm, i * 4, buffer[i]);
  1019. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
  1020. bcm43xx_write16(bcm, 0x0568, 0x0000);
  1021. bcm43xx_write16(bcm, 0x07C0, 0x0000);
  1022. bcm43xx_write16(bcm, 0x050C, ((bcm->current_core->phy->type == BCM43xx_PHYTYPE_A) ? 1 : 0));
  1023. bcm43xx_write16(bcm, 0x0508, 0x0000);
  1024. bcm43xx_write16(bcm, 0x050A, 0x0000);
  1025. bcm43xx_write16(bcm, 0x054C, 0x0000);
  1026. bcm43xx_write16(bcm, 0x056A, 0x0014);
  1027. bcm43xx_write16(bcm, 0x0568, 0x0826);
  1028. bcm43xx_write16(bcm, 0x0500, 0x0000);
  1029. bcm43xx_write16(bcm, 0x0502, 0x0030);
  1030. for (i = 0x00; i < max_loop; i++) {
  1031. value = bcm43xx_read16(bcm, 0x050E);
  1032. if ((value & 0x0080) != 0)
  1033. break;
  1034. udelay(10);
  1035. }
  1036. for (i = 0x00; i < 0x0A; i++) {
  1037. value = bcm43xx_read16(bcm, 0x050E);
  1038. if ((value & 0x0400) != 0)
  1039. break;
  1040. udelay(10);
  1041. }
  1042. for (i = 0x00; i < 0x0A; i++) {
  1043. value = bcm43xx_read16(bcm, 0x0690);
  1044. if ((value & 0x0100) == 0)
  1045. break;
  1046. udelay(10);
  1047. }
  1048. }
  1049. static void key_write(struct bcm43xx_private *bcm,
  1050. u8 index, u8 algorithm, const u16 *key)
  1051. {
  1052. unsigned int i, basic_wep = 0;
  1053. u32 offset;
  1054. u16 value;
  1055. /* Write associated key information */
  1056. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x100 + (index * 2),
  1057. ((index << 4) | (algorithm & 0x0F)));
  1058. /* The first 4 WEP keys need extra love */
  1059. if (((algorithm == BCM43xx_SEC_ALGO_WEP) ||
  1060. (algorithm == BCM43xx_SEC_ALGO_WEP104)) && (index < 4))
  1061. basic_wep = 1;
  1062. /* Write key payload, 8 little endian words */
  1063. offset = bcm->security_offset + (index * BCM43xx_SEC_KEYSIZE);
  1064. for (i = 0; i < (BCM43xx_SEC_KEYSIZE / sizeof(u16)); i++) {
  1065. value = cpu_to_le16(key[i]);
  1066. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  1067. offset + (i * 2), value);
  1068. if (!basic_wep)
  1069. continue;
  1070. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  1071. offset + (i * 2) + 4 * BCM43xx_SEC_KEYSIZE,
  1072. value);
  1073. }
  1074. }
  1075. static void keymac_write(struct bcm43xx_private *bcm,
  1076. u8 index, const u32 *addr)
  1077. {
  1078. /* for keys 0-3 there is no associated mac address */
  1079. if (index < 4)
  1080. return;
  1081. index -= 4;
  1082. if (bcm->current_core->rev >= 5) {
  1083. bcm43xx_shm_write32(bcm,
  1084. BCM43xx_SHM_HWMAC,
  1085. index * 2,
  1086. cpu_to_be32(*addr));
  1087. bcm43xx_shm_write16(bcm,
  1088. BCM43xx_SHM_HWMAC,
  1089. (index * 2) + 1,
  1090. cpu_to_be16(*((u16 *)(addr + 1))));
  1091. } else {
  1092. if (index < 8) {
  1093. TODO(); /* Put them in the macaddress filter */
  1094. } else {
  1095. TODO();
  1096. /* Put them BCM43xx_SHM_SHARED, stating index 0x0120.
  1097. Keep in mind to update the count of keymacs in 0x003E as well! */
  1098. }
  1099. }
  1100. }
  1101. static int bcm43xx_key_write(struct bcm43xx_private *bcm,
  1102. u8 index, u8 algorithm,
  1103. const u8 *_key, int key_len,
  1104. const u8 *mac_addr)
  1105. {
  1106. u8 key[BCM43xx_SEC_KEYSIZE] = { 0 };
  1107. if (index >= ARRAY_SIZE(bcm->key))
  1108. return -EINVAL;
  1109. if (key_len > ARRAY_SIZE(key))
  1110. return -EINVAL;
  1111. if (algorithm < 1 || algorithm > 5)
  1112. return -EINVAL;
  1113. memcpy(key, _key, key_len);
  1114. key_write(bcm, index, algorithm, (const u16 *)key);
  1115. keymac_write(bcm, index, (const u32 *)mac_addr);
  1116. bcm->key[index].algorithm = algorithm;
  1117. return 0;
  1118. }
  1119. static void bcm43xx_clear_keys(struct bcm43xx_private *bcm)
  1120. {
  1121. static const u32 zero_mac[2] = { 0 };
  1122. unsigned int i,j, nr_keys = 54;
  1123. u16 offset;
  1124. if (bcm->current_core->rev < 5)
  1125. nr_keys = 16;
  1126. assert(nr_keys <= ARRAY_SIZE(bcm->key));
  1127. for (i = 0; i < nr_keys; i++) {
  1128. bcm->key[i].enabled = 0;
  1129. /* returns for i < 4 immediately */
  1130. keymac_write(bcm, i, zero_mac);
  1131. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  1132. 0x100 + (i * 2), 0x0000);
  1133. for (j = 0; j < 8; j++) {
  1134. offset = bcm->security_offset + (j * 4) + (i * BCM43xx_SEC_KEYSIZE);
  1135. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  1136. offset, 0x0000);
  1137. }
  1138. }
  1139. dprintk(KERN_INFO PFX "Keys cleared\n");
  1140. }
  1141. /* Puts the index of the current core into user supplied core variable.
  1142. * This function reads the value from the device.
  1143. * Almost always you don't want to call this, but use bcm->current_core
  1144. */
  1145. static inline
  1146. int _get_current_core(struct bcm43xx_private *bcm, int *core)
  1147. {
  1148. int err;
  1149. err = bcm43xx_pci_read_config32(bcm, BCM43xx_REG_ACTIVE_CORE, core);
  1150. if (unlikely(err)) {
  1151. dprintk(KERN_ERR PFX "BCM43xx_REG_ACTIVE_CORE read failed!\n");
  1152. return -ENODEV;
  1153. }
  1154. *core = (*core - 0x18000000) / 0x1000;
  1155. return 0;
  1156. }
  1157. /* Lowlevel core-switch function. This is only to be used in
  1158. * bcm43xx_switch_core() and bcm43xx_probe_cores()
  1159. */
  1160. static int _switch_core(struct bcm43xx_private *bcm, int core)
  1161. {
  1162. int err;
  1163. int attempts = 0;
  1164. int current_core = -1;
  1165. assert(core >= 0);
  1166. err = _get_current_core(bcm, &current_core);
  1167. if (unlikely(err))
  1168. goto out;
  1169. /* Write the computed value to the register. This doesn't always
  1170. succeed so we retry BCM43xx_SWITCH_CORE_MAX_RETRIES times */
  1171. while (current_core != core) {
  1172. if (unlikely(attempts++ > BCM43xx_SWITCH_CORE_MAX_RETRIES)) {
  1173. err = -ENODEV;
  1174. printk(KERN_ERR PFX
  1175. "unable to switch to core %u, retried %i times\n",
  1176. core, attempts);
  1177. goto out;
  1178. }
  1179. err = bcm43xx_pci_write_config32(bcm, BCM43xx_REG_ACTIVE_CORE,
  1180. (core * 0x1000) + 0x18000000);
  1181. if (unlikely(err)) {
  1182. dprintk(KERN_ERR PFX "BCM43xx_REG_ACTIVE_CORE write failed!\n");
  1183. continue;
  1184. }
  1185. _get_current_core(bcm, &current_core);
  1186. #ifdef CONFIG_BCM947XX
  1187. if (bcm->pci_dev->bus->number == 0)
  1188. bcm->current_core_offset = 0x1000 * core;
  1189. else
  1190. bcm->current_core_offset = 0;
  1191. #endif
  1192. }
  1193. assert(err == 0);
  1194. out:
  1195. return err;
  1196. }
  1197. int bcm43xx_switch_core(struct bcm43xx_private *bcm, struct bcm43xx_coreinfo *new_core)
  1198. {
  1199. int err;
  1200. if (!new_core)
  1201. return 0;
  1202. if (!(new_core->flags & BCM43xx_COREFLAG_AVAILABLE))
  1203. return -ENODEV;
  1204. if (bcm->current_core == new_core)
  1205. return 0;
  1206. err = _switch_core(bcm, new_core->index);
  1207. if (!err)
  1208. bcm->current_core = new_core;
  1209. return err;
  1210. }
  1211. static inline int bcm43xx_core_enabled(struct bcm43xx_private *bcm)
  1212. {
  1213. u32 value;
  1214. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1215. value &= BCM43xx_SBTMSTATELOW_CLOCK | BCM43xx_SBTMSTATELOW_RESET
  1216. | BCM43xx_SBTMSTATELOW_REJECT;
  1217. return (value == BCM43xx_SBTMSTATELOW_CLOCK);
  1218. }
  1219. /* disable current core */
  1220. static int bcm43xx_core_disable(struct bcm43xx_private *bcm, u32 core_flags)
  1221. {
  1222. u32 sbtmstatelow;
  1223. u32 sbtmstatehigh;
  1224. int i;
  1225. /* fetch sbtmstatelow from core information registers */
  1226. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1227. /* core is already in reset */
  1228. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_RESET)
  1229. goto out;
  1230. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_CLOCK) {
  1231. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1232. BCM43xx_SBTMSTATELOW_REJECT;
  1233. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1234. for (i = 0; i < 1000; i++) {
  1235. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1236. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_REJECT) {
  1237. i = -1;
  1238. break;
  1239. }
  1240. udelay(10);
  1241. }
  1242. if (i != -1) {
  1243. printk(KERN_ERR PFX "Error: core_disable() REJECT timeout!\n");
  1244. return -EBUSY;
  1245. }
  1246. for (i = 0; i < 1000; i++) {
  1247. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1248. if (!(sbtmstatehigh & BCM43xx_SBTMSTATEHIGH_BUSY)) {
  1249. i = -1;
  1250. break;
  1251. }
  1252. udelay(10);
  1253. }
  1254. if (i != -1) {
  1255. printk(KERN_ERR PFX "Error: core_disable() BUSY timeout!\n");
  1256. return -EBUSY;
  1257. }
  1258. sbtmstatelow = BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1259. BCM43xx_SBTMSTATELOW_REJECT |
  1260. BCM43xx_SBTMSTATELOW_RESET |
  1261. BCM43xx_SBTMSTATELOW_CLOCK |
  1262. core_flags;
  1263. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1264. udelay(10);
  1265. }
  1266. sbtmstatelow = BCM43xx_SBTMSTATELOW_RESET |
  1267. BCM43xx_SBTMSTATELOW_REJECT |
  1268. core_flags;
  1269. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1270. out:
  1271. bcm->current_core->flags &= ~ BCM43xx_COREFLAG_ENABLED;
  1272. return 0;
  1273. }
  1274. /* enable (reset) current core */
  1275. static int bcm43xx_core_enable(struct bcm43xx_private *bcm, u32 core_flags)
  1276. {
  1277. u32 sbtmstatelow;
  1278. u32 sbtmstatehigh;
  1279. u32 sbimstate;
  1280. int err;
  1281. err = bcm43xx_core_disable(bcm, core_flags);
  1282. if (err)
  1283. goto out;
  1284. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1285. BCM43xx_SBTMSTATELOW_RESET |
  1286. BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1287. core_flags;
  1288. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1289. udelay(1);
  1290. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1291. if (sbtmstatehigh & BCM43xx_SBTMSTATEHIGH_SERROR) {
  1292. sbtmstatehigh = 0x00000000;
  1293. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATEHIGH, sbtmstatehigh);
  1294. }
  1295. sbimstate = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMSTATE);
  1296. if (sbimstate & (BCM43xx_SBIMSTATE_IB_ERROR | BCM43xx_SBIMSTATE_TIMEOUT)) {
  1297. sbimstate &= ~(BCM43xx_SBIMSTATE_IB_ERROR | BCM43xx_SBIMSTATE_TIMEOUT);
  1298. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMSTATE, sbimstate);
  1299. }
  1300. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1301. BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1302. core_flags;
  1303. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1304. udelay(1);
  1305. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK | core_flags;
  1306. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1307. udelay(1);
  1308. bcm->current_core->flags |= BCM43xx_COREFLAG_ENABLED;
  1309. assert(err == 0);
  1310. out:
  1311. return err;
  1312. }
  1313. /* http://bcm-specs.sipsolutions.net/80211CoreReset */
  1314. void bcm43xx_wireless_core_reset(struct bcm43xx_private *bcm, int connect_phy)
  1315. {
  1316. u32 flags = 0x00040000;
  1317. if ((bcm43xx_core_enabled(bcm)) && (!bcm->pio_mode)) {
  1318. //FIXME: Do we _really_ want #ifndef CONFIG_BCM947XX here?
  1319. #ifndef CONFIG_BCM947XX
  1320. /* reset all used DMA controllers. */
  1321. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA1_BASE);
  1322. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA2_BASE);
  1323. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA3_BASE);
  1324. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA4_BASE);
  1325. bcm43xx_dmacontroller_rx_reset(bcm, BCM43xx_MMIO_DMA1_BASE);
  1326. if (bcm->current_core->rev < 5)
  1327. bcm43xx_dmacontroller_rx_reset(bcm, BCM43xx_MMIO_DMA4_BASE);
  1328. #endif
  1329. }
  1330. if (bcm->shutting_down) {
  1331. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1332. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1333. & ~(BCM43xx_SBF_MAC_ENABLED | 0x00000002));
  1334. } else {
  1335. if (connect_phy)
  1336. flags |= 0x20000000;
  1337. bcm43xx_phy_connect(bcm, connect_phy);
  1338. bcm43xx_core_enable(bcm, flags);
  1339. bcm43xx_write16(bcm, 0x03E6, 0x0000);
  1340. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1341. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1342. | BCM43xx_SBF_400);
  1343. }
  1344. }
  1345. static void bcm43xx_wireless_core_disable(struct bcm43xx_private *bcm)
  1346. {
  1347. bcm43xx_radio_turn_off(bcm);
  1348. bcm43xx_write16(bcm, 0x03E6, 0x00F4);
  1349. bcm43xx_core_disable(bcm, 0);
  1350. }
  1351. /* Mark the current 80211 core inactive.
  1352. * "active_80211_core" is the other 80211 core, which is used.
  1353. */
  1354. static int bcm43xx_wireless_core_mark_inactive(struct bcm43xx_private *bcm,
  1355. struct bcm43xx_coreinfo *active_80211_core)
  1356. {
  1357. u32 sbtmstatelow;
  1358. struct bcm43xx_coreinfo *old_core;
  1359. int err = 0;
  1360. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  1361. bcm43xx_radio_turn_off(bcm);
  1362. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1363. sbtmstatelow &= ~0x200a0000;
  1364. sbtmstatelow |= 0xa0000;
  1365. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1366. udelay(1);
  1367. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1368. sbtmstatelow &= ~0xa0000;
  1369. sbtmstatelow |= 0x80000;
  1370. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1371. udelay(1);
  1372. if (bcm->current_core->phy->type == BCM43xx_PHYTYPE_G) {
  1373. old_core = bcm->current_core;
  1374. err = bcm43xx_switch_core(bcm, active_80211_core);
  1375. if (err)
  1376. goto out;
  1377. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1378. sbtmstatelow &= ~0x20000000;
  1379. sbtmstatelow |= 0x20000000;
  1380. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1381. err = bcm43xx_switch_core(bcm, old_core);
  1382. }
  1383. out:
  1384. return err;
  1385. }
  1386. static inline void handle_irq_transmit_status(struct bcm43xx_private *bcm)
  1387. {
  1388. u32 v0, v1;
  1389. u16 tmp;
  1390. struct bcm43xx_xmitstatus stat;
  1391. assert(bcm->current_core->id == BCM43xx_COREID_80211);
  1392. assert(bcm->current_core->rev >= 5);
  1393. while (1) {
  1394. v0 = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_0);
  1395. if (!v0)
  1396. break;
  1397. v1 = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_1);
  1398. stat.cookie = (v0 >> 16) & 0x0000FFFF;
  1399. tmp = (u16)((v0 & 0xFFF0) | ((v0 & 0xF) >> 1));
  1400. stat.flags = tmp & 0xFF;
  1401. stat.cnt1 = (tmp & 0x0F00) >> 8;
  1402. stat.cnt2 = (tmp & 0xF000) >> 12;
  1403. stat.seq = (u16)(v1 & 0xFFFF);
  1404. stat.unknown = (u16)((v1 >> 16) & 0xFF);
  1405. bcm43xx_debugfs_log_txstat(bcm, &stat);
  1406. if (stat.flags & BCM43xx_TXSTAT_FLAG_IGNORE)
  1407. continue;
  1408. if (!(stat.flags & BCM43xx_TXSTAT_FLAG_ACK)) {
  1409. //TODO: packet was not acked (was lost)
  1410. }
  1411. //TODO: There are more (unknown) flags to test. see bcm43xx_main.h
  1412. if (bcm->pio_mode)
  1413. bcm43xx_pio_handle_xmitstatus(bcm, &stat);
  1414. else
  1415. bcm43xx_dma_handle_xmitstatus(bcm, &stat);
  1416. }
  1417. }
  1418. static inline void bcm43xx_generate_noise_sample(struct bcm43xx_private *bcm)
  1419. {
  1420. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x408, 0x7F7F);
  1421. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x40A, 0x7F7F);
  1422. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD,
  1423. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD) | (1 << 4));
  1424. assert(bcm->noisecalc.core_at_start == bcm->current_core);
  1425. assert(bcm->noisecalc.channel_at_start == bcm->current_core->radio->channel);
  1426. }
  1427. static void bcm43xx_calculate_link_quality(struct bcm43xx_private *bcm)
  1428. {
  1429. /* Top half of Link Quality calculation. */
  1430. if (bcm->noisecalc.calculation_running)
  1431. return;
  1432. bcm->noisecalc.core_at_start = bcm->current_core;
  1433. bcm->noisecalc.channel_at_start = bcm->current_core->radio->channel;
  1434. bcm->noisecalc.calculation_running = 1;
  1435. bcm->noisecalc.nr_samples = 0;
  1436. bcm43xx_generate_noise_sample(bcm);
  1437. }
  1438. static inline void handle_irq_noise(struct bcm43xx_private *bcm)
  1439. {
  1440. struct bcm43xx_radioinfo *radio = bcm->current_core->radio;
  1441. u16 tmp;
  1442. u8 noise[4];
  1443. u8 i, j;
  1444. s32 average;
  1445. /* Bottom half of Link Quality calculation. */
  1446. assert(bcm->noisecalc.calculation_running);
  1447. if (bcm->noisecalc.core_at_start != bcm->current_core ||
  1448. bcm->noisecalc.channel_at_start != radio->channel)
  1449. goto drop_calculation;
  1450. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x408);
  1451. noise[0] = (tmp & 0x00FF);
  1452. noise[1] = (tmp & 0xFF00) >> 8;
  1453. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x40A);
  1454. noise[2] = (tmp & 0x00FF);
  1455. noise[3] = (tmp & 0xFF00) >> 8;
  1456. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1457. noise[2] == 0x7F || noise[3] == 0x7F)
  1458. goto generate_new;
  1459. /* Get the noise samples. */
  1460. assert(bcm->noisecalc.nr_samples <= 8);
  1461. i = bcm->noisecalc.nr_samples;
  1462. noise[0] = limit_value(noise[0], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1463. noise[1] = limit_value(noise[1], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1464. noise[2] = limit_value(noise[2], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1465. noise[3] = limit_value(noise[3], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1466. bcm->noisecalc.samples[i][0] = radio->nrssi_lt[noise[0]];
  1467. bcm->noisecalc.samples[i][1] = radio->nrssi_lt[noise[1]];
  1468. bcm->noisecalc.samples[i][2] = radio->nrssi_lt[noise[2]];
  1469. bcm->noisecalc.samples[i][3] = radio->nrssi_lt[noise[3]];
  1470. bcm->noisecalc.nr_samples++;
  1471. if (bcm->noisecalc.nr_samples == 8) {
  1472. /* Calculate the Link Quality by the noise samples. */
  1473. average = 0;
  1474. for (i = 0; i < 8; i++) {
  1475. for (j = 0; j < 4; j++)
  1476. average += bcm->noisecalc.samples[i][j];
  1477. }
  1478. average /= (8 * 4);
  1479. average *= 125;
  1480. average += 64;
  1481. average /= 128;
  1482. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x40C);
  1483. tmp = (tmp / 128) & 0x1F;
  1484. if (tmp >= 8)
  1485. average += 2;
  1486. else
  1487. average -= 25;
  1488. if (tmp == 8)
  1489. average -= 72;
  1490. else
  1491. average -= 48;
  1492. if (average > -65)
  1493. bcm->stats.link_quality = 0;
  1494. else if (average > -75)
  1495. bcm->stats.link_quality = 1;
  1496. else if (average > -85)
  1497. bcm->stats.link_quality = 2;
  1498. else
  1499. bcm->stats.link_quality = 3;
  1500. // dprintk(KERN_INFO PFX "Link Quality: %u (avg was %d)\n", bcm->stats.link_quality, average);
  1501. drop_calculation:
  1502. bcm->noisecalc.calculation_running = 0;
  1503. return;
  1504. }
  1505. generate_new:
  1506. bcm43xx_generate_noise_sample(bcm);
  1507. }
  1508. static inline
  1509. void handle_irq_ps(struct bcm43xx_private *bcm)
  1510. {
  1511. if (bcm->ieee->iw_mode == IW_MODE_MASTER) {
  1512. ///TODO: PS TBTT
  1513. } else {
  1514. if (1/*FIXME: the last PSpoll frame was sent successfully */)
  1515. bcm43xx_power_saving_ctl_bits(bcm, -1, -1);
  1516. }
  1517. if (bcm->ieee->iw_mode == IW_MODE_ADHOC)
  1518. bcm->reg124_set_0x4 = 1;
  1519. //FIXME else set to false?
  1520. }
  1521. static inline
  1522. void handle_irq_reg124(struct bcm43xx_private *bcm)
  1523. {
  1524. if (!bcm->reg124_set_0x4)
  1525. return;
  1526. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD,
  1527. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD)
  1528. | 0x4);
  1529. //FIXME: reset reg124_set_0x4 to false?
  1530. }
  1531. static inline
  1532. void handle_irq_pmq(struct bcm43xx_private *bcm)
  1533. {
  1534. u32 tmp;
  1535. //TODO: AP mode.
  1536. while (1) {
  1537. tmp = bcm43xx_read32(bcm, BCM43xx_MMIO_PS_STATUS);
  1538. if (!(tmp & 0x00000008))
  1539. break;
  1540. }
  1541. /* 16bit write is odd, but correct. */
  1542. bcm43xx_write16(bcm, BCM43xx_MMIO_PS_STATUS, 0x0002);
  1543. }
  1544. static void bcm43xx_generate_beacon_template(struct bcm43xx_private *bcm,
  1545. u16 ram_offset, u16 shm_size_offset)
  1546. {
  1547. u32 value;
  1548. u16 size = 0;
  1549. /* Timestamp. */
  1550. //FIXME: assumption: The chip sets the timestamp
  1551. value = 0;
  1552. bcm43xx_ram_write(bcm, ram_offset++, value);
  1553. bcm43xx_ram_write(bcm, ram_offset++, value);
  1554. size += 8;
  1555. /* Beacon Interval / Capability Information */
  1556. value = 0x0000;//FIXME: Which interval?
  1557. value |= (1 << 0) << 16; /* ESS */
  1558. value |= (1 << 2) << 16; /* CF Pollable */ //FIXME?
  1559. value |= (1 << 3) << 16; /* CF Poll Request */ //FIXME?
  1560. if (!bcm->ieee->open_wep)
  1561. value |= (1 << 4) << 16; /* Privacy */
  1562. bcm43xx_ram_write(bcm, ram_offset++, value);
  1563. size += 4;
  1564. /* SSID */
  1565. //TODO
  1566. /* FH Parameter Set */
  1567. //TODO
  1568. /* DS Parameter Set */
  1569. //TODO
  1570. /* CF Parameter Set */
  1571. //TODO
  1572. /* TIM */
  1573. //TODO
  1574. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, shm_size_offset, size);
  1575. }
  1576. static inline
  1577. void handle_irq_beacon(struct bcm43xx_private *bcm)
  1578. {
  1579. u32 status;
  1580. bcm->irq_savedstate &= ~BCM43xx_IRQ_BEACON;
  1581. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD);
  1582. if ((status & 0x1) && (status & 0x2)) {
  1583. /* ACK beacon IRQ. */
  1584. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON,
  1585. BCM43xx_IRQ_BEACON);
  1586. bcm->irq_savedstate |= BCM43xx_IRQ_BEACON;
  1587. return;
  1588. }
  1589. if (!(status & 0x1)) {
  1590. bcm43xx_generate_beacon_template(bcm, 0x68, 0x18);
  1591. status |= 0x1;
  1592. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD, status);
  1593. }
  1594. if (!(status & 0x2)) {
  1595. bcm43xx_generate_beacon_template(bcm, 0x468, 0x1A);
  1596. status |= 0x2;
  1597. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD, status);
  1598. }
  1599. }
  1600. /* Debug helper for irq bottom-half to print all reason registers. */
  1601. #define bcmirq_print_reasons(description) \
  1602. do { \
  1603. dprintkl(KERN_ERR PFX description "\n" \
  1604. KERN_ERR PFX " Generic Reason: 0x%08x\n" \
  1605. KERN_ERR PFX " DMA reasons: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n" \
  1606. KERN_ERR PFX " DMA TX status: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n", \
  1607. reason, \
  1608. dma_reason[0], dma_reason[1], \
  1609. dma_reason[2], dma_reason[3], \
  1610. bcm43xx_read32(bcm, BCM43xx_MMIO_DMA1_BASE + BCM43xx_DMA_TX_STATUS), \
  1611. bcm43xx_read32(bcm, BCM43xx_MMIO_DMA2_BASE + BCM43xx_DMA_TX_STATUS), \
  1612. bcm43xx_read32(bcm, BCM43xx_MMIO_DMA3_BASE + BCM43xx_DMA_TX_STATUS), \
  1613. bcm43xx_read32(bcm, BCM43xx_MMIO_DMA4_BASE + BCM43xx_DMA_TX_STATUS)); \
  1614. } while (0)
  1615. /* Interrupt handler bottom-half */
  1616. static void bcm43xx_interrupt_tasklet(struct bcm43xx_private *bcm)
  1617. {
  1618. u32 reason;
  1619. u32 dma_reason[4];
  1620. int activity = 0;
  1621. unsigned long flags;
  1622. #ifdef CONFIG_BCM43XX_DEBUG
  1623. u32 _handled = 0x00000000;
  1624. # define bcmirq_handled(irq) do { _handled |= (irq); } while (0)
  1625. #else
  1626. # define bcmirq_handled(irq) do { /* nothing */ } while (0)
  1627. #endif /* CONFIG_BCM43XX_DEBUG*/
  1628. spin_lock_irqsave(&bcm->lock, flags);
  1629. reason = bcm->irq_reason;
  1630. dma_reason[0] = bcm->dma_reason[0];
  1631. dma_reason[1] = bcm->dma_reason[1];
  1632. dma_reason[2] = bcm->dma_reason[2];
  1633. dma_reason[3] = bcm->dma_reason[3];
  1634. if (unlikely(reason & BCM43xx_IRQ_XMIT_ERROR)) {
  1635. /* TX error. We get this when Template Ram is written in wrong endianess
  1636. * in dummy_tx(). We also get this if something is wrong with the TX header
  1637. * on DMA or PIO queues.
  1638. * Maybe we get this in other error conditions, too.
  1639. */
  1640. bcmirq_print_reasons("XMIT ERROR");
  1641. bcmirq_handled(BCM43xx_IRQ_XMIT_ERROR);
  1642. }
  1643. if (reason & BCM43xx_IRQ_PS) {
  1644. handle_irq_ps(bcm);
  1645. bcmirq_handled(BCM43xx_IRQ_PS);
  1646. }
  1647. if (reason & BCM43xx_IRQ_REG124) {
  1648. handle_irq_reg124(bcm);
  1649. bcmirq_handled(BCM43xx_IRQ_REG124);
  1650. }
  1651. if (reason & BCM43xx_IRQ_BEACON) {
  1652. if (bcm->ieee->iw_mode == IW_MODE_MASTER)
  1653. handle_irq_beacon(bcm);
  1654. bcmirq_handled(BCM43xx_IRQ_BEACON);
  1655. }
  1656. if (reason & BCM43xx_IRQ_PMQ) {
  1657. handle_irq_pmq(bcm);
  1658. bcmirq_handled(BCM43xx_IRQ_PMQ);
  1659. }
  1660. if (reason & BCM43xx_IRQ_SCAN) {
  1661. /*TODO*/
  1662. //bcmirq_handled(BCM43xx_IRQ_SCAN);
  1663. }
  1664. if (reason & BCM43xx_IRQ_NOISE) {
  1665. handle_irq_noise(bcm);
  1666. bcmirq_handled(BCM43xx_IRQ_NOISE);
  1667. }
  1668. /* Check the DMA reason registers for received data. */
  1669. assert(!(dma_reason[1] & BCM43xx_DMAIRQ_RX_DONE));
  1670. assert(!(dma_reason[2] & BCM43xx_DMAIRQ_RX_DONE));
  1671. if (dma_reason[0] & BCM43xx_DMAIRQ_RX_DONE) {
  1672. if (bcm->pio_mode)
  1673. bcm43xx_pio_rx(bcm->current_core->pio->queue0);
  1674. else
  1675. bcm43xx_dma_rx(bcm->current_core->dma->rx_ring0);
  1676. activity = 1;
  1677. }
  1678. if (dma_reason[3] & BCM43xx_DMAIRQ_RX_DONE) {
  1679. if (likely(bcm->current_core->rev < 5)) {
  1680. if (bcm->pio_mode)
  1681. bcm43xx_pio_rx(bcm->current_core->pio->queue3);
  1682. else
  1683. bcm43xx_dma_rx(bcm->current_core->dma->rx_ring1);
  1684. activity = 1;
  1685. } else
  1686. assert(0);
  1687. }
  1688. bcmirq_handled(BCM43xx_IRQ_RX);
  1689. if (reason & BCM43xx_IRQ_XMIT_STATUS) {
  1690. if (bcm->current_core->rev >= 5) {
  1691. handle_irq_transmit_status(bcm);
  1692. activity = 1;
  1693. }
  1694. //TODO: In AP mode, this also causes sending of powersave responses.
  1695. bcmirq_handled(BCM43xx_IRQ_XMIT_STATUS);
  1696. }
  1697. /* We get spurious IRQs, althought they are masked.
  1698. * Assume they are void and ignore them.
  1699. */
  1700. bcmirq_handled(~(bcm->irq_savedstate));
  1701. /* IRQ_PIO_WORKAROUND is handled in the top-half. */
  1702. bcmirq_handled(BCM43xx_IRQ_PIO_WORKAROUND);
  1703. #ifdef CONFIG_BCM43XX_DEBUG
  1704. if (unlikely(reason & ~_handled)) {
  1705. printkl(KERN_WARNING PFX
  1706. "Unhandled IRQ! Reason: 0x%08x, Unhandled: 0x%08x, "
  1707. "DMA: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  1708. reason, (reason & ~_handled),
  1709. dma_reason[0], dma_reason[1],
  1710. dma_reason[2], dma_reason[3]);
  1711. }
  1712. #endif
  1713. #undef bcmirq_handled
  1714. if (!modparam_noleds)
  1715. bcm43xx_leds_update(bcm, activity);
  1716. bcm43xx_interrupt_enable(bcm, bcm->irq_savedstate);
  1717. spin_unlock_irqrestore(&bcm->lock, flags);
  1718. }
  1719. #undef bcmirq_print_reasons
  1720. static inline
  1721. void bcm43xx_interrupt_ack(struct bcm43xx_private *bcm,
  1722. u32 reason, u32 mask)
  1723. {
  1724. bcm->dma_reason[0] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA1_REASON)
  1725. & 0x0001dc00;
  1726. bcm->dma_reason[1] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA2_REASON)
  1727. & 0x0000dc00;
  1728. bcm->dma_reason[2] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA3_REASON)
  1729. & 0x0000dc00;
  1730. bcm->dma_reason[3] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA4_REASON)
  1731. & 0x0001dc00;
  1732. if ((bcm->pio_mode) &&
  1733. (bcm->current_core->rev < 3) &&
  1734. (!(reason & BCM43xx_IRQ_PIO_WORKAROUND))) {
  1735. /* Apply a PIO specific workaround to the dma_reasons */
  1736. #define apply_pio_workaround(BASE, QNUM) \
  1737. do { \
  1738. if (bcm43xx_read16(bcm, BASE + BCM43xx_PIO_RXCTL) & BCM43xx_PIO_RXCTL_DATAAVAILABLE) \
  1739. bcm->dma_reason[QNUM] |= 0x00010000; \
  1740. else \
  1741. bcm->dma_reason[QNUM] &= ~0x00010000; \
  1742. } while (0)
  1743. apply_pio_workaround(BCM43xx_MMIO_PIO1_BASE, 0);
  1744. apply_pio_workaround(BCM43xx_MMIO_PIO2_BASE, 1);
  1745. apply_pio_workaround(BCM43xx_MMIO_PIO3_BASE, 2);
  1746. apply_pio_workaround(BCM43xx_MMIO_PIO4_BASE, 3);
  1747. #undef apply_pio_workaround
  1748. }
  1749. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON,
  1750. reason & mask);
  1751. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA1_REASON,
  1752. bcm->dma_reason[0]);
  1753. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA2_REASON,
  1754. bcm->dma_reason[1]);
  1755. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA3_REASON,
  1756. bcm->dma_reason[2]);
  1757. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA4_REASON,
  1758. bcm->dma_reason[3]);
  1759. }
  1760. /* Interrupt handler top-half */
  1761. static irqreturn_t bcm43xx_interrupt_handler(int irq, void *dev_id, struct pt_regs *regs)
  1762. {
  1763. struct bcm43xx_private *bcm = dev_id;
  1764. u32 reason, mask;
  1765. if (!bcm)
  1766. return IRQ_NONE;
  1767. spin_lock(&bcm->lock);
  1768. reason = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1769. if (reason == 0xffffffff) {
  1770. /* irq not for us (shared irq) */
  1771. spin_unlock(&bcm->lock);
  1772. return IRQ_NONE;
  1773. }
  1774. mask = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  1775. if (!(reason & mask)) {
  1776. spin_unlock(&bcm->lock);
  1777. return IRQ_HANDLED;
  1778. }
  1779. bcm43xx_interrupt_ack(bcm, reason, mask);
  1780. /* disable all IRQs. They are enabled again in the bottom half. */
  1781. bcm->irq_savedstate = bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  1782. /* save the reason code and call our bottom half. */
  1783. bcm->irq_reason = reason;
  1784. tasklet_schedule(&bcm->isr_tasklet);
  1785. spin_unlock(&bcm->lock);
  1786. return IRQ_HANDLED;
  1787. }
  1788. static void bcm43xx_release_firmware(struct bcm43xx_private *bcm, int force)
  1789. {
  1790. if (bcm->firmware_norelease && !force)
  1791. return; /* Suspending or controller reset. */
  1792. release_firmware(bcm->ucode);
  1793. bcm->ucode = NULL;
  1794. release_firmware(bcm->pcm);
  1795. bcm->pcm = NULL;
  1796. release_firmware(bcm->initvals0);
  1797. bcm->initvals0 = NULL;
  1798. release_firmware(bcm->initvals1);
  1799. bcm->initvals1 = NULL;
  1800. }
  1801. static int bcm43xx_request_firmware(struct bcm43xx_private *bcm)
  1802. {
  1803. struct bcm43xx_phyinfo *phy = bcm->current_core->phy;
  1804. u8 rev = bcm->current_core->rev;
  1805. int err = 0;
  1806. int nr;
  1807. char buf[22 + sizeof(modparam_fwpostfix) - 1] = { 0 };
  1808. if (!bcm->ucode) {
  1809. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_microcode%d%s.fw",
  1810. (rev >= 5 ? 5 : rev),
  1811. modparam_fwpostfix);
  1812. err = request_firmware(&bcm->ucode, buf, &bcm->pci_dev->dev);
  1813. if (err) {
  1814. printk(KERN_ERR PFX
  1815. "Error: Microcode \"%s\" not available or load failed.\n",
  1816. buf);
  1817. goto error;
  1818. }
  1819. }
  1820. if (!bcm->pcm) {
  1821. snprintf(buf, ARRAY_SIZE(buf),
  1822. "bcm43xx_pcm%d%s.fw",
  1823. (rev < 5 ? 4 : 5),
  1824. modparam_fwpostfix);
  1825. err = request_firmware(&bcm->pcm, buf, &bcm->pci_dev->dev);
  1826. if (err) {
  1827. printk(KERN_ERR PFX
  1828. "Error: PCM \"%s\" not available or load failed.\n",
  1829. buf);
  1830. goto error;
  1831. }
  1832. }
  1833. if (!bcm->initvals0) {
  1834. if (rev == 2 || rev == 4) {
  1835. switch (phy->type) {
  1836. case BCM43xx_PHYTYPE_A:
  1837. nr = 3;
  1838. break;
  1839. case BCM43xx_PHYTYPE_B:
  1840. case BCM43xx_PHYTYPE_G:
  1841. nr = 1;
  1842. break;
  1843. default:
  1844. goto err_noinitval;
  1845. }
  1846. } else if (rev >= 5) {
  1847. switch (phy->type) {
  1848. case BCM43xx_PHYTYPE_A:
  1849. nr = 7;
  1850. break;
  1851. case BCM43xx_PHYTYPE_B:
  1852. case BCM43xx_PHYTYPE_G:
  1853. nr = 5;
  1854. break;
  1855. default:
  1856. goto err_noinitval;
  1857. }
  1858. } else
  1859. goto err_noinitval;
  1860. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_initval%02d%s.fw",
  1861. nr, modparam_fwpostfix);
  1862. err = request_firmware(&bcm->initvals0, buf, &bcm->pci_dev->dev);
  1863. if (err) {
  1864. printk(KERN_ERR PFX
  1865. "Error: InitVals \"%s\" not available or load failed.\n",
  1866. buf);
  1867. goto error;
  1868. }
  1869. if (bcm->initvals0->size % sizeof(struct bcm43xx_initval)) {
  1870. printk(KERN_ERR PFX "InitVals fileformat error.\n");
  1871. goto error;
  1872. }
  1873. }
  1874. if (!bcm->initvals1) {
  1875. if (rev >= 5) {
  1876. u32 sbtmstatehigh;
  1877. switch (phy->type) {
  1878. case BCM43xx_PHYTYPE_A:
  1879. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1880. if (sbtmstatehigh & 0x00010000)
  1881. nr = 9;
  1882. else
  1883. nr = 10;
  1884. break;
  1885. case BCM43xx_PHYTYPE_B:
  1886. case BCM43xx_PHYTYPE_G:
  1887. nr = 6;
  1888. break;
  1889. default:
  1890. goto err_noinitval;
  1891. }
  1892. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_initval%02d%s.fw",
  1893. nr, modparam_fwpostfix);
  1894. err = request_firmware(&bcm->initvals1, buf, &bcm->pci_dev->dev);
  1895. if (err) {
  1896. printk(KERN_ERR PFX
  1897. "Error: InitVals \"%s\" not available or load failed.\n",
  1898. buf);
  1899. goto error;
  1900. }
  1901. if (bcm->initvals1->size % sizeof(struct bcm43xx_initval)) {
  1902. printk(KERN_ERR PFX "InitVals fileformat error.\n");
  1903. goto error;
  1904. }
  1905. }
  1906. }
  1907. out:
  1908. return err;
  1909. error:
  1910. bcm43xx_release_firmware(bcm, 1);
  1911. goto out;
  1912. err_noinitval:
  1913. printk(KERN_ERR PFX "Error: No InitVals available!\n");
  1914. err = -ENOENT;
  1915. goto error;
  1916. }
  1917. static void bcm43xx_upload_microcode(struct bcm43xx_private *bcm)
  1918. {
  1919. const u32 *data;
  1920. unsigned int i, len;
  1921. #ifdef DEBUG_ENABLE_UCODE_MMIO_PRINT
  1922. bcm43xx_mmioprint_enable(bcm);
  1923. #else
  1924. bcm43xx_mmioprint_disable(bcm);
  1925. #endif
  1926. /* Upload Microcode. */
  1927. data = (u32 *)(bcm->ucode->data);
  1928. len = bcm->ucode->size / sizeof(u32);
  1929. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_UCODE, 0x0000);
  1930. for (i = 0; i < len; i++) {
  1931. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA,
  1932. be32_to_cpu(data[i]));
  1933. udelay(10);
  1934. }
  1935. /* Upload PCM data. */
  1936. data = (u32 *)(bcm->pcm->data);
  1937. len = bcm->pcm->size / sizeof(u32);
  1938. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_PCM, 0x01ea);
  1939. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA, 0x00004000);
  1940. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_PCM, 0x01eb);
  1941. for (i = 0; i < len; i++) {
  1942. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA,
  1943. be32_to_cpu(data[i]));
  1944. udelay(10);
  1945. }
  1946. #ifdef DEBUG_ENABLE_UCODE_MMIO_PRINT
  1947. bcm43xx_mmioprint_disable(bcm);
  1948. #else
  1949. bcm43xx_mmioprint_enable(bcm);
  1950. #endif
  1951. }
  1952. static int bcm43xx_write_initvals(struct bcm43xx_private *bcm,
  1953. const struct bcm43xx_initval *data,
  1954. const unsigned int len)
  1955. {
  1956. u16 offset, size;
  1957. u32 value;
  1958. unsigned int i;
  1959. for (i = 0; i < len; i++) {
  1960. offset = be16_to_cpu(data[i].offset);
  1961. size = be16_to_cpu(data[i].size);
  1962. value = be32_to_cpu(data[i].value);
  1963. if (unlikely(offset >= 0x1000))
  1964. goto err_format;
  1965. if (size == 2) {
  1966. if (unlikely(value & 0xFFFF0000))
  1967. goto err_format;
  1968. bcm43xx_write16(bcm, offset, (u16)value);
  1969. } else if (size == 4) {
  1970. bcm43xx_write32(bcm, offset, value);
  1971. } else
  1972. goto err_format;
  1973. }
  1974. return 0;
  1975. err_format:
  1976. printk(KERN_ERR PFX "InitVals (bcm43xx_initvalXX.fw) file-format error. "
  1977. "Please fix your bcm43xx firmware files.\n");
  1978. return -EPROTO;
  1979. }
  1980. static int bcm43xx_upload_initvals(struct bcm43xx_private *bcm)
  1981. {
  1982. int err;
  1983. #ifdef DEBUG_ENABLE_UCODE_MMIO_PRINT
  1984. bcm43xx_mmioprint_enable(bcm);
  1985. #else
  1986. bcm43xx_mmioprint_disable(bcm);
  1987. #endif
  1988. err = bcm43xx_write_initvals(bcm, (struct bcm43xx_initval *)bcm->initvals0->data,
  1989. bcm->initvals0->size / sizeof(struct bcm43xx_initval));
  1990. if (err)
  1991. goto out;
  1992. if (bcm->initvals1) {
  1993. err = bcm43xx_write_initvals(bcm, (struct bcm43xx_initval *)bcm->initvals1->data,
  1994. bcm->initvals1->size / sizeof(struct bcm43xx_initval));
  1995. if (err)
  1996. goto out;
  1997. }
  1998. out:
  1999. #ifdef DEBUG_ENABLE_UCODE_MMIO_PRINT
  2000. bcm43xx_mmioprint_disable(bcm);
  2001. #else
  2002. bcm43xx_mmioprint_enable(bcm);
  2003. #endif
  2004. return err;
  2005. }
  2006. static int bcm43xx_initialize_irq(struct bcm43xx_private *bcm)
  2007. {
  2008. int res;
  2009. unsigned int i;
  2010. u32 data;
  2011. bcm->irq = bcm->pci_dev->irq;
  2012. #ifdef CONFIG_BCM947XX
  2013. if (bcm->pci_dev->bus->number == 0) {
  2014. struct pci_dev *d = NULL;
  2015. /* FIXME: we will probably need more device IDs here... */
  2016. d = pci_find_device(PCI_VENDOR_ID_BROADCOM, 0x4324, NULL);
  2017. if (d != NULL) {
  2018. bcm->irq = d->irq;
  2019. }
  2020. }
  2021. #endif
  2022. res = request_irq(bcm->irq, bcm43xx_interrupt_handler,
  2023. SA_SHIRQ, KBUILD_MODNAME, bcm);
  2024. if (res) {
  2025. printk(KERN_ERR PFX "Cannot register IRQ%d\n", bcm->irq);
  2026. return -EFAULT;
  2027. }
  2028. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, 0xffffffff);
  2029. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, 0x00020402);
  2030. i = 0;
  2031. while (1) {
  2032. data = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  2033. if (data == BCM43xx_IRQ_READY)
  2034. break;
  2035. i++;
  2036. if (i >= BCM43xx_IRQWAIT_MAX_RETRIES) {
  2037. printk(KERN_ERR PFX "Card IRQ register not responding. "
  2038. "Giving up.\n");
  2039. free_irq(bcm->irq, bcm);
  2040. return -ENODEV;
  2041. }
  2042. udelay(10);
  2043. }
  2044. // dummy read
  2045. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  2046. return 0;
  2047. }
  2048. /* Switch to the core used to write the GPIO register.
  2049. * This is either the ChipCommon, or the PCI core.
  2050. */
  2051. static inline int switch_to_gpio_core(struct bcm43xx_private *bcm)
  2052. {
  2053. int err;
  2054. /* Where to find the GPIO register depends on the chipset.
  2055. * If it has a ChipCommon, its register at offset 0x6c is the GPIO
  2056. * control register. Otherwise the register at offset 0x6c in the
  2057. * PCI core is the GPIO control register.
  2058. */
  2059. err = bcm43xx_switch_core(bcm, &bcm->core_chipcommon);
  2060. if (err == -ENODEV) {
  2061. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  2062. if (err == -ENODEV) {
  2063. printk(KERN_ERR PFX "gpio error: "
  2064. "Neither ChipCommon nor PCI core available!\n");
  2065. return -ENODEV;
  2066. } else if (err != 0)
  2067. return -ENODEV;
  2068. } else if (err != 0)
  2069. return -ENODEV;
  2070. return 0;
  2071. }
  2072. /* Initialize the GPIOs
  2073. * http://bcm-specs.sipsolutions.net/GPIO
  2074. */
  2075. static int bcm43xx_gpio_init(struct bcm43xx_private *bcm)
  2076. {
  2077. struct bcm43xx_coreinfo *old_core;
  2078. int err;
  2079. u32 mask, value;
  2080. value = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2081. value &= ~0xc000;
  2082. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value);
  2083. mask = 0x0000001F;
  2084. value = 0x0000000F;
  2085. bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_CONTROL,
  2086. bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_CONTROL) & 0xFFF0);
  2087. bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_MASK,
  2088. bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_MASK) | 0x000F);
  2089. old_core = bcm->current_core;
  2090. err = switch_to_gpio_core(bcm);
  2091. if (err)
  2092. return err;
  2093. if (bcm->current_core->rev >= 2){
  2094. mask |= 0x10;
  2095. value |= 0x10;
  2096. }
  2097. if (bcm->chip_id == 0x4301) {
  2098. mask |= 0x60;
  2099. value |= 0x60;
  2100. }
  2101. if (bcm->sprom.boardflags & BCM43xx_BFL_PACTRL) {
  2102. mask |= 0x200;
  2103. value |= 0x200;
  2104. }
  2105. bcm43xx_write32(bcm, BCM43xx_GPIO_CONTROL,
  2106. (bcm43xx_read32(bcm, BCM43xx_GPIO_CONTROL) & mask) | value);
  2107. err = bcm43xx_switch_core(bcm, old_core);
  2108. assert(err == 0);
  2109. return 0;
  2110. }
  2111. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2112. static int bcm43xx_gpio_cleanup(struct bcm43xx_private *bcm)
  2113. {
  2114. struct bcm43xx_coreinfo *old_core;
  2115. int err;
  2116. old_core = bcm->current_core;
  2117. err = switch_to_gpio_core(bcm);
  2118. if (err)
  2119. return err;
  2120. bcm43xx_write32(bcm, BCM43xx_GPIO_CONTROL, 0x00000000);
  2121. err = bcm43xx_switch_core(bcm, old_core);
  2122. assert(err == 0);
  2123. return 0;
  2124. }
  2125. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2126. void bcm43xx_mac_enable(struct bcm43xx_private *bcm)
  2127. {
  2128. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  2129. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  2130. | BCM43xx_SBF_MAC_ENABLED);
  2131. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, BCM43xx_IRQ_READY);
  2132. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
  2133. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
  2134. bcm43xx_power_saving_ctl_bits(bcm, -1, -1);
  2135. }
  2136. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2137. void bcm43xx_mac_suspend(struct bcm43xx_private *bcm)
  2138. {
  2139. int i;
  2140. u32 tmp;
  2141. bcm43xx_power_saving_ctl_bits(bcm, -1, 1);
  2142. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  2143. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  2144. & ~BCM43xx_SBF_MAC_ENABLED);
  2145. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
  2146. for (i = 1000; i > 0; i--) {
  2147. tmp = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  2148. if (tmp & BCM43xx_IRQ_READY) {
  2149. i = -1;
  2150. break;
  2151. }
  2152. udelay(10);
  2153. }
  2154. if (!i)
  2155. printkl(KERN_ERR PFX "Failed to suspend mac!\n");
  2156. }
  2157. void bcm43xx_set_iwmode(struct bcm43xx_private *bcm,
  2158. int iw_mode)
  2159. {
  2160. unsigned long flags;
  2161. u32 status;
  2162. spin_lock_irqsave(&bcm->ieee->lock, flags);
  2163. bcm->ieee->iw_mode = iw_mode;
  2164. spin_unlock_irqrestore(&bcm->ieee->lock, flags);
  2165. if (iw_mode == IW_MODE_MONITOR)
  2166. bcm->net_dev->type = ARPHRD_IEEE80211;
  2167. else
  2168. bcm->net_dev->type = ARPHRD_ETHER;
  2169. if (!bcm->initialized)
  2170. return;
  2171. bcm43xx_mac_suspend(bcm);
  2172. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2173. /* Reset status to infrastructured mode */
  2174. status &= ~(BCM43xx_SBF_MODE_AP | BCM43xx_SBF_MODE_MONITOR);
  2175. /*FIXME: We actually set promiscuous mode as well, until we don't
  2176. * get the HW mac filter working */
  2177. status |= BCM43xx_SBF_MODE_NOTADHOC | BCM43xx_SBF_MODE_PROMISC;
  2178. switch (iw_mode) {
  2179. case IW_MODE_MONITOR:
  2180. status |= (BCM43xx_SBF_MODE_PROMISC |
  2181. BCM43xx_SBF_MODE_MONITOR);
  2182. break;
  2183. case IW_MODE_ADHOC:
  2184. status &= ~BCM43xx_SBF_MODE_NOTADHOC;
  2185. break;
  2186. case IW_MODE_MASTER:
  2187. case IW_MODE_SECOND:
  2188. case IW_MODE_REPEAT:
  2189. /* TODO: No AP/Repeater mode for now :-/ */
  2190. TODO();
  2191. break;
  2192. case IW_MODE_INFRA:
  2193. /* nothing to be done here... */
  2194. break;
  2195. default:
  2196. printk(KERN_ERR PFX "Unknown iwmode %d\n", iw_mode);
  2197. }
  2198. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  2199. bcm43xx_mac_enable(bcm);
  2200. }
  2201. /* This is the opposite of bcm43xx_chip_init() */
  2202. static void bcm43xx_chip_cleanup(struct bcm43xx_private *bcm)
  2203. {
  2204. bcm43xx_radio_turn_off(bcm);
  2205. if (!modparam_noleds)
  2206. bcm43xx_leds_exit(bcm);
  2207. bcm43xx_gpio_cleanup(bcm);
  2208. free_irq(bcm->irq, bcm);
  2209. bcm43xx_release_firmware(bcm, 0);
  2210. }
  2211. /* Initialize the chip
  2212. * http://bcm-specs.sipsolutions.net/ChipInit
  2213. */
  2214. static int bcm43xx_chip_init(struct bcm43xx_private *bcm)
  2215. {
  2216. int err;
  2217. int iw_mode = bcm->ieee->iw_mode;
  2218. int tmp;
  2219. u32 value32;
  2220. u16 value16;
  2221. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  2222. BCM43xx_SBF_CORE_READY
  2223. | BCM43xx_SBF_400);
  2224. err = bcm43xx_request_firmware(bcm);
  2225. if (err)
  2226. goto out;
  2227. bcm43xx_upload_microcode(bcm);
  2228. err = bcm43xx_initialize_irq(bcm);
  2229. if (err)
  2230. goto err_release_fw;
  2231. err = bcm43xx_gpio_init(bcm);
  2232. if (err)
  2233. goto err_free_irq;
  2234. err = bcm43xx_upload_initvals(bcm);
  2235. if (err)
  2236. goto err_gpio_cleanup;
  2237. bcm43xx_radio_turn_on(bcm);
  2238. if (modparam_noleds)
  2239. bcm43xx_leds_turn_off(bcm);
  2240. else
  2241. bcm43xx_leds_update(bcm, 0);
  2242. bcm43xx_write16(bcm, 0x03E6, 0x0000);
  2243. err = bcm43xx_phy_init(bcm);
  2244. if (err)
  2245. goto err_radio_off;
  2246. /* Select initial Interference Mitigation. */
  2247. tmp = bcm->current_core->radio->interfmode;
  2248. bcm->current_core->radio->interfmode = BCM43xx_RADIO_INTERFMODE_NONE;
  2249. bcm43xx_radio_set_interference_mitigation(bcm, tmp);
  2250. bcm43xx_phy_set_antenna_diversity(bcm);
  2251. bcm43xx_radio_set_txantenna(bcm, BCM43xx_RADIO_TXANTENNA_DEFAULT);
  2252. if (bcm->current_core->phy->type == BCM43xx_PHYTYPE_B) {
  2253. value16 = bcm43xx_read16(bcm, 0x005E);
  2254. value16 |= 0x0004;
  2255. bcm43xx_write16(bcm, 0x005E, value16);
  2256. }
  2257. bcm43xx_write32(bcm, 0x0100, 0x01000000);
  2258. if (bcm->current_core->rev < 5)
  2259. bcm43xx_write32(bcm, 0x010C, 0x01000000);
  2260. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2261. value32 &= ~ BCM43xx_SBF_MODE_NOTADHOC;
  2262. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2263. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2264. value32 |= BCM43xx_SBF_MODE_NOTADHOC;
  2265. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2266. /*FIXME: For now, use promiscuous mode at all times; otherwise we don't
  2267. get broadcast or multicast packets */
  2268. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2269. value32 |= BCM43xx_SBF_MODE_PROMISC;
  2270. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2271. if (iw_mode == IW_MODE_MONITOR) {
  2272. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2273. value32 |= BCM43xx_SBF_MODE_PROMISC;
  2274. value32 |= BCM43xx_SBF_MODE_MONITOR;
  2275. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2276. }
  2277. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2278. value32 |= 0x100000; //FIXME: What's this? Is this correct?
  2279. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2280. if (bcm->pio_mode) {
  2281. bcm43xx_write32(bcm, 0x0210, 0x00000100);
  2282. bcm43xx_write32(bcm, 0x0230, 0x00000100);
  2283. bcm43xx_write32(bcm, 0x0250, 0x00000100);
  2284. bcm43xx_write32(bcm, 0x0270, 0x00000100);
  2285. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0034, 0x0000);
  2286. }
  2287. /* Probe Response Timeout value */
  2288. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2289. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0074, 0x0000);
  2290. if (iw_mode != IW_MODE_ADHOC && iw_mode != IW_MODE_MASTER) {
  2291. if ((bcm->chip_id == 0x4306) && (bcm->chip_rev == 3))
  2292. bcm43xx_write16(bcm, 0x0612, 0x0064);
  2293. else
  2294. bcm43xx_write16(bcm, 0x0612, 0x0032);
  2295. } else
  2296. bcm43xx_write16(bcm, 0x0612, 0x0002);
  2297. if (bcm->current_core->rev < 3) {
  2298. bcm43xx_write16(bcm, 0x060E, 0x0000);
  2299. bcm43xx_write16(bcm, 0x0610, 0x8000);
  2300. bcm43xx_write16(bcm, 0x0604, 0x0000);
  2301. bcm43xx_write16(bcm, 0x0606, 0x0200);
  2302. } else {
  2303. bcm43xx_write32(bcm, 0x0188, 0x80000000);
  2304. bcm43xx_write32(bcm, 0x018C, 0x02000000);
  2305. }
  2306. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, 0x00004000);
  2307. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA1_IRQ_MASK, 0x0001DC00);
  2308. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2309. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA3_IRQ_MASK, 0x0000DC00);
  2310. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA4_IRQ_MASK, 0x0001DC00);
  2311. value32 = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  2312. value32 |= 0x00100000;
  2313. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, value32);
  2314. bcm43xx_write16(bcm, BCM43xx_MMIO_POWERUP_DELAY, bcm43xx_pctl_powerup_delay(bcm));
  2315. assert(err == 0);
  2316. dprintk(KERN_INFO PFX "Chip initialized\n");
  2317. out:
  2318. return err;
  2319. err_radio_off:
  2320. bcm43xx_radio_turn_off(bcm);
  2321. err_gpio_cleanup:
  2322. bcm43xx_gpio_cleanup(bcm);
  2323. err_free_irq:
  2324. free_irq(bcm->irq, bcm);
  2325. err_release_fw:
  2326. bcm43xx_release_firmware(bcm, 1);
  2327. goto out;
  2328. }
  2329. /* Validate chip access
  2330. * http://bcm-specs.sipsolutions.net/ValidateChipAccess */
  2331. static int bcm43xx_validate_chip(struct bcm43xx_private *bcm)
  2332. {
  2333. int err = -ENODEV;
  2334. u32 value;
  2335. u32 shm_backup;
  2336. shm_backup = bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000);
  2337. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, 0xAA5555AA);
  2338. if (bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000) != 0xAA5555AA) {
  2339. printk(KERN_ERR PFX "Error: SHM mismatch (1) validating chip\n");
  2340. goto out;
  2341. }
  2342. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, 0x55AAAA55);
  2343. if (bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000) != 0x55AAAA55) {
  2344. printk(KERN_ERR PFX "Error: SHM mismatch (2) validating chip\n");
  2345. goto out;
  2346. }
  2347. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, shm_backup);
  2348. value = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2349. if ((value | 0x80000000) != 0x80000400) {
  2350. printk(KERN_ERR PFX "Error: Bad Status Bitfield while validating chip\n");
  2351. goto out;
  2352. }
  2353. value = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  2354. if (value != 0x00000000) {
  2355. printk(KERN_ERR PFX "Error: Bad interrupt reason code while validating chip\n");
  2356. goto out;
  2357. }
  2358. err = 0;
  2359. out:
  2360. return err;
  2361. }
  2362. static int bcm43xx_probe_cores(struct bcm43xx_private *bcm)
  2363. {
  2364. int err, i;
  2365. int current_core;
  2366. u32 core_vendor, core_id, core_rev;
  2367. u32 sb_id_hi, chip_id_32 = 0;
  2368. u16 pci_device, chip_id_16;
  2369. u8 core_count;
  2370. memset(&bcm->core_chipcommon, 0, sizeof(struct bcm43xx_coreinfo));
  2371. memset(&bcm->core_pci, 0, sizeof(struct bcm43xx_coreinfo));
  2372. memset(&bcm->core_v90, 0, sizeof(struct bcm43xx_coreinfo));
  2373. memset(&bcm->core_pcmcia, 0, sizeof(struct bcm43xx_coreinfo));
  2374. memset(&bcm->core_80211, 0, sizeof(struct bcm43xx_coreinfo)
  2375. * BCM43xx_MAX_80211_CORES);
  2376. memset(&bcm->phy, 0, sizeof(struct bcm43xx_phyinfo)
  2377. * BCM43xx_MAX_80211_CORES);
  2378. memset(&bcm->radio, 0, sizeof(struct bcm43xx_radioinfo)
  2379. * BCM43xx_MAX_80211_CORES);
  2380. /* map core 0 */
  2381. err = _switch_core(bcm, 0);
  2382. if (err)
  2383. goto out;
  2384. /* fetch sb_id_hi from core information registers */
  2385. sb_id_hi = bcm43xx_read32(bcm, BCM43xx_CIR_SB_ID_HI);
  2386. core_id = (sb_id_hi & 0xFFF0) >> 4;
  2387. core_rev = (sb_id_hi & 0xF);
  2388. core_vendor = (sb_id_hi & 0xFFFF0000) >> 16;
  2389. /* if present, chipcommon is always core 0; read the chipid from it */
  2390. if (core_id == BCM43xx_COREID_CHIPCOMMON) {
  2391. chip_id_32 = bcm43xx_read32(bcm, 0);
  2392. chip_id_16 = chip_id_32 & 0xFFFF;
  2393. bcm->core_chipcommon.flags |= BCM43xx_COREFLAG_AVAILABLE;
  2394. bcm->core_chipcommon.id = core_id;
  2395. bcm->core_chipcommon.rev = core_rev;
  2396. bcm->core_chipcommon.index = 0;
  2397. /* While we are at it, also read the capabilities. */
  2398. bcm->chipcommon_capabilities = bcm43xx_read32(bcm, BCM43xx_CHIPCOMMON_CAPABILITIES);
  2399. } else {
  2400. /* without a chipCommon, use a hard coded table. */
  2401. pci_device = bcm->pci_dev->device;
  2402. if (pci_device == 0x4301)
  2403. chip_id_16 = 0x4301;
  2404. else if ((pci_device >= 0x4305) && (pci_device <= 0x4307))
  2405. chip_id_16 = 0x4307;
  2406. else if ((pci_device >= 0x4402) && (pci_device <= 0x4403))
  2407. chip_id_16 = 0x4402;
  2408. else if ((pci_device >= 0x4610) && (pci_device <= 0x4615))
  2409. chip_id_16 = 0x4610;
  2410. else if ((pci_device >= 0x4710) && (pci_device <= 0x4715))
  2411. chip_id_16 = 0x4710;
  2412. #ifdef CONFIG_BCM947XX
  2413. else if ((pci_device >= 0x4320) && (pci_device <= 0x4325))
  2414. chip_id_16 = 0x4309;
  2415. #endif
  2416. else {
  2417. printk(KERN_ERR PFX "Could not determine Chip ID\n");
  2418. return -ENODEV;
  2419. }
  2420. }
  2421. /* ChipCommon with Core Rev >=4 encodes number of cores,
  2422. * otherwise consult hardcoded table */
  2423. if ((core_id == BCM43xx_COREID_CHIPCOMMON) && (core_rev >= 4)) {
  2424. core_count = (chip_id_32 & 0x0F000000) >> 24;
  2425. } else {
  2426. switch (chip_id_16) {
  2427. case 0x4610:
  2428. case 0x4704:
  2429. case 0x4710:
  2430. core_count = 9;
  2431. break;
  2432. case 0x4310:
  2433. core_count = 8;
  2434. break;
  2435. case 0x5365:
  2436. core_count = 7;
  2437. break;
  2438. case 0x4306:
  2439. core_count = 6;
  2440. break;
  2441. case 0x4301:
  2442. case 0x4307:
  2443. core_count = 5;
  2444. break;
  2445. case 0x4402:
  2446. core_count = 3;
  2447. break;
  2448. default:
  2449. /* SOL if we get here */
  2450. assert(0);
  2451. core_count = 1;
  2452. }
  2453. }
  2454. bcm->chip_id = chip_id_16;
  2455. bcm->chip_rev = (chip_id_32 & 0x000f0000) >> 16;
  2456. dprintk(KERN_INFO PFX "Chip ID 0x%x, rev 0x%x\n",
  2457. bcm->chip_id, bcm->chip_rev);
  2458. dprintk(KERN_INFO PFX "Number of cores: %d\n", core_count);
  2459. if (bcm->core_chipcommon.flags & BCM43xx_COREFLAG_AVAILABLE) {
  2460. dprintk(KERN_INFO PFX "Core 0: ID 0x%x, rev 0x%x, vendor 0x%x, %s\n",
  2461. core_id, core_rev, core_vendor,
  2462. bcm43xx_core_enabled(bcm) ? "enabled" : "disabled");
  2463. }
  2464. if (bcm->core_chipcommon.flags & BCM43xx_COREFLAG_AVAILABLE)
  2465. current_core = 1;
  2466. else
  2467. current_core = 0;
  2468. for ( ; current_core < core_count; current_core++) {
  2469. struct bcm43xx_coreinfo *core;
  2470. err = _switch_core(bcm, current_core);
  2471. if (err)
  2472. goto out;
  2473. /* Gather information */
  2474. /* fetch sb_id_hi from core information registers */
  2475. sb_id_hi = bcm43xx_read32(bcm, BCM43xx_CIR_SB_ID_HI);
  2476. /* extract core_id, core_rev, core_vendor */
  2477. core_id = (sb_id_hi & 0xFFF0) >> 4;
  2478. core_rev = (sb_id_hi & 0xF);
  2479. core_vendor = (sb_id_hi & 0xFFFF0000) >> 16;
  2480. dprintk(KERN_INFO PFX "Core %d: ID 0x%x, rev 0x%x, vendor 0x%x, %s\n",
  2481. current_core, core_id, core_rev, core_vendor,
  2482. bcm43xx_core_enabled(bcm) ? "enabled" : "disabled" );
  2483. core = NULL;
  2484. switch (core_id) {
  2485. case BCM43xx_COREID_PCI:
  2486. core = &bcm->core_pci;
  2487. if (core->flags & BCM43xx_COREFLAG_AVAILABLE) {
  2488. printk(KERN_WARNING PFX "Multiple PCI cores found.\n");
  2489. continue;
  2490. }
  2491. break;
  2492. case BCM43xx_COREID_V90:
  2493. core = &bcm->core_v90;
  2494. if (core->flags & BCM43xx_COREFLAG_AVAILABLE) {
  2495. printk(KERN_WARNING PFX "Multiple V90 cores found.\n");
  2496. continue;
  2497. }
  2498. break;
  2499. case BCM43xx_COREID_PCMCIA:
  2500. core = &bcm->core_pcmcia;
  2501. if (core->flags & BCM43xx_COREFLAG_AVAILABLE) {
  2502. printk(KERN_WARNING PFX "Multiple PCMCIA cores found.\n");
  2503. continue;
  2504. }
  2505. break;
  2506. case BCM43xx_COREID_ETHERNET:
  2507. core = &bcm->core_ethernet;
  2508. if (core->flags & BCM43xx_COREFLAG_AVAILABLE) {
  2509. printk(KERN_WARNING PFX "Multiple Ethernet cores found.\n");
  2510. continue;
  2511. }
  2512. break;
  2513. case BCM43xx_COREID_80211:
  2514. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  2515. core = &(bcm->core_80211[i]);
  2516. if (!(core->flags & BCM43xx_COREFLAG_AVAILABLE))
  2517. break;
  2518. core = NULL;
  2519. }
  2520. if (!core) {
  2521. printk(KERN_WARNING PFX "More than %d cores of type 802.11 found.\n",
  2522. BCM43xx_MAX_80211_CORES);
  2523. continue;
  2524. }
  2525. if (i != 0) {
  2526. /* More than one 80211 core is only supported
  2527. * by special chips.
  2528. * There are chips with two 80211 cores, but with
  2529. * dangling pins on the second core. Be careful
  2530. * and ignore these cores here.
  2531. */
  2532. if (bcm->pci_dev->device != 0x4324) {
  2533. dprintk(KERN_INFO PFX "Ignoring additional 802.11 core.\n");
  2534. continue;
  2535. }
  2536. }
  2537. switch (core_rev) {
  2538. case 2:
  2539. case 4:
  2540. case 5:
  2541. case 6:
  2542. case 7:
  2543. case 9:
  2544. break;
  2545. default:
  2546. printk(KERN_ERR PFX "Error: Unsupported 80211 core revision %u\n",
  2547. core_rev);
  2548. err = -ENODEV;
  2549. goto out;
  2550. }
  2551. core->phy = &bcm->phy[i];
  2552. core->phy->antenna_diversity = 0xffff;
  2553. core->phy->savedpctlreg = 0xFFFF;
  2554. core->phy->minlowsig[0] = 0xFFFF;
  2555. core->phy->minlowsig[1] = 0xFFFF;
  2556. core->phy->minlowsigpos[0] = 0;
  2557. core->phy->minlowsigpos[1] = 0;
  2558. spin_lock_init(&core->phy->lock);
  2559. core->radio = &bcm->radio[i];
  2560. core->radio->interfmode = BCM43xx_RADIO_INTERFMODE_AUTOWLAN;
  2561. core->radio->channel = 0xFF;
  2562. core->radio->initial_channel = 0xFF;
  2563. core->radio->lofcal = 0xFFFF;
  2564. core->radio->initval = 0xFFFF;
  2565. core->radio->nrssi[0] = -1000;
  2566. core->radio->nrssi[1] = -1000;
  2567. core->dma = &bcm->dma[i];
  2568. core->pio = &bcm->pio[i];
  2569. break;
  2570. case BCM43xx_COREID_CHIPCOMMON:
  2571. printk(KERN_WARNING PFX "Multiple CHIPCOMMON cores found.\n");
  2572. break;
  2573. default:
  2574. printk(KERN_WARNING PFX "Unknown core found (ID 0x%x)\n", core_id);
  2575. }
  2576. if (core) {
  2577. core->flags |= BCM43xx_COREFLAG_AVAILABLE;
  2578. core->id = core_id;
  2579. core->rev = core_rev;
  2580. core->index = current_core;
  2581. }
  2582. }
  2583. if (!(bcm->core_80211[0].flags & BCM43xx_COREFLAG_AVAILABLE)) {
  2584. printk(KERN_ERR PFX "Error: No 80211 core found!\n");
  2585. err = -ENODEV;
  2586. goto out;
  2587. }
  2588. err = bcm43xx_switch_core(bcm, &bcm->core_80211[0]);
  2589. assert(err == 0);
  2590. out:
  2591. return err;
  2592. }
  2593. static void bcm43xx_gen_bssid(struct bcm43xx_private *bcm)
  2594. {
  2595. const u8 *mac = (const u8*)(bcm->net_dev->dev_addr);
  2596. u8 *bssid = bcm->ieee->bssid;
  2597. switch (bcm->ieee->iw_mode) {
  2598. case IW_MODE_ADHOC:
  2599. random_ether_addr(bssid);
  2600. break;
  2601. case IW_MODE_MASTER:
  2602. case IW_MODE_INFRA:
  2603. case IW_MODE_REPEAT:
  2604. case IW_MODE_SECOND:
  2605. case IW_MODE_MONITOR:
  2606. memcpy(bssid, mac, ETH_ALEN);
  2607. break;
  2608. default:
  2609. assert(0);
  2610. }
  2611. }
  2612. static void bcm43xx_rate_memory_write(struct bcm43xx_private *bcm,
  2613. u16 rate,
  2614. int is_ofdm)
  2615. {
  2616. u16 offset;
  2617. if (is_ofdm) {
  2618. offset = 0x480;
  2619. offset += (bcm43xx_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2620. }
  2621. else {
  2622. offset = 0x4C0;
  2623. offset += (bcm43xx_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2624. }
  2625. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, offset + 0x20,
  2626. bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, offset));
  2627. }
  2628. static void bcm43xx_rate_memory_init(struct bcm43xx_private *bcm)
  2629. {
  2630. switch (bcm->current_core->phy->type) {
  2631. case BCM43xx_PHYTYPE_A:
  2632. case BCM43xx_PHYTYPE_G:
  2633. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_6MB, 1);
  2634. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_12MB, 1);
  2635. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_18MB, 1);
  2636. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_24MB, 1);
  2637. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_36MB, 1);
  2638. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_48MB, 1);
  2639. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_54MB, 1);
  2640. case BCM43xx_PHYTYPE_B:
  2641. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_1MB, 0);
  2642. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_2MB, 0);
  2643. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_5MB, 0);
  2644. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_11MB, 0);
  2645. break;
  2646. default:
  2647. assert(0);
  2648. }
  2649. }
  2650. static void bcm43xx_wireless_core_cleanup(struct bcm43xx_private *bcm)
  2651. {
  2652. bcm43xx_chip_cleanup(bcm);
  2653. bcm43xx_pio_free(bcm);
  2654. bcm43xx_dma_free(bcm);
  2655. bcm->current_core->flags &= ~ BCM43xx_COREFLAG_INITIALIZED;
  2656. }
  2657. /* http://bcm-specs.sipsolutions.net/80211Init */
  2658. static int bcm43xx_wireless_core_init(struct bcm43xx_private *bcm)
  2659. {
  2660. u32 ucodeflags;
  2661. int err;
  2662. u32 sbimconfiglow;
  2663. u8 limit;
  2664. if (bcm->chip_rev < 5) {
  2665. sbimconfiglow = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMCONFIGLOW);
  2666. sbimconfiglow &= ~ BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_MASK;
  2667. sbimconfiglow &= ~ BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_MASK;
  2668. if (bcm->bustype == BCM43xx_BUSTYPE_PCI)
  2669. sbimconfiglow |= 0x32;
  2670. else if (bcm->bustype == BCM43xx_BUSTYPE_SB)
  2671. sbimconfiglow |= 0x53;
  2672. else
  2673. assert(0);
  2674. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMCONFIGLOW, sbimconfiglow);
  2675. }
  2676. bcm43xx_phy_calibrate(bcm);
  2677. err = bcm43xx_chip_init(bcm);
  2678. if (err)
  2679. goto out;
  2680. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0016, bcm->current_core->rev);
  2681. ucodeflags = bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, BCM43xx_UCODEFLAGS_OFFSET);
  2682. if (0 /*FIXME: which condition has to be used here? */)
  2683. ucodeflags |= 0x00000010;
  2684. /* HW decryption needs to be set now */
  2685. ucodeflags |= 0x40000000;
  2686. if (bcm->current_core->phy->type == BCM43xx_PHYTYPE_G) {
  2687. ucodeflags |= BCM43xx_UCODEFLAG_UNKBGPHY;
  2688. if (bcm->current_core->phy->rev == 1)
  2689. ucodeflags |= BCM43xx_UCODEFLAG_UNKGPHY;
  2690. if (bcm->sprom.boardflags & BCM43xx_BFL_PACTRL)
  2691. ucodeflags |= BCM43xx_UCODEFLAG_UNKPACTRL;
  2692. } else if (bcm->current_core->phy->type == BCM43xx_PHYTYPE_B) {
  2693. ucodeflags |= BCM43xx_UCODEFLAG_UNKBGPHY;
  2694. if ((bcm->current_core->phy->rev >= 2) &&
  2695. (bcm->current_core->radio->version == 0x2050))
  2696. ucodeflags &= ~BCM43xx_UCODEFLAG_UNKGPHY;
  2697. }
  2698. if (ucodeflags != bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED,
  2699. BCM43xx_UCODEFLAGS_OFFSET)) {
  2700. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED,
  2701. BCM43xx_UCODEFLAGS_OFFSET, ucodeflags);
  2702. }
  2703. /* Short/Long Retry Limit.
  2704. * The retry-limit is a 4-bit counter. Enforce this to avoid overflowing
  2705. * the chip-internal counter.
  2706. */
  2707. limit = limit_value(modparam_short_retry, 0, 0xF);
  2708. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0006, limit);
  2709. limit = limit_value(modparam_long_retry, 0, 0xF);
  2710. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0007, limit);
  2711. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0044, 3);
  2712. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0046, 2);
  2713. bcm43xx_rate_memory_init(bcm);
  2714. /* Minimum Contention Window */
  2715. if (bcm->current_core->phy->type == BCM43xx_PHYTYPE_B)
  2716. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0003, 0x0000001f);
  2717. else
  2718. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0003, 0x0000000f);
  2719. /* Maximum Contention Window */
  2720. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0004, 0x000003ff);
  2721. bcm43xx_gen_bssid(bcm);
  2722. bcm43xx_write_mac_bssid_templates(bcm);
  2723. if (bcm->current_core->rev >= 5)
  2724. bcm43xx_write16(bcm, 0x043C, 0x000C);
  2725. if (!bcm->pio_mode) {
  2726. err = bcm43xx_dma_init(bcm);
  2727. if (err)
  2728. goto err_chip_cleanup;
  2729. } else {
  2730. err = bcm43xx_pio_init(bcm);
  2731. if (err)
  2732. goto err_chip_cleanup;
  2733. }
  2734. bcm43xx_write16(bcm, 0x0612, 0x0050);
  2735. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0416, 0x0050);
  2736. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0414, 0x01F4);
  2737. bcm43xx_mac_enable(bcm);
  2738. bcm43xx_interrupt_enable(bcm, bcm->irq_savedstate);
  2739. bcm->current_core->flags |= BCM43xx_COREFLAG_INITIALIZED;
  2740. out:
  2741. return err;
  2742. err_chip_cleanup:
  2743. bcm43xx_chip_cleanup(bcm);
  2744. goto out;
  2745. }
  2746. static int bcm43xx_chipset_attach(struct bcm43xx_private *bcm)
  2747. {
  2748. int err;
  2749. u16 pci_status;
  2750. err = bcm43xx_pctl_set_crystal(bcm, 1);
  2751. if (err)
  2752. goto out;
  2753. bcm43xx_pci_read_config16(bcm, PCI_STATUS, &pci_status);
  2754. bcm43xx_pci_write_config16(bcm, PCI_STATUS, pci_status & ~PCI_STATUS_SIG_TARGET_ABORT);
  2755. out:
  2756. return err;
  2757. }
  2758. static void bcm43xx_chipset_detach(struct bcm43xx_private *bcm)
  2759. {
  2760. bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_SLOW);
  2761. bcm43xx_pctl_set_crystal(bcm, 0);
  2762. }
  2763. static inline void bcm43xx_pcicore_broadcast_value(struct bcm43xx_private *bcm,
  2764. u32 address,
  2765. u32 data)
  2766. {
  2767. bcm43xx_write32(bcm, BCM43xx_PCICORE_BCAST_ADDR, address);
  2768. bcm43xx_write32(bcm, BCM43xx_PCICORE_BCAST_DATA, data);
  2769. }
  2770. static int bcm43xx_pcicore_commit_settings(struct bcm43xx_private *bcm)
  2771. {
  2772. int err;
  2773. struct bcm43xx_coreinfo *old_core;
  2774. old_core = bcm->current_core;
  2775. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  2776. if (err)
  2777. goto out;
  2778. bcm43xx_pcicore_broadcast_value(bcm, 0xfd8, 0x00000000);
  2779. bcm43xx_switch_core(bcm, old_core);
  2780. assert(err == 0);
  2781. out:
  2782. return err;
  2783. }
  2784. /* Make an I/O Core usable. "core_mask" is the bitmask of the cores to enable.
  2785. * To enable core 0, pass a core_mask of 1<<0
  2786. */
  2787. static int bcm43xx_setup_backplane_pci_connection(struct bcm43xx_private *bcm,
  2788. u32 core_mask)
  2789. {
  2790. u32 backplane_flag_nr;
  2791. u32 value;
  2792. struct bcm43xx_coreinfo *old_core;
  2793. int err = 0;
  2794. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBTPSFLAG);
  2795. backplane_flag_nr = value & BCM43xx_BACKPLANE_FLAG_NR_MASK;
  2796. old_core = bcm->current_core;
  2797. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  2798. if (err)
  2799. goto out;
  2800. if (bcm->core_pci.rev < 6) {
  2801. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBINTVEC);
  2802. value |= (1 << backplane_flag_nr);
  2803. bcm43xx_write32(bcm, BCM43xx_CIR_SBINTVEC, value);
  2804. } else {
  2805. err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_ICR, &value);
  2806. if (err) {
  2807. printk(KERN_ERR PFX "Error: ICR setup failure!\n");
  2808. goto out_switch_back;
  2809. }
  2810. value |= core_mask << 8;
  2811. err = bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_ICR, value);
  2812. if (err) {
  2813. printk(KERN_ERR PFX "Error: ICR setup failure!\n");
  2814. goto out_switch_back;
  2815. }
  2816. }
  2817. value = bcm43xx_read32(bcm, BCM43xx_PCICORE_SBTOPCI2);
  2818. value |= BCM43xx_SBTOPCI2_PREFETCH | BCM43xx_SBTOPCI2_BURST;
  2819. bcm43xx_write32(bcm, BCM43xx_PCICORE_SBTOPCI2, value);
  2820. if (bcm->core_pci.rev < 5) {
  2821. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMCONFIGLOW);
  2822. value |= (2 << BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_SHIFT)
  2823. & BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_MASK;
  2824. value |= (3 << BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_SHIFT)
  2825. & BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_MASK;
  2826. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMCONFIGLOW, value);
  2827. err = bcm43xx_pcicore_commit_settings(bcm);
  2828. assert(err == 0);
  2829. }
  2830. out_switch_back:
  2831. err = bcm43xx_switch_core(bcm, old_core);
  2832. out:
  2833. return err;
  2834. }
  2835. static void bcm43xx_softmac_init(struct bcm43xx_private *bcm)
  2836. {
  2837. ieee80211softmac_start(bcm->net_dev);
  2838. }
  2839. static void bcm43xx_periodic_work0_handler(void *d)
  2840. {
  2841. struct bcm43xx_private *bcm = d;
  2842. unsigned long flags;
  2843. //TODO: unsigned int aci_average;
  2844. spin_lock_irqsave(&bcm->lock, flags);
  2845. if (bcm->current_core->phy->type == BCM43xx_PHYTYPE_G) {
  2846. //FIXME: aci_average = bcm43xx_update_aci_average(bcm);
  2847. if (bcm->current_core->radio->aci_enable && bcm->current_core->radio->aci_wlan_automatic) {
  2848. bcm43xx_mac_suspend(bcm);
  2849. if (!bcm->current_core->radio->aci_enable &&
  2850. 1 /*FIXME: We are not scanning? */) {
  2851. /*FIXME: First add bcm43xx_update_aci_average() before
  2852. * uncommenting this: */
  2853. //if (bcm43xx_radio_aci_scan)
  2854. // bcm43xx_radio_set_interference_mitigation(bcm,
  2855. // BCM43xx_RADIO_INTERFMODE_MANUALWLAN);
  2856. } else if (1/*FIXME*/) {
  2857. //if ((aci_average > 1000) && !(bcm43xx_radio_aci_scan(bcm)))
  2858. // bcm43xx_radio_set_interference_mitigation(bcm,
  2859. // BCM43xx_RADIO_INTERFMODE_MANUALWLAN);
  2860. }
  2861. bcm43xx_mac_enable(bcm);
  2862. } else if (bcm->current_core->radio->interfmode == BCM43xx_RADIO_INTERFMODE_NONWLAN) {
  2863. if (bcm->current_core->phy->rev == 1) {
  2864. //FIXME: implement rev1 workaround
  2865. }
  2866. }
  2867. }
  2868. bcm43xx_phy_xmitpower(bcm); //FIXME: unless scanning?
  2869. //TODO for APHY (temperature?)
  2870. if (likely(!bcm->shutting_down)) {
  2871. queue_delayed_work(bcm->workqueue, &bcm->periodic_work0,
  2872. BCM43xx_PERIODIC_0_DELAY);
  2873. }
  2874. spin_unlock_irqrestore(&bcm->lock, flags);
  2875. }
  2876. static void bcm43xx_periodic_work1_handler(void *d)
  2877. {
  2878. struct bcm43xx_private *bcm = d;
  2879. unsigned long flags;
  2880. spin_lock_irqsave(&bcm->lock, flags);
  2881. bcm43xx_phy_lo_mark_all_unused(bcm);
  2882. if (bcm->sprom.boardflags & BCM43xx_BFL_RSSI) {
  2883. bcm43xx_mac_suspend(bcm);
  2884. bcm43xx_calc_nrssi_slope(bcm);
  2885. bcm43xx_mac_enable(bcm);
  2886. }
  2887. if (likely(!bcm->shutting_down)) {
  2888. queue_delayed_work(bcm->workqueue, &bcm->periodic_work1,
  2889. BCM43xx_PERIODIC_1_DELAY);
  2890. }
  2891. spin_unlock_irqrestore(&bcm->lock, flags);
  2892. }
  2893. static void bcm43xx_periodic_work2_handler(void *d)
  2894. {
  2895. struct bcm43xx_private *bcm = d;
  2896. unsigned long flags;
  2897. spin_lock_irqsave(&bcm->lock, flags);
  2898. assert(bcm->current_core->phy->type == BCM43xx_PHYTYPE_G);
  2899. assert(bcm->current_core->phy->rev >= 2);
  2900. bcm43xx_mac_suspend(bcm);
  2901. bcm43xx_phy_lo_g_measure(bcm);
  2902. bcm43xx_mac_enable(bcm);
  2903. if (likely(!bcm->shutting_down)) {
  2904. queue_delayed_work(bcm->workqueue, &bcm->periodic_work2,
  2905. BCM43xx_PERIODIC_2_DELAY);
  2906. }
  2907. spin_unlock_irqrestore(&bcm->lock, flags);
  2908. }
  2909. static void bcm43xx_periodic_work3_handler(void *d)
  2910. {
  2911. struct bcm43xx_private *bcm = d;
  2912. unsigned long flags;
  2913. spin_lock_irqsave(&bcm->lock, flags);
  2914. /* Update device statistics. */
  2915. bcm43xx_calculate_link_quality(bcm);
  2916. if (likely(!bcm->shutting_down)) {
  2917. queue_delayed_work(bcm->workqueue, &bcm->periodic_work3,
  2918. BCM43xx_PERIODIC_3_DELAY);
  2919. }
  2920. spin_unlock_irqrestore(&bcm->lock, flags);
  2921. }
  2922. /* Delete all periodic tasks and make
  2923. * sure they are not running any longer
  2924. */
  2925. static void bcm43xx_periodic_tasks_delete(struct bcm43xx_private *bcm)
  2926. {
  2927. cancel_delayed_work(&bcm->periodic_work0);
  2928. cancel_delayed_work(&bcm->periodic_work1);
  2929. cancel_delayed_work(&bcm->periodic_work2);
  2930. cancel_delayed_work(&bcm->periodic_work3);
  2931. flush_workqueue(bcm->workqueue);
  2932. }
  2933. /* Setup all periodic tasks. */
  2934. static void bcm43xx_periodic_tasks_setup(struct bcm43xx_private *bcm)
  2935. {
  2936. INIT_WORK(&bcm->periodic_work0, bcm43xx_periodic_work0_handler, bcm);
  2937. INIT_WORK(&bcm->periodic_work1, bcm43xx_periodic_work1_handler, bcm);
  2938. INIT_WORK(&bcm->periodic_work2, bcm43xx_periodic_work2_handler, bcm);
  2939. INIT_WORK(&bcm->periodic_work3, bcm43xx_periodic_work3_handler, bcm);
  2940. /* Periodic task 0: Delay ~15sec */
  2941. queue_delayed_work(bcm->workqueue, &bcm->periodic_work0,
  2942. BCM43xx_PERIODIC_0_DELAY);
  2943. /* Periodic task 1: Delay ~60sec */
  2944. queue_delayed_work(bcm->workqueue, &bcm->periodic_work1,
  2945. BCM43xx_PERIODIC_1_DELAY);
  2946. /* Periodic task 2: Delay ~120sec */
  2947. if (bcm->current_core->phy->type == BCM43xx_PHYTYPE_G &&
  2948. bcm->current_core->phy->rev >= 2) {
  2949. queue_delayed_work(bcm->workqueue, &bcm->periodic_work2,
  2950. BCM43xx_PERIODIC_2_DELAY);
  2951. }
  2952. /* Periodic task 3: Delay ~30sec */
  2953. queue_delayed_work(bcm->workqueue, &bcm->periodic_work3,
  2954. BCM43xx_PERIODIC_3_DELAY);
  2955. }
  2956. static void bcm43xx_security_init(struct bcm43xx_private *bcm)
  2957. {
  2958. bcm->security_offset = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
  2959. 0x0056) * 2;
  2960. bcm43xx_clear_keys(bcm);
  2961. }
  2962. /* This is the opposite of bcm43xx_init_board() */
  2963. static void bcm43xx_free_board(struct bcm43xx_private *bcm)
  2964. {
  2965. int i, err;
  2966. unsigned long flags;
  2967. spin_lock_irqsave(&bcm->lock, flags);
  2968. bcm->initialized = 0;
  2969. bcm->shutting_down = 1;
  2970. spin_unlock_irqrestore(&bcm->lock, flags);
  2971. bcm43xx_periodic_tasks_delete(bcm);
  2972. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  2973. if (!(bcm->core_80211[i].flags & BCM43xx_COREFLAG_AVAILABLE))
  2974. continue;
  2975. if (!(bcm->core_80211[i].flags & BCM43xx_COREFLAG_INITIALIZED))
  2976. continue;
  2977. err = bcm43xx_switch_core(bcm, &bcm->core_80211[i]);
  2978. assert(err == 0);
  2979. bcm43xx_wireless_core_cleanup(bcm);
  2980. }
  2981. bcm43xx_pctl_set_crystal(bcm, 0);
  2982. spin_lock_irqsave(&bcm->lock, flags);
  2983. bcm->shutting_down = 0;
  2984. spin_unlock_irqrestore(&bcm->lock, flags);
  2985. }
  2986. static int bcm43xx_init_board(struct bcm43xx_private *bcm)
  2987. {
  2988. int i, err;
  2989. int num_80211_cores;
  2990. int connect_phy;
  2991. unsigned long flags;
  2992. might_sleep();
  2993. spin_lock_irqsave(&bcm->lock, flags);
  2994. bcm->initialized = 0;
  2995. bcm->shutting_down = 0;
  2996. spin_unlock_irqrestore(&bcm->lock, flags);
  2997. err = bcm43xx_pctl_set_crystal(bcm, 1);
  2998. if (err)
  2999. goto out;
  3000. err = bcm43xx_pctl_init(bcm);
  3001. if (err)
  3002. goto err_crystal_off;
  3003. err = bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_FAST);
  3004. if (err)
  3005. goto err_crystal_off;
  3006. tasklet_enable(&bcm->isr_tasklet);
  3007. num_80211_cores = bcm43xx_num_80211_cores(bcm);
  3008. for (i = 0; i < num_80211_cores; i++) {
  3009. err = bcm43xx_switch_core(bcm, &bcm->core_80211[i]);
  3010. assert(err != -ENODEV);
  3011. if (err)
  3012. goto err_80211_unwind;
  3013. /* Enable the selected wireless core.
  3014. * Connect PHY only on the first core.
  3015. */
  3016. if (!bcm43xx_core_enabled(bcm)) {
  3017. if (num_80211_cores == 1) {
  3018. connect_phy = bcm->current_core->phy->connected;
  3019. } else {
  3020. if (i == 0)
  3021. connect_phy = 1;
  3022. else
  3023. connect_phy = 0;
  3024. }
  3025. bcm43xx_wireless_core_reset(bcm, connect_phy);
  3026. }
  3027. if (i != 0)
  3028. bcm43xx_wireless_core_mark_inactive(bcm, &bcm->core_80211[0]);
  3029. err = bcm43xx_wireless_core_init(bcm);
  3030. if (err)
  3031. goto err_80211_unwind;
  3032. if (i != 0) {
  3033. bcm43xx_mac_suspend(bcm);
  3034. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  3035. bcm43xx_radio_turn_off(bcm);
  3036. }
  3037. }
  3038. bcm->active_80211_core = &bcm->core_80211[0];
  3039. if (num_80211_cores >= 2) {
  3040. bcm43xx_switch_core(bcm, &bcm->core_80211[0]);
  3041. bcm43xx_mac_enable(bcm);
  3042. }
  3043. bcm43xx_macfilter_clear(bcm, BCM43xx_MACFILTER_ASSOC);
  3044. bcm43xx_macfilter_set(bcm, BCM43xx_MACFILTER_SELF, (u8 *)(bcm->net_dev->dev_addr));
  3045. dprintk(KERN_INFO PFX "80211 cores initialized\n");
  3046. bcm43xx_security_init(bcm);
  3047. bcm43xx_softmac_init(bcm);
  3048. bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_DYNAMIC);
  3049. spin_lock_irqsave(&bcm->lock, flags);
  3050. bcm->initialized = 1;
  3051. spin_unlock_irqrestore(&bcm->lock, flags);
  3052. if (bcm->current_core->radio->initial_channel != 0xFF) {
  3053. bcm43xx_mac_suspend(bcm);
  3054. bcm43xx_radio_selectchannel(bcm, bcm->current_core->radio->initial_channel, 0);
  3055. bcm43xx_mac_enable(bcm);
  3056. }
  3057. bcm43xx_periodic_tasks_setup(bcm);
  3058. assert(err == 0);
  3059. out:
  3060. return err;
  3061. err_80211_unwind:
  3062. tasklet_disable(&bcm->isr_tasklet);
  3063. /* unwind all 80211 initialization */
  3064. for (i = 0; i < num_80211_cores; i++) {
  3065. if (!(bcm->core_80211[i].flags & BCM43xx_COREFLAG_INITIALIZED))
  3066. continue;
  3067. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  3068. bcm43xx_wireless_core_cleanup(bcm);
  3069. }
  3070. err_crystal_off:
  3071. bcm43xx_pctl_set_crystal(bcm, 0);
  3072. goto out;
  3073. }
  3074. static void bcm43xx_detach_board(struct bcm43xx_private *bcm)
  3075. {
  3076. struct pci_dev *pci_dev = bcm->pci_dev;
  3077. int i;
  3078. bcm43xx_chipset_detach(bcm);
  3079. /* Do _not_ access the chip, after it is detached. */
  3080. iounmap(bcm->mmio_addr);
  3081. pci_release_regions(pci_dev);
  3082. pci_disable_device(pci_dev);
  3083. /* Free allocated structures/fields */
  3084. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  3085. kfree(bcm->phy[i]._lo_pairs);
  3086. if (bcm->phy[i].dyn_tssi_tbl)
  3087. kfree(bcm->phy[i].tssi2dbm);
  3088. }
  3089. }
  3090. static int bcm43xx_read_phyinfo(struct bcm43xx_private *bcm)
  3091. {
  3092. u16 value;
  3093. u8 phy_version;
  3094. u8 phy_type;
  3095. u8 phy_rev;
  3096. int phy_rev_ok = 1;
  3097. void *p;
  3098. value = bcm43xx_read16(bcm, BCM43xx_MMIO_PHY_VER);
  3099. phy_version = (value & 0xF000) >> 12;
  3100. phy_type = (value & 0x0F00) >> 8;
  3101. phy_rev = (value & 0x000F);
  3102. dprintk(KERN_INFO PFX "Detected PHY: Version: %x, Type %x, Revision %x\n",
  3103. phy_version, phy_type, phy_rev);
  3104. switch (phy_type) {
  3105. case BCM43xx_PHYTYPE_A:
  3106. if (phy_rev >= 4)
  3107. phy_rev_ok = 0;
  3108. /*FIXME: We need to switch the ieee->modulation, etc.. flags,
  3109. * if we switch 80211 cores after init is done.
  3110. * As we do not implement on the fly switching between
  3111. * wireless cores, I will leave this as a future task.
  3112. */
  3113. bcm->ieee->modulation = IEEE80211_OFDM_MODULATION;
  3114. bcm->ieee->mode = IEEE_A;
  3115. bcm->ieee->freq_band = IEEE80211_52GHZ_BAND |
  3116. IEEE80211_24GHZ_BAND;
  3117. break;
  3118. case BCM43xx_PHYTYPE_B:
  3119. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6 && phy_rev != 7)
  3120. phy_rev_ok = 0;
  3121. bcm->ieee->modulation = IEEE80211_CCK_MODULATION;
  3122. bcm->ieee->mode = IEEE_B;
  3123. bcm->ieee->freq_band = IEEE80211_24GHZ_BAND;
  3124. break;
  3125. case BCM43xx_PHYTYPE_G:
  3126. if (phy_rev > 7)
  3127. phy_rev_ok = 0;
  3128. bcm->ieee->modulation = IEEE80211_OFDM_MODULATION |
  3129. IEEE80211_CCK_MODULATION;
  3130. bcm->ieee->mode = IEEE_G;
  3131. bcm->ieee->freq_band = IEEE80211_24GHZ_BAND;
  3132. break;
  3133. default:
  3134. printk(KERN_ERR PFX "Error: Unknown PHY Type %x\n",
  3135. phy_type);
  3136. return -ENODEV;
  3137. };
  3138. if (!phy_rev_ok) {
  3139. printk(KERN_WARNING PFX "Invalid PHY Revision %x\n",
  3140. phy_rev);
  3141. }
  3142. bcm->current_core->phy->version = phy_version;
  3143. bcm->current_core->phy->type = phy_type;
  3144. bcm->current_core->phy->rev = phy_rev;
  3145. if ((phy_type == BCM43xx_PHYTYPE_B) || (phy_type == BCM43xx_PHYTYPE_G)) {
  3146. p = kzalloc(sizeof(struct bcm43xx_lopair) * BCM43xx_LO_COUNT,
  3147. GFP_KERNEL);
  3148. if (!p)
  3149. return -ENOMEM;
  3150. bcm->current_core->phy->_lo_pairs = p;
  3151. }
  3152. return 0;
  3153. }
  3154. static int bcm43xx_attach_board(struct bcm43xx_private *bcm)
  3155. {
  3156. struct pci_dev *pci_dev = bcm->pci_dev;
  3157. struct net_device *net_dev = bcm->net_dev;
  3158. int err;
  3159. int i;
  3160. void __iomem *ioaddr;
  3161. unsigned long mmio_start, mmio_end, mmio_flags, mmio_len;
  3162. int num_80211_cores;
  3163. u32 coremask;
  3164. err = pci_enable_device(pci_dev);
  3165. if (err) {
  3166. printk(KERN_ERR PFX "unable to wake up pci device (%i)\n", err);
  3167. err = -ENODEV;
  3168. goto out;
  3169. }
  3170. mmio_start = pci_resource_start(pci_dev, 0);
  3171. mmio_end = pci_resource_end(pci_dev, 0);
  3172. mmio_flags = pci_resource_flags(pci_dev, 0);
  3173. mmio_len = pci_resource_len(pci_dev, 0);
  3174. /* make sure PCI base addr is MMIO */
  3175. if (!(mmio_flags & IORESOURCE_MEM)) {
  3176. printk(KERN_ERR PFX
  3177. "%s, region #0 not an MMIO resource, aborting\n",
  3178. pci_name(pci_dev));
  3179. err = -ENODEV;
  3180. goto err_pci_disable;
  3181. }
  3182. //FIXME: Why is this check disabled for BCM947XX? What is the IO_SIZE there?
  3183. #ifndef CONFIG_BCM947XX
  3184. if (mmio_len != BCM43xx_IO_SIZE) {
  3185. printk(KERN_ERR PFX
  3186. "%s: invalid PCI mem region size(s), aborting\n",
  3187. pci_name(pci_dev));
  3188. err = -ENODEV;
  3189. goto err_pci_disable;
  3190. }
  3191. #endif
  3192. err = pci_request_regions(pci_dev, KBUILD_MODNAME);
  3193. if (err) {
  3194. printk(KERN_ERR PFX
  3195. "could not access PCI resources (%i)\n", err);
  3196. goto err_pci_disable;
  3197. }
  3198. /* enable PCI bus-mastering */
  3199. pci_set_master(pci_dev);
  3200. /* ioremap MMIO region */
  3201. ioaddr = ioremap(mmio_start, mmio_len);
  3202. if (!ioaddr) {
  3203. printk(KERN_ERR PFX "%s: cannot remap MMIO, aborting\n",
  3204. pci_name(pci_dev));
  3205. err = -EIO;
  3206. goto err_pci_release;
  3207. }
  3208. net_dev->base_addr = (unsigned long)ioaddr;
  3209. bcm->mmio_addr = ioaddr;
  3210. bcm->mmio_len = mmio_len;
  3211. bcm43xx_pci_read_config16(bcm, PCI_SUBSYSTEM_VENDOR_ID,
  3212. &bcm->board_vendor);
  3213. bcm43xx_pci_read_config16(bcm, PCI_SUBSYSTEM_ID,
  3214. &bcm->board_type);
  3215. bcm43xx_pci_read_config16(bcm, PCI_REVISION_ID,
  3216. &bcm->board_revision);
  3217. err = bcm43xx_chipset_attach(bcm);
  3218. if (err)
  3219. goto err_iounmap;
  3220. err = bcm43xx_pctl_init(bcm);
  3221. if (err)
  3222. goto err_chipset_detach;
  3223. err = bcm43xx_probe_cores(bcm);
  3224. if (err)
  3225. goto err_chipset_detach;
  3226. num_80211_cores = bcm43xx_num_80211_cores(bcm);
  3227. /* Attach all IO cores to the backplane. */
  3228. coremask = 0;
  3229. for (i = 0; i < num_80211_cores; i++)
  3230. coremask |= (1 << bcm->core_80211[i].index);
  3231. //FIXME: Also attach some non80211 cores?
  3232. err = bcm43xx_setup_backplane_pci_connection(bcm, coremask);
  3233. if (err) {
  3234. printk(KERN_ERR PFX "Backplane->PCI connection failed!\n");
  3235. goto err_chipset_detach;
  3236. }
  3237. err = bcm43xx_read_sprom(bcm);
  3238. if (err)
  3239. goto err_chipset_detach;
  3240. err = bcm43xx_leds_init(bcm);
  3241. if (err)
  3242. goto err_chipset_detach;
  3243. for (i = 0; i < num_80211_cores; i++) {
  3244. err = bcm43xx_switch_core(bcm, &bcm->core_80211[i]);
  3245. assert(err != -ENODEV);
  3246. if (err)
  3247. goto err_80211_unwind;
  3248. /* Enable the selected wireless core.
  3249. * Connect PHY only on the first core.
  3250. */
  3251. bcm43xx_wireless_core_reset(bcm, (i == 0));
  3252. err = bcm43xx_read_phyinfo(bcm);
  3253. if (err && (i == 0))
  3254. goto err_80211_unwind;
  3255. err = bcm43xx_read_radioinfo(bcm);
  3256. if (err && (i == 0))
  3257. goto err_80211_unwind;
  3258. err = bcm43xx_validate_chip(bcm);
  3259. if (err && (i == 0))
  3260. goto err_80211_unwind;
  3261. bcm43xx_radio_turn_off(bcm);
  3262. err = bcm43xx_phy_init_tssi2dbm_table(bcm);
  3263. if (err)
  3264. goto err_80211_unwind;
  3265. bcm43xx_wireless_core_disable(bcm);
  3266. }
  3267. bcm43xx_pctl_set_crystal(bcm, 0);
  3268. /* Set the MAC address in the networking subsystem */
  3269. if (bcm->current_core->phy->type == BCM43xx_PHYTYPE_A)
  3270. memcpy(bcm->net_dev->dev_addr, bcm->sprom.et1macaddr, 6);
  3271. else
  3272. memcpy(bcm->net_dev->dev_addr, bcm->sprom.il0macaddr, 6);
  3273. bcm43xx_geo_init(bcm);
  3274. snprintf(bcm->nick, IW_ESSID_MAX_SIZE,
  3275. "Broadcom %04X", bcm->chip_id);
  3276. assert(err == 0);
  3277. out:
  3278. return err;
  3279. err_80211_unwind:
  3280. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  3281. kfree(bcm->phy[i]._lo_pairs);
  3282. if (bcm->phy[i].dyn_tssi_tbl)
  3283. kfree(bcm->phy[i].tssi2dbm);
  3284. }
  3285. err_chipset_detach:
  3286. bcm43xx_chipset_detach(bcm);
  3287. err_iounmap:
  3288. iounmap(bcm->mmio_addr);
  3289. err_pci_release:
  3290. pci_release_regions(pci_dev);
  3291. err_pci_disable:
  3292. pci_disable_device(pci_dev);
  3293. goto out;
  3294. }
  3295. static inline
  3296. s8 bcm43xx_rssi_postprocess(struct bcm43xx_private *bcm, u8 in_rssi,
  3297. int ofdm, int adjust_2053, int adjust_2050)
  3298. {
  3299. s32 tmp;
  3300. switch (bcm->current_core->radio->version) {
  3301. case 0x2050:
  3302. if (ofdm) {
  3303. tmp = in_rssi;
  3304. if (tmp > 127)
  3305. tmp -= 256;
  3306. tmp *= 73;
  3307. tmp /= 64;
  3308. if (adjust_2050)
  3309. tmp += 25;
  3310. else
  3311. tmp -= 3;
  3312. } else {
  3313. if (bcm->sprom.boardflags & BCM43xx_BFL_RSSI) {
  3314. if (in_rssi > 63)
  3315. in_rssi = 63;
  3316. tmp = bcm->current_core->radio->nrssi_lt[in_rssi];
  3317. tmp = 31 - tmp;
  3318. tmp *= -131;
  3319. tmp /= 128;
  3320. tmp -= 57;
  3321. } else {
  3322. tmp = in_rssi;
  3323. tmp = 31 - tmp;
  3324. tmp *= -149;
  3325. tmp /= 128;
  3326. tmp -= 68;
  3327. }
  3328. if (bcm->current_core->phy->type == BCM43xx_PHYTYPE_G &&
  3329. adjust_2050)
  3330. tmp += 25;
  3331. }
  3332. break;
  3333. case 0x2060:
  3334. if (in_rssi > 127)
  3335. tmp = in_rssi - 256;
  3336. else
  3337. tmp = in_rssi;
  3338. break;
  3339. default:
  3340. tmp = in_rssi;
  3341. tmp -= 11;
  3342. tmp *= 103;
  3343. tmp /= 64;
  3344. if (adjust_2053)
  3345. tmp -= 109;
  3346. else
  3347. tmp -= 83;
  3348. }
  3349. return (s8)tmp;
  3350. }
  3351. static inline
  3352. s8 bcm43xx_rssinoise_postprocess(struct bcm43xx_private *bcm, u8 in_rssi)
  3353. {
  3354. s8 ret;
  3355. if (bcm->current_core->phy->type == BCM43xx_PHYTYPE_A) {
  3356. //TODO: Incomplete specs.
  3357. ret = 0;
  3358. } else
  3359. ret = bcm43xx_rssi_postprocess(bcm, in_rssi, 0, 1, 1);
  3360. return ret;
  3361. }
  3362. static inline
  3363. int bcm43xx_rx_packet(struct bcm43xx_private *bcm,
  3364. struct sk_buff *skb,
  3365. struct ieee80211_rx_stats *stats)
  3366. {
  3367. int err;
  3368. err = ieee80211_rx(bcm->ieee, skb, stats);
  3369. if (unlikely(err == 0))
  3370. return -EINVAL;
  3371. return 0;
  3372. }
  3373. int fastcall bcm43xx_rx(struct bcm43xx_private *bcm,
  3374. struct sk_buff *skb,
  3375. struct bcm43xx_rxhdr *rxhdr)
  3376. {
  3377. struct bcm43xx_plcp_hdr4 *plcp;
  3378. struct ieee80211_rx_stats stats;
  3379. struct ieee80211_hdr_4addr *wlhdr;
  3380. u16 frame_ctl;
  3381. int is_packet_for_us = 0;
  3382. int err = -EINVAL;
  3383. const u16 rxflags1 = le16_to_cpu(rxhdr->flags1);
  3384. const u16 rxflags2 = le16_to_cpu(rxhdr->flags2);
  3385. const u16 rxflags3 = le16_to_cpu(rxhdr->flags3);
  3386. const int is_ofdm = !!(rxflags1 & BCM43xx_RXHDR_FLAGS1_OFDM);
  3387. if (rxflags2 & BCM43xx_RXHDR_FLAGS2_TYPE2FRAME) {
  3388. plcp = (struct bcm43xx_plcp_hdr4 *)(skb->data + 2);
  3389. /* Skip two unknown bytes and the PLCP header. */
  3390. skb_pull(skb, 2 + sizeof(struct bcm43xx_plcp_hdr6));
  3391. } else {
  3392. plcp = (struct bcm43xx_plcp_hdr4 *)(skb->data);
  3393. /* Skip the PLCP header. */
  3394. skb_pull(skb, sizeof(struct bcm43xx_plcp_hdr6));
  3395. }
  3396. /* The SKB contains the PAYLOAD (wireless header + data)
  3397. * at this point. The FCS at the end is stripped.
  3398. */
  3399. memset(&stats, 0, sizeof(stats));
  3400. stats.mac_time = le16_to_cpu(rxhdr->mactime);
  3401. stats.rssi = bcm43xx_rssi_postprocess(bcm, rxhdr->rssi, is_ofdm,
  3402. !!(rxflags1 & BCM43xx_RXHDR_FLAGS1_2053RSSIADJ),
  3403. !!(rxflags3 & BCM43xx_RXHDR_FLAGS3_2050RSSIADJ));
  3404. stats.signal = rxhdr->signal_quality; //FIXME
  3405. //TODO stats.noise =
  3406. stats.rate = bcm43xx_plcp_get_bitrate(plcp, is_ofdm);
  3407. //printk("RX ofdm %d, rate == %u\n", is_ofdm, stats.rate);
  3408. stats.received_channel = bcm->current_core->radio->channel;
  3409. //TODO stats.control =
  3410. stats.mask = IEEE80211_STATMASK_SIGNAL |
  3411. //TODO IEEE80211_STATMASK_NOISE |
  3412. IEEE80211_STATMASK_RATE |
  3413. IEEE80211_STATMASK_RSSI;
  3414. if (bcm->current_core->phy->type == BCM43xx_PHYTYPE_A)
  3415. stats.freq = IEEE80211_52GHZ_BAND;
  3416. else
  3417. stats.freq = IEEE80211_24GHZ_BAND;
  3418. stats.len = skb->len;
  3419. bcm->stats.last_rx = jiffies;
  3420. if (bcm->ieee->iw_mode == IW_MODE_MONITOR)
  3421. return bcm43xx_rx_packet(bcm, skb, &stats);
  3422. wlhdr = (struct ieee80211_hdr_4addr *)(skb->data);
  3423. switch (bcm->ieee->iw_mode) {
  3424. case IW_MODE_ADHOC:
  3425. if (memcmp(wlhdr->addr1, bcm->net_dev->dev_addr, ETH_ALEN) == 0 ||
  3426. memcmp(wlhdr->addr3, bcm->ieee->bssid, ETH_ALEN) == 0 ||
  3427. is_broadcast_ether_addr(wlhdr->addr1) ||
  3428. is_multicast_ether_addr(wlhdr->addr1) ||
  3429. bcm->net_dev->flags & IFF_PROMISC)
  3430. is_packet_for_us = 1;
  3431. break;
  3432. case IW_MODE_INFRA:
  3433. default:
  3434. /* When receiving multicast or broadcast packets, filter out
  3435. the packets we send ourself; we shouldn't see those */
  3436. if (memcmp(wlhdr->addr3, bcm->ieee->bssid, ETH_ALEN) == 0 ||
  3437. memcmp(wlhdr->addr1, bcm->net_dev->dev_addr, ETH_ALEN) == 0 ||
  3438. (memcmp(wlhdr->addr3, bcm->net_dev->dev_addr, ETH_ALEN) &&
  3439. (is_broadcast_ether_addr(wlhdr->addr1) ||
  3440. is_multicast_ether_addr(wlhdr->addr1) ||
  3441. bcm->net_dev->flags & IFF_PROMISC)))
  3442. is_packet_for_us = 1;
  3443. break;
  3444. }
  3445. frame_ctl = le16_to_cpu(wlhdr->frame_ctl);
  3446. if ((frame_ctl & IEEE80211_FCTL_PROTECTED) && !bcm->ieee->host_decrypt) {
  3447. frame_ctl &= ~IEEE80211_FCTL_PROTECTED;
  3448. wlhdr->frame_ctl = cpu_to_le16(frame_ctl);
  3449. /* trim IV and ICV */
  3450. /* FIXME: this must be done only for WEP encrypted packets */
  3451. if (skb->len < 32) {
  3452. dprintkl(KERN_ERR PFX "RX packet dropped (PROTECTED flag "
  3453. "set and length < 32)\n");
  3454. return -EINVAL;
  3455. } else {
  3456. memmove(skb->data + 4, skb->data, 24);
  3457. skb_pull(skb, 4);
  3458. skb_trim(skb, skb->len - 4);
  3459. stats.len -= 8;
  3460. }
  3461. wlhdr = (struct ieee80211_hdr_4addr *)(skb->data);
  3462. }
  3463. switch (WLAN_FC_GET_TYPE(frame_ctl)) {
  3464. case IEEE80211_FTYPE_MGMT:
  3465. ieee80211_rx_mgt(bcm->ieee, wlhdr, &stats);
  3466. break;
  3467. case IEEE80211_FTYPE_DATA:
  3468. if (is_packet_for_us)
  3469. err = bcm43xx_rx_packet(bcm, skb, &stats);
  3470. break;
  3471. case IEEE80211_FTYPE_CTL:
  3472. break;
  3473. default:
  3474. assert(0);
  3475. return -EINVAL;
  3476. }
  3477. return err;
  3478. }
  3479. /* Do the Hardware IO operations to send the txb */
  3480. static inline int bcm43xx_tx(struct bcm43xx_private *bcm,
  3481. struct ieee80211_txb *txb)
  3482. {
  3483. int err = -ENODEV;
  3484. if (bcm->pio_mode)
  3485. err = bcm43xx_pio_transfer_txb(bcm, txb);
  3486. else
  3487. err = bcm43xx_dma_tx(bcm, txb);
  3488. return err;
  3489. }
  3490. static void bcm43xx_ieee80211_set_chan(struct net_device *net_dev,
  3491. u8 channel)
  3492. {
  3493. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3494. unsigned long flags;
  3495. spin_lock_irqsave(&bcm->lock, flags);
  3496. bcm43xx_mac_suspend(bcm);
  3497. bcm43xx_radio_selectchannel(bcm, channel, 0);
  3498. bcm43xx_mac_enable(bcm);
  3499. spin_unlock_irqrestore(&bcm->lock, flags);
  3500. }
  3501. /* set_security() callback in struct ieee80211_device */
  3502. static void bcm43xx_ieee80211_set_security(struct net_device *net_dev,
  3503. struct ieee80211_security *sec)
  3504. {
  3505. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3506. struct ieee80211_security *secinfo = &bcm->ieee->sec;
  3507. unsigned long flags;
  3508. int keyidx;
  3509. dprintk(KERN_INFO PFX "set security called\n");
  3510. spin_lock_irqsave(&bcm->lock, flags);
  3511. for (keyidx = 0; keyidx<WEP_KEYS; keyidx++)
  3512. if (sec->flags & (1<<keyidx)) {
  3513. secinfo->encode_alg[keyidx] = sec->encode_alg[keyidx];
  3514. secinfo->key_sizes[keyidx] = sec->key_sizes[keyidx];
  3515. memcpy(secinfo->keys[keyidx], sec->keys[keyidx], SCM_KEY_LEN);
  3516. }
  3517. if (sec->flags & SEC_ACTIVE_KEY) {
  3518. secinfo->active_key = sec->active_key;
  3519. dprintk(KERN_INFO PFX " .active_key = %d\n", sec->active_key);
  3520. }
  3521. if (sec->flags & SEC_UNICAST_GROUP) {
  3522. secinfo->unicast_uses_group = sec->unicast_uses_group;
  3523. dprintk(KERN_INFO PFX " .unicast_uses_group = %d\n", sec->unicast_uses_group);
  3524. }
  3525. if (sec->flags & SEC_LEVEL) {
  3526. secinfo->level = sec->level;
  3527. dprintk(KERN_INFO PFX " .level = %d\n", sec->level);
  3528. }
  3529. if (sec->flags & SEC_ENABLED) {
  3530. secinfo->enabled = sec->enabled;
  3531. dprintk(KERN_INFO PFX " .enabled = %d\n", sec->enabled);
  3532. }
  3533. if (sec->flags & SEC_ENCRYPT) {
  3534. secinfo->encrypt = sec->encrypt;
  3535. dprintk(KERN_INFO PFX " .encrypt = %d\n", sec->encrypt);
  3536. }
  3537. if (bcm->initialized && !bcm->ieee->host_encrypt) {
  3538. if (secinfo->enabled) {
  3539. /* upload WEP keys to hardware */
  3540. char null_address[6] = { 0 };
  3541. u8 algorithm = 0;
  3542. for (keyidx = 0; keyidx<WEP_KEYS; keyidx++) {
  3543. if (!(sec->flags & (1<<keyidx)))
  3544. continue;
  3545. switch (sec->encode_alg[keyidx]) {
  3546. case SEC_ALG_NONE: algorithm = BCM43xx_SEC_ALGO_NONE; break;
  3547. case SEC_ALG_WEP:
  3548. algorithm = BCM43xx_SEC_ALGO_WEP;
  3549. if (secinfo->key_sizes[keyidx] == 13)
  3550. algorithm = BCM43xx_SEC_ALGO_WEP104;
  3551. break;
  3552. case SEC_ALG_TKIP:
  3553. FIXME();
  3554. algorithm = BCM43xx_SEC_ALGO_TKIP;
  3555. break;
  3556. case SEC_ALG_CCMP:
  3557. FIXME();
  3558. algorithm = BCM43xx_SEC_ALGO_AES;
  3559. break;
  3560. default:
  3561. assert(0);
  3562. break;
  3563. }
  3564. bcm43xx_key_write(bcm, keyidx, algorithm, sec->keys[keyidx], secinfo->key_sizes[keyidx], &null_address[0]);
  3565. bcm->key[keyidx].enabled = 1;
  3566. bcm->key[keyidx].algorithm = algorithm;
  3567. }
  3568. } else
  3569. bcm43xx_clear_keys(bcm);
  3570. }
  3571. spin_unlock_irqrestore(&bcm->lock, flags);
  3572. }
  3573. /* hard_start_xmit() callback in struct ieee80211_device */
  3574. static int bcm43xx_ieee80211_hard_start_xmit(struct ieee80211_txb *txb,
  3575. struct net_device *net_dev,
  3576. int pri)
  3577. {
  3578. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3579. int err = -ENODEV;
  3580. unsigned long flags;
  3581. spin_lock_irqsave(&bcm->lock, flags);
  3582. if (likely(bcm->initialized))
  3583. err = bcm43xx_tx(bcm, txb);
  3584. spin_unlock_irqrestore(&bcm->lock, flags);
  3585. return err;
  3586. }
  3587. static struct net_device_stats * bcm43xx_net_get_stats(struct net_device *net_dev)
  3588. {
  3589. return &(bcm43xx_priv(net_dev)->ieee->stats);
  3590. }
  3591. static void bcm43xx_net_tx_timeout(struct net_device *net_dev)
  3592. {
  3593. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3594. bcm43xx_controller_restart(bcm, "TX timeout");
  3595. }
  3596. #ifdef CONFIG_NET_POLL_CONTROLLER
  3597. static void bcm43xx_net_poll_controller(struct net_device *net_dev)
  3598. {
  3599. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3600. unsigned long flags;
  3601. local_irq_save(flags);
  3602. bcm43xx_interrupt_handler(bcm->irq, bcm, NULL);
  3603. local_irq_restore(flags);
  3604. }
  3605. #endif /* CONFIG_NET_POLL_CONTROLLER */
  3606. static int bcm43xx_net_open(struct net_device *net_dev)
  3607. {
  3608. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3609. return bcm43xx_init_board(bcm);
  3610. }
  3611. static int bcm43xx_net_stop(struct net_device *net_dev)
  3612. {
  3613. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3614. ieee80211softmac_stop(net_dev);
  3615. bcm43xx_disable_interrupts_sync(bcm, NULL);
  3616. bcm43xx_free_board(bcm);
  3617. return 0;
  3618. }
  3619. static void bcm43xx_init_private(struct bcm43xx_private *bcm,
  3620. struct net_device *net_dev,
  3621. struct pci_dev *pci_dev,
  3622. struct workqueue_struct *wq)
  3623. {
  3624. bcm->ieee = netdev_priv(net_dev);
  3625. bcm->softmac = ieee80211_priv(net_dev);
  3626. bcm->softmac->set_channel = bcm43xx_ieee80211_set_chan;
  3627. bcm->workqueue = wq;
  3628. #ifdef DEBUG_ENABLE_MMIO_PRINT
  3629. bcm43xx_mmioprint_initial(bcm, 1);
  3630. #else
  3631. bcm43xx_mmioprint_initial(bcm, 0);
  3632. #endif
  3633. #ifdef DEBUG_ENABLE_PCILOG
  3634. bcm43xx_pciprint_initial(bcm, 1);
  3635. #else
  3636. bcm43xx_pciprint_initial(bcm, 0);
  3637. #endif
  3638. bcm->irq_savedstate = BCM43xx_IRQ_INITIAL;
  3639. bcm->pci_dev = pci_dev;
  3640. bcm->net_dev = net_dev;
  3641. if (modparam_bad_frames_preempt)
  3642. bcm->bad_frames_preempt = 1;
  3643. spin_lock_init(&bcm->lock);
  3644. tasklet_init(&bcm->isr_tasklet,
  3645. (void (*)(unsigned long))bcm43xx_interrupt_tasklet,
  3646. (unsigned long)bcm);
  3647. tasklet_disable_nosync(&bcm->isr_tasklet);
  3648. if (modparam_pio) {
  3649. bcm->pio_mode = 1;
  3650. } else {
  3651. if (pci_set_dma_mask(pci_dev, DMA_30BIT_MASK) == 0) {
  3652. bcm->pio_mode = 0;
  3653. } else {
  3654. printk(KERN_WARNING PFX "DMA not supported. Falling back to PIO.\n");
  3655. bcm->pio_mode = 1;
  3656. }
  3657. }
  3658. bcm->rts_threshold = BCM43xx_DEFAULT_RTS_THRESHOLD;
  3659. /* default to sw encryption for now */
  3660. bcm->ieee->host_build_iv = 0;
  3661. bcm->ieee->host_encrypt = 1;
  3662. bcm->ieee->host_decrypt = 1;
  3663. bcm->ieee->iw_mode = BCM43xx_INITIAL_IWMODE;
  3664. bcm->ieee->tx_headroom = sizeof(struct bcm43xx_txhdr);
  3665. bcm->ieee->set_security = bcm43xx_ieee80211_set_security;
  3666. bcm->ieee->hard_start_xmit = bcm43xx_ieee80211_hard_start_xmit;
  3667. }
  3668. static int __devinit bcm43xx_init_one(struct pci_dev *pdev,
  3669. const struct pci_device_id *ent)
  3670. {
  3671. struct net_device *net_dev;
  3672. struct bcm43xx_private *bcm;
  3673. struct workqueue_struct *wq;
  3674. int err;
  3675. #ifdef CONFIG_BCM947XX
  3676. if ((pdev->bus->number == 0) && (pdev->device != 0x0800))
  3677. return -ENODEV;
  3678. #endif
  3679. #ifdef DEBUG_SINGLE_DEVICE_ONLY
  3680. if (strcmp(pci_name(pdev), DEBUG_SINGLE_DEVICE_ONLY))
  3681. return -ENODEV;
  3682. #endif
  3683. net_dev = alloc_ieee80211softmac(sizeof(*bcm));
  3684. if (!net_dev) {
  3685. printk(KERN_ERR PFX
  3686. "could not allocate ieee80211 device %s\n",
  3687. pci_name(pdev));
  3688. err = -ENOMEM;
  3689. goto out;
  3690. }
  3691. /* initialize the net_device struct */
  3692. SET_MODULE_OWNER(net_dev);
  3693. SET_NETDEV_DEV(net_dev, &pdev->dev);
  3694. net_dev->open = bcm43xx_net_open;
  3695. net_dev->stop = bcm43xx_net_stop;
  3696. net_dev->get_stats = bcm43xx_net_get_stats;
  3697. net_dev->tx_timeout = bcm43xx_net_tx_timeout;
  3698. #ifdef CONFIG_NET_POLL_CONTROLLER
  3699. net_dev->poll_controller = bcm43xx_net_poll_controller;
  3700. #endif
  3701. net_dev->wireless_handlers = &bcm43xx_wx_handlers_def;
  3702. net_dev->irq = pdev->irq;
  3703. SET_ETHTOOL_OPS(net_dev, &bcm43xx_ethtool_ops);
  3704. /* initialize the bcm43xx_private struct */
  3705. bcm = bcm43xx_priv(net_dev);
  3706. memset(bcm, 0, sizeof(*bcm));
  3707. wq = create_workqueue(KBUILD_MODNAME "_wq");
  3708. if (!wq) {
  3709. err = -ENOMEM;
  3710. goto err_free_netdev;
  3711. }
  3712. bcm43xx_init_private(bcm, net_dev, pdev, wq);
  3713. pci_set_drvdata(pdev, net_dev);
  3714. err = bcm43xx_attach_board(bcm);
  3715. if (err)
  3716. goto err_destroy_wq;
  3717. err = register_netdev(net_dev);
  3718. if (err) {
  3719. printk(KERN_ERR PFX "Cannot register net device, "
  3720. "aborting.\n");
  3721. err = -ENOMEM;
  3722. goto err_detach_board;
  3723. }
  3724. bcm43xx_debugfs_add_device(bcm);
  3725. assert(err == 0);
  3726. out:
  3727. return err;
  3728. err_detach_board:
  3729. bcm43xx_detach_board(bcm);
  3730. err_destroy_wq:
  3731. destroy_workqueue(wq);
  3732. err_free_netdev:
  3733. free_ieee80211softmac(net_dev);
  3734. goto out;
  3735. }
  3736. static void __devexit bcm43xx_remove_one(struct pci_dev *pdev)
  3737. {
  3738. struct net_device *net_dev = pci_get_drvdata(pdev);
  3739. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3740. bcm43xx_debugfs_remove_device(bcm);
  3741. unregister_netdev(net_dev);
  3742. bcm43xx_detach_board(bcm);
  3743. assert(bcm->ucode == NULL);
  3744. destroy_workqueue(bcm->workqueue);
  3745. free_ieee80211softmac(net_dev);
  3746. }
  3747. /* Hard-reset the chip. Do not call this directly.
  3748. * Use bcm43xx_controller_restart()
  3749. */
  3750. static void bcm43xx_chip_reset(void *_bcm)
  3751. {
  3752. struct bcm43xx_private *bcm = _bcm;
  3753. struct net_device *net_dev = bcm->net_dev;
  3754. struct pci_dev *pci_dev = bcm->pci_dev;
  3755. struct workqueue_struct *wq = bcm->workqueue;
  3756. int err;
  3757. int was_initialized = bcm->initialized;
  3758. netif_stop_queue(bcm->net_dev);
  3759. tasklet_disable(&bcm->isr_tasklet);
  3760. bcm->firmware_norelease = 1;
  3761. if (was_initialized)
  3762. bcm43xx_free_board(bcm);
  3763. bcm->firmware_norelease = 0;
  3764. bcm43xx_detach_board(bcm);
  3765. bcm43xx_init_private(bcm, net_dev, pci_dev, wq);
  3766. err = bcm43xx_attach_board(bcm);
  3767. if (err)
  3768. goto failure;
  3769. if (was_initialized) {
  3770. err = bcm43xx_init_board(bcm);
  3771. if (err)
  3772. goto failure;
  3773. }
  3774. netif_wake_queue(bcm->net_dev);
  3775. printk(KERN_INFO PFX "Controller restarted\n");
  3776. return;
  3777. failure:
  3778. printk(KERN_ERR PFX "Controller restart failed\n");
  3779. }
  3780. /* Hard-reset the chip.
  3781. * This can be called from interrupt or process context.
  3782. * Make sure to _not_ re-enable device interrupts after this has been called.
  3783. */
  3784. void bcm43xx_controller_restart(struct bcm43xx_private *bcm, const char *reason)
  3785. {
  3786. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  3787. printk(KERN_ERR PFX "Controller RESET (%s) ...\n", reason);
  3788. INIT_WORK(&bcm->restart_work, bcm43xx_chip_reset, bcm);
  3789. queue_work(bcm->workqueue, &bcm->restart_work);
  3790. }
  3791. #ifdef CONFIG_PM
  3792. static int bcm43xx_suspend(struct pci_dev *pdev, pm_message_t state)
  3793. {
  3794. struct net_device *net_dev = pci_get_drvdata(pdev);
  3795. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3796. unsigned long flags;
  3797. int try_to_shutdown = 0, err;
  3798. dprintk(KERN_INFO PFX "Suspending...\n");
  3799. spin_lock_irqsave(&bcm->lock, flags);
  3800. bcm->was_initialized = bcm->initialized;
  3801. if (bcm->initialized)
  3802. try_to_shutdown = 1;
  3803. spin_unlock_irqrestore(&bcm->lock, flags);
  3804. netif_device_detach(net_dev);
  3805. if (try_to_shutdown) {
  3806. ieee80211softmac_stop(net_dev);
  3807. err = bcm43xx_disable_interrupts_sync(bcm, &bcm->irq_savedstate);
  3808. if (unlikely(err)) {
  3809. dprintk(KERN_ERR PFX "Suspend failed.\n");
  3810. return -EAGAIN;
  3811. }
  3812. bcm->firmware_norelease = 1;
  3813. bcm43xx_free_board(bcm);
  3814. bcm->firmware_norelease = 0;
  3815. }
  3816. bcm43xx_chipset_detach(bcm);
  3817. pci_save_state(pdev);
  3818. pci_disable_device(pdev);
  3819. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3820. dprintk(KERN_INFO PFX "Device suspended.\n");
  3821. return 0;
  3822. }
  3823. static int bcm43xx_resume(struct pci_dev *pdev)
  3824. {
  3825. struct net_device *net_dev = pci_get_drvdata(pdev);
  3826. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3827. int err = 0;
  3828. dprintk(KERN_INFO PFX "Resuming...\n");
  3829. pci_set_power_state(pdev, 0);
  3830. pci_enable_device(pdev);
  3831. pci_restore_state(pdev);
  3832. bcm43xx_chipset_attach(bcm);
  3833. if (bcm->was_initialized) {
  3834. bcm->irq_savedstate = BCM43xx_IRQ_INITIAL;
  3835. err = bcm43xx_init_board(bcm);
  3836. }
  3837. if (err) {
  3838. printk(KERN_ERR PFX "Resume failed!\n");
  3839. return err;
  3840. }
  3841. netif_device_attach(net_dev);
  3842. /*FIXME: This should be handled by softmac instead. */
  3843. schedule_work(&bcm->softmac->associnfo.work);
  3844. dprintk(KERN_INFO PFX "Device resumed.\n");
  3845. return 0;
  3846. }
  3847. #endif /* CONFIG_PM */
  3848. static struct pci_driver bcm43xx_pci_driver = {
  3849. .name = KBUILD_MODNAME,
  3850. .id_table = bcm43xx_pci_tbl,
  3851. .probe = bcm43xx_init_one,
  3852. .remove = __devexit_p(bcm43xx_remove_one),
  3853. #ifdef CONFIG_PM
  3854. .suspend = bcm43xx_suspend,
  3855. .resume = bcm43xx_resume,
  3856. #endif /* CONFIG_PM */
  3857. };
  3858. static int __init bcm43xx_init(void)
  3859. {
  3860. printk(KERN_INFO KBUILD_MODNAME " driver\n");
  3861. bcm43xx_debugfs_init();
  3862. return pci_register_driver(&bcm43xx_pci_driver);
  3863. }
  3864. static void __exit bcm43xx_exit(void)
  3865. {
  3866. pci_unregister_driver(&bcm43xx_pci_driver);
  3867. bcm43xx_debugfs_exit();
  3868. }
  3869. module_init(bcm43xx_init)
  3870. module_exit(bcm43xx_exit)
  3871. /* vim: set ts=8 sw=8 sts=8: */