netxen_nic_hw.c 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. *
  29. *
  30. * Source file for NIC routines to access the Phantom hardware
  31. *
  32. */
  33. #include "netxen_nic.h"
  34. #include "netxen_nic_hw.h"
  35. #include "netxen_nic_phan_reg.h"
  36. #include <net/ip.h>
  37. #define MASK(n) ((1ULL<<(n))-1)
  38. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  39. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  40. #define MS_WIN(addr) (addr & 0x0ffc0000)
  41. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  42. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  43. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  44. #define CRB_WINDOW_2M (0x130060)
  45. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  46. #define CRB_INDIRECT_2M (0x1e0000UL)
  47. #define CRB_WIN_LOCK_TIMEOUT 100000000
  48. static crb_128M_2M_block_map_t crb_128M_2M_map[64] = {
  49. {{{0, 0, 0, 0} } }, /* 0: PCI */
  50. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  51. {1, 0x0110000, 0x0120000, 0x130000},
  52. {1, 0x0120000, 0x0122000, 0x124000},
  53. {1, 0x0130000, 0x0132000, 0x126000},
  54. {1, 0x0140000, 0x0142000, 0x128000},
  55. {1, 0x0150000, 0x0152000, 0x12a000},
  56. {1, 0x0160000, 0x0170000, 0x110000},
  57. {1, 0x0170000, 0x0172000, 0x12e000},
  58. {0, 0x0000000, 0x0000000, 0x000000},
  59. {0, 0x0000000, 0x0000000, 0x000000},
  60. {0, 0x0000000, 0x0000000, 0x000000},
  61. {0, 0x0000000, 0x0000000, 0x000000},
  62. {0, 0x0000000, 0x0000000, 0x000000},
  63. {0, 0x0000000, 0x0000000, 0x000000},
  64. {1, 0x01e0000, 0x01e0800, 0x122000},
  65. {0, 0x0000000, 0x0000000, 0x000000} } },
  66. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  67. {{{0, 0, 0, 0} } }, /* 3: */
  68. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  69. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  70. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  71. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  72. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  73. {0, 0x0000000, 0x0000000, 0x000000},
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {0, 0x0000000, 0x0000000, 0x000000},
  77. {0, 0x0000000, 0x0000000, 0x000000},
  78. {0, 0x0000000, 0x0000000, 0x000000},
  79. {0, 0x0000000, 0x0000000, 0x000000},
  80. {0, 0x0000000, 0x0000000, 0x000000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {0, 0x0000000, 0x0000000, 0x000000},
  83. {0, 0x0000000, 0x0000000, 0x000000},
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  88. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {0, 0x0000000, 0x0000000, 0x000000},
  99. {0, 0x0000000, 0x0000000, 0x000000},
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  104. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  120. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  136. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  137. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  138. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  139. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  140. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  141. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  142. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  143. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  144. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  145. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  146. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  147. {{{0, 0, 0, 0} } }, /* 23: */
  148. {{{0, 0, 0, 0} } }, /* 24: */
  149. {{{0, 0, 0, 0} } }, /* 25: */
  150. {{{0, 0, 0, 0} } }, /* 26: */
  151. {{{0, 0, 0, 0} } }, /* 27: */
  152. {{{0, 0, 0, 0} } }, /* 28: */
  153. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  154. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  155. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  156. {{{0} } }, /* 32: PCI */
  157. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  158. {1, 0x2110000, 0x2120000, 0x130000},
  159. {1, 0x2120000, 0x2122000, 0x124000},
  160. {1, 0x2130000, 0x2132000, 0x126000},
  161. {1, 0x2140000, 0x2142000, 0x128000},
  162. {1, 0x2150000, 0x2152000, 0x12a000},
  163. {1, 0x2160000, 0x2170000, 0x110000},
  164. {1, 0x2170000, 0x2172000, 0x12e000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000} } },
  173. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  174. {{{0} } }, /* 35: */
  175. {{{0} } }, /* 36: */
  176. {{{0} } }, /* 37: */
  177. {{{0} } }, /* 38: */
  178. {{{0} } }, /* 39: */
  179. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  180. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  181. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  182. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  183. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  184. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  185. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  186. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  187. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  188. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  189. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  190. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  191. {{{0} } }, /* 52: */
  192. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  193. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  194. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  195. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  196. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  197. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  198. {{{0} } }, /* 59: I2C0 */
  199. {{{0} } }, /* 60: I2C1 */
  200. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  201. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  202. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  203. };
  204. /*
  205. * top 12 bits of crb internal address (hub, agent)
  206. */
  207. static unsigned crb_hub_agt[64] =
  208. {
  209. 0,
  210. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  211. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  212. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  213. 0,
  214. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  215. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  216. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  217. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  218. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  219. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  220. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  221. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  222. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  223. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  224. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  225. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  226. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  227. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  228. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  229. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  230. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  231. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  232. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  233. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  234. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  235. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  236. 0,
  237. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  239. 0,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  241. 0,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  243. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  244. 0,
  245. 0,
  246. 0,
  247. 0,
  248. 0,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  250. 0,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  259. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  261. 0,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  264. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  266. 0,
  267. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  268. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  269. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  270. 0,
  271. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  272. 0,
  273. };
  274. /* PCI Windowing for DDR regions. */
  275. #define ADDR_IN_RANGE(addr, low, high) \
  276. (((addr) <= (high)) && ((addr) >= (low)))
  277. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  278. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  279. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  280. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  281. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  282. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  283. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  284. {
  285. struct netxen_adapter *adapter = netdev_priv(netdev);
  286. struct sockaddr *addr = p;
  287. if (netif_running(netdev))
  288. return -EBUSY;
  289. if (!is_valid_ether_addr(addr->sa_data))
  290. return -EADDRNOTAVAIL;
  291. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  292. /* For P3, MAC addr is not set in NIU */
  293. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  294. if (adapter->macaddr_set)
  295. adapter->macaddr_set(adapter, addr->sa_data);
  296. return 0;
  297. }
  298. #define NETXEN_UNICAST_ADDR(port, index) \
  299. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  300. #define NETXEN_MCAST_ADDR(port, index) \
  301. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  302. #define MAC_HI(addr) \
  303. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  304. #define MAC_LO(addr) \
  305. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  306. static int
  307. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  308. {
  309. u32 val = 0;
  310. u16 port = adapter->physical_port;
  311. u8 *addr = adapter->netdev->dev_addr;
  312. if (adapter->mc_enabled)
  313. return 0;
  314. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  315. val |= (1UL << (28+port));
  316. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  317. /* add broadcast addr to filter */
  318. val = 0xffffff;
  319. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  320. netxen_crb_writelit_adapter(adapter,
  321. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  322. /* add station addr to filter */
  323. val = MAC_HI(addr);
  324. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  325. val = MAC_LO(addr);
  326. netxen_crb_writelit_adapter(adapter,
  327. NETXEN_UNICAST_ADDR(port, 1)+4, val);
  328. adapter->mc_enabled = 1;
  329. return 0;
  330. }
  331. static int
  332. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  333. {
  334. u32 val = 0;
  335. u16 port = adapter->physical_port;
  336. u8 *addr = adapter->netdev->dev_addr;
  337. if (!adapter->mc_enabled)
  338. return 0;
  339. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  340. val &= ~(1UL << (28+port));
  341. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  342. val = MAC_HI(addr);
  343. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  344. val = MAC_LO(addr);
  345. netxen_crb_writelit_adapter(adapter,
  346. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  347. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  348. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  349. adapter->mc_enabled = 0;
  350. return 0;
  351. }
  352. static int
  353. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  354. int index, u8 *addr)
  355. {
  356. u32 hi = 0, lo = 0;
  357. u16 port = adapter->physical_port;
  358. lo = MAC_LO(addr);
  359. hi = MAC_HI(addr);
  360. netxen_crb_writelit_adapter(adapter,
  361. NETXEN_MCAST_ADDR(port, index), hi);
  362. netxen_crb_writelit_adapter(adapter,
  363. NETXEN_MCAST_ADDR(port, index)+4, lo);
  364. return 0;
  365. }
  366. void netxen_p2_nic_set_multi(struct net_device *netdev)
  367. {
  368. struct netxen_adapter *adapter = netdev_priv(netdev);
  369. struct dev_mc_list *mc_ptr;
  370. u8 null_addr[6];
  371. int index = 0;
  372. memset(null_addr, 0, 6);
  373. if (netdev->flags & IFF_PROMISC) {
  374. adapter->set_promisc(adapter,
  375. NETXEN_NIU_PROMISC_MODE);
  376. /* Full promiscuous mode */
  377. netxen_nic_disable_mcast_filter(adapter);
  378. return;
  379. }
  380. if (netdev->mc_count == 0) {
  381. adapter->set_promisc(adapter,
  382. NETXEN_NIU_NON_PROMISC_MODE);
  383. netxen_nic_disable_mcast_filter(adapter);
  384. return;
  385. }
  386. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  387. if (netdev->flags & IFF_ALLMULTI ||
  388. netdev->mc_count > adapter->max_mc_count) {
  389. netxen_nic_disable_mcast_filter(adapter);
  390. return;
  391. }
  392. netxen_nic_enable_mcast_filter(adapter);
  393. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  394. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  395. if (index != netdev->mc_count)
  396. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  397. netxen_nic_driver_name, netdev->name);
  398. /* Clear out remaining addresses */
  399. for (; index < adapter->max_mc_count; index++)
  400. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  401. }
  402. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  403. u8 *addr, nx_mac_list_t **add_list, nx_mac_list_t **del_list)
  404. {
  405. nx_mac_list_t *cur, *prev;
  406. /* if in del_list, move it to adapter->mac_list */
  407. for (cur = *del_list, prev = NULL; cur;) {
  408. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  409. if (prev == NULL)
  410. *del_list = cur->next;
  411. else
  412. prev->next = cur->next;
  413. cur->next = adapter->mac_list;
  414. adapter->mac_list = cur;
  415. return 0;
  416. }
  417. prev = cur;
  418. cur = cur->next;
  419. }
  420. /* make sure to add each mac address only once */
  421. for (cur = adapter->mac_list; cur; cur = cur->next) {
  422. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  423. return 0;
  424. }
  425. /* not in del_list, create new entry and add to add_list */
  426. cur = kmalloc(sizeof(*cur), in_atomic()? GFP_ATOMIC : GFP_KERNEL);
  427. if (cur == NULL) {
  428. printk(KERN_ERR "%s: cannot allocate memory. MAC filtering may"
  429. "not work properly from now.\n", __func__);
  430. return -1;
  431. }
  432. memcpy(cur->mac_addr, addr, ETH_ALEN);
  433. cur->next = *add_list;
  434. *add_list = cur;
  435. return 0;
  436. }
  437. static int
  438. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  439. struct cmd_desc_type0 *cmd_desc_arr, int nr_elements)
  440. {
  441. uint32_t i, producer;
  442. struct netxen_cmd_buffer *pbuf;
  443. struct cmd_desc_type0 *cmd_desc;
  444. if (nr_elements > MAX_PENDING_DESC_BLOCK_SIZE || nr_elements == 0) {
  445. printk(KERN_WARNING "%s: Too many command descriptors in a "
  446. "request\n", __func__);
  447. return -EINVAL;
  448. }
  449. i = 0;
  450. producer = adapter->cmd_producer;
  451. do {
  452. cmd_desc = &cmd_desc_arr[i];
  453. pbuf = &adapter->cmd_buf_arr[producer];
  454. pbuf->skb = NULL;
  455. pbuf->frag_count = 0;
  456. /* adapter->ahw.cmd_desc_head[producer] = *cmd_desc; */
  457. memcpy(&adapter->ahw.cmd_desc_head[producer],
  458. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  459. producer = get_next_index(producer,
  460. adapter->max_tx_desc_count);
  461. i++;
  462. } while (i != nr_elements);
  463. adapter->cmd_producer = producer;
  464. /* write producer index to start the xmit */
  465. netxen_nic_update_cmd_producer(adapter, adapter->cmd_producer);
  466. return 0;
  467. }
  468. static int nx_p3_sre_macaddr_change(struct net_device *dev,
  469. u8 *addr, unsigned op)
  470. {
  471. struct netxen_adapter *adapter = netdev_priv(dev);
  472. nx_nic_req_t req;
  473. nx_mac_req_t *mac_req;
  474. u64 word;
  475. int rv;
  476. memset(&req, 0, sizeof(nx_nic_req_t));
  477. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  478. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  479. req.req_hdr = cpu_to_le64(word);
  480. mac_req = (nx_mac_req_t *)&req.words[0];
  481. mac_req->op = op;
  482. memcpy(mac_req->mac_addr, addr, 6);
  483. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  484. if (rv != 0) {
  485. printk(KERN_ERR "ERROR. Could not send mac update\n");
  486. return rv;
  487. }
  488. return 0;
  489. }
  490. void netxen_p3_nic_set_multi(struct net_device *netdev)
  491. {
  492. struct netxen_adapter *adapter = netdev_priv(netdev);
  493. nx_mac_list_t *cur, *next, *del_list, *add_list = NULL;
  494. struct dev_mc_list *mc_ptr;
  495. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  496. u32 mode = VPORT_MISS_MODE_DROP;
  497. del_list = adapter->mac_list;
  498. adapter->mac_list = NULL;
  499. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &add_list, &del_list);
  500. nx_p3_nic_add_mac(adapter, bcast_addr, &add_list, &del_list);
  501. if (netdev->flags & IFF_PROMISC) {
  502. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  503. goto send_fw_cmd;
  504. }
  505. if ((netdev->flags & IFF_ALLMULTI) ||
  506. (netdev->mc_count > adapter->max_mc_count)) {
  507. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  508. goto send_fw_cmd;
  509. }
  510. if (netdev->mc_count > 0) {
  511. for (mc_ptr = netdev->mc_list; mc_ptr;
  512. mc_ptr = mc_ptr->next) {
  513. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr,
  514. &add_list, &del_list);
  515. }
  516. }
  517. send_fw_cmd:
  518. adapter->set_promisc(adapter, mode);
  519. for (cur = del_list; cur;) {
  520. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_DEL);
  521. next = cur->next;
  522. kfree(cur);
  523. cur = next;
  524. }
  525. for (cur = add_list; cur;) {
  526. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_ADD);
  527. next = cur->next;
  528. cur->next = adapter->mac_list;
  529. adapter->mac_list = cur;
  530. cur = next;
  531. }
  532. }
  533. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  534. {
  535. nx_nic_req_t req;
  536. u64 word;
  537. memset(&req, 0, sizeof(nx_nic_req_t));
  538. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  539. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  540. ((u64)adapter->portnum << 16);
  541. req.req_hdr = cpu_to_le64(word);
  542. req.words[0] = cpu_to_le64(mode);
  543. return netxen_send_cmd_descs(adapter,
  544. (struct cmd_desc_type0 *)&req, 1);
  545. }
  546. #define NETXEN_CONFIG_INTR_COALESCE 3
  547. /*
  548. * Send the interrupt coalescing parameter set by ethtool to the card.
  549. */
  550. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  551. {
  552. nx_nic_req_t req;
  553. u64 word;
  554. int rv;
  555. memset(&req, 0, sizeof(nx_nic_req_t));
  556. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  557. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  558. req.req_hdr = cpu_to_le64(word);
  559. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  560. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  561. if (rv != 0) {
  562. printk(KERN_ERR "ERROR. Could not send "
  563. "interrupt coalescing parameters\n");
  564. }
  565. return rv;
  566. }
  567. /*
  568. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  569. * @returns 0 on success, negative on failure
  570. */
  571. #define MTU_FUDGE_FACTOR 100
  572. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  573. {
  574. struct netxen_adapter *adapter = netdev_priv(netdev);
  575. int max_mtu;
  576. int rc = 0;
  577. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  578. max_mtu = P3_MAX_MTU;
  579. else
  580. max_mtu = P2_MAX_MTU;
  581. if (mtu > max_mtu) {
  582. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  583. netdev->name, max_mtu);
  584. return -EINVAL;
  585. }
  586. if (adapter->set_mtu)
  587. rc = adapter->set_mtu(adapter, mtu);
  588. if (!rc)
  589. netdev->mtu = mtu;
  590. return rc;
  591. }
  592. int netxen_is_flash_supported(struct netxen_adapter *adapter)
  593. {
  594. const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
  595. int addr, val01, val02, i, j;
  596. /* if the flash size less than 4Mb, make huge war cry and die */
  597. for (j = 1; j < 4; j++) {
  598. addr = j * NETXEN_NIC_WINDOW_MARGIN;
  599. for (i = 0; i < ARRAY_SIZE(locs); i++) {
  600. if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
  601. && netxen_rom_fast_read(adapter, (addr + locs[i]),
  602. &val02) == 0) {
  603. if (val01 == val02)
  604. return -1;
  605. } else
  606. return -1;
  607. }
  608. }
  609. return 0;
  610. }
  611. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  612. int size, __le32 * buf)
  613. {
  614. int i, addr;
  615. __le32 *ptr32;
  616. u32 v;
  617. addr = base;
  618. ptr32 = buf;
  619. for (i = 0; i < size / sizeof(u32); i++) {
  620. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  621. return -1;
  622. *ptr32 = cpu_to_le32(v);
  623. ptr32++;
  624. addr += sizeof(u32);
  625. }
  626. if ((char *)buf + size > (char *)ptr32) {
  627. __le32 local;
  628. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  629. return -1;
  630. local = cpu_to_le32(v);
  631. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  632. }
  633. return 0;
  634. }
  635. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  636. {
  637. __le32 *pmac = (__le32 *) mac;
  638. u32 offset;
  639. offset = NETXEN_USER_START +
  640. offsetof(struct netxen_new_user_info, mac_addr) +
  641. adapter->portnum * sizeof(u64);
  642. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  643. return -1;
  644. if (*mac == cpu_to_le64(~0ULL)) {
  645. offset = NETXEN_USER_START_OLD +
  646. offsetof(struct netxen_user_old_info, mac_addr) +
  647. adapter->portnum * sizeof(u64);
  648. if (netxen_get_flash_block(adapter,
  649. offset, sizeof(u64), pmac) == -1)
  650. return -1;
  651. if (*mac == cpu_to_le64(~0ULL))
  652. return -1;
  653. }
  654. return 0;
  655. }
  656. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  657. {
  658. uint32_t crbaddr, mac_hi, mac_lo;
  659. int pci_func = adapter->ahw.pci_func;
  660. crbaddr = CRB_MAC_BLOCK_START +
  661. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  662. adapter->hw_read_wx(adapter, crbaddr, &mac_lo, 4);
  663. adapter->hw_read_wx(adapter, crbaddr+4, &mac_hi, 4);
  664. if (pci_func & 1)
  665. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  666. else
  667. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  668. return 0;
  669. }
  670. #define CRB_WIN_LOCK_TIMEOUT 100000000
  671. static int crb_win_lock(struct netxen_adapter *adapter)
  672. {
  673. int done = 0, timeout = 0;
  674. while (!done) {
  675. /* acquire semaphore3 from PCI HW block */
  676. adapter->hw_read_wx(adapter,
  677. NETXEN_PCIE_REG(PCIE_SEM7_LOCK), &done, 4);
  678. if (done == 1)
  679. break;
  680. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  681. return -1;
  682. timeout++;
  683. udelay(1);
  684. }
  685. netxen_crb_writelit_adapter(adapter,
  686. NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
  687. return 0;
  688. }
  689. static void crb_win_unlock(struct netxen_adapter *adapter)
  690. {
  691. int val;
  692. adapter->hw_read_wx(adapter,
  693. NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK), &val, 4);
  694. }
  695. /*
  696. * Changes the CRB window to the specified window.
  697. */
  698. void
  699. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  700. {
  701. void __iomem *offset;
  702. u32 tmp;
  703. int count = 0;
  704. uint8_t func = adapter->ahw.pci_func;
  705. if (adapter->curr_window == wndw)
  706. return;
  707. /*
  708. * Move the CRB window.
  709. * We need to write to the "direct access" region of PCI
  710. * to avoid a race condition where the window register has
  711. * not been successfully written across CRB before the target
  712. * register address is received by PCI. The direct region bypasses
  713. * the CRB bus.
  714. */
  715. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  716. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  717. if (wndw & 0x1)
  718. wndw = NETXEN_WINDOW_ONE;
  719. writel(wndw, offset);
  720. /* MUST make sure window is set before we forge on... */
  721. while ((tmp = readl(offset)) != wndw) {
  722. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  723. "registered properly: 0x%08x.\n",
  724. netxen_nic_driver_name, __func__, tmp);
  725. mdelay(1);
  726. if (count >= 10)
  727. break;
  728. count++;
  729. }
  730. if (wndw == NETXEN_WINDOW_ONE)
  731. adapter->curr_window = 1;
  732. else
  733. adapter->curr_window = 0;
  734. }
  735. /*
  736. * Return -1 if off is not valid,
  737. * 1 if window access is needed. 'off' is set to offset from
  738. * CRB space in 128M pci map
  739. * 0 if no window access is needed. 'off' is set to 2M addr
  740. * In: 'off' is offset from base in 128M pci map
  741. */
  742. static int
  743. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
  744. ulong *off, int len)
  745. {
  746. unsigned long end = *off + len;
  747. crb_128M_2M_sub_block_map_t *m;
  748. if (*off >= NETXEN_CRB_MAX)
  749. return -1;
  750. if (*off >= NETXEN_PCI_CAMQM && (end <= NETXEN_PCI_CAMQM_2M_END)) {
  751. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  752. (ulong)adapter->ahw.pci_base0;
  753. return 0;
  754. }
  755. if (*off < NETXEN_PCI_CRBSPACE)
  756. return -1;
  757. *off -= NETXEN_PCI_CRBSPACE;
  758. end = *off + len;
  759. /*
  760. * Try direct map
  761. */
  762. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  763. if (m->valid && (m->start_128M <= *off) && (m->end_128M >= end)) {
  764. *off = *off + m->start_2M - m->start_128M +
  765. (ulong)adapter->ahw.pci_base0;
  766. return 0;
  767. }
  768. /*
  769. * Not in direct map, use crb window
  770. */
  771. return 1;
  772. }
  773. /*
  774. * In: 'off' is offset from CRB space in 128M pci map
  775. * Out: 'off' is 2M pci map addr
  776. * side effect: lock crb window
  777. */
  778. static void
  779. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  780. {
  781. u32 win_read;
  782. adapter->crb_win = CRB_HI(*off);
  783. writel(adapter->crb_win, (void *)(CRB_WINDOW_2M +
  784. adapter->ahw.pci_base0));
  785. /*
  786. * Read back value to make sure write has gone through before trying
  787. * to use it.
  788. */
  789. win_read = readl((void *)(CRB_WINDOW_2M + adapter->ahw.pci_base0));
  790. if (win_read != adapter->crb_win) {
  791. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  792. "Read crbwin (0x%x), off=0x%lx\n",
  793. __func__, adapter->crb_win, win_read, *off);
  794. }
  795. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  796. (ulong)adapter->ahw.pci_base0;
  797. }
  798. int netxen_load_firmware(struct netxen_adapter *adapter)
  799. {
  800. int i;
  801. u32 data, size = 0;
  802. u32 flashaddr = NETXEN_BOOTLD_START, memaddr = NETXEN_BOOTLD_START;
  803. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START)/4;
  804. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  805. adapter->pci_write_normalize(adapter,
  806. NETXEN_ROMUSB_GLB_CAS_RST, 1);
  807. for (i = 0; i < size; i++) {
  808. if (netxen_rom_fast_read(adapter, flashaddr, (int *)&data) != 0)
  809. return -EIO;
  810. adapter->pci_mem_write(adapter, memaddr, &data, 4);
  811. flashaddr += 4;
  812. memaddr += 4;
  813. cond_resched();
  814. }
  815. msleep(1);
  816. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  817. adapter->pci_write_normalize(adapter,
  818. NETXEN_ROMUSB_GLB_SW_RESET, 0x80001d);
  819. else {
  820. adapter->pci_write_normalize(adapter,
  821. NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL, 0x3fff);
  822. adapter->pci_write_normalize(adapter,
  823. NETXEN_ROMUSB_GLB_CAS_RST, 0);
  824. }
  825. return 0;
  826. }
  827. int
  828. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
  829. ulong off, void *data, int len)
  830. {
  831. void __iomem *addr;
  832. if (ADDR_IN_WINDOW1(off)) {
  833. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  834. } else { /* Window 0 */
  835. addr = pci_base_offset(adapter, off);
  836. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  837. }
  838. DPRINTK(INFO, "writing to base %lx offset %llx addr %p"
  839. " data %llx len %d\n",
  840. pci_base(adapter, off), off, addr,
  841. *(unsigned long long *)data, len);
  842. if (!addr) {
  843. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  844. return 1;
  845. }
  846. switch (len) {
  847. case 1:
  848. writeb(*(u8 *) data, addr);
  849. break;
  850. case 2:
  851. writew(*(u16 *) data, addr);
  852. break;
  853. case 4:
  854. writel(*(u32 *) data, addr);
  855. break;
  856. case 8:
  857. writeq(*(u64 *) data, addr);
  858. break;
  859. default:
  860. DPRINTK(INFO,
  861. "writing data %lx to offset %llx, num words=%d\n",
  862. *(unsigned long *)data, off, (len >> 3));
  863. netxen_nic_hw_block_write64((u64 __iomem *) data, addr,
  864. (len >> 3));
  865. break;
  866. }
  867. if (!ADDR_IN_WINDOW1(off))
  868. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  869. return 0;
  870. }
  871. int
  872. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter,
  873. ulong off, void *data, int len)
  874. {
  875. void __iomem *addr;
  876. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  877. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  878. } else { /* Window 0 */
  879. addr = pci_base_offset(adapter, off);
  880. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  881. }
  882. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  883. pci_base(adapter, off), off, addr);
  884. if (!addr) {
  885. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  886. return 1;
  887. }
  888. switch (len) {
  889. case 1:
  890. *(u8 *) data = readb(addr);
  891. break;
  892. case 2:
  893. *(u16 *) data = readw(addr);
  894. break;
  895. case 4:
  896. *(u32 *) data = readl(addr);
  897. break;
  898. case 8:
  899. *(u64 *) data = readq(addr);
  900. break;
  901. default:
  902. netxen_nic_hw_block_read64((u64 __iomem *) data, addr,
  903. (len >> 3));
  904. break;
  905. }
  906. DPRINTK(INFO, "read %lx\n", *(unsigned long *)data);
  907. if (!ADDR_IN_WINDOW1(off))
  908. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  909. return 0;
  910. }
  911. int
  912. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
  913. ulong off, void *data, int len)
  914. {
  915. unsigned long flags = 0;
  916. int rv;
  917. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  918. if (rv == -1) {
  919. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  920. __func__, off);
  921. dump_stack();
  922. return -1;
  923. }
  924. if (rv == 1) {
  925. write_lock_irqsave(&adapter->adapter_lock, flags);
  926. crb_win_lock(adapter);
  927. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  928. }
  929. DPRINTK(1, INFO, "write data %lx to offset %llx, len=%d\n",
  930. *(unsigned long *)data, off, len);
  931. switch (len) {
  932. case 1:
  933. writeb(*(uint8_t *)data, (void *)off);
  934. break;
  935. case 2:
  936. writew(*(uint16_t *)data, (void *)off);
  937. break;
  938. case 4:
  939. writel(*(uint32_t *)data, (void *)off);
  940. break;
  941. case 8:
  942. writeq(*(uint64_t *)data, (void *)off);
  943. break;
  944. default:
  945. DPRINTK(1, INFO,
  946. "writing data %lx to offset %llx, num words=%d\n",
  947. *(unsigned long *)data, off, (len>>3));
  948. break;
  949. }
  950. if (rv == 1) {
  951. crb_win_unlock(adapter);
  952. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  953. }
  954. return 0;
  955. }
  956. int
  957. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter,
  958. ulong off, void *data, int len)
  959. {
  960. unsigned long flags = 0;
  961. int rv;
  962. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  963. if (rv == -1) {
  964. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  965. __func__, off);
  966. dump_stack();
  967. return -1;
  968. }
  969. if (rv == 1) {
  970. write_lock_irqsave(&adapter->adapter_lock, flags);
  971. crb_win_lock(adapter);
  972. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  973. }
  974. DPRINTK(1, INFO, "read from offset %lx, len=%d\n", off, len);
  975. switch (len) {
  976. case 1:
  977. *(uint8_t *)data = readb((void *)off);
  978. break;
  979. case 2:
  980. *(uint16_t *)data = readw((void *)off);
  981. break;
  982. case 4:
  983. *(uint32_t *)data = readl((void *)off);
  984. break;
  985. case 8:
  986. *(uint64_t *)data = readq((void *)off);
  987. break;
  988. default:
  989. break;
  990. }
  991. DPRINTK(1, INFO, "read %lx\n", *(unsigned long *)data);
  992. if (rv == 1) {
  993. crb_win_unlock(adapter);
  994. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  995. }
  996. return 0;
  997. }
  998. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  999. {
  1000. adapter->hw_write_wx(adapter, off, &val, 4);
  1001. }
  1002. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  1003. {
  1004. int val;
  1005. adapter->hw_read_wx(adapter, off, &val, 4);
  1006. return val;
  1007. }
  1008. /* Change the window to 0, write and change back to window 1. */
  1009. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  1010. {
  1011. adapter->hw_write_wx(adapter, index, &value, 4);
  1012. }
  1013. /* Change the window to 0, read and change back to window 1. */
  1014. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value)
  1015. {
  1016. adapter->hw_read_wx(adapter, index, value, 4);
  1017. }
  1018. void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value)
  1019. {
  1020. adapter->hw_write_wx(adapter, index, &value, 4);
  1021. }
  1022. void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value)
  1023. {
  1024. adapter->hw_read_wx(adapter, index, value, 4);
  1025. }
  1026. /*
  1027. * check memory access boundary.
  1028. * used by test agent. support ddr access only for now
  1029. */
  1030. static unsigned long
  1031. netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
  1032. unsigned long long addr, int size)
  1033. {
  1034. if (!ADDR_IN_RANGE(addr,
  1035. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1036. !ADDR_IN_RANGE(addr+size-1,
  1037. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1038. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  1039. return 0;
  1040. }
  1041. return 1;
  1042. }
  1043. static int netxen_pci_set_window_warning_count;
  1044. unsigned long
  1045. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1046. unsigned long long addr)
  1047. {
  1048. void __iomem *offset;
  1049. int window;
  1050. unsigned long long qdr_max;
  1051. uint8_t func = adapter->ahw.pci_func;
  1052. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1053. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1054. } else {
  1055. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1056. }
  1057. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1058. /* DDR network side */
  1059. addr -= NETXEN_ADDR_DDR_NET;
  1060. window = (addr >> 25) & 0x3ff;
  1061. if (adapter->ahw.ddr_mn_window != window) {
  1062. adapter->ahw.ddr_mn_window = window;
  1063. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1064. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  1065. writel(window, offset);
  1066. /* MUST make sure window is set before we forge on... */
  1067. readl(offset);
  1068. }
  1069. addr -= (window * NETXEN_WINDOW_ONE);
  1070. addr += NETXEN_PCI_DDR_NET;
  1071. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1072. addr -= NETXEN_ADDR_OCM0;
  1073. addr += NETXEN_PCI_OCM0;
  1074. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1075. addr -= NETXEN_ADDR_OCM1;
  1076. addr += NETXEN_PCI_OCM1;
  1077. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1078. /* QDR network side */
  1079. addr -= NETXEN_ADDR_QDR_NET;
  1080. window = (addr >> 22) & 0x3f;
  1081. if (adapter->ahw.qdr_sn_window != window) {
  1082. adapter->ahw.qdr_sn_window = window;
  1083. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1084. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  1085. writel((window << 22), offset);
  1086. /* MUST make sure window is set before we forge on... */
  1087. readl(offset);
  1088. }
  1089. addr -= (window * 0x400000);
  1090. addr += NETXEN_PCI_QDR_NET;
  1091. } else {
  1092. /*
  1093. * peg gdb frequently accesses memory that doesn't exist,
  1094. * this limits the chit chat so debugging isn't slowed down.
  1095. */
  1096. if ((netxen_pci_set_window_warning_count++ < 8)
  1097. || (netxen_pci_set_window_warning_count % 64 == 0))
  1098. printk("%s: Warning:netxen_nic_pci_set_window()"
  1099. " Unknown address range!\n",
  1100. netxen_nic_driver_name);
  1101. addr = -1UL;
  1102. }
  1103. return addr;
  1104. }
  1105. /*
  1106. * Note : only 32-bit writes!
  1107. */
  1108. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1109. u64 off, u32 data)
  1110. {
  1111. writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
  1112. return 0;
  1113. }
  1114. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
  1115. {
  1116. return readl((void __iomem *)(pci_base_offset(adapter, off)));
  1117. }
  1118. void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
  1119. u64 off, u32 data)
  1120. {
  1121. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  1122. }
  1123. u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off)
  1124. {
  1125. return readl(NETXEN_CRB_NORMALIZE(adapter, off));
  1126. }
  1127. unsigned long
  1128. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1129. unsigned long long addr)
  1130. {
  1131. int window;
  1132. u32 win_read;
  1133. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1134. /* DDR network side */
  1135. window = MN_WIN(addr);
  1136. adapter->ahw.ddr_mn_window = window;
  1137. adapter->hw_write_wx(adapter,
  1138. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1139. &window, 4);
  1140. adapter->hw_read_wx(adapter,
  1141. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1142. &win_read, 4);
  1143. if ((win_read << 17) != window) {
  1144. printk(KERN_INFO "Written MNwin (0x%x) != "
  1145. "Read MNwin (0x%x)\n", window, win_read);
  1146. }
  1147. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1148. } else if (ADDR_IN_RANGE(addr,
  1149. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1150. if ((addr & 0x00ff800) == 0xff800) {
  1151. printk("%s: QM access not handled.\n", __func__);
  1152. addr = -1UL;
  1153. }
  1154. window = OCM_WIN(addr);
  1155. adapter->ahw.ddr_mn_window = window;
  1156. adapter->hw_write_wx(adapter,
  1157. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1158. &window, 4);
  1159. adapter->hw_read_wx(adapter,
  1160. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1161. &win_read, 4);
  1162. if ((win_read >> 7) != window) {
  1163. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1164. "Read OCMwin (0x%x)\n",
  1165. __func__, window, win_read);
  1166. }
  1167. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1168. } else if (ADDR_IN_RANGE(addr,
  1169. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1170. /* QDR network side */
  1171. window = MS_WIN(addr);
  1172. adapter->ahw.qdr_sn_window = window;
  1173. adapter->hw_write_wx(adapter,
  1174. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1175. &window, 4);
  1176. adapter->hw_read_wx(adapter,
  1177. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1178. &win_read, 4);
  1179. if (win_read != window) {
  1180. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1181. "Read MSwin (0x%x)\n",
  1182. __func__, window, win_read);
  1183. }
  1184. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1185. } else {
  1186. /*
  1187. * peg gdb frequently accesses memory that doesn't exist,
  1188. * this limits the chit chat so debugging isn't slowed down.
  1189. */
  1190. if ((netxen_pci_set_window_warning_count++ < 8)
  1191. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1192. printk("%s: Warning:%s Unknown address range!\n",
  1193. __func__, netxen_nic_driver_name);
  1194. }
  1195. addr = -1UL;
  1196. }
  1197. return addr;
  1198. }
  1199. static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
  1200. unsigned long long addr)
  1201. {
  1202. int window;
  1203. unsigned long long qdr_max;
  1204. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1205. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1206. else
  1207. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1208. if (ADDR_IN_RANGE(addr,
  1209. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1210. /* DDR network side */
  1211. BUG(); /* MN access can not come here */
  1212. } else if (ADDR_IN_RANGE(addr,
  1213. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1214. return 1;
  1215. } else if (ADDR_IN_RANGE(addr,
  1216. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1217. return 1;
  1218. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1219. /* QDR network side */
  1220. window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
  1221. if (adapter->ahw.qdr_sn_window == window)
  1222. return 1;
  1223. }
  1224. return 0;
  1225. }
  1226. static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
  1227. u64 off, void *data, int size)
  1228. {
  1229. unsigned long flags;
  1230. void *addr;
  1231. int ret = 0;
  1232. u64 start;
  1233. uint8_t *mem_ptr = NULL;
  1234. unsigned long mem_base;
  1235. unsigned long mem_page;
  1236. write_lock_irqsave(&adapter->adapter_lock, flags);
  1237. /*
  1238. * If attempting to access unknown address or straddle hw windows,
  1239. * do not access.
  1240. */
  1241. start = adapter->pci_set_window(adapter, off);
  1242. if ((start == -1UL) ||
  1243. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1244. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1245. printk(KERN_ERR "%s out of bound pci memory access. "
  1246. "offset is 0x%llx\n", netxen_nic_driver_name,
  1247. (unsigned long long)off);
  1248. return -1;
  1249. }
  1250. addr = (void *)(pci_base_offset(adapter, start));
  1251. if (!addr) {
  1252. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1253. mem_base = pci_resource_start(adapter->pdev, 0);
  1254. mem_page = start & PAGE_MASK;
  1255. /* Map two pages whenever user tries to access addresses in two
  1256. consecutive pages.
  1257. */
  1258. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1259. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1260. else
  1261. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1262. if (mem_ptr == NULL) {
  1263. *(uint8_t *)data = 0;
  1264. return -1;
  1265. }
  1266. addr = mem_ptr;
  1267. addr += start & (PAGE_SIZE - 1);
  1268. write_lock_irqsave(&adapter->adapter_lock, flags);
  1269. }
  1270. switch (size) {
  1271. case 1:
  1272. *(uint8_t *)data = readb(addr);
  1273. break;
  1274. case 2:
  1275. *(uint16_t *)data = readw(addr);
  1276. break;
  1277. case 4:
  1278. *(uint32_t *)data = readl(addr);
  1279. break;
  1280. case 8:
  1281. *(uint64_t *)data = readq(addr);
  1282. break;
  1283. default:
  1284. ret = -1;
  1285. break;
  1286. }
  1287. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1288. DPRINTK(1, INFO, "read %llx\n", *(unsigned long long *)data);
  1289. if (mem_ptr)
  1290. iounmap(mem_ptr);
  1291. return ret;
  1292. }
  1293. static int
  1294. netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
  1295. void *data, int size)
  1296. {
  1297. unsigned long flags;
  1298. void *addr;
  1299. int ret = 0;
  1300. u64 start;
  1301. uint8_t *mem_ptr = NULL;
  1302. unsigned long mem_base;
  1303. unsigned long mem_page;
  1304. write_lock_irqsave(&adapter->adapter_lock, flags);
  1305. /*
  1306. * If attempting to access unknown address or straddle hw windows,
  1307. * do not access.
  1308. */
  1309. start = adapter->pci_set_window(adapter, off);
  1310. if ((start == -1UL) ||
  1311. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1312. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1313. printk(KERN_ERR "%s out of bound pci memory access. "
  1314. "offset is 0x%llx\n", netxen_nic_driver_name,
  1315. (unsigned long long)off);
  1316. return -1;
  1317. }
  1318. addr = (void *)(pci_base_offset(adapter, start));
  1319. if (!addr) {
  1320. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1321. mem_base = pci_resource_start(adapter->pdev, 0);
  1322. mem_page = start & PAGE_MASK;
  1323. /* Map two pages whenever user tries to access addresses in two
  1324. * consecutive pages.
  1325. */
  1326. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1327. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  1328. else
  1329. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1330. if (mem_ptr == NULL)
  1331. return -1;
  1332. addr = mem_ptr;
  1333. addr += start & (PAGE_SIZE - 1);
  1334. write_lock_irqsave(&adapter->adapter_lock, flags);
  1335. }
  1336. switch (size) {
  1337. case 1:
  1338. writeb(*(uint8_t *)data, addr);
  1339. break;
  1340. case 2:
  1341. writew(*(uint16_t *)data, addr);
  1342. break;
  1343. case 4:
  1344. writel(*(uint32_t *)data, addr);
  1345. break;
  1346. case 8:
  1347. writeq(*(uint64_t *)data, addr);
  1348. break;
  1349. default:
  1350. ret = -1;
  1351. break;
  1352. }
  1353. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1354. DPRINTK(1, INFO, "writing data %llx to offset %llx\n",
  1355. *(unsigned long long *)data, start);
  1356. if (mem_ptr)
  1357. iounmap(mem_ptr);
  1358. return ret;
  1359. }
  1360. #define MAX_CTL_CHECK 1000
  1361. int
  1362. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1363. u64 off, void *data, int size)
  1364. {
  1365. unsigned long flags, mem_crb;
  1366. int i, j, ret = 0, loop, sz[2], off0;
  1367. uint32_t temp;
  1368. uint64_t off8, tmpw, word[2] = {0, 0};
  1369. /*
  1370. * If not MN, go check for MS or invalid.
  1371. */
  1372. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1373. return netxen_nic_pci_mem_write_direct(adapter,
  1374. off, data, size);
  1375. off8 = off & 0xfffffff8;
  1376. off0 = off & 0x7;
  1377. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1378. sz[1] = size - sz[0];
  1379. loop = ((off0 + size - 1) >> 3) + 1;
  1380. mem_crb = (unsigned long)pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1381. if ((size != 8) || (off0 != 0)) {
  1382. for (i = 0; i < loop; i++) {
  1383. if (adapter->pci_mem_read(adapter,
  1384. off8 + (i << 3), &word[i], 8))
  1385. return -1;
  1386. }
  1387. }
  1388. switch (size) {
  1389. case 1:
  1390. tmpw = *((uint8_t *)data);
  1391. break;
  1392. case 2:
  1393. tmpw = *((uint16_t *)data);
  1394. break;
  1395. case 4:
  1396. tmpw = *((uint32_t *)data);
  1397. break;
  1398. case 8:
  1399. default:
  1400. tmpw = *((uint64_t *)data);
  1401. break;
  1402. }
  1403. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1404. word[0] |= tmpw << (off0 * 8);
  1405. if (loop == 2) {
  1406. word[1] &= ~(~0ULL << (sz[1] * 8));
  1407. word[1] |= tmpw >> (sz[0] * 8);
  1408. }
  1409. write_lock_irqsave(&adapter->adapter_lock, flags);
  1410. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1411. for (i = 0; i < loop; i++) {
  1412. writel((uint32_t)(off8 + (i << 3)),
  1413. (void *)(mem_crb+MIU_TEST_AGT_ADDR_LO));
  1414. writel(0,
  1415. (void *)(mem_crb+MIU_TEST_AGT_ADDR_HI));
  1416. writel(word[i] & 0xffffffff,
  1417. (void *)(mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1418. writel((word[i] >> 32) & 0xffffffff,
  1419. (void *)(mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1420. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1421. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1422. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1423. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1424. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1425. temp = readl(
  1426. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1427. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1428. break;
  1429. }
  1430. if (j >= MAX_CTL_CHECK) {
  1431. printk("%s: %s Fail to write through agent\n",
  1432. __func__, netxen_nic_driver_name);
  1433. ret = -1;
  1434. break;
  1435. }
  1436. }
  1437. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1438. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1439. return ret;
  1440. }
  1441. int
  1442. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1443. u64 off, void *data, int size)
  1444. {
  1445. unsigned long flags, mem_crb;
  1446. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1447. uint32_t temp;
  1448. uint64_t off8, val, word[2] = {0, 0};
  1449. /*
  1450. * If not MN, go check for MS or invalid.
  1451. */
  1452. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1453. return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
  1454. off8 = off & 0xfffffff8;
  1455. off0[0] = off & 0x7;
  1456. off0[1] = 0;
  1457. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1458. sz[1] = size - sz[0];
  1459. loop = ((off0[0] + size - 1) >> 3) + 1;
  1460. mem_crb = (unsigned long)pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1461. write_lock_irqsave(&adapter->adapter_lock, flags);
  1462. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1463. for (i = 0; i < loop; i++) {
  1464. writel((uint32_t)(off8 + (i << 3)),
  1465. (void *)(mem_crb+MIU_TEST_AGT_ADDR_LO));
  1466. writel(0,
  1467. (void *)(mem_crb+MIU_TEST_AGT_ADDR_HI));
  1468. writel(MIU_TA_CTL_ENABLE,
  1469. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1470. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1471. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1472. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1473. temp = readl(
  1474. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1475. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1476. break;
  1477. }
  1478. if (j >= MAX_CTL_CHECK) {
  1479. printk(KERN_ERR "%s: %s Fail to read through agent\n",
  1480. __func__, netxen_nic_driver_name);
  1481. break;
  1482. }
  1483. start = off0[i] >> 2;
  1484. end = (off0[i] + sz[i] - 1) >> 2;
  1485. for (k = start; k <= end; k++) {
  1486. word[i] |= ((uint64_t) readl(
  1487. (void *)(mem_crb +
  1488. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1489. }
  1490. }
  1491. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1492. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1493. if (j >= MAX_CTL_CHECK)
  1494. return -1;
  1495. if (sz[0] == 8) {
  1496. val = word[0];
  1497. } else {
  1498. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1499. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1500. }
  1501. switch (size) {
  1502. case 1:
  1503. *(uint8_t *)data = val;
  1504. break;
  1505. case 2:
  1506. *(uint16_t *)data = val;
  1507. break;
  1508. case 4:
  1509. *(uint32_t *)data = val;
  1510. break;
  1511. case 8:
  1512. *(uint64_t *)data = val;
  1513. break;
  1514. }
  1515. DPRINTK(1, INFO, "read %llx\n", *(unsigned long long *)data);
  1516. return 0;
  1517. }
  1518. int
  1519. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1520. u64 off, void *data, int size)
  1521. {
  1522. int i, j, ret = 0, loop, sz[2], off0;
  1523. uint32_t temp;
  1524. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1525. /*
  1526. * If not MN, go check for MS or invalid.
  1527. */
  1528. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1529. mem_crb = NETXEN_CRB_QDR_NET;
  1530. else {
  1531. mem_crb = NETXEN_CRB_DDR_NET;
  1532. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1533. return netxen_nic_pci_mem_write_direct(adapter,
  1534. off, data, size);
  1535. }
  1536. off8 = off & 0xfffffff8;
  1537. off0 = off & 0x7;
  1538. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1539. sz[1] = size - sz[0];
  1540. loop = ((off0 + size - 1) >> 3) + 1;
  1541. if ((size != 8) || (off0 != 0)) {
  1542. for (i = 0; i < loop; i++) {
  1543. if (adapter->pci_mem_read(adapter, off8 + (i << 3),
  1544. &word[i], 8))
  1545. return -1;
  1546. }
  1547. }
  1548. switch (size) {
  1549. case 1:
  1550. tmpw = *((uint8_t *)data);
  1551. break;
  1552. case 2:
  1553. tmpw = *((uint16_t *)data);
  1554. break;
  1555. case 4:
  1556. tmpw = *((uint32_t *)data);
  1557. break;
  1558. case 8:
  1559. default:
  1560. tmpw = *((uint64_t *)data);
  1561. break;
  1562. }
  1563. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1564. word[0] |= tmpw << (off0 * 8);
  1565. if (loop == 2) {
  1566. word[1] &= ~(~0ULL << (sz[1] * 8));
  1567. word[1] |= tmpw >> (sz[0] * 8);
  1568. }
  1569. /*
  1570. * don't lock here - write_wx gets the lock if each time
  1571. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1572. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1573. */
  1574. for (i = 0; i < loop; i++) {
  1575. temp = off8 + (i << 3);
  1576. adapter->hw_write_wx(adapter,
  1577. mem_crb+MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1578. temp = 0;
  1579. adapter->hw_write_wx(adapter,
  1580. mem_crb+MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1581. temp = word[i] & 0xffffffff;
  1582. adapter->hw_write_wx(adapter,
  1583. mem_crb+MIU_TEST_AGT_WRDATA_LO, &temp, 4);
  1584. temp = (word[i] >> 32) & 0xffffffff;
  1585. adapter->hw_write_wx(adapter,
  1586. mem_crb+MIU_TEST_AGT_WRDATA_HI, &temp, 4);
  1587. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1588. adapter->hw_write_wx(adapter,
  1589. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1590. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1591. adapter->hw_write_wx(adapter,
  1592. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1593. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1594. adapter->hw_read_wx(adapter,
  1595. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1596. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1597. break;
  1598. }
  1599. if (j >= MAX_CTL_CHECK) {
  1600. printk(KERN_ERR "%s: Fail to write through agent\n",
  1601. netxen_nic_driver_name);
  1602. ret = -1;
  1603. break;
  1604. }
  1605. }
  1606. /*
  1607. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1608. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1609. */
  1610. return ret;
  1611. }
  1612. int
  1613. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1614. u64 off, void *data, int size)
  1615. {
  1616. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1617. uint32_t temp;
  1618. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1619. /*
  1620. * If not MN, go check for MS or invalid.
  1621. */
  1622. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1623. mem_crb = NETXEN_CRB_QDR_NET;
  1624. else {
  1625. mem_crb = NETXEN_CRB_DDR_NET;
  1626. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1627. return netxen_nic_pci_mem_read_direct(adapter,
  1628. off, data, size);
  1629. }
  1630. off8 = off & 0xfffffff8;
  1631. off0[0] = off & 0x7;
  1632. off0[1] = 0;
  1633. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1634. sz[1] = size - sz[0];
  1635. loop = ((off0[0] + size - 1) >> 3) + 1;
  1636. /*
  1637. * don't lock here - write_wx gets the lock if each time
  1638. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1639. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1640. */
  1641. for (i = 0; i < loop; i++) {
  1642. temp = off8 + (i << 3);
  1643. adapter->hw_write_wx(adapter,
  1644. mem_crb + MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1645. temp = 0;
  1646. adapter->hw_write_wx(adapter,
  1647. mem_crb + MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1648. temp = MIU_TA_CTL_ENABLE;
  1649. adapter->hw_write_wx(adapter,
  1650. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1651. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1652. adapter->hw_write_wx(adapter,
  1653. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1654. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1655. adapter->hw_read_wx(adapter,
  1656. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1657. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1658. break;
  1659. }
  1660. if (j >= MAX_CTL_CHECK) {
  1661. printk(KERN_ERR "%s: Fail to read through agent\n",
  1662. netxen_nic_driver_name);
  1663. break;
  1664. }
  1665. start = off0[i] >> 2;
  1666. end = (off0[i] + sz[i] - 1) >> 2;
  1667. for (k = start; k <= end; k++) {
  1668. adapter->hw_read_wx(adapter,
  1669. mem_crb + MIU_TEST_AGT_RDDATA(k), &temp, 4);
  1670. word[i] |= ((uint64_t)temp << (32 * k));
  1671. }
  1672. }
  1673. /*
  1674. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1675. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1676. */
  1677. if (j >= MAX_CTL_CHECK)
  1678. return -1;
  1679. if (sz[0] == 8) {
  1680. val = word[0];
  1681. } else {
  1682. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1683. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1684. }
  1685. switch (size) {
  1686. case 1:
  1687. *(uint8_t *)data = val;
  1688. break;
  1689. case 2:
  1690. *(uint16_t *)data = val;
  1691. break;
  1692. case 4:
  1693. *(uint32_t *)data = val;
  1694. break;
  1695. case 8:
  1696. *(uint64_t *)data = val;
  1697. break;
  1698. }
  1699. DPRINTK(1, INFO, "read %llx\n", *(unsigned long long *)data);
  1700. return 0;
  1701. }
  1702. /*
  1703. * Note : only 32-bit writes!
  1704. */
  1705. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1706. u64 off, u32 data)
  1707. {
  1708. adapter->hw_write_wx(adapter, off, &data, 4);
  1709. return 0;
  1710. }
  1711. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
  1712. {
  1713. u32 temp;
  1714. adapter->hw_read_wx(adapter, off, &temp, 4);
  1715. return temp;
  1716. }
  1717. void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
  1718. u64 off, u32 data)
  1719. {
  1720. adapter->hw_write_wx(adapter, off, &data, 4);
  1721. }
  1722. u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off)
  1723. {
  1724. u32 temp;
  1725. adapter->hw_read_wx(adapter, off, &temp, 4);
  1726. return temp;
  1727. }
  1728. #if 0
  1729. int
  1730. netxen_nic_erase_pxe(struct netxen_adapter *adapter)
  1731. {
  1732. if (netxen_rom_fast_write(adapter, NETXEN_PXE_START, 0) == -1) {
  1733. printk(KERN_ERR "%s: erase pxe failed\n",
  1734. netxen_nic_driver_name);
  1735. return -1;
  1736. }
  1737. return 0;
  1738. }
  1739. #endif /* 0 */
  1740. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1741. {
  1742. int rv = 0;
  1743. int addr = NETXEN_BRDCFG_START;
  1744. struct netxen_board_info *boardinfo;
  1745. int index;
  1746. u32 *ptr32;
  1747. boardinfo = &adapter->ahw.boardcfg;
  1748. ptr32 = (u32 *) boardinfo;
  1749. for (index = 0; index < sizeof(struct netxen_board_info) / sizeof(u32);
  1750. index++) {
  1751. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  1752. return -EIO;
  1753. }
  1754. ptr32++;
  1755. addr += sizeof(u32);
  1756. }
  1757. if (boardinfo->magic != NETXEN_BDINFO_MAGIC) {
  1758. printk("%s: ERROR reading %s board config."
  1759. " Read %x, expected %x\n", netxen_nic_driver_name,
  1760. netxen_nic_driver_name,
  1761. boardinfo->magic, NETXEN_BDINFO_MAGIC);
  1762. rv = -1;
  1763. }
  1764. if (boardinfo->header_version != NETXEN_BDINFO_VERSION) {
  1765. printk("%s: Unknown board config version."
  1766. " Read %x, expected %x\n", netxen_nic_driver_name,
  1767. boardinfo->header_version, NETXEN_BDINFO_VERSION);
  1768. rv = -1;
  1769. }
  1770. DPRINTK(INFO, "Discovered board type:0x%x ", boardinfo->board_type);
  1771. switch ((netxen_brdtype_t) boardinfo->board_type) {
  1772. case NETXEN_BRDTYPE_P2_SB35_4G:
  1773. adapter->ahw.board_type = NETXEN_NIC_GBE;
  1774. break;
  1775. case NETXEN_BRDTYPE_P2_SB31_10G:
  1776. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1777. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1778. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1779. case NETXEN_BRDTYPE_P3_HMEZ:
  1780. case NETXEN_BRDTYPE_P3_XG_LOM:
  1781. case NETXEN_BRDTYPE_P3_10G_CX4:
  1782. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1783. case NETXEN_BRDTYPE_P3_IMEZ:
  1784. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1785. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1786. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1787. case NETXEN_BRDTYPE_P3_10G_XFP:
  1788. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1789. adapter->ahw.board_type = NETXEN_NIC_XGBE;
  1790. break;
  1791. case NETXEN_BRDTYPE_P1_BD:
  1792. case NETXEN_BRDTYPE_P1_SB:
  1793. case NETXEN_BRDTYPE_P1_SMAX:
  1794. case NETXEN_BRDTYPE_P1_SOCK:
  1795. case NETXEN_BRDTYPE_P3_REF_QG:
  1796. case NETXEN_BRDTYPE_P3_4_GB:
  1797. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1798. adapter->ahw.board_type = NETXEN_NIC_GBE;
  1799. break;
  1800. default:
  1801. printk("%s: Unknown(%x)\n", netxen_nic_driver_name,
  1802. boardinfo->board_type);
  1803. rv = -ENODEV;
  1804. break;
  1805. }
  1806. return rv;
  1807. }
  1808. /* NIU access sections */
  1809. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1810. {
  1811. new_mtu += MTU_FUDGE_FACTOR;
  1812. netxen_nic_write_w0(adapter,
  1813. NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1814. new_mtu);
  1815. return 0;
  1816. }
  1817. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1818. {
  1819. new_mtu += MTU_FUDGE_FACTOR;
  1820. if (adapter->physical_port == 0)
  1821. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE,
  1822. new_mtu);
  1823. else
  1824. netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE,
  1825. new_mtu);
  1826. return 0;
  1827. }
  1828. void
  1829. netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  1830. unsigned long off, int data)
  1831. {
  1832. adapter->hw_write_wx(adapter, off, &data, 4);
  1833. }
  1834. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1835. {
  1836. __u32 status;
  1837. __u32 autoneg;
  1838. __u32 mode;
  1839. __u32 port_mode;
  1840. netxen_nic_read_w0(adapter, NETXEN_NIU_MODE, &mode);
  1841. if (netxen_get_niu_enable_ge(mode)) { /* Gb 10/100/1000 Mbps mode */
  1842. adapter->hw_read_wx(adapter,
  1843. NETXEN_PORT_MODE_ADDR, &port_mode, 4);
  1844. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1845. adapter->link_speed = SPEED_1000;
  1846. adapter->link_duplex = DUPLEX_FULL;
  1847. adapter->link_autoneg = AUTONEG_DISABLE;
  1848. return;
  1849. }
  1850. if (adapter->phy_read
  1851. && adapter->phy_read(adapter,
  1852. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1853. &status) == 0) {
  1854. if (netxen_get_phy_link(status)) {
  1855. switch (netxen_get_phy_speed(status)) {
  1856. case 0:
  1857. adapter->link_speed = SPEED_10;
  1858. break;
  1859. case 1:
  1860. adapter->link_speed = SPEED_100;
  1861. break;
  1862. case 2:
  1863. adapter->link_speed = SPEED_1000;
  1864. break;
  1865. default:
  1866. adapter->link_speed = -1;
  1867. break;
  1868. }
  1869. switch (netxen_get_phy_duplex(status)) {
  1870. case 0:
  1871. adapter->link_duplex = DUPLEX_HALF;
  1872. break;
  1873. case 1:
  1874. adapter->link_duplex = DUPLEX_FULL;
  1875. break;
  1876. default:
  1877. adapter->link_duplex = -1;
  1878. break;
  1879. }
  1880. if (adapter->phy_read
  1881. && adapter->phy_read(adapter,
  1882. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1883. &autoneg) != 0)
  1884. adapter->link_autoneg = autoneg;
  1885. } else
  1886. goto link_down;
  1887. } else {
  1888. link_down:
  1889. adapter->link_speed = -1;
  1890. adapter->link_duplex = -1;
  1891. }
  1892. }
  1893. }
  1894. void netxen_nic_flash_print(struct netxen_adapter *adapter)
  1895. {
  1896. u32 fw_major = 0;
  1897. u32 fw_minor = 0;
  1898. u32 fw_build = 0;
  1899. char brd_name[NETXEN_MAX_SHORT_NAME];
  1900. char serial_num[32];
  1901. int i, addr;
  1902. __le32 *ptr32;
  1903. struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
  1904. adapter->driver_mismatch = 0;
  1905. ptr32 = (u32 *)&serial_num;
  1906. addr = NETXEN_USER_START +
  1907. offsetof(struct netxen_new_user_info, serial_num);
  1908. for (i = 0; i < 8; i++) {
  1909. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  1910. printk("%s: ERROR reading %s board userarea.\n",
  1911. netxen_nic_driver_name,
  1912. netxen_nic_driver_name);
  1913. adapter->driver_mismatch = 1;
  1914. return;
  1915. }
  1916. ptr32++;
  1917. addr += sizeof(u32);
  1918. }
  1919. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MAJOR, &fw_major, 4);
  1920. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MINOR, &fw_minor, 4);
  1921. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_SUB, &fw_build, 4);
  1922. adapter->fw_major = fw_major;
  1923. if (adapter->portnum == 0) {
  1924. get_brd_name_by_type(board_info->board_type, brd_name);
  1925. printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
  1926. brd_name, serial_num, adapter->ahw.revision_id);
  1927. printk(KERN_INFO "NetXen Firmware version %d.%d.%d\n",
  1928. fw_major, fw_minor, fw_build);
  1929. }
  1930. if (NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build) <
  1931. NETXEN_VERSION_CODE(3, 4, 216)) {
  1932. adapter->driver_mismatch = 1;
  1933. printk(KERN_ERR "%s: firmware version %d.%d.%d unsupported\n",
  1934. netxen_nic_driver_name,
  1935. fw_major, fw_minor, fw_build);
  1936. return;
  1937. }
  1938. }