bgmac.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422
  1. /*
  2. * Driver for (BCM4706)? GBit MAC core on BCMA bus.
  3. *
  4. * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
  5. *
  6. * Licensed under the GNU/GPL. See COPYING for details.
  7. */
  8. #include "bgmac.h"
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/delay.h>
  12. #include <linux/etherdevice.h>
  13. #include <linux/mii.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/dma-mapping.h>
  16. #include <asm/mach-bcm47xx/nvram.h>
  17. static const struct bcma_device_id bgmac_bcma_tbl[] = {
  18. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_4706_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  19. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  20. BCMA_CORETABLE_END
  21. };
  22. MODULE_DEVICE_TABLE(bcma, bgmac_bcma_tbl);
  23. static bool bgmac_wait_value(struct bcma_device *core, u16 reg, u32 mask,
  24. u32 value, int timeout)
  25. {
  26. u32 val;
  27. int i;
  28. for (i = 0; i < timeout / 10; i++) {
  29. val = bcma_read32(core, reg);
  30. if ((val & mask) == value)
  31. return true;
  32. udelay(10);
  33. }
  34. pr_err("Timeout waiting for reg 0x%X\n", reg);
  35. return false;
  36. }
  37. /**************************************************
  38. * DMA
  39. **************************************************/
  40. static void bgmac_dma_tx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  41. {
  42. u32 val;
  43. int i;
  44. if (!ring->mmio_base)
  45. return;
  46. /* Suspend DMA TX ring first.
  47. * bgmac_wait_value doesn't support waiting for any of few values, so
  48. * implement whole loop here.
  49. */
  50. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL,
  51. BGMAC_DMA_TX_SUSPEND);
  52. for (i = 0; i < 10000 / 10; i++) {
  53. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  54. val &= BGMAC_DMA_TX_STAT;
  55. if (val == BGMAC_DMA_TX_STAT_DISABLED ||
  56. val == BGMAC_DMA_TX_STAT_IDLEWAIT ||
  57. val == BGMAC_DMA_TX_STAT_STOPPED) {
  58. i = 0;
  59. break;
  60. }
  61. udelay(10);
  62. }
  63. if (i)
  64. bgmac_err(bgmac, "Timeout suspending DMA TX ring 0x%X (BGMAC_DMA_TX_STAT: 0x%08X)\n",
  65. ring->mmio_base, val);
  66. /* Remove SUSPEND bit */
  67. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, 0);
  68. if (!bgmac_wait_value(bgmac->core,
  69. ring->mmio_base + BGMAC_DMA_TX_STATUS,
  70. BGMAC_DMA_TX_STAT, BGMAC_DMA_TX_STAT_DISABLED,
  71. 10000)) {
  72. bgmac_warn(bgmac, "DMA TX ring 0x%X wasn't disabled on time, waiting additional 300us\n",
  73. ring->mmio_base);
  74. udelay(300);
  75. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  76. if ((val & BGMAC_DMA_TX_STAT) != BGMAC_DMA_TX_STAT_DISABLED)
  77. bgmac_err(bgmac, "Reset of DMA TX ring 0x%X failed\n",
  78. ring->mmio_base);
  79. }
  80. }
  81. static void bgmac_dma_tx_enable(struct bgmac *bgmac,
  82. struct bgmac_dma_ring *ring)
  83. {
  84. u32 ctl;
  85. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL);
  86. ctl |= BGMAC_DMA_TX_ENABLE;
  87. ctl |= BGMAC_DMA_TX_PARITY_DISABLE;
  88. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, ctl);
  89. }
  90. static netdev_tx_t bgmac_dma_tx_add(struct bgmac *bgmac,
  91. struct bgmac_dma_ring *ring,
  92. struct sk_buff *skb)
  93. {
  94. struct device *dma_dev = bgmac->core->dma_dev;
  95. struct net_device *net_dev = bgmac->net_dev;
  96. struct bgmac_dma_desc *dma_desc;
  97. struct bgmac_slot_info *slot;
  98. u32 ctl0, ctl1;
  99. int free_slots;
  100. if (skb->len > BGMAC_DESC_CTL1_LEN) {
  101. bgmac_err(bgmac, "Too long skb (%d)\n", skb->len);
  102. goto err_stop_drop;
  103. }
  104. if (ring->start <= ring->end)
  105. free_slots = ring->start - ring->end + BGMAC_TX_RING_SLOTS;
  106. else
  107. free_slots = ring->start - ring->end;
  108. if (free_slots == 1) {
  109. bgmac_err(bgmac, "TX ring is full, queue should be stopped!\n");
  110. netif_stop_queue(net_dev);
  111. return NETDEV_TX_BUSY;
  112. }
  113. slot = &ring->slots[ring->end];
  114. slot->skb = skb;
  115. slot->dma_addr = dma_map_single(dma_dev, skb->data, skb->len,
  116. DMA_TO_DEVICE);
  117. if (dma_mapping_error(dma_dev, slot->dma_addr)) {
  118. bgmac_err(bgmac, "Mapping error of skb on ring 0x%X\n",
  119. ring->mmio_base);
  120. goto err_stop_drop;
  121. }
  122. ctl0 = BGMAC_DESC_CTL0_IOC | BGMAC_DESC_CTL0_SOF | BGMAC_DESC_CTL0_EOF;
  123. if (ring->end == ring->num_slots - 1)
  124. ctl0 |= BGMAC_DESC_CTL0_EOT;
  125. ctl1 = skb->len & BGMAC_DESC_CTL1_LEN;
  126. dma_desc = ring->cpu_base;
  127. dma_desc += ring->end;
  128. dma_desc->addr_low = cpu_to_le32(lower_32_bits(slot->dma_addr));
  129. dma_desc->addr_high = cpu_to_le32(upper_32_bits(slot->dma_addr));
  130. dma_desc->ctl0 = cpu_to_le32(ctl0);
  131. dma_desc->ctl1 = cpu_to_le32(ctl1);
  132. wmb();
  133. /* Increase ring->end to point empty slot. We tell hardware the first
  134. * slot it should *not* read.
  135. */
  136. if (++ring->end >= BGMAC_TX_RING_SLOTS)
  137. ring->end = 0;
  138. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_INDEX,
  139. ring->end * sizeof(struct bgmac_dma_desc));
  140. /* Always keep one slot free to allow detecting bugged calls. */
  141. if (--free_slots == 1)
  142. netif_stop_queue(net_dev);
  143. return NETDEV_TX_OK;
  144. err_stop_drop:
  145. netif_stop_queue(net_dev);
  146. dev_kfree_skb(skb);
  147. return NETDEV_TX_OK;
  148. }
  149. /* Free transmitted packets */
  150. static void bgmac_dma_tx_free(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  151. {
  152. struct device *dma_dev = bgmac->core->dma_dev;
  153. int empty_slot;
  154. bool freed = false;
  155. /* The last slot that hardware didn't consume yet */
  156. empty_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  157. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  158. empty_slot /= sizeof(struct bgmac_dma_desc);
  159. while (ring->start != empty_slot) {
  160. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  161. if (slot->skb) {
  162. /* Unmap no longer used buffer */
  163. dma_unmap_single(dma_dev, slot->dma_addr,
  164. slot->skb->len, DMA_TO_DEVICE);
  165. slot->dma_addr = 0;
  166. /* Free memory! :) */
  167. dev_kfree_skb(slot->skb);
  168. slot->skb = NULL;
  169. } else {
  170. bgmac_err(bgmac, "Hardware reported transmission for empty TX ring slot %d! End of ring: %d\n",
  171. ring->start, ring->end);
  172. }
  173. if (++ring->start >= BGMAC_TX_RING_SLOTS)
  174. ring->start = 0;
  175. freed = true;
  176. }
  177. if (freed && netif_queue_stopped(bgmac->net_dev))
  178. netif_wake_queue(bgmac->net_dev);
  179. }
  180. static void bgmac_dma_rx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  181. {
  182. if (!ring->mmio_base)
  183. return;
  184. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, 0);
  185. if (!bgmac_wait_value(bgmac->core,
  186. ring->mmio_base + BGMAC_DMA_RX_STATUS,
  187. BGMAC_DMA_RX_STAT, BGMAC_DMA_RX_STAT_DISABLED,
  188. 10000))
  189. bgmac_err(bgmac, "Reset of ring 0x%X RX failed\n",
  190. ring->mmio_base);
  191. }
  192. static void bgmac_dma_rx_enable(struct bgmac *bgmac,
  193. struct bgmac_dma_ring *ring)
  194. {
  195. u32 ctl;
  196. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL);
  197. ctl &= BGMAC_DMA_RX_ADDREXT_MASK;
  198. ctl |= BGMAC_DMA_RX_ENABLE;
  199. ctl |= BGMAC_DMA_RX_PARITY_DISABLE;
  200. ctl |= BGMAC_DMA_RX_OVERFLOW_CONT;
  201. ctl |= BGMAC_RX_FRAME_OFFSET << BGMAC_DMA_RX_FRAME_OFFSET_SHIFT;
  202. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, ctl);
  203. }
  204. static int bgmac_dma_rx_skb_for_slot(struct bgmac *bgmac,
  205. struct bgmac_slot_info *slot)
  206. {
  207. struct device *dma_dev = bgmac->core->dma_dev;
  208. struct bgmac_rx_header *rx;
  209. /* Alloc skb */
  210. slot->skb = netdev_alloc_skb(bgmac->net_dev, BGMAC_RX_BUF_SIZE);
  211. if (!slot->skb) {
  212. bgmac_err(bgmac, "Allocation of skb failed!\n");
  213. return -ENOMEM;
  214. }
  215. /* Poison - if everything goes fine, hardware will overwrite it */
  216. rx = (struct bgmac_rx_header *)slot->skb->data;
  217. rx->len = cpu_to_le16(0xdead);
  218. rx->flags = cpu_to_le16(0xbeef);
  219. /* Map skb for the DMA */
  220. slot->dma_addr = dma_map_single(dma_dev, slot->skb->data,
  221. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  222. if (dma_mapping_error(dma_dev, slot->dma_addr)) {
  223. bgmac_err(bgmac, "DMA mapping error\n");
  224. return -ENOMEM;
  225. }
  226. if (slot->dma_addr & 0xC0000000)
  227. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  228. return 0;
  229. }
  230. static int bgmac_dma_rx_read(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
  231. int weight)
  232. {
  233. u32 end_slot;
  234. int handled = 0;
  235. end_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_STATUS);
  236. end_slot &= BGMAC_DMA_RX_STATDPTR;
  237. end_slot /= sizeof(struct bgmac_dma_desc);
  238. ring->end = end_slot;
  239. while (ring->start != ring->end) {
  240. struct device *dma_dev = bgmac->core->dma_dev;
  241. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  242. struct sk_buff *skb = slot->skb;
  243. struct sk_buff *new_skb;
  244. struct bgmac_rx_header *rx;
  245. u16 len, flags;
  246. /* Unmap buffer to make it accessible to the CPU */
  247. dma_sync_single_for_cpu(dma_dev, slot->dma_addr,
  248. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  249. /* Get info from the header */
  250. rx = (struct bgmac_rx_header *)skb->data;
  251. len = le16_to_cpu(rx->len);
  252. flags = le16_to_cpu(rx->flags);
  253. /* Check for poison and drop or pass the packet */
  254. if (len == 0xdead && flags == 0xbeef) {
  255. bgmac_err(bgmac, "Found poisoned packet at slot %d, DMA issue!\n",
  256. ring->start);
  257. } else {
  258. new_skb = netdev_alloc_skb(bgmac->net_dev, len);
  259. if (new_skb) {
  260. skb_put(new_skb, len);
  261. skb_copy_from_linear_data_offset(skb, BGMAC_RX_FRAME_OFFSET,
  262. new_skb->data,
  263. len);
  264. new_skb->protocol =
  265. eth_type_trans(new_skb, bgmac->net_dev);
  266. netif_receive_skb(new_skb);
  267. handled++;
  268. } else {
  269. bgmac->net_dev->stats.rx_dropped++;
  270. bgmac_err(bgmac, "Allocation of skb for copying packet failed!\n");
  271. }
  272. /* Poison the old skb */
  273. rx->len = cpu_to_le16(0xdead);
  274. rx->flags = cpu_to_le16(0xbeef);
  275. }
  276. /* Make it back accessible to the hardware */
  277. dma_sync_single_for_device(dma_dev, slot->dma_addr,
  278. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  279. if (++ring->start >= BGMAC_RX_RING_SLOTS)
  280. ring->start = 0;
  281. if (handled >= weight) /* Should never be greater */
  282. break;
  283. }
  284. return handled;
  285. }
  286. /* Does ring support unaligned addressing? */
  287. static bool bgmac_dma_unaligned(struct bgmac *bgmac,
  288. struct bgmac_dma_ring *ring,
  289. enum bgmac_dma_ring_type ring_type)
  290. {
  291. switch (ring_type) {
  292. case BGMAC_DMA_RING_TX:
  293. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  294. 0xff0);
  295. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO))
  296. return true;
  297. break;
  298. case BGMAC_DMA_RING_RX:
  299. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  300. 0xff0);
  301. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO))
  302. return true;
  303. break;
  304. }
  305. return false;
  306. }
  307. static void bgmac_dma_ring_free(struct bgmac *bgmac,
  308. struct bgmac_dma_ring *ring)
  309. {
  310. struct device *dma_dev = bgmac->core->dma_dev;
  311. struct bgmac_slot_info *slot;
  312. int size;
  313. int i;
  314. for (i = 0; i < ring->num_slots; i++) {
  315. slot = &ring->slots[i];
  316. if (slot->skb) {
  317. if (slot->dma_addr)
  318. dma_unmap_single(dma_dev, slot->dma_addr,
  319. slot->skb->len, DMA_TO_DEVICE);
  320. dev_kfree_skb(slot->skb);
  321. }
  322. }
  323. if (ring->cpu_base) {
  324. /* Free ring of descriptors */
  325. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  326. dma_free_coherent(dma_dev, size, ring->cpu_base,
  327. ring->dma_base);
  328. }
  329. }
  330. static void bgmac_dma_free(struct bgmac *bgmac)
  331. {
  332. int i;
  333. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  334. bgmac_dma_ring_free(bgmac, &bgmac->tx_ring[i]);
  335. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  336. bgmac_dma_ring_free(bgmac, &bgmac->rx_ring[i]);
  337. }
  338. static int bgmac_dma_alloc(struct bgmac *bgmac)
  339. {
  340. struct device *dma_dev = bgmac->core->dma_dev;
  341. struct bgmac_dma_ring *ring;
  342. static const u16 ring_base[] = { BGMAC_DMA_BASE0, BGMAC_DMA_BASE1,
  343. BGMAC_DMA_BASE2, BGMAC_DMA_BASE3, };
  344. int size; /* ring size: different for Tx and Rx */
  345. int err;
  346. int i;
  347. BUILD_BUG_ON(BGMAC_MAX_TX_RINGS > ARRAY_SIZE(ring_base));
  348. BUILD_BUG_ON(BGMAC_MAX_RX_RINGS > ARRAY_SIZE(ring_base));
  349. if (!(bcma_aread32(bgmac->core, BCMA_IOST) & BCMA_IOST_DMA64)) {
  350. bgmac_err(bgmac, "Core does not report 64-bit DMA\n");
  351. return -ENOTSUPP;
  352. }
  353. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  354. ring = &bgmac->tx_ring[i];
  355. ring->num_slots = BGMAC_TX_RING_SLOTS;
  356. ring->mmio_base = ring_base[i];
  357. if (bgmac_dma_unaligned(bgmac, ring, BGMAC_DMA_RING_TX))
  358. bgmac_warn(bgmac, "TX on ring 0x%X supports unaligned addressing but this feature is not implemented\n",
  359. ring->mmio_base);
  360. /* Alloc ring of descriptors */
  361. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  362. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  363. &ring->dma_base,
  364. GFP_KERNEL);
  365. if (!ring->cpu_base) {
  366. bgmac_err(bgmac, "Allocation of TX ring 0x%X failed\n",
  367. ring->mmio_base);
  368. goto err_dma_free;
  369. }
  370. if (ring->dma_base & 0xC0000000)
  371. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  372. /* No need to alloc TX slots yet */
  373. }
  374. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  375. ring = &bgmac->rx_ring[i];
  376. ring->num_slots = BGMAC_RX_RING_SLOTS;
  377. ring->mmio_base = ring_base[i];
  378. if (bgmac_dma_unaligned(bgmac, ring, BGMAC_DMA_RING_RX))
  379. bgmac_warn(bgmac, "RX on ring 0x%X supports unaligned addressing but this feature is not implemented\n",
  380. ring->mmio_base);
  381. /* Alloc ring of descriptors */
  382. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  383. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  384. &ring->dma_base,
  385. GFP_KERNEL);
  386. if (!ring->cpu_base) {
  387. bgmac_err(bgmac, "Allocation of RX ring 0x%X failed\n",
  388. ring->mmio_base);
  389. err = -ENOMEM;
  390. goto err_dma_free;
  391. }
  392. if (ring->dma_base & 0xC0000000)
  393. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  394. /* Alloc RX slots */
  395. for (i = 0; i < ring->num_slots; i++) {
  396. err = bgmac_dma_rx_skb_for_slot(bgmac, &ring->slots[i]);
  397. if (err) {
  398. bgmac_err(bgmac, "Can't allocate skb for slot in RX ring\n");
  399. goto err_dma_free;
  400. }
  401. }
  402. }
  403. return 0;
  404. err_dma_free:
  405. bgmac_dma_free(bgmac);
  406. return -ENOMEM;
  407. }
  408. static void bgmac_dma_init(struct bgmac *bgmac)
  409. {
  410. struct bgmac_dma_ring *ring;
  411. struct bgmac_dma_desc *dma_desc;
  412. u32 ctl0, ctl1;
  413. int i;
  414. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  415. ring = &bgmac->tx_ring[i];
  416. /* We don't implement unaligned addressing, so enable first */
  417. bgmac_dma_tx_enable(bgmac, ring);
  418. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  419. lower_32_bits(ring->dma_base));
  420. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGHI,
  421. upper_32_bits(ring->dma_base));
  422. ring->start = 0;
  423. ring->end = 0; /* Points the slot that should *not* be read */
  424. }
  425. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  426. ring = &bgmac->rx_ring[i];
  427. /* We don't implement unaligned addressing, so enable first */
  428. bgmac_dma_rx_enable(bgmac, ring);
  429. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  430. lower_32_bits(ring->dma_base));
  431. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGHI,
  432. upper_32_bits(ring->dma_base));
  433. for (i = 0, dma_desc = ring->cpu_base; i < ring->num_slots;
  434. i++, dma_desc++) {
  435. ctl0 = ctl1 = 0;
  436. if (i == ring->num_slots - 1)
  437. ctl0 |= BGMAC_DESC_CTL0_EOT;
  438. ctl1 |= BGMAC_RX_BUF_SIZE & BGMAC_DESC_CTL1_LEN;
  439. /* Is there any BGMAC device that requires extension? */
  440. /* ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT) &
  441. * B43_DMA64_DCTL1_ADDREXT_MASK;
  442. */
  443. dma_desc->addr_low = cpu_to_le32(lower_32_bits(ring->slots[i].dma_addr));
  444. dma_desc->addr_high = cpu_to_le32(upper_32_bits(ring->slots[i].dma_addr));
  445. dma_desc->ctl0 = cpu_to_le32(ctl0);
  446. dma_desc->ctl1 = cpu_to_le32(ctl1);
  447. }
  448. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_INDEX,
  449. ring->num_slots * sizeof(struct bgmac_dma_desc));
  450. ring->start = 0;
  451. ring->end = 0;
  452. }
  453. }
  454. /**************************************************
  455. * PHY ops
  456. **************************************************/
  457. u16 bgmac_phy_read(struct bgmac *bgmac, u8 phyaddr, u8 reg)
  458. {
  459. struct bcma_device *core;
  460. u16 phy_access_addr;
  461. u16 phy_ctl_addr;
  462. u32 tmp;
  463. BUILD_BUG_ON(BGMAC_PA_DATA_MASK != BCMA_GMAC_CMN_PA_DATA_MASK);
  464. BUILD_BUG_ON(BGMAC_PA_ADDR_MASK != BCMA_GMAC_CMN_PA_ADDR_MASK);
  465. BUILD_BUG_ON(BGMAC_PA_ADDR_SHIFT != BCMA_GMAC_CMN_PA_ADDR_SHIFT);
  466. BUILD_BUG_ON(BGMAC_PA_REG_MASK != BCMA_GMAC_CMN_PA_REG_MASK);
  467. BUILD_BUG_ON(BGMAC_PA_REG_SHIFT != BCMA_GMAC_CMN_PA_REG_SHIFT);
  468. BUILD_BUG_ON(BGMAC_PA_WRITE != BCMA_GMAC_CMN_PA_WRITE);
  469. BUILD_BUG_ON(BGMAC_PA_START != BCMA_GMAC_CMN_PA_START);
  470. BUILD_BUG_ON(BGMAC_PC_EPA_MASK != BCMA_GMAC_CMN_PC_EPA_MASK);
  471. BUILD_BUG_ON(BGMAC_PC_MCT_MASK != BCMA_GMAC_CMN_PC_MCT_MASK);
  472. BUILD_BUG_ON(BGMAC_PC_MCT_SHIFT != BCMA_GMAC_CMN_PC_MCT_SHIFT);
  473. BUILD_BUG_ON(BGMAC_PC_MTE != BCMA_GMAC_CMN_PC_MTE);
  474. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  475. core = bgmac->core->bus->drv_gmac_cmn.core;
  476. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  477. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  478. } else {
  479. core = bgmac->core;
  480. phy_access_addr = BGMAC_PHY_ACCESS;
  481. phy_ctl_addr = BGMAC_PHY_CNTL;
  482. }
  483. tmp = bcma_read32(core, phy_ctl_addr);
  484. tmp &= ~BGMAC_PC_EPA_MASK;
  485. tmp |= phyaddr;
  486. bcma_write32(core, phy_ctl_addr, tmp);
  487. tmp = BGMAC_PA_START;
  488. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  489. tmp |= reg << BGMAC_PA_REG_SHIFT;
  490. bcma_write32(core, phy_access_addr, tmp);
  491. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  492. bgmac_err(bgmac, "Reading PHY %d register 0x%X failed\n",
  493. phyaddr, reg);
  494. return 0xffff;
  495. }
  496. return bcma_read32(core, phy_access_addr) & BGMAC_PA_DATA_MASK;
  497. }
  498. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphywr */
  499. void bgmac_phy_write(struct bgmac *bgmac, u8 phyaddr, u8 reg, u16 value)
  500. {
  501. struct bcma_device *core;
  502. u16 phy_access_addr;
  503. u16 phy_ctl_addr;
  504. u32 tmp;
  505. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  506. core = bgmac->core->bus->drv_gmac_cmn.core;
  507. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  508. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  509. } else {
  510. core = bgmac->core;
  511. phy_access_addr = BGMAC_PHY_ACCESS;
  512. phy_ctl_addr = BGMAC_PHY_CNTL;
  513. }
  514. tmp = bcma_read32(core, phy_ctl_addr);
  515. tmp &= ~BGMAC_PC_EPA_MASK;
  516. tmp |= phyaddr;
  517. bcma_write32(core, phy_ctl_addr, tmp);
  518. bgmac_write(bgmac, BGMAC_INT_STATUS, BGMAC_IS_MDIO);
  519. if (bgmac_read(bgmac, BGMAC_INT_STATUS) & BGMAC_IS_MDIO)
  520. bgmac_warn(bgmac, "Error setting MDIO int\n");
  521. tmp = BGMAC_PA_START;
  522. tmp |= BGMAC_PA_WRITE;
  523. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  524. tmp |= reg << BGMAC_PA_REG_SHIFT;
  525. tmp |= value;
  526. bcma_write32(core, phy_access_addr, tmp);
  527. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000))
  528. bgmac_err(bgmac, "Writing to PHY %d register 0x%X failed\n",
  529. phyaddr, reg);
  530. }
  531. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyforce */
  532. static void bgmac_phy_force(struct bgmac *bgmac)
  533. {
  534. u16 ctl;
  535. u16 mask = ~(BGMAC_PHY_CTL_SPEED | BGMAC_PHY_CTL_SPEED_MSB |
  536. BGMAC_PHY_CTL_ANENAB | BGMAC_PHY_CTL_DUPLEX);
  537. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  538. return;
  539. if (bgmac->autoneg)
  540. return;
  541. ctl = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL);
  542. ctl &= mask;
  543. if (bgmac->full_duplex)
  544. ctl |= BGMAC_PHY_CTL_DUPLEX;
  545. if (bgmac->speed == BGMAC_SPEED_100)
  546. ctl |= BGMAC_PHY_CTL_SPEED_100;
  547. else if (bgmac->speed == BGMAC_SPEED_1000)
  548. ctl |= BGMAC_PHY_CTL_SPEED_1000;
  549. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL, ctl);
  550. }
  551. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyadvertise */
  552. static void bgmac_phy_advertise(struct bgmac *bgmac)
  553. {
  554. u16 adv;
  555. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  556. return;
  557. if (!bgmac->autoneg)
  558. return;
  559. /* Adv selected 10/100 speeds */
  560. adv = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV);
  561. adv &= ~(BGMAC_PHY_ADV_10HALF | BGMAC_PHY_ADV_10FULL |
  562. BGMAC_PHY_ADV_100HALF | BGMAC_PHY_ADV_100FULL);
  563. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_10)
  564. adv |= BGMAC_PHY_ADV_10HALF;
  565. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_100)
  566. adv |= BGMAC_PHY_ADV_100HALF;
  567. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_10)
  568. adv |= BGMAC_PHY_ADV_10FULL;
  569. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_100)
  570. adv |= BGMAC_PHY_ADV_100FULL;
  571. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV, adv);
  572. /* Adv selected 1000 speeds */
  573. adv = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV2);
  574. adv &= ~(BGMAC_PHY_ADV2_1000HALF | BGMAC_PHY_ADV2_1000FULL);
  575. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_1000)
  576. adv |= BGMAC_PHY_ADV2_1000HALF;
  577. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_1000)
  578. adv |= BGMAC_PHY_ADV2_1000FULL;
  579. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV2, adv);
  580. /* Restart */
  581. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL,
  582. bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL) |
  583. BGMAC_PHY_CTL_RESTART);
  584. }
  585. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyinit */
  586. static void bgmac_phy_init(struct bgmac *bgmac)
  587. {
  588. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  589. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  590. u8 i;
  591. if (ci->id == BCMA_CHIP_ID_BCM5356) {
  592. for (i = 0; i < 5; i++) {
  593. bgmac_phy_write(bgmac, i, 0x1f, 0x008b);
  594. bgmac_phy_write(bgmac, i, 0x15, 0x0100);
  595. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  596. bgmac_phy_write(bgmac, i, 0x12, 0x2aaa);
  597. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  598. }
  599. }
  600. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg != 10) ||
  601. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg != 10) ||
  602. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg != 9)) {
  603. bcma_chipco_chipctl_maskset(cc, 2, ~0xc0000000, 0);
  604. bcma_chipco_chipctl_maskset(cc, 4, ~0x80000000, 0);
  605. for (i = 0; i < 5; i++) {
  606. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  607. bgmac_phy_write(bgmac, i, 0x16, 0x5284);
  608. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  609. bgmac_phy_write(bgmac, i, 0x17, 0x0010);
  610. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  611. bgmac_phy_write(bgmac, i, 0x16, 0x5296);
  612. bgmac_phy_write(bgmac, i, 0x17, 0x1073);
  613. bgmac_phy_write(bgmac, i, 0x17, 0x9073);
  614. bgmac_phy_write(bgmac, i, 0x16, 0x52b6);
  615. bgmac_phy_write(bgmac, i, 0x17, 0x9273);
  616. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  617. }
  618. }
  619. }
  620. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyreset */
  621. static void bgmac_phy_reset(struct bgmac *bgmac)
  622. {
  623. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  624. return;
  625. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL,
  626. BGMAC_PHY_CTL_RESET);
  627. udelay(100);
  628. if (bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL) &
  629. BGMAC_PHY_CTL_RESET)
  630. bgmac_err(bgmac, "PHY reset failed\n");
  631. bgmac_phy_init(bgmac);
  632. }
  633. /**************************************************
  634. * Chip ops
  635. **************************************************/
  636. /* TODO: can we just drop @force? Can we don't reset MAC at all if there is
  637. * nothing to change? Try if after stabilizng driver.
  638. */
  639. static void bgmac_cmdcfg_maskset(struct bgmac *bgmac, u32 mask, u32 set,
  640. bool force)
  641. {
  642. u32 cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  643. u32 new_val = (cmdcfg & mask) | set;
  644. bgmac_set(bgmac, BGMAC_CMDCFG, BGMAC_CMDCFG_SR);
  645. udelay(2);
  646. if (new_val != cmdcfg || force)
  647. bgmac_write(bgmac, BGMAC_CMDCFG, new_val);
  648. bgmac_mask(bgmac, BGMAC_CMDCFG, ~BGMAC_CMDCFG_SR);
  649. udelay(2);
  650. }
  651. #if 0 /* We don't use that regs yet */
  652. static void bgmac_chip_stats_update(struct bgmac *bgmac)
  653. {
  654. int i;
  655. if (bgmac->core->id.id != BCMA_CORE_4706_MAC_GBIT) {
  656. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  657. bgmac->mib_tx_regs[i] =
  658. bgmac_read(bgmac,
  659. BGMAC_TX_GOOD_OCTETS + (i * 4));
  660. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  661. bgmac->mib_rx_regs[i] =
  662. bgmac_read(bgmac,
  663. BGMAC_RX_GOOD_OCTETS + (i * 4));
  664. }
  665. /* TODO: what else? how to handle BCM4706? Specs are needed */
  666. }
  667. #endif
  668. static void bgmac_clear_mib(struct bgmac *bgmac)
  669. {
  670. int i;
  671. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT)
  672. return;
  673. bgmac_set(bgmac, BGMAC_DEV_CTL, BGMAC_DC_MROR);
  674. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  675. bgmac_read(bgmac, BGMAC_TX_GOOD_OCTETS + (i * 4));
  676. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  677. bgmac_read(bgmac, BGMAC_RX_GOOD_OCTETS + (i * 4));
  678. }
  679. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_speed */
  680. static void bgmac_speed(struct bgmac *bgmac, int speed)
  681. {
  682. u32 mask = ~(BGMAC_CMDCFG_ES_MASK | BGMAC_CMDCFG_HD);
  683. u32 set = 0;
  684. if (speed & BGMAC_SPEED_10)
  685. set |= BGMAC_CMDCFG_ES_10;
  686. if (speed & BGMAC_SPEED_100)
  687. set |= BGMAC_CMDCFG_ES_100;
  688. if (speed & BGMAC_SPEED_1000)
  689. set |= BGMAC_CMDCFG_ES_1000;
  690. if (!bgmac->full_duplex)
  691. set |= BGMAC_CMDCFG_HD;
  692. bgmac_cmdcfg_maskset(bgmac, mask, set, true);
  693. }
  694. static void bgmac_miiconfig(struct bgmac *bgmac)
  695. {
  696. u8 imode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  697. BGMAC_DS_MM_SHIFT;
  698. if (imode == 0 || imode == 1) {
  699. if (bgmac->autoneg)
  700. bgmac_speed(bgmac, BGMAC_SPEED_100);
  701. else
  702. bgmac_speed(bgmac, bgmac->speed);
  703. }
  704. }
  705. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipreset */
  706. static void bgmac_chip_reset(struct bgmac *bgmac)
  707. {
  708. struct bcma_device *core = bgmac->core;
  709. struct bcma_bus *bus = core->bus;
  710. struct bcma_chipinfo *ci = &bus->chipinfo;
  711. u32 flags = 0;
  712. u32 iost;
  713. int i;
  714. if (bcma_core_is_enabled(core)) {
  715. if (!bgmac->stats_grabbed) {
  716. /* bgmac_chip_stats_update(bgmac); */
  717. bgmac->stats_grabbed = true;
  718. }
  719. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  720. bgmac_dma_tx_reset(bgmac, &bgmac->tx_ring[i]);
  721. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  722. udelay(1);
  723. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  724. bgmac_dma_rx_reset(bgmac, &bgmac->rx_ring[i]);
  725. /* TODO: Clear software multicast filter list */
  726. }
  727. iost = bcma_aread32(core, BCMA_IOST);
  728. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == 10) ||
  729. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg == 10) ||
  730. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == 9))
  731. iost &= ~BGMAC_BCMA_IOST_ATTACHED;
  732. if (iost & BGMAC_BCMA_IOST_ATTACHED) {
  733. flags = BGMAC_BCMA_IOCTL_SW_CLKEN;
  734. if (!bgmac->has_robosw)
  735. flags |= BGMAC_BCMA_IOCTL_SW_RESET;
  736. }
  737. bcma_core_enable(core, flags);
  738. if (core->id.rev > 2) {
  739. bgmac_set(bgmac, BCMA_CLKCTLST, 1 << 8);
  740. bgmac_wait_value(bgmac->core, BCMA_CLKCTLST, 1 << 24, 1 << 24,
  741. 1000);
  742. }
  743. if (ci->id == BCMA_CHIP_ID_BCM5357 || ci->id == BCMA_CHIP_ID_BCM4749 ||
  744. ci->id == BCMA_CHIP_ID_BCM53572) {
  745. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  746. u8 et_swtype = 0;
  747. u8 sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHY |
  748. BGMAC_CHIPCTL_1_IF_TYPE_RMII;
  749. char buf[2];
  750. if (nvram_getenv("et_swtype", buf, 1) > 0) {
  751. if (kstrtou8(buf, 0, &et_swtype))
  752. bgmac_err(bgmac, "Failed to parse et_swtype (%s)\n",
  753. buf);
  754. et_swtype &= 0x0f;
  755. et_swtype <<= 4;
  756. sw_type = et_swtype;
  757. } else if (ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == 9) {
  758. sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHYRMII;
  759. } else if (0) {
  760. /* TODO */
  761. }
  762. bcma_chipco_chipctl_maskset(cc, 1,
  763. ~(BGMAC_CHIPCTL_1_IF_TYPE_MASK |
  764. BGMAC_CHIPCTL_1_SW_TYPE_MASK),
  765. sw_type);
  766. }
  767. if (iost & BGMAC_BCMA_IOST_ATTACHED && !bgmac->has_robosw)
  768. bcma_awrite32(core, BCMA_IOCTL,
  769. bcma_aread32(core, BCMA_IOCTL) &
  770. ~BGMAC_BCMA_IOCTL_SW_RESET);
  771. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_reset
  772. * Specs don't say about using BGMAC_CMDCFG_SR, but in this routine
  773. * BGMAC_CMDCFG is read _after_ putting chip in a reset. So it has to
  774. * be keps until taking MAC out of the reset.
  775. */
  776. bgmac_cmdcfg_maskset(bgmac,
  777. ~(BGMAC_CMDCFG_TE |
  778. BGMAC_CMDCFG_RE |
  779. BGMAC_CMDCFG_RPI |
  780. BGMAC_CMDCFG_TAI |
  781. BGMAC_CMDCFG_HD |
  782. BGMAC_CMDCFG_ML |
  783. BGMAC_CMDCFG_CFE |
  784. BGMAC_CMDCFG_RL |
  785. BGMAC_CMDCFG_RED |
  786. BGMAC_CMDCFG_PE |
  787. BGMAC_CMDCFG_TPI |
  788. BGMAC_CMDCFG_PAD_EN |
  789. BGMAC_CMDCFG_PF),
  790. BGMAC_CMDCFG_PROM |
  791. BGMAC_CMDCFG_NLC |
  792. BGMAC_CMDCFG_CFE |
  793. BGMAC_CMDCFG_SR,
  794. false);
  795. bgmac_clear_mib(bgmac);
  796. if (core->id.id == BCMA_CORE_4706_MAC_GBIT)
  797. bcma_maskset32(bgmac->cmn, BCMA_GMAC_CMN_PHY_CTL, ~0,
  798. BCMA_GMAC_CMN_PC_MTE);
  799. else
  800. bgmac_set(bgmac, BGMAC_PHY_CNTL, BGMAC_PC_MTE);
  801. bgmac_miiconfig(bgmac);
  802. bgmac_phy_init(bgmac);
  803. bgmac->int_status = 0;
  804. }
  805. static void bgmac_chip_intrs_on(struct bgmac *bgmac)
  806. {
  807. bgmac_write(bgmac, BGMAC_INT_MASK, bgmac->int_mask);
  808. }
  809. static void bgmac_chip_intrs_off(struct bgmac *bgmac)
  810. {
  811. bgmac_write(bgmac, BGMAC_INT_MASK, 0);
  812. }
  813. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_enable */
  814. static void bgmac_enable(struct bgmac *bgmac)
  815. {
  816. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  817. u32 cmdcfg;
  818. u32 mode;
  819. u32 rxq_ctl;
  820. u32 fl_ctl;
  821. u16 bp_clk;
  822. u8 mdp;
  823. cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  824. bgmac_cmdcfg_maskset(bgmac, ~(BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE),
  825. BGMAC_CMDCFG_SR, true);
  826. udelay(2);
  827. cmdcfg |= BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE;
  828. bgmac_write(bgmac, BGMAC_CMDCFG, cmdcfg);
  829. mode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  830. BGMAC_DS_MM_SHIFT;
  831. if (ci->id != BCMA_CHIP_ID_BCM47162 || mode != 0)
  832. bgmac_set(bgmac, BCMA_CLKCTLST, BCMA_CLKCTLST_FORCEHT);
  833. if (ci->id == BCMA_CHIP_ID_BCM47162 && mode == 2)
  834. bcma_chipco_chipctl_maskset(&bgmac->core->bus->drv_cc, 1, ~0,
  835. BGMAC_CHIPCTL_1_RXC_DLL_BYPASS);
  836. switch (ci->id) {
  837. case BCMA_CHIP_ID_BCM5357:
  838. case BCMA_CHIP_ID_BCM4749:
  839. case BCMA_CHIP_ID_BCM53572:
  840. case BCMA_CHIP_ID_BCM4716:
  841. case BCMA_CHIP_ID_BCM47162:
  842. fl_ctl = 0x03cb04cb;
  843. if (ci->id == BCMA_CHIP_ID_BCM5357 ||
  844. ci->id == BCMA_CHIP_ID_BCM4749 ||
  845. ci->id == BCMA_CHIP_ID_BCM53572)
  846. fl_ctl = 0x2300e1;
  847. bgmac_write(bgmac, BGMAC_FLOW_CTL_THRESH, fl_ctl);
  848. bgmac_write(bgmac, BGMAC_PAUSE_CTL, 0x27fff);
  849. break;
  850. }
  851. rxq_ctl = bgmac_read(bgmac, BGMAC_RXQ_CTL);
  852. rxq_ctl &= ~BGMAC_RXQ_CTL_MDP_MASK;
  853. bp_clk = bcma_pmu_get_bus_clock(&bgmac->core->bus->drv_cc) / 1000000;
  854. mdp = (bp_clk * 128 / 1000) - 3;
  855. rxq_ctl |= (mdp << BGMAC_RXQ_CTL_MDP_SHIFT);
  856. bgmac_write(bgmac, BGMAC_RXQ_CTL, rxq_ctl);
  857. }
  858. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipinit */
  859. static void bgmac_chip_init(struct bgmac *bgmac, bool full_init)
  860. {
  861. struct bgmac_dma_ring *ring;
  862. u8 *mac = bgmac->net_dev->dev_addr;
  863. u32 tmp;
  864. int i;
  865. /* 1 interrupt per received frame */
  866. bgmac_write(bgmac, BGMAC_INT_RECV_LAZY, 1 << BGMAC_IRL_FC_SHIFT);
  867. /* Enable 802.3x tx flow control (honor received PAUSE frames) */
  868. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_RPI, 0, true);
  869. if (bgmac->net_dev->flags & IFF_PROMISC)
  870. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_PROM, false);
  871. else
  872. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_PROM, 0, false);
  873. /* Set MAC addr */
  874. tmp = (mac[0] << 24) | (mac[1] << 16) | (mac[2] << 8) | mac[3];
  875. bgmac_write(bgmac, BGMAC_MACADDR_HIGH, tmp);
  876. tmp = (mac[4] << 8) | mac[5];
  877. bgmac_write(bgmac, BGMAC_MACADDR_LOW, tmp);
  878. if (bgmac->loopback)
  879. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, true);
  880. else
  881. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_ML, 0, true);
  882. bgmac_write(bgmac, BGMAC_RXMAX_LENGTH, 32 + ETHER_MAX_LEN);
  883. if (!bgmac->autoneg) {
  884. bgmac_speed(bgmac, bgmac->speed);
  885. bgmac_phy_force(bgmac);
  886. } else if (bgmac->speed) { /* if there is anything to adv */
  887. bgmac_phy_advertise(bgmac);
  888. }
  889. if (full_init) {
  890. bgmac_dma_init(bgmac);
  891. if (1) /* FIXME: is there any case we don't want IRQs? */
  892. bgmac_chip_intrs_on(bgmac);
  893. } else {
  894. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  895. ring = &bgmac->rx_ring[i];
  896. bgmac_dma_rx_enable(bgmac, ring);
  897. }
  898. }
  899. bgmac_enable(bgmac);
  900. }
  901. static irqreturn_t bgmac_interrupt(int irq, void *dev_id)
  902. {
  903. struct bgmac *bgmac = netdev_priv(dev_id);
  904. u32 int_status = bgmac_read(bgmac, BGMAC_INT_STATUS);
  905. int_status &= bgmac->int_mask;
  906. if (!int_status)
  907. return IRQ_NONE;
  908. /* Ack */
  909. bgmac_write(bgmac, BGMAC_INT_STATUS, int_status);
  910. /* Disable new interrupts until handling existing ones */
  911. bgmac_chip_intrs_off(bgmac);
  912. bgmac->int_status = int_status;
  913. napi_schedule(&bgmac->napi);
  914. return IRQ_HANDLED;
  915. }
  916. static int bgmac_poll(struct napi_struct *napi, int weight)
  917. {
  918. struct bgmac *bgmac = container_of(napi, struct bgmac, napi);
  919. struct bgmac_dma_ring *ring;
  920. int handled = 0;
  921. if (bgmac->int_status & BGMAC_IS_TX0) {
  922. ring = &bgmac->tx_ring[0];
  923. bgmac_dma_tx_free(bgmac, ring);
  924. bgmac->int_status &= ~BGMAC_IS_TX0;
  925. }
  926. if (bgmac->int_status & BGMAC_IS_RX) {
  927. ring = &bgmac->rx_ring[0];
  928. handled += bgmac_dma_rx_read(bgmac, ring, weight);
  929. bgmac->int_status &= ~BGMAC_IS_RX;
  930. }
  931. if (bgmac->int_status) {
  932. bgmac_err(bgmac, "Unknown IRQs: 0x%08X\n", bgmac->int_status);
  933. bgmac->int_status = 0;
  934. }
  935. if (handled < weight)
  936. napi_complete(napi);
  937. bgmac_chip_intrs_on(bgmac);
  938. return handled;
  939. }
  940. /**************************************************
  941. * net_device_ops
  942. **************************************************/
  943. static int bgmac_open(struct net_device *net_dev)
  944. {
  945. struct bgmac *bgmac = netdev_priv(net_dev);
  946. int err = 0;
  947. bgmac_chip_reset(bgmac);
  948. /* Specs say about reclaiming rings here, but we do that in DMA init */
  949. bgmac_chip_init(bgmac, true);
  950. err = request_irq(bgmac->core->irq, bgmac_interrupt, IRQF_SHARED,
  951. KBUILD_MODNAME, net_dev);
  952. if (err < 0) {
  953. bgmac_err(bgmac, "IRQ request error: %d!\n", err);
  954. goto err_out;
  955. }
  956. napi_enable(&bgmac->napi);
  957. netif_carrier_on(net_dev);
  958. err_out:
  959. return err;
  960. }
  961. static int bgmac_stop(struct net_device *net_dev)
  962. {
  963. struct bgmac *bgmac = netdev_priv(net_dev);
  964. netif_carrier_off(net_dev);
  965. napi_disable(&bgmac->napi);
  966. bgmac_chip_intrs_off(bgmac);
  967. free_irq(bgmac->core->irq, net_dev);
  968. bgmac_chip_reset(bgmac);
  969. return 0;
  970. }
  971. static netdev_tx_t bgmac_start_xmit(struct sk_buff *skb,
  972. struct net_device *net_dev)
  973. {
  974. struct bgmac *bgmac = netdev_priv(net_dev);
  975. struct bgmac_dma_ring *ring;
  976. /* No QOS support yet */
  977. ring = &bgmac->tx_ring[0];
  978. return bgmac_dma_tx_add(bgmac, ring, skb);
  979. }
  980. static int bgmac_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
  981. {
  982. struct bgmac *bgmac = netdev_priv(net_dev);
  983. struct mii_ioctl_data *data = if_mii(ifr);
  984. switch (cmd) {
  985. case SIOCGMIIPHY:
  986. data->phy_id = bgmac->phyaddr;
  987. /* fallthru */
  988. case SIOCGMIIREG:
  989. if (!netif_running(net_dev))
  990. return -EAGAIN;
  991. data->val_out = bgmac_phy_read(bgmac, data->phy_id,
  992. data->reg_num & 0x1f);
  993. return 0;
  994. case SIOCSMIIREG:
  995. if (!netif_running(net_dev))
  996. return -EAGAIN;
  997. bgmac_phy_write(bgmac, data->phy_id, data->reg_num & 0x1f,
  998. data->val_in);
  999. return 0;
  1000. default:
  1001. return -EOPNOTSUPP;
  1002. }
  1003. }
  1004. static const struct net_device_ops bgmac_netdev_ops = {
  1005. .ndo_open = bgmac_open,
  1006. .ndo_stop = bgmac_stop,
  1007. .ndo_start_xmit = bgmac_start_xmit,
  1008. .ndo_set_mac_address = eth_mac_addr, /* generic, sets dev_addr */
  1009. .ndo_do_ioctl = bgmac_ioctl,
  1010. };
  1011. /**************************************************
  1012. * ethtool_ops
  1013. **************************************************/
  1014. static int bgmac_get_settings(struct net_device *net_dev,
  1015. struct ethtool_cmd *cmd)
  1016. {
  1017. struct bgmac *bgmac = netdev_priv(net_dev);
  1018. cmd->supported = SUPPORTED_10baseT_Half |
  1019. SUPPORTED_10baseT_Full |
  1020. SUPPORTED_100baseT_Half |
  1021. SUPPORTED_100baseT_Full |
  1022. SUPPORTED_1000baseT_Half |
  1023. SUPPORTED_1000baseT_Full |
  1024. SUPPORTED_Autoneg;
  1025. if (bgmac->autoneg) {
  1026. WARN_ON(cmd->advertising);
  1027. if (bgmac->full_duplex) {
  1028. if (bgmac->speed & BGMAC_SPEED_10)
  1029. cmd->advertising |= ADVERTISED_10baseT_Full;
  1030. if (bgmac->speed & BGMAC_SPEED_100)
  1031. cmd->advertising |= ADVERTISED_100baseT_Full;
  1032. if (bgmac->speed & BGMAC_SPEED_1000)
  1033. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1034. } else {
  1035. if (bgmac->speed & BGMAC_SPEED_10)
  1036. cmd->advertising |= ADVERTISED_10baseT_Half;
  1037. if (bgmac->speed & BGMAC_SPEED_100)
  1038. cmd->advertising |= ADVERTISED_100baseT_Half;
  1039. if (bgmac->speed & BGMAC_SPEED_1000)
  1040. cmd->advertising |= ADVERTISED_1000baseT_Half;
  1041. }
  1042. } else {
  1043. switch (bgmac->speed) {
  1044. case BGMAC_SPEED_10:
  1045. ethtool_cmd_speed_set(cmd, SPEED_10);
  1046. break;
  1047. case BGMAC_SPEED_100:
  1048. ethtool_cmd_speed_set(cmd, SPEED_100);
  1049. break;
  1050. case BGMAC_SPEED_1000:
  1051. ethtool_cmd_speed_set(cmd, SPEED_1000);
  1052. break;
  1053. }
  1054. }
  1055. cmd->duplex = bgmac->full_duplex ? DUPLEX_FULL : DUPLEX_HALF;
  1056. cmd->autoneg = bgmac->autoneg;
  1057. return 0;
  1058. }
  1059. #if 0
  1060. static int bgmac_set_settings(struct net_device *net_dev,
  1061. struct ethtool_cmd *cmd)
  1062. {
  1063. struct bgmac *bgmac = netdev_priv(net_dev);
  1064. return -1;
  1065. }
  1066. #endif
  1067. static void bgmac_get_drvinfo(struct net_device *net_dev,
  1068. struct ethtool_drvinfo *info)
  1069. {
  1070. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  1071. strlcpy(info->bus_info, "BCMA", sizeof(info->bus_info));
  1072. }
  1073. static const struct ethtool_ops bgmac_ethtool_ops = {
  1074. .get_settings = bgmac_get_settings,
  1075. .get_drvinfo = bgmac_get_drvinfo,
  1076. };
  1077. /**************************************************
  1078. * BCMA bus ops
  1079. **************************************************/
  1080. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipattach */
  1081. static int bgmac_probe(struct bcma_device *core)
  1082. {
  1083. struct net_device *net_dev;
  1084. struct bgmac *bgmac;
  1085. struct ssb_sprom *sprom = &core->bus->sprom;
  1086. u8 *mac = core->core_unit ? sprom->et1mac : sprom->et0mac;
  1087. int err;
  1088. /* We don't support 2nd, 3rd, ... units, SPROM has to be adjusted */
  1089. if (core->core_unit > 1) {
  1090. pr_err("Unsupported core_unit %d\n", core->core_unit);
  1091. return -ENOTSUPP;
  1092. }
  1093. /* Allocation and references */
  1094. net_dev = alloc_etherdev(sizeof(*bgmac));
  1095. if (!net_dev)
  1096. return -ENOMEM;
  1097. net_dev->netdev_ops = &bgmac_netdev_ops;
  1098. net_dev->irq = core->irq;
  1099. SET_ETHTOOL_OPS(net_dev, &bgmac_ethtool_ops);
  1100. bgmac = netdev_priv(net_dev);
  1101. bgmac->net_dev = net_dev;
  1102. bgmac->core = core;
  1103. bcma_set_drvdata(core, bgmac);
  1104. /* Defaults */
  1105. bgmac->autoneg = true;
  1106. bgmac->full_duplex = true;
  1107. bgmac->speed = BGMAC_SPEED_10 | BGMAC_SPEED_100 | BGMAC_SPEED_1000;
  1108. memcpy(bgmac->net_dev->dev_addr, mac, ETH_ALEN);
  1109. /* On BCM4706 we need common core to access PHY */
  1110. if (core->id.id == BCMA_CORE_4706_MAC_GBIT &&
  1111. !core->bus->drv_gmac_cmn.core) {
  1112. bgmac_err(bgmac, "GMAC CMN core not found (required for BCM4706)\n");
  1113. err = -ENODEV;
  1114. goto err_netdev_free;
  1115. }
  1116. bgmac->cmn = core->bus->drv_gmac_cmn.core;
  1117. bgmac->phyaddr = core->core_unit ? sprom->et1phyaddr :
  1118. sprom->et0phyaddr;
  1119. bgmac->phyaddr &= BGMAC_PHY_MASK;
  1120. if (bgmac->phyaddr == BGMAC_PHY_MASK) {
  1121. bgmac_err(bgmac, "No PHY found\n");
  1122. err = -ENODEV;
  1123. goto err_netdev_free;
  1124. }
  1125. bgmac_info(bgmac, "Found PHY addr: %d%s\n", bgmac->phyaddr,
  1126. bgmac->phyaddr == BGMAC_PHY_NOREGS ? " (NOREGS)" : "");
  1127. if (core->bus->hosttype == BCMA_HOSTTYPE_PCI) {
  1128. bgmac_err(bgmac, "PCI setup not implemented\n");
  1129. err = -ENOTSUPP;
  1130. goto err_netdev_free;
  1131. }
  1132. bgmac_chip_reset(bgmac);
  1133. err = bgmac_dma_alloc(bgmac);
  1134. if (err) {
  1135. bgmac_err(bgmac, "Unable to alloc memory for DMA\n");
  1136. goto err_netdev_free;
  1137. }
  1138. bgmac->int_mask = BGMAC_IS_ERRMASK | BGMAC_IS_RX | BGMAC_IS_TX_MASK;
  1139. if (nvram_getenv("et0_no_txint", NULL, 0) == 0)
  1140. bgmac->int_mask &= ~BGMAC_IS_TX_MASK;
  1141. /* TODO: reset the external phy. Specs are needed */
  1142. bgmac_phy_reset(bgmac);
  1143. bgmac->has_robosw = !!(core->bus->sprom.boardflags_lo &
  1144. BGMAC_BFL_ENETROBO);
  1145. if (bgmac->has_robosw)
  1146. bgmac_warn(bgmac, "Support for Roboswitch not implemented\n");
  1147. if (core->bus->sprom.boardflags_lo & BGMAC_BFL_ENETADM)
  1148. bgmac_warn(bgmac, "Support for ADMtek ethernet switch not implemented\n");
  1149. err = register_netdev(bgmac->net_dev);
  1150. if (err) {
  1151. bgmac_err(bgmac, "Cannot register net device\n");
  1152. err = -ENOTSUPP;
  1153. goto err_dma_free;
  1154. }
  1155. netif_carrier_off(net_dev);
  1156. netif_napi_add(net_dev, &bgmac->napi, bgmac_poll, BGMAC_WEIGHT);
  1157. return 0;
  1158. err_dma_free:
  1159. bgmac_dma_free(bgmac);
  1160. err_netdev_free:
  1161. bcma_set_drvdata(core, NULL);
  1162. free_netdev(net_dev);
  1163. return err;
  1164. }
  1165. static void bgmac_remove(struct bcma_device *core)
  1166. {
  1167. struct bgmac *bgmac = bcma_get_drvdata(core);
  1168. netif_napi_del(&bgmac->napi);
  1169. unregister_netdev(bgmac->net_dev);
  1170. bgmac_dma_free(bgmac);
  1171. bcma_set_drvdata(core, NULL);
  1172. free_netdev(bgmac->net_dev);
  1173. }
  1174. static struct bcma_driver bgmac_bcma_driver = {
  1175. .name = KBUILD_MODNAME,
  1176. .id_table = bgmac_bcma_tbl,
  1177. .probe = bgmac_probe,
  1178. .remove = bgmac_remove,
  1179. };
  1180. static int __init bgmac_init(void)
  1181. {
  1182. int err;
  1183. err = bcma_driver_register(&bgmac_bcma_driver);
  1184. if (err)
  1185. return err;
  1186. pr_info("Broadcom 47xx GBit MAC driver loaded\n");
  1187. return 0;
  1188. }
  1189. static void __exit bgmac_exit(void)
  1190. {
  1191. bcma_driver_unregister(&bgmac_bcma_driver);
  1192. }
  1193. module_init(bgmac_init)
  1194. module_exit(bgmac_exit)
  1195. MODULE_AUTHOR("Rafał Miłecki");
  1196. MODULE_LICENSE("GPL");