dss.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/err.h>
  26. #include <linux/delay.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/clk.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/pm_runtime.h>
  31. #include <video/omapdss.h>
  32. #include <plat/clock.h>
  33. #include "dss.h"
  34. #include "dss_features.h"
  35. #define DSS_SZ_REGS SZ_512
  36. struct dss_reg {
  37. u16 idx;
  38. };
  39. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  40. #define DSS_REVISION DSS_REG(0x0000)
  41. #define DSS_SYSCONFIG DSS_REG(0x0010)
  42. #define DSS_SYSSTATUS DSS_REG(0x0014)
  43. #define DSS_CONTROL DSS_REG(0x0040)
  44. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  45. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  46. #define DSS_SDI_STATUS DSS_REG(0x005C)
  47. #define REG_GET(idx, start, end) \
  48. FLD_GET(dss_read_reg(idx), start, end)
  49. #define REG_FLD_MOD(idx, val, start, end) \
  50. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  51. static struct {
  52. struct platform_device *pdev;
  53. void __iomem *base;
  54. struct clk *dpll4_m4_ck;
  55. struct clk *dss_clk;
  56. unsigned long cache_req_pck;
  57. unsigned long cache_prate;
  58. struct dss_clock_info cache_dss_cinfo;
  59. struct dispc_clock_info cache_dispc_cinfo;
  60. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  61. enum omap_dss_clk_source dispc_clk_source;
  62. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  63. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  64. } dss;
  65. static const char * const dss_generic_clk_source_names[] = {
  66. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  67. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  68. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  69. };
  70. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  71. {
  72. __raw_writel(val, dss.base + idx.idx);
  73. }
  74. static inline u32 dss_read_reg(const struct dss_reg idx)
  75. {
  76. return __raw_readl(dss.base + idx.idx);
  77. }
  78. #define SR(reg) \
  79. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  80. #define RR(reg) \
  81. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  82. static void dss_save_context(void)
  83. {
  84. DSSDBG("dss_save_context\n");
  85. SR(CONTROL);
  86. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  87. OMAP_DISPLAY_TYPE_SDI) {
  88. SR(SDI_CONTROL);
  89. SR(PLL_CONTROL);
  90. }
  91. }
  92. static void dss_restore_context(void)
  93. {
  94. DSSDBG("dss_restore_context\n");
  95. RR(CONTROL);
  96. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  97. OMAP_DISPLAY_TYPE_SDI) {
  98. RR(SDI_CONTROL);
  99. RR(PLL_CONTROL);
  100. }
  101. }
  102. #undef SR
  103. #undef RR
  104. void dss_sdi_init(u8 datapairs)
  105. {
  106. u32 l;
  107. BUG_ON(datapairs > 3 || datapairs < 1);
  108. l = dss_read_reg(DSS_SDI_CONTROL);
  109. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  110. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  111. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  112. dss_write_reg(DSS_SDI_CONTROL, l);
  113. l = dss_read_reg(DSS_PLL_CONTROL);
  114. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  115. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  116. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  117. dss_write_reg(DSS_PLL_CONTROL, l);
  118. }
  119. int dss_sdi_enable(void)
  120. {
  121. unsigned long timeout;
  122. dispc_pck_free_enable(1);
  123. /* Reset SDI PLL */
  124. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  125. udelay(1); /* wait 2x PCLK */
  126. /* Lock SDI PLL */
  127. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  128. /* Waiting for PLL lock request to complete */
  129. timeout = jiffies + msecs_to_jiffies(500);
  130. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  131. if (time_after_eq(jiffies, timeout)) {
  132. DSSERR("PLL lock request timed out\n");
  133. goto err1;
  134. }
  135. }
  136. /* Clearing PLL_GO bit */
  137. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  138. /* Waiting for PLL to lock */
  139. timeout = jiffies + msecs_to_jiffies(500);
  140. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  141. if (time_after_eq(jiffies, timeout)) {
  142. DSSERR("PLL lock timed out\n");
  143. goto err1;
  144. }
  145. }
  146. dispc_lcd_enable_signal(1);
  147. /* Waiting for SDI reset to complete */
  148. timeout = jiffies + msecs_to_jiffies(500);
  149. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  150. if (time_after_eq(jiffies, timeout)) {
  151. DSSERR("SDI reset timed out\n");
  152. goto err2;
  153. }
  154. }
  155. return 0;
  156. err2:
  157. dispc_lcd_enable_signal(0);
  158. err1:
  159. /* Reset SDI PLL */
  160. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  161. dispc_pck_free_enable(0);
  162. return -ETIMEDOUT;
  163. }
  164. void dss_sdi_disable(void)
  165. {
  166. dispc_lcd_enable_signal(0);
  167. dispc_pck_free_enable(0);
  168. /* Reset SDI PLL */
  169. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  170. }
  171. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  172. {
  173. return dss_generic_clk_source_names[clk_src];
  174. }
  175. void dss_dump_clocks(struct seq_file *s)
  176. {
  177. unsigned long dpll4_ck_rate;
  178. unsigned long dpll4_m4_ck_rate;
  179. const char *fclk_name, *fclk_real_name;
  180. unsigned long fclk_rate;
  181. if (dss_runtime_get())
  182. return;
  183. seq_printf(s, "- DSS -\n");
  184. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  185. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  186. fclk_rate = clk_get_rate(dss.dss_clk);
  187. if (dss.dpll4_m4_ck) {
  188. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  189. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  190. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  191. if (cpu_is_omap3630() || cpu_is_omap44xx())
  192. seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
  193. fclk_name, fclk_real_name,
  194. dpll4_ck_rate,
  195. dpll4_ck_rate / dpll4_m4_ck_rate,
  196. fclk_rate);
  197. else
  198. seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
  199. fclk_name, fclk_real_name,
  200. dpll4_ck_rate,
  201. dpll4_ck_rate / dpll4_m4_ck_rate,
  202. fclk_rate);
  203. } else {
  204. seq_printf(s, "%s (%s) = %lu\n",
  205. fclk_name, fclk_real_name,
  206. fclk_rate);
  207. }
  208. dss_runtime_put();
  209. }
  210. void dss_dump_regs(struct seq_file *s)
  211. {
  212. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  213. if (dss_runtime_get())
  214. return;
  215. DUMPREG(DSS_REVISION);
  216. DUMPREG(DSS_SYSCONFIG);
  217. DUMPREG(DSS_SYSSTATUS);
  218. DUMPREG(DSS_CONTROL);
  219. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  220. OMAP_DISPLAY_TYPE_SDI) {
  221. DUMPREG(DSS_SDI_CONTROL);
  222. DUMPREG(DSS_PLL_CONTROL);
  223. DUMPREG(DSS_SDI_STATUS);
  224. }
  225. dss_runtime_put();
  226. #undef DUMPREG
  227. }
  228. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  229. {
  230. struct platform_device *dsidev;
  231. int b;
  232. u8 start, end;
  233. switch (clk_src) {
  234. case OMAP_DSS_CLK_SRC_FCK:
  235. b = 0;
  236. break;
  237. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  238. b = 1;
  239. dsidev = dsi_get_dsidev_from_id(0);
  240. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  241. break;
  242. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  243. b = 2;
  244. dsidev = dsi_get_dsidev_from_id(1);
  245. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  246. break;
  247. default:
  248. BUG();
  249. }
  250. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  251. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  252. dss.dispc_clk_source = clk_src;
  253. }
  254. void dss_select_dsi_clk_source(int dsi_module,
  255. enum omap_dss_clk_source clk_src)
  256. {
  257. struct platform_device *dsidev;
  258. int b;
  259. switch (clk_src) {
  260. case OMAP_DSS_CLK_SRC_FCK:
  261. b = 0;
  262. break;
  263. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  264. BUG_ON(dsi_module != 0);
  265. b = 1;
  266. dsidev = dsi_get_dsidev_from_id(0);
  267. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  268. break;
  269. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  270. BUG_ON(dsi_module != 1);
  271. b = 1;
  272. dsidev = dsi_get_dsidev_from_id(1);
  273. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  274. break;
  275. default:
  276. BUG();
  277. }
  278. REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
  279. dss.dsi_clk_source[dsi_module] = clk_src;
  280. }
  281. void dss_select_lcd_clk_source(enum omap_channel channel,
  282. enum omap_dss_clk_source clk_src)
  283. {
  284. struct platform_device *dsidev;
  285. int b, ix, pos;
  286. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  287. return;
  288. switch (clk_src) {
  289. case OMAP_DSS_CLK_SRC_FCK:
  290. b = 0;
  291. break;
  292. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  293. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  294. b = 1;
  295. dsidev = dsi_get_dsidev_from_id(0);
  296. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  297. break;
  298. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  299. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2);
  300. b = 1;
  301. dsidev = dsi_get_dsidev_from_id(1);
  302. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  303. break;
  304. default:
  305. BUG();
  306. }
  307. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12;
  308. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  309. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  310. dss.lcd_clk_source[ix] = clk_src;
  311. }
  312. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  313. {
  314. return dss.dispc_clk_source;
  315. }
  316. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  317. {
  318. return dss.dsi_clk_source[dsi_module];
  319. }
  320. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  321. {
  322. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  323. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  324. return dss.lcd_clk_source[ix];
  325. } else {
  326. /* LCD_CLK source is the same as DISPC_FCLK source for
  327. * OMAP2 and OMAP3 */
  328. return dss.dispc_clk_source;
  329. }
  330. }
  331. /* calculate clock rates using dividers in cinfo */
  332. int dss_calc_clock_rates(struct dss_clock_info *cinfo)
  333. {
  334. if (dss.dpll4_m4_ck) {
  335. unsigned long prate;
  336. u16 fck_div_max = 16;
  337. if (cpu_is_omap3630() || cpu_is_omap44xx())
  338. fck_div_max = 32;
  339. if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0)
  340. return -EINVAL;
  341. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  342. cinfo->fck = prate / cinfo->fck_div;
  343. } else {
  344. if (cinfo->fck_div != 0)
  345. return -EINVAL;
  346. cinfo->fck = clk_get_rate(dss.dss_clk);
  347. }
  348. return 0;
  349. }
  350. int dss_set_clock_div(struct dss_clock_info *cinfo)
  351. {
  352. if (dss.dpll4_m4_ck) {
  353. unsigned long prate;
  354. int r;
  355. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  356. DSSDBG("dpll4_m4 = %ld\n", prate);
  357. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  358. if (r)
  359. return r;
  360. } else {
  361. if (cinfo->fck_div != 0)
  362. return -EINVAL;
  363. }
  364. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  365. return 0;
  366. }
  367. int dss_get_clock_div(struct dss_clock_info *cinfo)
  368. {
  369. cinfo->fck = clk_get_rate(dss.dss_clk);
  370. if (dss.dpll4_m4_ck) {
  371. unsigned long prate;
  372. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  373. if (cpu_is_omap3630() || cpu_is_omap44xx())
  374. cinfo->fck_div = prate / (cinfo->fck);
  375. else
  376. cinfo->fck_div = prate / (cinfo->fck / 2);
  377. } else {
  378. cinfo->fck_div = 0;
  379. }
  380. return 0;
  381. }
  382. unsigned long dss_get_dpll4_rate(void)
  383. {
  384. if (dss.dpll4_m4_ck)
  385. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  386. else
  387. return 0;
  388. }
  389. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  390. struct dss_clock_info *dss_cinfo,
  391. struct dispc_clock_info *dispc_cinfo)
  392. {
  393. unsigned long prate;
  394. struct dss_clock_info best_dss;
  395. struct dispc_clock_info best_dispc;
  396. unsigned long fck, max_dss_fck;
  397. u16 fck_div, fck_div_max = 16;
  398. int match = 0;
  399. int min_fck_per_pck;
  400. prate = dss_get_dpll4_rate();
  401. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  402. fck = clk_get_rate(dss.dss_clk);
  403. if (req_pck == dss.cache_req_pck &&
  404. ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
  405. dss.cache_dss_cinfo.fck == fck)) {
  406. DSSDBG("dispc clock info found from cache.\n");
  407. *dss_cinfo = dss.cache_dss_cinfo;
  408. *dispc_cinfo = dss.cache_dispc_cinfo;
  409. return 0;
  410. }
  411. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  412. if (min_fck_per_pck &&
  413. req_pck * min_fck_per_pck > max_dss_fck) {
  414. DSSERR("Requested pixel clock not possible with the current "
  415. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  416. "the constraint off.\n");
  417. min_fck_per_pck = 0;
  418. }
  419. retry:
  420. memset(&best_dss, 0, sizeof(best_dss));
  421. memset(&best_dispc, 0, sizeof(best_dispc));
  422. if (dss.dpll4_m4_ck == NULL) {
  423. struct dispc_clock_info cur_dispc;
  424. /* XXX can we change the clock on omap2? */
  425. fck = clk_get_rate(dss.dss_clk);
  426. fck_div = 1;
  427. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  428. match = 1;
  429. best_dss.fck = fck;
  430. best_dss.fck_div = fck_div;
  431. best_dispc = cur_dispc;
  432. goto found;
  433. } else {
  434. if (cpu_is_omap3630() || cpu_is_omap44xx())
  435. fck_div_max = 32;
  436. for (fck_div = fck_div_max; fck_div > 0; --fck_div) {
  437. struct dispc_clock_info cur_dispc;
  438. if (fck_div_max == 32)
  439. fck = prate / fck_div;
  440. else
  441. fck = prate / fck_div * 2;
  442. if (fck > max_dss_fck)
  443. continue;
  444. if (min_fck_per_pck &&
  445. fck < req_pck * min_fck_per_pck)
  446. continue;
  447. match = 1;
  448. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  449. if (abs(cur_dispc.pck - req_pck) <
  450. abs(best_dispc.pck - req_pck)) {
  451. best_dss.fck = fck;
  452. best_dss.fck_div = fck_div;
  453. best_dispc = cur_dispc;
  454. if (cur_dispc.pck == req_pck)
  455. goto found;
  456. }
  457. }
  458. }
  459. found:
  460. if (!match) {
  461. if (min_fck_per_pck) {
  462. DSSERR("Could not find suitable clock settings.\n"
  463. "Turning FCK/PCK constraint off and"
  464. "trying again.\n");
  465. min_fck_per_pck = 0;
  466. goto retry;
  467. }
  468. DSSERR("Could not find suitable clock settings.\n");
  469. return -EINVAL;
  470. }
  471. if (dss_cinfo)
  472. *dss_cinfo = best_dss;
  473. if (dispc_cinfo)
  474. *dispc_cinfo = best_dispc;
  475. dss.cache_req_pck = req_pck;
  476. dss.cache_prate = prate;
  477. dss.cache_dss_cinfo = best_dss;
  478. dss.cache_dispc_cinfo = best_dispc;
  479. return 0;
  480. }
  481. void dss_set_venc_output(enum omap_dss_venc_type type)
  482. {
  483. int l = 0;
  484. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  485. l = 0;
  486. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  487. l = 1;
  488. else
  489. BUG();
  490. /* venc out selection. 0 = comp, 1 = svideo */
  491. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  492. }
  493. void dss_set_dac_pwrdn_bgz(bool enable)
  494. {
  495. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  496. }
  497. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
  498. {
  499. REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
  500. }
  501. static int dss_get_clocks(void)
  502. {
  503. struct clk *clk;
  504. int r;
  505. clk = clk_get(&dss.pdev->dev, "fck");
  506. if (IS_ERR(clk)) {
  507. DSSERR("can't get clock fck\n");
  508. r = PTR_ERR(clk);
  509. goto err;
  510. }
  511. dss.dss_clk = clk;
  512. if (cpu_is_omap34xx()) {
  513. clk = clk_get(NULL, "dpll4_m4_ck");
  514. if (IS_ERR(clk)) {
  515. DSSERR("Failed to get dpll4_m4_ck\n");
  516. r = PTR_ERR(clk);
  517. goto err;
  518. }
  519. } else if (cpu_is_omap44xx()) {
  520. clk = clk_get(NULL, "dpll_per_m5x2_ck");
  521. if (IS_ERR(clk)) {
  522. DSSERR("Failed to get dpll_per_m5x2_ck\n");
  523. r = PTR_ERR(clk);
  524. goto err;
  525. }
  526. } else { /* omap24xx */
  527. clk = NULL;
  528. }
  529. dss.dpll4_m4_ck = clk;
  530. return 0;
  531. err:
  532. if (dss.dss_clk)
  533. clk_put(dss.dss_clk);
  534. if (dss.dpll4_m4_ck)
  535. clk_put(dss.dpll4_m4_ck);
  536. return r;
  537. }
  538. static void dss_put_clocks(void)
  539. {
  540. if (dss.dpll4_m4_ck)
  541. clk_put(dss.dpll4_m4_ck);
  542. clk_put(dss.dss_clk);
  543. }
  544. int dss_runtime_get(void)
  545. {
  546. int r;
  547. DSSDBG("dss_runtime_get\n");
  548. r = pm_runtime_get_sync(&dss.pdev->dev);
  549. WARN_ON(r < 0);
  550. return r < 0 ? r : 0;
  551. }
  552. void dss_runtime_put(void)
  553. {
  554. int r;
  555. DSSDBG("dss_runtime_put\n");
  556. r = pm_runtime_put(&dss.pdev->dev);
  557. WARN_ON(r < 0);
  558. }
  559. /* DEBUGFS */
  560. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  561. void dss_debug_dump_clocks(struct seq_file *s)
  562. {
  563. dss_dump_clocks(s);
  564. dispc_dump_clocks(s);
  565. #ifdef CONFIG_OMAP2_DSS_DSI
  566. dsi_dump_clocks(s);
  567. #endif
  568. }
  569. #endif
  570. /* DSS HW IP initialisation */
  571. static int omap_dsshw_probe(struct platform_device *pdev)
  572. {
  573. struct resource *dss_mem;
  574. u32 rev;
  575. int r;
  576. dss.pdev = pdev;
  577. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  578. if (!dss_mem) {
  579. DSSERR("can't get IORESOURCE_MEM DSS\n");
  580. r = -EINVAL;
  581. goto err_ioremap;
  582. }
  583. dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
  584. if (!dss.base) {
  585. DSSERR("can't ioremap DSS\n");
  586. r = -ENOMEM;
  587. goto err_ioremap;
  588. }
  589. r = dss_get_clocks();
  590. if (r)
  591. goto err_clocks;
  592. pm_runtime_enable(&pdev->dev);
  593. r = dss_runtime_get();
  594. if (r)
  595. goto err_runtime_get;
  596. /* Select DPLL */
  597. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  598. #ifdef CONFIG_OMAP2_DSS_VENC
  599. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  600. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  601. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  602. #endif
  603. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  604. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  605. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  606. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  607. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  608. r = dpi_init();
  609. if (r) {
  610. DSSERR("Failed to initialize DPI\n");
  611. goto err_dpi;
  612. }
  613. r = sdi_init();
  614. if (r) {
  615. DSSERR("Failed to initialize SDI\n");
  616. goto err_sdi;
  617. }
  618. rev = dss_read_reg(DSS_REVISION);
  619. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  620. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  621. dss_runtime_put();
  622. return 0;
  623. err_sdi:
  624. dpi_exit();
  625. err_dpi:
  626. dss_runtime_put();
  627. err_runtime_get:
  628. pm_runtime_disable(&pdev->dev);
  629. dss_put_clocks();
  630. err_clocks:
  631. iounmap(dss.base);
  632. err_ioremap:
  633. return r;
  634. }
  635. static int omap_dsshw_remove(struct platform_device *pdev)
  636. {
  637. dpi_exit();
  638. sdi_exit();
  639. iounmap(dss.base);
  640. pm_runtime_disable(&pdev->dev);
  641. dss_put_clocks();
  642. return 0;
  643. }
  644. static int dss_runtime_suspend(struct device *dev)
  645. {
  646. dss_save_context();
  647. clk_disable(dss.dss_clk);
  648. return 0;
  649. }
  650. static int dss_runtime_resume(struct device *dev)
  651. {
  652. clk_enable(dss.dss_clk);
  653. dss_restore_context();
  654. return 0;
  655. }
  656. static const struct dev_pm_ops dss_pm_ops = {
  657. .runtime_suspend = dss_runtime_suspend,
  658. .runtime_resume = dss_runtime_resume,
  659. };
  660. static struct platform_driver omap_dsshw_driver = {
  661. .probe = omap_dsshw_probe,
  662. .remove = omap_dsshw_remove,
  663. .driver = {
  664. .name = "omapdss_dss",
  665. .owner = THIS_MODULE,
  666. .pm = &dss_pm_ops,
  667. },
  668. };
  669. int dss_init_platform_driver(void)
  670. {
  671. return platform_driver_register(&omap_dsshw_driver);
  672. }
  673. void dss_uninit_platform_driver(void)
  674. {
  675. return platform_driver_unregister(&omap_dsshw_driver);
  676. }