rtsx_pci_sdmmc.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347
  1. /* Realtek PCI-Express SD/MMC Card Interface driver
  2. *
  3. * Copyright(c) 2009 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG <wei_wang@realsil.com.cn>
  20. * No. 450, Shenhu Road, Suzhou Industry Park, Suzhou, China
  21. */
  22. #include <linux/module.h>
  23. #include <linux/highmem.h>
  24. #include <linux/delay.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/mmc/host.h>
  27. #include <linux/mmc/mmc.h>
  28. #include <linux/mmc/sd.h>
  29. #include <linux/mmc/card.h>
  30. #include <linux/mfd/rtsx_pci.h>
  31. #include <asm/unaligned.h>
  32. /* SD Tuning Data Structure
  33. * Record continuous timing phase path
  34. */
  35. struct timing_phase_path {
  36. int start;
  37. int end;
  38. int mid;
  39. int len;
  40. };
  41. struct realtek_pci_sdmmc {
  42. struct platform_device *pdev;
  43. struct rtsx_pcr *pcr;
  44. struct mmc_host *mmc;
  45. struct mmc_request *mrq;
  46. struct mutex host_mutex;
  47. u8 ssc_depth;
  48. unsigned int clock;
  49. bool vpclk;
  50. bool double_clk;
  51. bool eject;
  52. bool initial_mode;
  53. bool ddr_mode;
  54. };
  55. static inline struct device *sdmmc_dev(struct realtek_pci_sdmmc *host)
  56. {
  57. return &(host->pdev->dev);
  58. }
  59. static inline void sd_clear_error(struct realtek_pci_sdmmc *host)
  60. {
  61. rtsx_pci_write_register(host->pcr, CARD_STOP,
  62. SD_STOP | SD_CLR_ERR, SD_STOP | SD_CLR_ERR);
  63. }
  64. #ifdef DEBUG
  65. static void sd_print_debug_regs(struct realtek_pci_sdmmc *host)
  66. {
  67. struct rtsx_pcr *pcr = host->pcr;
  68. u16 i;
  69. u8 *ptr;
  70. /* Print SD host internal registers */
  71. rtsx_pci_init_cmd(pcr);
  72. for (i = 0xFDA0; i <= 0xFDAE; i++)
  73. rtsx_pci_add_cmd(pcr, READ_REG_CMD, i, 0, 0);
  74. for (i = 0xFD52; i <= 0xFD69; i++)
  75. rtsx_pci_add_cmd(pcr, READ_REG_CMD, i, 0, 0);
  76. rtsx_pci_send_cmd(pcr, 100);
  77. ptr = rtsx_pci_get_cmd_data(pcr);
  78. for (i = 0xFDA0; i <= 0xFDAE; i++)
  79. dev_dbg(sdmmc_dev(host), "0x%04X: 0x%02x\n", i, *(ptr++));
  80. for (i = 0xFD52; i <= 0xFD69; i++)
  81. dev_dbg(sdmmc_dev(host), "0x%04X: 0x%02x\n", i, *(ptr++));
  82. }
  83. #else
  84. #define sd_print_debug_regs(host)
  85. #endif /* DEBUG */
  86. static int sd_read_data(struct realtek_pci_sdmmc *host, u8 *cmd, u16 byte_cnt,
  87. u8 *buf, int buf_len, int timeout)
  88. {
  89. struct rtsx_pcr *pcr = host->pcr;
  90. int err, i;
  91. u8 trans_mode;
  92. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD%d\n", __func__, cmd[0] - 0x40);
  93. if (!buf)
  94. buf_len = 0;
  95. if ((cmd[0] & 0x3F) == MMC_SEND_TUNING_BLOCK)
  96. trans_mode = SD_TM_AUTO_TUNING;
  97. else
  98. trans_mode = SD_TM_NORMAL_READ;
  99. rtsx_pci_init_cmd(pcr);
  100. for (i = 0; i < 5; i++)
  101. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0 + i, 0xFF, cmd[i]);
  102. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, (u8)byte_cnt);
  103. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H,
  104. 0xFF, (u8)(byte_cnt >> 8));
  105. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, 1);
  106. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, 0);
  107. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  108. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  109. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  110. if (trans_mode != SD_TM_AUTO_TUNING)
  111. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  112. CARD_DATA_SOURCE, 0x01, PINGPONG_BUFFER);
  113. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  114. 0xFF, trans_mode | SD_TRANSFER_START);
  115. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  116. SD_TRANSFER_END, SD_TRANSFER_END);
  117. err = rtsx_pci_send_cmd(pcr, timeout);
  118. if (err < 0) {
  119. sd_print_debug_regs(host);
  120. dev_dbg(sdmmc_dev(host),
  121. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  122. return err;
  123. }
  124. if (buf && buf_len) {
  125. err = rtsx_pci_read_ppbuf(pcr, buf, buf_len);
  126. if (err < 0) {
  127. dev_dbg(sdmmc_dev(host),
  128. "rtsx_pci_read_ppbuf fail (err = %d)\n", err);
  129. return err;
  130. }
  131. }
  132. return 0;
  133. }
  134. static int sd_write_data(struct realtek_pci_sdmmc *host, u8 *cmd, u16 byte_cnt,
  135. u8 *buf, int buf_len, int timeout)
  136. {
  137. struct rtsx_pcr *pcr = host->pcr;
  138. int err, i;
  139. u8 trans_mode;
  140. if (!buf)
  141. buf_len = 0;
  142. if (buf && buf_len) {
  143. err = rtsx_pci_write_ppbuf(pcr, buf, buf_len);
  144. if (err < 0) {
  145. dev_dbg(sdmmc_dev(host),
  146. "rtsx_pci_write_ppbuf fail (err = %d)\n", err);
  147. return err;
  148. }
  149. }
  150. trans_mode = cmd ? SD_TM_AUTO_WRITE_2 : SD_TM_AUTO_WRITE_3;
  151. rtsx_pci_init_cmd(pcr);
  152. if (cmd) {
  153. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d\n", __func__,
  154. cmd[0] - 0x40);
  155. for (i = 0; i < 5; i++)
  156. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  157. SD_CMD0 + i, 0xFF, cmd[i]);
  158. }
  159. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, (u8)byte_cnt);
  160. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H,
  161. 0xFF, (u8)(byte_cnt >> 8));
  162. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, 1);
  163. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, 0);
  164. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  165. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  166. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  167. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  168. trans_mode | SD_TRANSFER_START);
  169. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  170. SD_TRANSFER_END, SD_TRANSFER_END);
  171. err = rtsx_pci_send_cmd(pcr, timeout);
  172. if (err < 0) {
  173. sd_print_debug_regs(host);
  174. dev_dbg(sdmmc_dev(host),
  175. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  176. return err;
  177. }
  178. return 0;
  179. }
  180. static void sd_send_cmd_get_rsp(struct realtek_pci_sdmmc *host,
  181. struct mmc_command *cmd)
  182. {
  183. struct rtsx_pcr *pcr = host->pcr;
  184. u8 cmd_idx = (u8)cmd->opcode;
  185. u32 arg = cmd->arg;
  186. int err = 0;
  187. int timeout = 100;
  188. int i;
  189. u8 *ptr;
  190. int stat_idx = 0;
  191. u8 rsp_type;
  192. int rsp_len = 5;
  193. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  194. __func__, cmd_idx, arg);
  195. /* Response type:
  196. * R0
  197. * R1, R5, R6, R7
  198. * R1b
  199. * R2
  200. * R3, R4
  201. */
  202. switch (mmc_resp_type(cmd)) {
  203. case MMC_RSP_NONE:
  204. rsp_type = SD_RSP_TYPE_R0;
  205. rsp_len = 0;
  206. break;
  207. case MMC_RSP_R1:
  208. rsp_type = SD_RSP_TYPE_R1;
  209. break;
  210. case MMC_RSP_R1B:
  211. rsp_type = SD_RSP_TYPE_R1b;
  212. break;
  213. case MMC_RSP_R2:
  214. rsp_type = SD_RSP_TYPE_R2;
  215. rsp_len = 16;
  216. break;
  217. case MMC_RSP_R3:
  218. rsp_type = SD_RSP_TYPE_R3;
  219. break;
  220. default:
  221. dev_dbg(sdmmc_dev(host), "cmd->flag is not valid\n");
  222. err = -EINVAL;
  223. goto out;
  224. }
  225. if (rsp_type == SD_RSP_TYPE_R1b)
  226. timeout = 3000;
  227. if (cmd->opcode == SD_SWITCH_VOLTAGE) {
  228. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  229. 0xFF, SD_CLK_TOGGLE_EN);
  230. if (err < 0)
  231. goto out;
  232. }
  233. rtsx_pci_init_cmd(pcr);
  234. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0, 0xFF, 0x40 | cmd_idx);
  235. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD1, 0xFF, (u8)(arg >> 24));
  236. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD2, 0xFF, (u8)(arg >> 16));
  237. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD3, 0xFF, (u8)(arg >> 8));
  238. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD4, 0xFF, (u8)arg);
  239. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, rsp_type);
  240. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  241. 0x01, PINGPONG_BUFFER);
  242. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  243. 0xFF, SD_TM_CMD_RSP | SD_TRANSFER_START);
  244. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  245. SD_TRANSFER_END | SD_STAT_IDLE,
  246. SD_TRANSFER_END | SD_STAT_IDLE);
  247. if (rsp_type == SD_RSP_TYPE_R2) {
  248. /* Read data from ping-pong buffer */
  249. for (i = PPBUF_BASE2; i < PPBUF_BASE2 + 16; i++)
  250. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  251. stat_idx = 16;
  252. } else if (rsp_type != SD_RSP_TYPE_R0) {
  253. /* Read data from SD_CMDx registers */
  254. for (i = SD_CMD0; i <= SD_CMD4; i++)
  255. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  256. stat_idx = 5;
  257. }
  258. rtsx_pci_add_cmd(pcr, READ_REG_CMD, SD_STAT1, 0, 0);
  259. err = rtsx_pci_send_cmd(pcr, timeout);
  260. if (err < 0) {
  261. sd_print_debug_regs(host);
  262. sd_clear_error(host);
  263. dev_dbg(sdmmc_dev(host),
  264. "rtsx_pci_send_cmd error (err = %d)\n", err);
  265. goto out;
  266. }
  267. if (rsp_type == SD_RSP_TYPE_R0) {
  268. err = 0;
  269. goto out;
  270. }
  271. /* Eliminate returned value of CHECK_REG_CMD */
  272. ptr = rtsx_pci_get_cmd_data(pcr) + 1;
  273. /* Check (Start,Transmission) bit of Response */
  274. if ((ptr[0] & 0xC0) != 0) {
  275. err = -EILSEQ;
  276. dev_dbg(sdmmc_dev(host), "Invalid response bit\n");
  277. goto out;
  278. }
  279. /* Check CRC7 */
  280. if (!(rsp_type & SD_NO_CHECK_CRC7)) {
  281. if (ptr[stat_idx] & SD_CRC7_ERR) {
  282. err = -EILSEQ;
  283. dev_dbg(sdmmc_dev(host), "CRC7 error\n");
  284. goto out;
  285. }
  286. }
  287. if (rsp_type == SD_RSP_TYPE_R2) {
  288. for (i = 0; i < 4; i++) {
  289. cmd->resp[i] = get_unaligned_be32(ptr + 1 + i * 4);
  290. dev_dbg(sdmmc_dev(host), "cmd->resp[%d] = 0x%08x\n",
  291. i, cmd->resp[i]);
  292. }
  293. } else {
  294. cmd->resp[0] = get_unaligned_be32(ptr + 1);
  295. dev_dbg(sdmmc_dev(host), "cmd->resp[0] = 0x%08x\n",
  296. cmd->resp[0]);
  297. }
  298. out:
  299. cmd->error = err;
  300. }
  301. static int sd_rw_multi(struct realtek_pci_sdmmc *host, struct mmc_request *mrq)
  302. {
  303. struct rtsx_pcr *pcr = host->pcr;
  304. struct mmc_host *mmc = host->mmc;
  305. struct mmc_card *card = mmc->card;
  306. struct mmc_data *data = mrq->data;
  307. int uhs = mmc_sd_card_uhs(card);
  308. int read = (data->flags & MMC_DATA_READ) ? 1 : 0;
  309. u8 cfg2, trans_mode;
  310. int err;
  311. size_t data_len = data->blksz * data->blocks;
  312. if (read) {
  313. cfg2 = SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  314. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_0;
  315. trans_mode = SD_TM_AUTO_READ_3;
  316. } else {
  317. cfg2 = SD_NO_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  318. SD_NO_WAIT_BUSY_END | SD_NO_CHECK_CRC7 | SD_RSP_LEN_0;
  319. trans_mode = SD_TM_AUTO_WRITE_3;
  320. }
  321. if (!uhs)
  322. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  323. rtsx_pci_init_cmd(pcr);
  324. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, 0x00);
  325. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H, 0xFF, 0x02);
  326. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L,
  327. 0xFF, (u8)data->blocks);
  328. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H,
  329. 0xFF, (u8)(data->blocks >> 8));
  330. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  331. DMA_DONE_INT, DMA_DONE_INT);
  332. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  333. 0xFF, (u8)(data_len >> 24));
  334. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  335. 0xFF, (u8)(data_len >> 16));
  336. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  337. 0xFF, (u8)(data_len >> 8));
  338. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  339. if (read) {
  340. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  341. 0x03 | DMA_PACK_SIZE_MASK,
  342. DMA_DIR_FROM_CARD | DMA_EN | DMA_512);
  343. } else {
  344. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  345. 0x03 | DMA_PACK_SIZE_MASK,
  346. DMA_DIR_TO_CARD | DMA_EN | DMA_512);
  347. }
  348. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  349. 0x01, RING_BUFFER);
  350. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2);
  351. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  352. trans_mode | SD_TRANSFER_START);
  353. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  354. SD_TRANSFER_END, SD_TRANSFER_END);
  355. rtsx_pci_send_cmd_no_wait(pcr);
  356. err = rtsx_pci_transfer_data(pcr, data->sg, data->sg_len, read, 10000);
  357. if (err < 0) {
  358. sd_clear_error(host);
  359. return err;
  360. }
  361. return 0;
  362. }
  363. static inline void sd_enable_initial_mode(struct realtek_pci_sdmmc *host)
  364. {
  365. rtsx_pci_write_register(host->pcr, SD_CFG1,
  366. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_128);
  367. }
  368. static inline void sd_disable_initial_mode(struct realtek_pci_sdmmc *host)
  369. {
  370. rtsx_pci_write_register(host->pcr, SD_CFG1,
  371. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_0);
  372. }
  373. static void sd_normal_rw(struct realtek_pci_sdmmc *host,
  374. struct mmc_request *mrq)
  375. {
  376. struct mmc_command *cmd = mrq->cmd;
  377. struct mmc_data *data = mrq->data;
  378. u8 _cmd[5], *buf;
  379. _cmd[0] = 0x40 | (u8)cmd->opcode;
  380. put_unaligned_be32(cmd->arg, (u32 *)(&_cmd[1]));
  381. buf = kzalloc(data->blksz, GFP_NOIO);
  382. if (!buf) {
  383. cmd->error = -ENOMEM;
  384. return;
  385. }
  386. if (data->flags & MMC_DATA_READ) {
  387. if (host->initial_mode)
  388. sd_disable_initial_mode(host);
  389. cmd->error = sd_read_data(host, _cmd, (u16)data->blksz, buf,
  390. data->blksz, 200);
  391. if (host->initial_mode)
  392. sd_enable_initial_mode(host);
  393. sg_copy_from_buffer(data->sg, data->sg_len, buf, data->blksz);
  394. } else {
  395. sg_copy_to_buffer(data->sg, data->sg_len, buf, data->blksz);
  396. cmd->error = sd_write_data(host, _cmd, (u16)data->blksz, buf,
  397. data->blksz, 200);
  398. }
  399. kfree(buf);
  400. }
  401. static int sd_change_phase(struct realtek_pci_sdmmc *host, u8 sample_point)
  402. {
  403. struct rtsx_pcr *pcr = host->pcr;
  404. int err;
  405. dev_dbg(sdmmc_dev(host), "%s: sample_point = %d\n",
  406. __func__, sample_point);
  407. rtsx_pci_init_cmd(pcr);
  408. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
  409. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPRX_CTL, 0x1F, sample_point);
  410. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL, PHASE_NOT_RESET, 0);
  411. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
  412. PHASE_NOT_RESET, PHASE_NOT_RESET);
  413. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CHANGE_CLK, 0);
  414. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
  415. err = rtsx_pci_send_cmd(pcr, 100);
  416. if (err < 0)
  417. return err;
  418. return 0;
  419. }
  420. static u8 sd_search_final_phase(struct realtek_pci_sdmmc *host, u32 phase_map)
  421. {
  422. struct timing_phase_path path[MAX_PHASE + 1];
  423. int i, j, cont_path_cnt;
  424. int new_block, max_len, final_path_idx;
  425. u8 final_phase = 0xFF;
  426. /* Parse phase_map, take it as a bit-ring */
  427. cont_path_cnt = 0;
  428. new_block = 1;
  429. j = 0;
  430. for (i = 0; i < MAX_PHASE + 1; i++) {
  431. if (phase_map & (1 << i)) {
  432. if (new_block) {
  433. new_block = 0;
  434. j = cont_path_cnt++;
  435. path[j].start = i;
  436. path[j].end = i;
  437. } else {
  438. path[j].end = i;
  439. }
  440. } else {
  441. new_block = 1;
  442. if (cont_path_cnt) {
  443. /* Calculate path length and middle point */
  444. int idx = cont_path_cnt - 1;
  445. path[idx].len =
  446. path[idx].end - path[idx].start + 1;
  447. path[idx].mid =
  448. path[idx].start + path[idx].len / 2;
  449. }
  450. }
  451. }
  452. if (cont_path_cnt == 0) {
  453. dev_dbg(sdmmc_dev(host), "No continuous phase path\n");
  454. goto finish;
  455. } else {
  456. /* Calculate last continuous path length and middle point */
  457. int idx = cont_path_cnt - 1;
  458. path[idx].len = path[idx].end - path[idx].start + 1;
  459. path[idx].mid = path[idx].start + path[idx].len / 2;
  460. }
  461. /* Connect the first and last continuous paths if they are adjacent */
  462. if (!path[0].start && (path[cont_path_cnt - 1].end == MAX_PHASE)) {
  463. /* Using negative index */
  464. path[0].start = path[cont_path_cnt - 1].start - MAX_PHASE - 1;
  465. path[0].len += path[cont_path_cnt - 1].len;
  466. path[0].mid = path[0].start + path[0].len / 2;
  467. /* Convert negative middle point index to positive one */
  468. if (path[0].mid < 0)
  469. path[0].mid += MAX_PHASE + 1;
  470. cont_path_cnt--;
  471. }
  472. /* Choose the longest continuous phase path */
  473. max_len = 0;
  474. final_phase = 0;
  475. final_path_idx = 0;
  476. for (i = 0; i < cont_path_cnt; i++) {
  477. if (path[i].len > max_len) {
  478. max_len = path[i].len;
  479. final_phase = (u8)path[i].mid;
  480. final_path_idx = i;
  481. }
  482. dev_dbg(sdmmc_dev(host), "path[%d].start = %d\n",
  483. i, path[i].start);
  484. dev_dbg(sdmmc_dev(host), "path[%d].end = %d\n",
  485. i, path[i].end);
  486. dev_dbg(sdmmc_dev(host), "path[%d].len = %d\n",
  487. i, path[i].len);
  488. dev_dbg(sdmmc_dev(host), "path[%d].mid = %d\n",
  489. i, path[i].mid);
  490. }
  491. finish:
  492. dev_dbg(sdmmc_dev(host), "Final chosen phase: %d\n", final_phase);
  493. return final_phase;
  494. }
  495. static void sd_wait_data_idle(struct realtek_pci_sdmmc *host)
  496. {
  497. int err, i;
  498. u8 val = 0;
  499. for (i = 0; i < 100; i++) {
  500. err = rtsx_pci_read_register(host->pcr, SD_DATA_STATE, &val);
  501. if (val & SD_DATA_IDLE)
  502. return;
  503. udelay(100);
  504. }
  505. }
  506. static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
  507. u8 opcode, u8 sample_point)
  508. {
  509. int err;
  510. u8 cmd[5] = {0};
  511. err = sd_change_phase(host, sample_point);
  512. if (err < 0)
  513. return err;
  514. cmd[0] = 0x40 | opcode;
  515. err = sd_read_data(host, cmd, 0x40, NULL, 0, 100);
  516. if (err < 0) {
  517. /* Wait till SD DATA IDLE */
  518. sd_wait_data_idle(host);
  519. sd_clear_error(host);
  520. return err;
  521. }
  522. return 0;
  523. }
  524. static int sd_tuning_phase(struct realtek_pci_sdmmc *host,
  525. u8 opcode, u32 *phase_map)
  526. {
  527. int err, i;
  528. u32 raw_phase_map = 0;
  529. for (i = MAX_PHASE; i >= 0; i--) {
  530. err = sd_tuning_rx_cmd(host, opcode, (u8)i);
  531. if (err == 0)
  532. raw_phase_map |= 1 << i;
  533. }
  534. if (phase_map)
  535. *phase_map = raw_phase_map;
  536. return 0;
  537. }
  538. static int sd_tuning_rx(struct realtek_pci_sdmmc *host, u8 opcode)
  539. {
  540. int err, i;
  541. u32 raw_phase_map[RX_TUNING_CNT] = {0}, phase_map;
  542. u8 final_phase;
  543. for (i = 0; i < RX_TUNING_CNT; i++) {
  544. err = sd_tuning_phase(host, opcode, &(raw_phase_map[i]));
  545. if (err < 0)
  546. return err;
  547. if (raw_phase_map[i] == 0)
  548. break;
  549. }
  550. phase_map = 0xFFFFFFFF;
  551. for (i = 0; i < RX_TUNING_CNT; i++) {
  552. dev_dbg(sdmmc_dev(host), "RX raw_phase_map[%d] = 0x%08x\n",
  553. i, raw_phase_map[i]);
  554. phase_map &= raw_phase_map[i];
  555. }
  556. dev_dbg(sdmmc_dev(host), "RX phase_map = 0x%08x\n", phase_map);
  557. if (phase_map) {
  558. final_phase = sd_search_final_phase(host, phase_map);
  559. if (final_phase == 0xFF)
  560. return -EINVAL;
  561. err = sd_change_phase(host, final_phase);
  562. if (err < 0)
  563. return err;
  564. } else {
  565. return -EINVAL;
  566. }
  567. return 0;
  568. }
  569. static void sdmmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  570. {
  571. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  572. struct rtsx_pcr *pcr = host->pcr;
  573. struct mmc_command *cmd = mrq->cmd;
  574. struct mmc_data *data = mrq->data;
  575. unsigned int data_size = 0;
  576. if (host->eject) {
  577. cmd->error = -ENOMEDIUM;
  578. goto finish;
  579. }
  580. mutex_lock(&pcr->pcr_mutex);
  581. rtsx_pci_start_run(pcr);
  582. rtsx_pci_switch_clock(pcr, host->clock, host->ssc_depth,
  583. host->initial_mode, host->double_clk, host->vpclk);
  584. rtsx_pci_write_register(pcr, CARD_SELECT, 0x07, SD_MOD_SEL);
  585. rtsx_pci_write_register(pcr, CARD_SHARE_MODE,
  586. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  587. mutex_lock(&host->host_mutex);
  588. host->mrq = mrq;
  589. mutex_unlock(&host->host_mutex);
  590. if (mrq->data)
  591. data_size = data->blocks * data->blksz;
  592. if (!data_size || mmc_op_multi(cmd->opcode) ||
  593. (cmd->opcode == MMC_READ_SINGLE_BLOCK) ||
  594. (cmd->opcode == MMC_WRITE_BLOCK)) {
  595. sd_send_cmd_get_rsp(host, cmd);
  596. if (!cmd->error && data_size) {
  597. sd_rw_multi(host, mrq);
  598. if (mmc_op_multi(cmd->opcode) && mrq->stop)
  599. sd_send_cmd_get_rsp(host, mrq->stop);
  600. }
  601. } else {
  602. sd_normal_rw(host, mrq);
  603. }
  604. if (mrq->data) {
  605. if (cmd->error || data->error)
  606. data->bytes_xfered = 0;
  607. else
  608. data->bytes_xfered = data->blocks * data->blksz;
  609. }
  610. mutex_unlock(&pcr->pcr_mutex);
  611. finish:
  612. if (cmd->error)
  613. dev_dbg(sdmmc_dev(host), "cmd->error = %d\n", cmd->error);
  614. mutex_lock(&host->host_mutex);
  615. host->mrq = NULL;
  616. mutex_unlock(&host->host_mutex);
  617. mmc_request_done(mmc, mrq);
  618. }
  619. static int sd_set_bus_width(struct realtek_pci_sdmmc *host,
  620. unsigned char bus_width)
  621. {
  622. int err = 0;
  623. u8 width[] = {
  624. [MMC_BUS_WIDTH_1] = SD_BUS_WIDTH_1BIT,
  625. [MMC_BUS_WIDTH_4] = SD_BUS_WIDTH_4BIT,
  626. [MMC_BUS_WIDTH_8] = SD_BUS_WIDTH_8BIT,
  627. };
  628. if (bus_width <= MMC_BUS_WIDTH_8)
  629. err = rtsx_pci_write_register(host->pcr, SD_CFG1,
  630. 0x03, width[bus_width]);
  631. return err;
  632. }
  633. static int sd_power_on(struct realtek_pci_sdmmc *host)
  634. {
  635. struct rtsx_pcr *pcr = host->pcr;
  636. int err;
  637. rtsx_pci_init_cmd(pcr);
  638. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SELECT, 0x07, SD_MOD_SEL);
  639. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SHARE_MODE,
  640. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  641. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN,
  642. SD_CLK_EN, SD_CLK_EN);
  643. err = rtsx_pci_send_cmd(pcr, 100);
  644. if (err < 0)
  645. return err;
  646. err = rtsx_pci_card_pull_ctl_enable(pcr, RTSX_SD_CARD);
  647. if (err < 0)
  648. return err;
  649. err = rtsx_pci_card_power_on(pcr, RTSX_SD_CARD);
  650. if (err < 0)
  651. return err;
  652. err = rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN);
  653. if (err < 0)
  654. return err;
  655. return 0;
  656. }
  657. static int sd_power_off(struct realtek_pci_sdmmc *host)
  658. {
  659. struct rtsx_pcr *pcr = host->pcr;
  660. int err;
  661. rtsx_pci_init_cmd(pcr);
  662. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, SD_CLK_EN, 0);
  663. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE, SD_OUTPUT_EN, 0);
  664. err = rtsx_pci_send_cmd(pcr, 100);
  665. if (err < 0)
  666. return err;
  667. err = rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
  668. if (err < 0)
  669. return err;
  670. return rtsx_pci_card_pull_ctl_disable(pcr, RTSX_SD_CARD);
  671. }
  672. static int sd_set_power_mode(struct realtek_pci_sdmmc *host,
  673. unsigned char power_mode)
  674. {
  675. int err;
  676. if (power_mode == MMC_POWER_OFF)
  677. err = sd_power_off(host);
  678. else
  679. err = sd_power_on(host);
  680. return err;
  681. }
  682. static int sd_set_timing(struct realtek_pci_sdmmc *host,
  683. unsigned char timing, bool *ddr_mode)
  684. {
  685. struct rtsx_pcr *pcr = host->pcr;
  686. int err = 0;
  687. *ddr_mode = false;
  688. rtsx_pci_init_cmd(pcr);
  689. switch (timing) {
  690. case MMC_TIMING_UHS_SDR104:
  691. case MMC_TIMING_UHS_SDR50:
  692. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  693. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  694. SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
  695. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  696. CLK_LOW_FREQ, CLK_LOW_FREQ);
  697. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  698. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  699. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  700. break;
  701. case MMC_TIMING_UHS_DDR50:
  702. *ddr_mode = true;
  703. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  704. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  705. SD_DDR_MODE | SD_ASYNC_FIFO_NOT_RST);
  706. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  707. CLK_LOW_FREQ, CLK_LOW_FREQ);
  708. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  709. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  710. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  711. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  712. DDR_VAR_TX_CMD_DAT, DDR_VAR_TX_CMD_DAT);
  713. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  714. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD,
  715. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD);
  716. break;
  717. case MMC_TIMING_MMC_HS:
  718. case MMC_TIMING_SD_HS:
  719. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  720. 0x0C, SD_20_MODE);
  721. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  722. CLK_LOW_FREQ, CLK_LOW_FREQ);
  723. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  724. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  725. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  726. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  727. SD20_TX_SEL_MASK, SD20_TX_14_AHEAD);
  728. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  729. SD20_RX_SEL_MASK, SD20_RX_14_DELAY);
  730. break;
  731. default:
  732. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  733. SD_CFG1, 0x0C, SD_20_MODE);
  734. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  735. CLK_LOW_FREQ, CLK_LOW_FREQ);
  736. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  737. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  738. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  739. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  740. SD_PUSH_POINT_CTL, 0xFF, 0);
  741. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  742. SD20_RX_SEL_MASK, SD20_RX_POS_EDGE);
  743. break;
  744. }
  745. err = rtsx_pci_send_cmd(pcr, 100);
  746. return err;
  747. }
  748. static void sdmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  749. {
  750. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  751. struct rtsx_pcr *pcr = host->pcr;
  752. if (host->eject)
  753. return;
  754. mutex_lock(&pcr->pcr_mutex);
  755. rtsx_pci_start_run(pcr);
  756. sd_set_bus_width(host, ios->bus_width);
  757. sd_set_power_mode(host, ios->power_mode);
  758. sd_set_timing(host, ios->timing, &host->ddr_mode);
  759. host->vpclk = false;
  760. host->double_clk = true;
  761. switch (ios->timing) {
  762. case MMC_TIMING_UHS_SDR104:
  763. case MMC_TIMING_UHS_SDR50:
  764. host->ssc_depth = RTSX_SSC_DEPTH_2M;
  765. host->vpclk = true;
  766. host->double_clk = false;
  767. break;
  768. case MMC_TIMING_UHS_DDR50:
  769. case MMC_TIMING_UHS_SDR25:
  770. host->ssc_depth = RTSX_SSC_DEPTH_1M;
  771. break;
  772. default:
  773. host->ssc_depth = RTSX_SSC_DEPTH_500K;
  774. break;
  775. }
  776. host->initial_mode = (ios->clock <= 1000000) ? true : false;
  777. host->clock = ios->clock;
  778. rtsx_pci_switch_clock(pcr, ios->clock, host->ssc_depth,
  779. host->initial_mode, host->double_clk, host->vpclk);
  780. mutex_unlock(&pcr->pcr_mutex);
  781. }
  782. static int sdmmc_get_ro(struct mmc_host *mmc)
  783. {
  784. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  785. struct rtsx_pcr *pcr = host->pcr;
  786. int ro = 0;
  787. u32 val;
  788. if (host->eject)
  789. return -ENOMEDIUM;
  790. mutex_lock(&pcr->pcr_mutex);
  791. rtsx_pci_start_run(pcr);
  792. /* Check SD mechanical write-protect switch */
  793. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  794. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  795. if (val & SD_WRITE_PROTECT)
  796. ro = 1;
  797. mutex_unlock(&pcr->pcr_mutex);
  798. return ro;
  799. }
  800. static int sdmmc_get_cd(struct mmc_host *mmc)
  801. {
  802. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  803. struct rtsx_pcr *pcr = host->pcr;
  804. int cd = 0;
  805. u32 val;
  806. if (host->eject)
  807. return -ENOMEDIUM;
  808. mutex_lock(&pcr->pcr_mutex);
  809. rtsx_pci_start_run(pcr);
  810. /* Check SD card detect */
  811. val = rtsx_pci_card_exist(pcr);
  812. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  813. if (val & SD_EXIST)
  814. cd = 1;
  815. mutex_unlock(&pcr->pcr_mutex);
  816. return cd;
  817. }
  818. static int sd_wait_voltage_stable_1(struct realtek_pci_sdmmc *host)
  819. {
  820. struct rtsx_pcr *pcr = host->pcr;
  821. int err;
  822. u8 stat;
  823. /* Reference to Signal Voltage Switch Sequence in SD spec.
  824. * Wait for a period of time so that the card can drive SD_CMD and
  825. * SD_DAT[3:0] to low after sending back CMD11 response.
  826. */
  827. mdelay(1);
  828. /* SD_CMD, SD_DAT[3:0] should be driven to low by card;
  829. * If either one of SD_CMD,SD_DAT[3:0] is not low,
  830. * abort the voltage switch sequence;
  831. */
  832. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  833. if (err < 0)
  834. return err;
  835. if (stat & (SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  836. SD_DAT1_STATUS | SD_DAT0_STATUS))
  837. return -EINVAL;
  838. /* Stop toggle SD clock */
  839. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  840. 0xFF, SD_CLK_FORCE_STOP);
  841. if (err < 0)
  842. return err;
  843. return 0;
  844. }
  845. static int sd_wait_voltage_stable_2(struct realtek_pci_sdmmc *host)
  846. {
  847. struct rtsx_pcr *pcr = host->pcr;
  848. int err;
  849. u8 stat, mask, val;
  850. /* Wait 1.8V output of voltage regulator in card stable */
  851. msleep(50);
  852. /* Toggle SD clock again */
  853. err = rtsx_pci_write_register(pcr, SD_BUS_STAT, 0xFF, SD_CLK_TOGGLE_EN);
  854. if (err < 0)
  855. return err;
  856. /* Wait for a period of time so that the card can drive
  857. * SD_DAT[3:0] to high at 1.8V
  858. */
  859. msleep(20);
  860. /* SD_CMD, SD_DAT[3:0] should be pulled high by host */
  861. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  862. if (err < 0)
  863. return err;
  864. mask = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  865. SD_DAT1_STATUS | SD_DAT0_STATUS;
  866. val = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  867. SD_DAT1_STATUS | SD_DAT0_STATUS;
  868. if ((stat & mask) != val) {
  869. dev_dbg(sdmmc_dev(host),
  870. "%s: SD_BUS_STAT = 0x%x\n", __func__, stat);
  871. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  872. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  873. rtsx_pci_write_register(pcr, CARD_CLK_EN, 0xFF, 0);
  874. return -EINVAL;
  875. }
  876. return 0;
  877. }
  878. static int sd_change_bank_voltage(struct realtek_pci_sdmmc *host, u8 voltage)
  879. {
  880. struct rtsx_pcr *pcr = host->pcr;
  881. int err;
  882. if (voltage == SD_IO_3V3) {
  883. err = rtsx_pci_write_phy_register(pcr, 0x08, 0x4FC0 | 0x24);
  884. if (err < 0)
  885. return err;
  886. } else if (voltage == SD_IO_1V8) {
  887. err = rtsx_pci_write_phy_register(pcr, 0x08, 0x4C40 | 0x24);
  888. if (err < 0)
  889. return err;
  890. } else {
  891. return -EINVAL;
  892. }
  893. return 0;
  894. }
  895. static int sdmmc_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
  896. {
  897. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  898. struct rtsx_pcr *pcr = host->pcr;
  899. int err = 0;
  900. u8 voltage;
  901. dev_dbg(sdmmc_dev(host), "%s: signal_voltage = %d\n",
  902. __func__, ios->signal_voltage);
  903. if (host->eject)
  904. return -ENOMEDIUM;
  905. mutex_lock(&pcr->pcr_mutex);
  906. rtsx_pci_start_run(pcr);
  907. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
  908. voltage = SD_IO_3V3;
  909. else
  910. voltage = SD_IO_1V8;
  911. if (voltage == SD_IO_1V8) {
  912. err = rtsx_pci_write_register(pcr,
  913. SD30_DRIVE_SEL, 0x07, DRIVER_TYPE_B);
  914. if (err < 0)
  915. goto out;
  916. err = sd_wait_voltage_stable_1(host);
  917. if (err < 0)
  918. goto out;
  919. }
  920. err = sd_change_bank_voltage(host, voltage);
  921. if (err < 0)
  922. goto out;
  923. if (voltage == SD_IO_1V8) {
  924. err = sd_wait_voltage_stable_2(host);
  925. if (err < 0)
  926. goto out;
  927. }
  928. /* Stop toggle SD clock in idle */
  929. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  930. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  931. out:
  932. mutex_unlock(&pcr->pcr_mutex);
  933. return err;
  934. }
  935. static int sdmmc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  936. {
  937. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  938. struct rtsx_pcr *pcr = host->pcr;
  939. int err = 0;
  940. if (host->eject)
  941. return -ENOMEDIUM;
  942. mutex_lock(&pcr->pcr_mutex);
  943. rtsx_pci_start_run(pcr);
  944. if (!host->ddr_mode)
  945. err = sd_tuning_rx(host, MMC_SEND_TUNING_BLOCK);
  946. mutex_unlock(&pcr->pcr_mutex);
  947. return err;
  948. }
  949. static const struct mmc_host_ops realtek_pci_sdmmc_ops = {
  950. .request = sdmmc_request,
  951. .set_ios = sdmmc_set_ios,
  952. .get_ro = sdmmc_get_ro,
  953. .get_cd = sdmmc_get_cd,
  954. .start_signal_voltage_switch = sdmmc_switch_voltage,
  955. .execute_tuning = sdmmc_execute_tuning,
  956. };
  957. #ifdef CONFIG_PM
  958. static int rtsx_pci_sdmmc_suspend(struct platform_device *pdev,
  959. pm_message_t state)
  960. {
  961. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  962. struct mmc_host *mmc = host->mmc;
  963. int err;
  964. dev_dbg(sdmmc_dev(host), "--> %s\n", __func__);
  965. err = mmc_suspend_host(mmc);
  966. if (err)
  967. return err;
  968. return 0;
  969. }
  970. static int rtsx_pci_sdmmc_resume(struct platform_device *pdev)
  971. {
  972. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  973. struct mmc_host *mmc = host->mmc;
  974. dev_dbg(sdmmc_dev(host), "--> %s\n", __func__);
  975. return mmc_resume_host(mmc);
  976. }
  977. #else /* CONFIG_PM */
  978. #define rtsx_pci_sdmmc_suspend NULL
  979. #define rtsx_pci_sdmmc_resume NULL
  980. #endif /* CONFIG_PM */
  981. static void init_extra_caps(struct realtek_pci_sdmmc *host)
  982. {
  983. struct mmc_host *mmc = host->mmc;
  984. struct rtsx_pcr *pcr = host->pcr;
  985. dev_dbg(sdmmc_dev(host), "pcr->extra_caps = 0x%x\n", pcr->extra_caps);
  986. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50)
  987. mmc->caps |= MMC_CAP_UHS_SDR50;
  988. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
  989. mmc->caps |= MMC_CAP_UHS_SDR104;
  990. if (pcr->extra_caps & EXTRA_CAPS_SD_DDR50)
  991. mmc->caps |= MMC_CAP_UHS_DDR50;
  992. if (pcr->extra_caps & EXTRA_CAPS_MMC_HSDDR)
  993. mmc->caps |= MMC_CAP_1_8V_DDR;
  994. if (pcr->extra_caps & EXTRA_CAPS_MMC_8BIT)
  995. mmc->caps |= MMC_CAP_8_BIT_DATA;
  996. }
  997. static void realtek_init_host(struct realtek_pci_sdmmc *host)
  998. {
  999. struct mmc_host *mmc = host->mmc;
  1000. mmc->f_min = 250000;
  1001. mmc->f_max = 208000000;
  1002. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1003. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SD_HIGHSPEED |
  1004. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_BUS_WIDTH_TEST |
  1005. MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
  1006. mmc->max_current_330 = 400;
  1007. mmc->max_current_180 = 800;
  1008. mmc->ops = &realtek_pci_sdmmc_ops;
  1009. init_extra_caps(host);
  1010. mmc->max_segs = 256;
  1011. mmc->max_seg_size = 65536;
  1012. mmc->max_blk_size = 512;
  1013. mmc->max_blk_count = 65535;
  1014. mmc->max_req_size = 524288;
  1015. }
  1016. static void rtsx_pci_sdmmc_card_event(struct platform_device *pdev)
  1017. {
  1018. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1019. mmc_detect_change(host->mmc, 0);
  1020. }
  1021. static int rtsx_pci_sdmmc_drv_probe(struct platform_device *pdev)
  1022. {
  1023. struct mmc_host *mmc;
  1024. struct realtek_pci_sdmmc *host;
  1025. struct rtsx_pcr *pcr;
  1026. struct pcr_handle *handle = pdev->dev.platform_data;
  1027. if (!handle)
  1028. return -ENXIO;
  1029. pcr = handle->pcr;
  1030. if (!pcr)
  1031. return -ENXIO;
  1032. dev_dbg(&(pdev->dev), ": Realtek PCI-E SDMMC controller found\n");
  1033. mmc = mmc_alloc_host(sizeof(*host), &pdev->dev);
  1034. if (!mmc)
  1035. return -ENOMEM;
  1036. host = mmc_priv(mmc);
  1037. host->pcr = pcr;
  1038. host->mmc = mmc;
  1039. host->pdev = pdev;
  1040. platform_set_drvdata(pdev, host);
  1041. pcr->slots[RTSX_SD_CARD].p_dev = pdev;
  1042. pcr->slots[RTSX_SD_CARD].card_event = rtsx_pci_sdmmc_card_event;
  1043. mutex_init(&host->host_mutex);
  1044. realtek_init_host(host);
  1045. mmc_add_host(mmc);
  1046. return 0;
  1047. }
  1048. static int rtsx_pci_sdmmc_drv_remove(struct platform_device *pdev)
  1049. {
  1050. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1051. struct rtsx_pcr *pcr;
  1052. struct mmc_host *mmc;
  1053. if (!host)
  1054. return 0;
  1055. pcr = host->pcr;
  1056. pcr->slots[RTSX_SD_CARD].p_dev = NULL;
  1057. pcr->slots[RTSX_SD_CARD].card_event = NULL;
  1058. mmc = host->mmc;
  1059. host->eject = true;
  1060. mutex_lock(&host->host_mutex);
  1061. if (host->mrq) {
  1062. dev_dbg(&(pdev->dev),
  1063. "%s: Controller removed during transfer\n",
  1064. mmc_hostname(mmc));
  1065. rtsx_pci_complete_unfinished_transfer(pcr);
  1066. host->mrq->cmd->error = -ENOMEDIUM;
  1067. if (host->mrq->stop)
  1068. host->mrq->stop->error = -ENOMEDIUM;
  1069. mmc_request_done(mmc, host->mrq);
  1070. }
  1071. mutex_unlock(&host->host_mutex);
  1072. mmc_remove_host(mmc);
  1073. mmc_free_host(mmc);
  1074. platform_set_drvdata(pdev, NULL);
  1075. dev_dbg(&(pdev->dev),
  1076. ": Realtek PCI-E SDMMC controller has been removed\n");
  1077. return 0;
  1078. }
  1079. static struct platform_device_id rtsx_pci_sdmmc_ids[] = {
  1080. {
  1081. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1082. }, {
  1083. /* sentinel */
  1084. }
  1085. };
  1086. MODULE_DEVICE_TABLE(platform, rtsx_pci_sdmmc_ids);
  1087. static struct platform_driver rtsx_pci_sdmmc_driver = {
  1088. .probe = rtsx_pci_sdmmc_drv_probe,
  1089. .remove = rtsx_pci_sdmmc_drv_remove,
  1090. .id_table = rtsx_pci_sdmmc_ids,
  1091. .suspend = rtsx_pci_sdmmc_suspend,
  1092. .resume = rtsx_pci_sdmmc_resume,
  1093. .driver = {
  1094. .owner = THIS_MODULE,
  1095. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1096. },
  1097. };
  1098. module_platform_driver(rtsx_pci_sdmmc_driver);
  1099. MODULE_LICENSE("GPL");
  1100. MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
  1101. MODULE_DESCRIPTION("Realtek PCI-E SD/MMC Card Host Driver");