musb_gadget.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120
  1. /*
  2. * MUSB OTG driver peripheral support
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  24. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  25. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  26. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  27. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  28. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  29. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  30. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  32. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. *
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/list.h>
  37. #include <linux/timer.h>
  38. #include <linux/module.h>
  39. #include <linux/smp.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/delay.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/slab.h>
  44. #include "musb_core.h"
  45. /* ----------------------------------------------------------------------- */
  46. #define is_buffer_mapped(req) (is_dma_capable() && \
  47. (req->map_state != UN_MAPPED))
  48. /* Maps the buffer to dma */
  49. static inline void map_dma_buffer(struct musb_request *request,
  50. struct musb *musb, struct musb_ep *musb_ep)
  51. {
  52. int compatible = true;
  53. struct dma_controller *dma = musb->dma_controller;
  54. request->map_state = UN_MAPPED;
  55. if (!is_dma_capable() || !musb_ep->dma)
  56. return;
  57. /* Check if DMA engine can handle this request.
  58. * DMA code must reject the USB request explicitly.
  59. * Default behaviour is to map the request.
  60. */
  61. if (dma->is_compatible)
  62. compatible = dma->is_compatible(musb_ep->dma,
  63. musb_ep->packet_sz, request->request.buf,
  64. request->request.length);
  65. if (!compatible)
  66. return;
  67. if (request->request.dma == DMA_ADDR_INVALID) {
  68. request->request.dma = dma_map_single(
  69. musb->controller,
  70. request->request.buf,
  71. request->request.length,
  72. request->tx
  73. ? DMA_TO_DEVICE
  74. : DMA_FROM_DEVICE);
  75. request->map_state = MUSB_MAPPED;
  76. } else {
  77. dma_sync_single_for_device(musb->controller,
  78. request->request.dma,
  79. request->request.length,
  80. request->tx
  81. ? DMA_TO_DEVICE
  82. : DMA_FROM_DEVICE);
  83. request->map_state = PRE_MAPPED;
  84. }
  85. }
  86. /* Unmap the buffer from dma and maps it back to cpu */
  87. static inline void unmap_dma_buffer(struct musb_request *request,
  88. struct musb *musb)
  89. {
  90. if (!is_buffer_mapped(request))
  91. return;
  92. if (request->request.dma == DMA_ADDR_INVALID) {
  93. dev_vdbg(musb->controller,
  94. "not unmapping a never mapped buffer\n");
  95. return;
  96. }
  97. if (request->map_state == MUSB_MAPPED) {
  98. dma_unmap_single(musb->controller,
  99. request->request.dma,
  100. request->request.length,
  101. request->tx
  102. ? DMA_TO_DEVICE
  103. : DMA_FROM_DEVICE);
  104. request->request.dma = DMA_ADDR_INVALID;
  105. } else { /* PRE_MAPPED */
  106. dma_sync_single_for_cpu(musb->controller,
  107. request->request.dma,
  108. request->request.length,
  109. request->tx
  110. ? DMA_TO_DEVICE
  111. : DMA_FROM_DEVICE);
  112. }
  113. request->map_state = UN_MAPPED;
  114. }
  115. /*
  116. * Immediately complete a request.
  117. *
  118. * @param request the request to complete
  119. * @param status the status to complete the request with
  120. * Context: controller locked, IRQs blocked.
  121. */
  122. void musb_g_giveback(
  123. struct musb_ep *ep,
  124. struct usb_request *request,
  125. int status)
  126. __releases(ep->musb->lock)
  127. __acquires(ep->musb->lock)
  128. {
  129. struct musb_request *req;
  130. struct musb *musb;
  131. int busy = ep->busy;
  132. req = to_musb_request(request);
  133. list_del(&req->list);
  134. if (req->request.status == -EINPROGRESS)
  135. req->request.status = status;
  136. musb = req->musb;
  137. ep->busy = 1;
  138. spin_unlock(&musb->lock);
  139. unmap_dma_buffer(req, musb);
  140. if (request->status == 0)
  141. dev_dbg(musb->controller, "%s done request %p, %d/%d\n",
  142. ep->end_point.name, request,
  143. req->request.actual, req->request.length);
  144. else
  145. dev_dbg(musb->controller, "%s request %p, %d/%d fault %d\n",
  146. ep->end_point.name, request,
  147. req->request.actual, req->request.length,
  148. request->status);
  149. req->request.complete(&req->ep->end_point, &req->request);
  150. spin_lock(&musb->lock);
  151. ep->busy = busy;
  152. }
  153. /* ----------------------------------------------------------------------- */
  154. /*
  155. * Abort requests queued to an endpoint using the status. Synchronous.
  156. * caller locked controller and blocked irqs, and selected this ep.
  157. */
  158. static void nuke(struct musb_ep *ep, const int status)
  159. {
  160. struct musb *musb = ep->musb;
  161. struct musb_request *req = NULL;
  162. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  163. ep->busy = 1;
  164. if (is_dma_capable() && ep->dma) {
  165. struct dma_controller *c = ep->musb->dma_controller;
  166. int value;
  167. if (ep->is_in) {
  168. /*
  169. * The programming guide says that we must not clear
  170. * the DMAMODE bit before DMAENAB, so we only
  171. * clear it in the second write...
  172. */
  173. musb_writew(epio, MUSB_TXCSR,
  174. MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
  175. musb_writew(epio, MUSB_TXCSR,
  176. 0 | MUSB_TXCSR_FLUSHFIFO);
  177. } else {
  178. musb_writew(epio, MUSB_RXCSR,
  179. 0 | MUSB_RXCSR_FLUSHFIFO);
  180. musb_writew(epio, MUSB_RXCSR,
  181. 0 | MUSB_RXCSR_FLUSHFIFO);
  182. }
  183. value = c->channel_abort(ep->dma);
  184. dev_dbg(musb->controller, "%s: abort DMA --> %d\n",
  185. ep->name, value);
  186. c->channel_release(ep->dma);
  187. ep->dma = NULL;
  188. }
  189. while (!list_empty(&ep->req_list)) {
  190. req = list_first_entry(&ep->req_list, struct musb_request, list);
  191. musb_g_giveback(ep, &req->request, status);
  192. }
  193. }
  194. /* ----------------------------------------------------------------------- */
  195. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  196. /*
  197. * This assumes the separate CPPI engine is responding to DMA requests
  198. * from the usb core ... sequenced a bit differently from mentor dma.
  199. */
  200. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  201. {
  202. if (can_bulk_split(musb, ep->type))
  203. return ep->hw_ep->max_packet_sz_tx;
  204. else
  205. return ep->packet_sz;
  206. }
  207. /*
  208. * An endpoint is transmitting data. This can be called either from
  209. * the IRQ routine or from ep.queue() to kickstart a request on an
  210. * endpoint.
  211. *
  212. * Context: controller locked, IRQs blocked, endpoint selected
  213. */
  214. static void txstate(struct musb *musb, struct musb_request *req)
  215. {
  216. u8 epnum = req->epnum;
  217. struct musb_ep *musb_ep;
  218. void __iomem *epio = musb->endpoints[epnum].regs;
  219. struct usb_request *request;
  220. u16 fifo_count = 0, csr;
  221. int use_dma = 0;
  222. musb_ep = req->ep;
  223. /* Check if EP is disabled */
  224. if (!musb_ep->desc) {
  225. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  226. musb_ep->end_point.name);
  227. return;
  228. }
  229. /* we shouldn't get here while DMA is active ... but we do ... */
  230. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  231. dev_dbg(musb->controller, "dma pending...\n");
  232. return;
  233. }
  234. /* read TXCSR before */
  235. csr = musb_readw(epio, MUSB_TXCSR);
  236. request = &req->request;
  237. fifo_count = min(max_ep_writesize(musb, musb_ep),
  238. (int)(request->length - request->actual));
  239. if (csr & MUSB_TXCSR_TXPKTRDY) {
  240. dev_dbg(musb->controller, "%s old packet still ready , txcsr %03x\n",
  241. musb_ep->end_point.name, csr);
  242. return;
  243. }
  244. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  245. dev_dbg(musb->controller, "%s stalling, txcsr %03x\n",
  246. musb_ep->end_point.name, csr);
  247. return;
  248. }
  249. dev_dbg(musb->controller, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x\n",
  250. epnum, musb_ep->packet_sz, fifo_count,
  251. csr);
  252. #ifndef CONFIG_MUSB_PIO_ONLY
  253. if (is_buffer_mapped(req)) {
  254. struct dma_controller *c = musb->dma_controller;
  255. size_t request_size;
  256. /* setup DMA, then program endpoint CSR */
  257. request_size = min_t(size_t, request->length - request->actual,
  258. musb_ep->dma->max_len);
  259. use_dma = (request->dma != DMA_ADDR_INVALID && request_size);
  260. /* MUSB_TXCSR_P_ISO is still set correctly */
  261. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
  262. {
  263. if (request_size < musb_ep->packet_sz)
  264. musb_ep->dma->desired_mode = 0;
  265. else
  266. musb_ep->dma->desired_mode = 1;
  267. use_dma = use_dma && c->channel_program(
  268. musb_ep->dma, musb_ep->packet_sz,
  269. musb_ep->dma->desired_mode,
  270. request->dma + request->actual, request_size);
  271. if (use_dma) {
  272. if (musb_ep->dma->desired_mode == 0) {
  273. /*
  274. * We must not clear the DMAMODE bit
  275. * before the DMAENAB bit -- and the
  276. * latter doesn't always get cleared
  277. * before we get here...
  278. */
  279. csr &= ~(MUSB_TXCSR_AUTOSET
  280. | MUSB_TXCSR_DMAENAB);
  281. musb_writew(epio, MUSB_TXCSR, csr
  282. | MUSB_TXCSR_P_WZC_BITS);
  283. csr &= ~MUSB_TXCSR_DMAMODE;
  284. csr |= (MUSB_TXCSR_DMAENAB |
  285. MUSB_TXCSR_MODE);
  286. /* against programming guide */
  287. } else {
  288. csr |= (MUSB_TXCSR_DMAENAB
  289. | MUSB_TXCSR_DMAMODE
  290. | MUSB_TXCSR_MODE);
  291. /*
  292. * Enable Autoset according to table
  293. * below
  294. * bulk_split hb_mult Autoset_Enable
  295. * 0 0 Yes(Normal)
  296. * 0 >0 No(High BW ISO)
  297. * 1 0 Yes(HS bulk)
  298. * 1 >0 Yes(FS bulk)
  299. */
  300. if (!musb_ep->hb_mult ||
  301. (musb_ep->hb_mult &&
  302. can_bulk_split(musb,
  303. musb_ep->type)))
  304. csr |= MUSB_TXCSR_AUTOSET;
  305. }
  306. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  307. musb_writew(epio, MUSB_TXCSR, csr);
  308. }
  309. }
  310. #elif defined(CONFIG_USB_TI_CPPI_DMA)
  311. /* program endpoint CSR first, then setup DMA */
  312. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  313. csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
  314. MUSB_TXCSR_MODE;
  315. musb_writew(epio, MUSB_TXCSR,
  316. (MUSB_TXCSR_P_WZC_BITS & ~MUSB_TXCSR_P_UNDERRUN)
  317. | csr);
  318. /* ensure writebuffer is empty */
  319. csr = musb_readw(epio, MUSB_TXCSR);
  320. /* NOTE host side sets DMAENAB later than this; both are
  321. * OK since the transfer dma glue (between CPPI and Mentor
  322. * fifos) just tells CPPI it could start. Data only moves
  323. * to the USB TX fifo when both fifos are ready.
  324. */
  325. /* "mode" is irrelevant here; handle terminating ZLPs like
  326. * PIO does, since the hardware RNDIS mode seems unreliable
  327. * except for the last-packet-is-already-short case.
  328. */
  329. use_dma = use_dma && c->channel_program(
  330. musb_ep->dma, musb_ep->packet_sz,
  331. 0,
  332. request->dma + request->actual,
  333. request_size);
  334. if (!use_dma) {
  335. c->channel_release(musb_ep->dma);
  336. musb_ep->dma = NULL;
  337. csr &= ~MUSB_TXCSR_DMAENAB;
  338. musb_writew(epio, MUSB_TXCSR, csr);
  339. /* invariant: prequest->buf is non-null */
  340. }
  341. #elif defined(CONFIG_USB_TUSB_OMAP_DMA)
  342. use_dma = use_dma && c->channel_program(
  343. musb_ep->dma, musb_ep->packet_sz,
  344. request->zero,
  345. request->dma + request->actual,
  346. request_size);
  347. #endif
  348. }
  349. #endif
  350. if (!use_dma) {
  351. /*
  352. * Unmap the dma buffer back to cpu if dma channel
  353. * programming fails
  354. */
  355. unmap_dma_buffer(req, musb);
  356. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  357. (u8 *) (request->buf + request->actual));
  358. request->actual += fifo_count;
  359. csr |= MUSB_TXCSR_TXPKTRDY;
  360. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  361. musb_writew(epio, MUSB_TXCSR, csr);
  362. }
  363. /* host may already have the data when this message shows... */
  364. dev_dbg(musb->controller, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d\n",
  365. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  366. request->actual, request->length,
  367. musb_readw(epio, MUSB_TXCSR),
  368. fifo_count,
  369. musb_readw(epio, MUSB_TXMAXP));
  370. }
  371. /*
  372. * FIFO state update (e.g. data ready).
  373. * Called from IRQ, with controller locked.
  374. */
  375. void musb_g_tx(struct musb *musb, u8 epnum)
  376. {
  377. u16 csr;
  378. struct musb_request *req;
  379. struct usb_request *request;
  380. u8 __iomem *mbase = musb->mregs;
  381. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  382. void __iomem *epio = musb->endpoints[epnum].regs;
  383. struct dma_channel *dma;
  384. musb_ep_select(mbase, epnum);
  385. req = next_request(musb_ep);
  386. request = &req->request;
  387. csr = musb_readw(epio, MUSB_TXCSR);
  388. dev_dbg(musb->controller, "<== %s, txcsr %04x\n", musb_ep->end_point.name, csr);
  389. dma = is_dma_capable() ? musb_ep->dma : NULL;
  390. /*
  391. * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  392. * probably rates reporting as a host error.
  393. */
  394. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  395. csr |= MUSB_TXCSR_P_WZC_BITS;
  396. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  397. musb_writew(epio, MUSB_TXCSR, csr);
  398. return;
  399. }
  400. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  401. /* We NAKed, no big deal... little reason to care. */
  402. csr |= MUSB_TXCSR_P_WZC_BITS;
  403. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  404. musb_writew(epio, MUSB_TXCSR, csr);
  405. dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
  406. epnum, request);
  407. }
  408. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  409. /*
  410. * SHOULD NOT HAPPEN... has with CPPI though, after
  411. * changing SENDSTALL (and other cases); harmless?
  412. */
  413. dev_dbg(musb->controller, "%s dma still busy?\n", musb_ep->end_point.name);
  414. return;
  415. }
  416. if (request) {
  417. u8 is_dma = 0;
  418. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  419. is_dma = 1;
  420. csr |= MUSB_TXCSR_P_WZC_BITS;
  421. csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
  422. MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
  423. musb_writew(epio, MUSB_TXCSR, csr);
  424. /* Ensure writebuffer is empty. */
  425. csr = musb_readw(epio, MUSB_TXCSR);
  426. request->actual += musb_ep->dma->actual_len;
  427. dev_dbg(musb->controller, "TXCSR%d %04x, DMA off, len %zu, req %p\n",
  428. epnum, csr, musb_ep->dma->actual_len, request);
  429. }
  430. /*
  431. * First, maybe a terminating short packet. Some DMA
  432. * engines might handle this by themselves.
  433. */
  434. if ((request->zero && request->length
  435. && (request->length % musb_ep->packet_sz == 0)
  436. && (request->actual == request->length))
  437. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
  438. || (is_dma && (!dma->desired_mode ||
  439. (request->actual &
  440. (musb_ep->packet_sz - 1))))
  441. #endif
  442. ) {
  443. /*
  444. * On DMA completion, FIFO may not be
  445. * available yet...
  446. */
  447. if (csr & MUSB_TXCSR_TXPKTRDY)
  448. return;
  449. dev_dbg(musb->controller, "sending zero pkt\n");
  450. musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
  451. | MUSB_TXCSR_TXPKTRDY);
  452. request->zero = 0;
  453. }
  454. if (request->actual == request->length) {
  455. musb_g_giveback(musb_ep, request, 0);
  456. /*
  457. * In the giveback function the MUSB lock is
  458. * released and acquired after sometime. During
  459. * this time period the INDEX register could get
  460. * changed by the gadget_queue function especially
  461. * on SMP systems. Reselect the INDEX to be sure
  462. * we are reading/modifying the right registers
  463. */
  464. musb_ep_select(mbase, epnum);
  465. req = musb_ep->desc ? next_request(musb_ep) : NULL;
  466. if (!req) {
  467. dev_dbg(musb->controller, "%s idle now\n",
  468. musb_ep->end_point.name);
  469. return;
  470. }
  471. }
  472. txstate(musb, req);
  473. }
  474. }
  475. /* ------------------------------------------------------------ */
  476. /*
  477. * Context: controller locked, IRQs blocked, endpoint selected
  478. */
  479. static void rxstate(struct musb *musb, struct musb_request *req)
  480. {
  481. const u8 epnum = req->epnum;
  482. struct usb_request *request = &req->request;
  483. struct musb_ep *musb_ep;
  484. void __iomem *epio = musb->endpoints[epnum].regs;
  485. unsigned len = 0;
  486. u16 fifo_count;
  487. u16 csr = musb_readw(epio, MUSB_RXCSR);
  488. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  489. u8 use_mode_1;
  490. if (hw_ep->is_shared_fifo)
  491. musb_ep = &hw_ep->ep_in;
  492. else
  493. musb_ep = &hw_ep->ep_out;
  494. fifo_count = musb_ep->packet_sz;
  495. /* Check if EP is disabled */
  496. if (!musb_ep->desc) {
  497. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  498. musb_ep->end_point.name);
  499. return;
  500. }
  501. /* We shouldn't get here while DMA is active, but we do... */
  502. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  503. dev_dbg(musb->controller, "DMA pending...\n");
  504. return;
  505. }
  506. if (csr & MUSB_RXCSR_P_SENDSTALL) {
  507. dev_dbg(musb->controller, "%s stalling, RXCSR %04x\n",
  508. musb_ep->end_point.name, csr);
  509. return;
  510. }
  511. if (is_cppi_enabled() && is_buffer_mapped(req)) {
  512. struct dma_controller *c = musb->dma_controller;
  513. struct dma_channel *channel = musb_ep->dma;
  514. /* NOTE: CPPI won't actually stop advancing the DMA
  515. * queue after short packet transfers, so this is almost
  516. * always going to run as IRQ-per-packet DMA so that
  517. * faults will be handled correctly.
  518. */
  519. if (c->channel_program(channel,
  520. musb_ep->packet_sz,
  521. !request->short_not_ok,
  522. request->dma + request->actual,
  523. request->length - request->actual)) {
  524. /* make sure that if an rxpkt arrived after the irq,
  525. * the cppi engine will be ready to take it as soon
  526. * as DMA is enabled
  527. */
  528. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  529. | MUSB_RXCSR_DMAMODE);
  530. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  531. musb_writew(epio, MUSB_RXCSR, csr);
  532. return;
  533. }
  534. }
  535. if (csr & MUSB_RXCSR_RXPKTRDY) {
  536. fifo_count = musb_readw(epio, MUSB_RXCOUNT);
  537. /*
  538. * Enable Mode 1 on RX transfers only when short_not_ok flag
  539. * is set. Currently short_not_ok flag is set only from
  540. * file_storage and f_mass_storage drivers
  541. */
  542. if (request->short_not_ok && fifo_count == musb_ep->packet_sz)
  543. use_mode_1 = 1;
  544. else
  545. use_mode_1 = 0;
  546. if (request->actual < request->length) {
  547. #ifdef CONFIG_USB_INVENTRA_DMA
  548. if (is_buffer_mapped(req)) {
  549. struct dma_controller *c;
  550. struct dma_channel *channel;
  551. int use_dma = 0;
  552. int transfer_size;
  553. c = musb->dma_controller;
  554. channel = musb_ep->dma;
  555. /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
  556. * mode 0 only. So we do not get endpoint interrupts due to DMA
  557. * completion. We only get interrupts from DMA controller.
  558. *
  559. * We could operate in DMA mode 1 if we knew the size of the tranfer
  560. * in advance. For mass storage class, request->length = what the host
  561. * sends, so that'd work. But for pretty much everything else,
  562. * request->length is routinely more than what the host sends. For
  563. * most these gadgets, end of is signified either by a short packet,
  564. * or filling the last byte of the buffer. (Sending extra data in
  565. * that last pckate should trigger an overflow fault.) But in mode 1,
  566. * we don't get DMA completion interrupt for short packets.
  567. *
  568. * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
  569. * to get endpoint interrupt on every DMA req, but that didn't seem
  570. * to work reliably.
  571. *
  572. * REVISIT an updated g_file_storage can set req->short_not_ok, which
  573. * then becomes usable as a runtime "use mode 1" hint...
  574. */
  575. /* Experimental: Mode1 works with mass storage use cases */
  576. if (use_mode_1) {
  577. csr |= MUSB_RXCSR_AUTOCLEAR;
  578. musb_writew(epio, MUSB_RXCSR, csr);
  579. csr |= MUSB_RXCSR_DMAENAB;
  580. musb_writew(epio, MUSB_RXCSR, csr);
  581. /*
  582. * this special sequence (enabling and then
  583. * disabling MUSB_RXCSR_DMAMODE) is required
  584. * to get DMAReq to activate
  585. */
  586. musb_writew(epio, MUSB_RXCSR,
  587. csr | MUSB_RXCSR_DMAMODE);
  588. musb_writew(epio, MUSB_RXCSR, csr);
  589. transfer_size = min(request->length - request->actual,
  590. channel->max_len);
  591. musb_ep->dma->desired_mode = 1;
  592. } else {
  593. if (!musb_ep->hb_mult &&
  594. musb_ep->hw_ep->rx_double_buffered)
  595. csr |= MUSB_RXCSR_AUTOCLEAR;
  596. csr |= MUSB_RXCSR_DMAENAB;
  597. musb_writew(epio, MUSB_RXCSR, csr);
  598. transfer_size = min(request->length - request->actual,
  599. (unsigned)fifo_count);
  600. musb_ep->dma->desired_mode = 0;
  601. }
  602. use_dma = c->channel_program(
  603. channel,
  604. musb_ep->packet_sz,
  605. channel->desired_mode,
  606. request->dma
  607. + request->actual,
  608. transfer_size);
  609. if (use_dma)
  610. return;
  611. }
  612. #elif defined(CONFIG_USB_UX500_DMA)
  613. if ((is_buffer_mapped(req)) &&
  614. (request->actual < request->length)) {
  615. struct dma_controller *c;
  616. struct dma_channel *channel;
  617. int transfer_size = 0;
  618. c = musb->dma_controller;
  619. channel = musb_ep->dma;
  620. /* In case first packet is short */
  621. if (fifo_count < musb_ep->packet_sz)
  622. transfer_size = fifo_count;
  623. else if (request->short_not_ok)
  624. transfer_size = min(request->length -
  625. request->actual,
  626. channel->max_len);
  627. else
  628. transfer_size = min(request->length -
  629. request->actual,
  630. (unsigned)fifo_count);
  631. csr &= ~MUSB_RXCSR_DMAMODE;
  632. csr |= (MUSB_RXCSR_DMAENAB |
  633. MUSB_RXCSR_AUTOCLEAR);
  634. musb_writew(epio, MUSB_RXCSR, csr);
  635. if (transfer_size <= musb_ep->packet_sz) {
  636. musb_ep->dma->desired_mode = 0;
  637. } else {
  638. musb_ep->dma->desired_mode = 1;
  639. /* Mode must be set after DMAENAB */
  640. csr |= MUSB_RXCSR_DMAMODE;
  641. musb_writew(epio, MUSB_RXCSR, csr);
  642. }
  643. if (c->channel_program(channel,
  644. musb_ep->packet_sz,
  645. channel->desired_mode,
  646. request->dma
  647. + request->actual,
  648. transfer_size))
  649. return;
  650. }
  651. #endif /* Mentor's DMA */
  652. len = request->length - request->actual;
  653. dev_dbg(musb->controller, "%s OUT/RX pio fifo %d/%d, maxpacket %d\n",
  654. musb_ep->end_point.name,
  655. fifo_count, len,
  656. musb_ep->packet_sz);
  657. fifo_count = min_t(unsigned, len, fifo_count);
  658. #ifdef CONFIG_USB_TUSB_OMAP_DMA
  659. if (tusb_dma_omap() && is_buffer_mapped(req)) {
  660. struct dma_controller *c = musb->dma_controller;
  661. struct dma_channel *channel = musb_ep->dma;
  662. u32 dma_addr = request->dma + request->actual;
  663. int ret;
  664. ret = c->channel_program(channel,
  665. musb_ep->packet_sz,
  666. channel->desired_mode,
  667. dma_addr,
  668. fifo_count);
  669. if (ret)
  670. return;
  671. }
  672. #endif
  673. /*
  674. * Unmap the dma buffer back to cpu if dma channel
  675. * programming fails. This buffer is mapped if the
  676. * channel allocation is successful
  677. */
  678. if (is_buffer_mapped(req)) {
  679. unmap_dma_buffer(req, musb);
  680. /*
  681. * Clear DMAENAB and AUTOCLEAR for the
  682. * PIO mode transfer
  683. */
  684. csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
  685. musb_writew(epio, MUSB_RXCSR, csr);
  686. }
  687. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  688. (request->buf + request->actual));
  689. request->actual += fifo_count;
  690. /* REVISIT if we left anything in the fifo, flush
  691. * it and report -EOVERFLOW
  692. */
  693. /* ack the read! */
  694. csr |= MUSB_RXCSR_P_WZC_BITS;
  695. csr &= ~MUSB_RXCSR_RXPKTRDY;
  696. musb_writew(epio, MUSB_RXCSR, csr);
  697. }
  698. }
  699. /* reach the end or short packet detected */
  700. if (request->actual == request->length ||
  701. fifo_count < musb_ep->packet_sz)
  702. musb_g_giveback(musb_ep, request, 0);
  703. }
  704. /*
  705. * Data ready for a request; called from IRQ
  706. */
  707. void musb_g_rx(struct musb *musb, u8 epnum)
  708. {
  709. u16 csr;
  710. struct musb_request *req;
  711. struct usb_request *request;
  712. void __iomem *mbase = musb->mregs;
  713. struct musb_ep *musb_ep;
  714. void __iomem *epio = musb->endpoints[epnum].regs;
  715. struct dma_channel *dma;
  716. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  717. if (hw_ep->is_shared_fifo)
  718. musb_ep = &hw_ep->ep_in;
  719. else
  720. musb_ep = &hw_ep->ep_out;
  721. musb_ep_select(mbase, epnum);
  722. req = next_request(musb_ep);
  723. if (!req)
  724. return;
  725. request = &req->request;
  726. csr = musb_readw(epio, MUSB_RXCSR);
  727. dma = is_dma_capable() ? musb_ep->dma : NULL;
  728. dev_dbg(musb->controller, "<== %s, rxcsr %04x%s %p\n", musb_ep->end_point.name,
  729. csr, dma ? " (dma)" : "", request);
  730. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  731. csr |= MUSB_RXCSR_P_WZC_BITS;
  732. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  733. musb_writew(epio, MUSB_RXCSR, csr);
  734. return;
  735. }
  736. if (csr & MUSB_RXCSR_P_OVERRUN) {
  737. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  738. csr &= ~MUSB_RXCSR_P_OVERRUN;
  739. musb_writew(epio, MUSB_RXCSR, csr);
  740. dev_dbg(musb->controller, "%s iso overrun on %p\n", musb_ep->name, request);
  741. if (request->status == -EINPROGRESS)
  742. request->status = -EOVERFLOW;
  743. }
  744. if (csr & MUSB_RXCSR_INCOMPRX) {
  745. /* REVISIT not necessarily an error */
  746. dev_dbg(musb->controller, "%s, incomprx\n", musb_ep->end_point.name);
  747. }
  748. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  749. /* "should not happen"; likely RXPKTRDY pending for DMA */
  750. dev_dbg(musb->controller, "%s busy, csr %04x\n",
  751. musb_ep->end_point.name, csr);
  752. return;
  753. }
  754. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  755. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  756. | MUSB_RXCSR_DMAENAB
  757. | MUSB_RXCSR_DMAMODE);
  758. musb_writew(epio, MUSB_RXCSR,
  759. MUSB_RXCSR_P_WZC_BITS | csr);
  760. request->actual += musb_ep->dma->actual_len;
  761. dev_dbg(musb->controller, "RXCSR%d %04x, dma off, %04x, len %zu, req %p\n",
  762. epnum, csr,
  763. musb_readw(epio, MUSB_RXCSR),
  764. musb_ep->dma->actual_len, request);
  765. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  766. defined(CONFIG_USB_UX500_DMA)
  767. /* Autoclear doesn't clear RxPktRdy for short packets */
  768. if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
  769. || (dma->actual_len
  770. & (musb_ep->packet_sz - 1))) {
  771. /* ack the read! */
  772. csr &= ~MUSB_RXCSR_RXPKTRDY;
  773. musb_writew(epio, MUSB_RXCSR, csr);
  774. }
  775. /* incomplete, and not short? wait for next IN packet */
  776. if ((request->actual < request->length)
  777. && (musb_ep->dma->actual_len
  778. == musb_ep->packet_sz)) {
  779. /* In double buffer case, continue to unload fifo if
  780. * there is Rx packet in FIFO.
  781. **/
  782. csr = musb_readw(epio, MUSB_RXCSR);
  783. if ((csr & MUSB_RXCSR_RXPKTRDY) &&
  784. hw_ep->rx_double_buffered)
  785. goto exit;
  786. return;
  787. }
  788. #endif
  789. musb_g_giveback(musb_ep, request, 0);
  790. /*
  791. * In the giveback function the MUSB lock is
  792. * released and acquired after sometime. During
  793. * this time period the INDEX register could get
  794. * changed by the gadget_queue function especially
  795. * on SMP systems. Reselect the INDEX to be sure
  796. * we are reading/modifying the right registers
  797. */
  798. musb_ep_select(mbase, epnum);
  799. req = next_request(musb_ep);
  800. if (!req)
  801. return;
  802. }
  803. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  804. defined(CONFIG_USB_UX500_DMA)
  805. exit:
  806. #endif
  807. /* Analyze request */
  808. rxstate(musb, req);
  809. }
  810. /* ------------------------------------------------------------ */
  811. static int musb_gadget_enable(struct usb_ep *ep,
  812. const struct usb_endpoint_descriptor *desc)
  813. {
  814. unsigned long flags;
  815. struct musb_ep *musb_ep;
  816. struct musb_hw_ep *hw_ep;
  817. void __iomem *regs;
  818. struct musb *musb;
  819. void __iomem *mbase;
  820. u8 epnum;
  821. u16 csr;
  822. unsigned tmp;
  823. int status = -EINVAL;
  824. if (!ep || !desc)
  825. return -EINVAL;
  826. musb_ep = to_musb_ep(ep);
  827. hw_ep = musb_ep->hw_ep;
  828. regs = hw_ep->regs;
  829. musb = musb_ep->musb;
  830. mbase = musb->mregs;
  831. epnum = musb_ep->current_epnum;
  832. spin_lock_irqsave(&musb->lock, flags);
  833. if (musb_ep->desc) {
  834. status = -EBUSY;
  835. goto fail;
  836. }
  837. musb_ep->type = usb_endpoint_type(desc);
  838. /* check direction and (later) maxpacket size against endpoint */
  839. if (usb_endpoint_num(desc) != epnum)
  840. goto fail;
  841. /* REVISIT this rules out high bandwidth periodic transfers */
  842. tmp = usb_endpoint_maxp(desc);
  843. if (tmp & ~0x07ff) {
  844. int ok;
  845. if (usb_endpoint_dir_in(desc))
  846. ok = musb->hb_iso_tx;
  847. else
  848. ok = musb->hb_iso_rx;
  849. if (!ok) {
  850. dev_dbg(musb->controller, "no support for high bandwidth ISO\n");
  851. goto fail;
  852. }
  853. musb_ep->hb_mult = (tmp >> 11) & 3;
  854. } else {
  855. musb_ep->hb_mult = 0;
  856. }
  857. musb_ep->packet_sz = tmp & 0x7ff;
  858. tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
  859. /* enable the interrupts for the endpoint, set the endpoint
  860. * packet size (or fail), set the mode, clear the fifo
  861. */
  862. musb_ep_select(mbase, epnum);
  863. if (usb_endpoint_dir_in(desc)) {
  864. if (hw_ep->is_shared_fifo)
  865. musb_ep->is_in = 1;
  866. if (!musb_ep->is_in)
  867. goto fail;
  868. if (tmp > hw_ep->max_packet_sz_tx) {
  869. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  870. goto fail;
  871. }
  872. musb->intrtxe |= (1 << epnum);
  873. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  874. /* REVISIT if can_bulk_split(), use by updating "tmp";
  875. * likewise high bandwidth periodic tx
  876. */
  877. /* Set TXMAXP with the FIFO size of the endpoint
  878. * to disable double buffering mode.
  879. */
  880. if (musb->double_buffer_not_ok) {
  881. musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx);
  882. } else {
  883. if (can_bulk_split(musb, musb_ep->type))
  884. musb_ep->hb_mult = (hw_ep->max_packet_sz_tx /
  885. musb_ep->packet_sz) - 1;
  886. musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
  887. | (musb_ep->hb_mult << 11));
  888. }
  889. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  890. if (musb_readw(regs, MUSB_TXCSR)
  891. & MUSB_TXCSR_FIFONOTEMPTY)
  892. csr |= MUSB_TXCSR_FLUSHFIFO;
  893. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  894. csr |= MUSB_TXCSR_P_ISO;
  895. /* set twice in case of double buffering */
  896. musb_writew(regs, MUSB_TXCSR, csr);
  897. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  898. musb_writew(regs, MUSB_TXCSR, csr);
  899. } else {
  900. if (hw_ep->is_shared_fifo)
  901. musb_ep->is_in = 0;
  902. if (musb_ep->is_in)
  903. goto fail;
  904. if (tmp > hw_ep->max_packet_sz_rx) {
  905. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  906. goto fail;
  907. }
  908. musb->intrrxe |= (1 << epnum);
  909. musb_writew(mbase, MUSB_INTRRXE, musb->intrrxe);
  910. /* REVISIT if can_bulk_combine() use by updating "tmp"
  911. * likewise high bandwidth periodic rx
  912. */
  913. /* Set RXMAXP with the FIFO size of the endpoint
  914. * to disable double buffering mode.
  915. */
  916. if (musb->double_buffer_not_ok)
  917. musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_tx);
  918. else
  919. musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
  920. | (musb_ep->hb_mult << 11));
  921. /* force shared fifo to OUT-only mode */
  922. if (hw_ep->is_shared_fifo) {
  923. csr = musb_readw(regs, MUSB_TXCSR);
  924. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  925. musb_writew(regs, MUSB_TXCSR, csr);
  926. }
  927. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  928. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  929. csr |= MUSB_RXCSR_P_ISO;
  930. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  931. csr |= MUSB_RXCSR_DISNYET;
  932. /* set twice in case of double buffering */
  933. musb_writew(regs, MUSB_RXCSR, csr);
  934. musb_writew(regs, MUSB_RXCSR, csr);
  935. }
  936. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  937. * for some reason you run out of channels here.
  938. */
  939. if (is_dma_capable() && musb->dma_controller) {
  940. struct dma_controller *c = musb->dma_controller;
  941. musb_ep->dma = c->channel_alloc(c, hw_ep,
  942. (desc->bEndpointAddress & USB_DIR_IN));
  943. } else
  944. musb_ep->dma = NULL;
  945. musb_ep->desc = desc;
  946. musb_ep->busy = 0;
  947. musb_ep->wedged = 0;
  948. status = 0;
  949. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  950. musb_driver_name, musb_ep->end_point.name,
  951. ({ char *s; switch (musb_ep->type) {
  952. case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
  953. case USB_ENDPOINT_XFER_INT: s = "int"; break;
  954. default: s = "iso"; break;
  955. }; s; }),
  956. musb_ep->is_in ? "IN" : "OUT",
  957. musb_ep->dma ? "dma, " : "",
  958. musb_ep->packet_sz);
  959. schedule_work(&musb->irq_work);
  960. fail:
  961. spin_unlock_irqrestore(&musb->lock, flags);
  962. return status;
  963. }
  964. /*
  965. * Disable an endpoint flushing all requests queued.
  966. */
  967. static int musb_gadget_disable(struct usb_ep *ep)
  968. {
  969. unsigned long flags;
  970. struct musb *musb;
  971. u8 epnum;
  972. struct musb_ep *musb_ep;
  973. void __iomem *epio;
  974. int status = 0;
  975. musb_ep = to_musb_ep(ep);
  976. musb = musb_ep->musb;
  977. epnum = musb_ep->current_epnum;
  978. epio = musb->endpoints[epnum].regs;
  979. spin_lock_irqsave(&musb->lock, flags);
  980. musb_ep_select(musb->mregs, epnum);
  981. /* zero the endpoint sizes */
  982. if (musb_ep->is_in) {
  983. musb->intrtxe &= ~(1 << epnum);
  984. musb_writew(musb->mregs, MUSB_INTRTXE, musb->intrtxe);
  985. musb_writew(epio, MUSB_TXMAXP, 0);
  986. } else {
  987. musb->intrrxe &= ~(1 << epnum);
  988. musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
  989. musb_writew(epio, MUSB_RXMAXP, 0);
  990. }
  991. musb_ep->desc = NULL;
  992. musb_ep->end_point.desc = NULL;
  993. /* abort all pending DMA and requests */
  994. nuke(musb_ep, -ESHUTDOWN);
  995. schedule_work(&musb->irq_work);
  996. spin_unlock_irqrestore(&(musb->lock), flags);
  997. dev_dbg(musb->controller, "%s\n", musb_ep->end_point.name);
  998. return status;
  999. }
  1000. /*
  1001. * Allocate a request for an endpoint.
  1002. * Reused by ep0 code.
  1003. */
  1004. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  1005. {
  1006. struct musb_ep *musb_ep = to_musb_ep(ep);
  1007. struct musb *musb = musb_ep->musb;
  1008. struct musb_request *request = NULL;
  1009. request = kzalloc(sizeof *request, gfp_flags);
  1010. if (!request) {
  1011. dev_dbg(musb->controller, "not enough memory\n");
  1012. return NULL;
  1013. }
  1014. request->request.dma = DMA_ADDR_INVALID;
  1015. request->epnum = musb_ep->current_epnum;
  1016. request->ep = musb_ep;
  1017. return &request->request;
  1018. }
  1019. /*
  1020. * Free a request
  1021. * Reused by ep0 code.
  1022. */
  1023. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  1024. {
  1025. kfree(to_musb_request(req));
  1026. }
  1027. static LIST_HEAD(buffers);
  1028. struct free_record {
  1029. struct list_head list;
  1030. struct device *dev;
  1031. unsigned bytes;
  1032. dma_addr_t dma;
  1033. };
  1034. /*
  1035. * Context: controller locked, IRQs blocked.
  1036. */
  1037. void musb_ep_restart(struct musb *musb, struct musb_request *req)
  1038. {
  1039. dev_dbg(musb->controller, "<== %s request %p len %u on hw_ep%d\n",
  1040. req->tx ? "TX/IN" : "RX/OUT",
  1041. &req->request, req->request.length, req->epnum);
  1042. musb_ep_select(musb->mregs, req->epnum);
  1043. if (req->tx)
  1044. txstate(musb, req);
  1045. else
  1046. rxstate(musb, req);
  1047. }
  1048. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  1049. gfp_t gfp_flags)
  1050. {
  1051. struct musb_ep *musb_ep;
  1052. struct musb_request *request;
  1053. struct musb *musb;
  1054. int status = 0;
  1055. unsigned long lockflags;
  1056. if (!ep || !req)
  1057. return -EINVAL;
  1058. if (!req->buf)
  1059. return -ENODATA;
  1060. musb_ep = to_musb_ep(ep);
  1061. musb = musb_ep->musb;
  1062. request = to_musb_request(req);
  1063. request->musb = musb;
  1064. if (request->ep != musb_ep)
  1065. return -EINVAL;
  1066. dev_dbg(musb->controller, "<== to %s request=%p\n", ep->name, req);
  1067. /* request is mine now... */
  1068. request->request.actual = 0;
  1069. request->request.status = -EINPROGRESS;
  1070. request->epnum = musb_ep->current_epnum;
  1071. request->tx = musb_ep->is_in;
  1072. map_dma_buffer(request, musb, musb_ep);
  1073. spin_lock_irqsave(&musb->lock, lockflags);
  1074. /* don't queue if the ep is down */
  1075. if (!musb_ep->desc) {
  1076. dev_dbg(musb->controller, "req %p queued to %s while ep %s\n",
  1077. req, ep->name, "disabled");
  1078. status = -ESHUTDOWN;
  1079. goto cleanup;
  1080. }
  1081. /* add request to the list */
  1082. list_add_tail(&request->list, &musb_ep->req_list);
  1083. /* it this is the head of the queue, start i/o ... */
  1084. if (!musb_ep->busy && &request->list == musb_ep->req_list.next)
  1085. musb_ep_restart(musb, request);
  1086. cleanup:
  1087. spin_unlock_irqrestore(&musb->lock, lockflags);
  1088. return status;
  1089. }
  1090. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  1091. {
  1092. struct musb_ep *musb_ep = to_musb_ep(ep);
  1093. struct musb_request *req = to_musb_request(request);
  1094. struct musb_request *r;
  1095. unsigned long flags;
  1096. int status = 0;
  1097. struct musb *musb = musb_ep->musb;
  1098. if (!ep || !request || to_musb_request(request)->ep != musb_ep)
  1099. return -EINVAL;
  1100. spin_lock_irqsave(&musb->lock, flags);
  1101. list_for_each_entry(r, &musb_ep->req_list, list) {
  1102. if (r == req)
  1103. break;
  1104. }
  1105. if (r != req) {
  1106. dev_dbg(musb->controller, "request %p not queued to %s\n", request, ep->name);
  1107. status = -EINVAL;
  1108. goto done;
  1109. }
  1110. /* if the hardware doesn't have the request, easy ... */
  1111. if (musb_ep->req_list.next != &req->list || musb_ep->busy)
  1112. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1113. /* ... else abort the dma transfer ... */
  1114. else if (is_dma_capable() && musb_ep->dma) {
  1115. struct dma_controller *c = musb->dma_controller;
  1116. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1117. if (c->channel_abort)
  1118. status = c->channel_abort(musb_ep->dma);
  1119. else
  1120. status = -EBUSY;
  1121. if (status == 0)
  1122. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1123. } else {
  1124. /* NOTE: by sticking to easily tested hardware/driver states,
  1125. * we leave counting of in-flight packets imprecise.
  1126. */
  1127. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1128. }
  1129. done:
  1130. spin_unlock_irqrestore(&musb->lock, flags);
  1131. return status;
  1132. }
  1133. /*
  1134. * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
  1135. * data but will queue requests.
  1136. *
  1137. * exported to ep0 code
  1138. */
  1139. static int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1140. {
  1141. struct musb_ep *musb_ep = to_musb_ep(ep);
  1142. u8 epnum = musb_ep->current_epnum;
  1143. struct musb *musb = musb_ep->musb;
  1144. void __iomem *epio = musb->endpoints[epnum].regs;
  1145. void __iomem *mbase;
  1146. unsigned long flags;
  1147. u16 csr;
  1148. struct musb_request *request;
  1149. int status = 0;
  1150. if (!ep)
  1151. return -EINVAL;
  1152. mbase = musb->mregs;
  1153. spin_lock_irqsave(&musb->lock, flags);
  1154. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1155. status = -EINVAL;
  1156. goto done;
  1157. }
  1158. musb_ep_select(mbase, epnum);
  1159. request = next_request(musb_ep);
  1160. if (value) {
  1161. if (request) {
  1162. dev_dbg(musb->controller, "request in progress, cannot halt %s\n",
  1163. ep->name);
  1164. status = -EAGAIN;
  1165. goto done;
  1166. }
  1167. /* Cannot portably stall with non-empty FIFO */
  1168. if (musb_ep->is_in) {
  1169. csr = musb_readw(epio, MUSB_TXCSR);
  1170. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1171. dev_dbg(musb->controller, "FIFO busy, cannot halt %s\n", ep->name);
  1172. status = -EAGAIN;
  1173. goto done;
  1174. }
  1175. }
  1176. } else
  1177. musb_ep->wedged = 0;
  1178. /* set/clear the stall and toggle bits */
  1179. dev_dbg(musb->controller, "%s: %s stall\n", ep->name, value ? "set" : "clear");
  1180. if (musb_ep->is_in) {
  1181. csr = musb_readw(epio, MUSB_TXCSR);
  1182. csr |= MUSB_TXCSR_P_WZC_BITS
  1183. | MUSB_TXCSR_CLRDATATOG;
  1184. if (value)
  1185. csr |= MUSB_TXCSR_P_SENDSTALL;
  1186. else
  1187. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1188. | MUSB_TXCSR_P_SENTSTALL);
  1189. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1190. musb_writew(epio, MUSB_TXCSR, csr);
  1191. } else {
  1192. csr = musb_readw(epio, MUSB_RXCSR);
  1193. csr |= MUSB_RXCSR_P_WZC_BITS
  1194. | MUSB_RXCSR_FLUSHFIFO
  1195. | MUSB_RXCSR_CLRDATATOG;
  1196. if (value)
  1197. csr |= MUSB_RXCSR_P_SENDSTALL;
  1198. else
  1199. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1200. | MUSB_RXCSR_P_SENTSTALL);
  1201. musb_writew(epio, MUSB_RXCSR, csr);
  1202. }
  1203. /* maybe start the first request in the queue */
  1204. if (!musb_ep->busy && !value && request) {
  1205. dev_dbg(musb->controller, "restarting the request\n");
  1206. musb_ep_restart(musb, request);
  1207. }
  1208. done:
  1209. spin_unlock_irqrestore(&musb->lock, flags);
  1210. return status;
  1211. }
  1212. /*
  1213. * Sets the halt feature with the clear requests ignored
  1214. */
  1215. static int musb_gadget_set_wedge(struct usb_ep *ep)
  1216. {
  1217. struct musb_ep *musb_ep = to_musb_ep(ep);
  1218. if (!ep)
  1219. return -EINVAL;
  1220. musb_ep->wedged = 1;
  1221. return usb_ep_set_halt(ep);
  1222. }
  1223. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1224. {
  1225. struct musb_ep *musb_ep = to_musb_ep(ep);
  1226. void __iomem *epio = musb_ep->hw_ep->regs;
  1227. int retval = -EINVAL;
  1228. if (musb_ep->desc && !musb_ep->is_in) {
  1229. struct musb *musb = musb_ep->musb;
  1230. int epnum = musb_ep->current_epnum;
  1231. void __iomem *mbase = musb->mregs;
  1232. unsigned long flags;
  1233. spin_lock_irqsave(&musb->lock, flags);
  1234. musb_ep_select(mbase, epnum);
  1235. /* FIXME return zero unless RXPKTRDY is set */
  1236. retval = musb_readw(epio, MUSB_RXCOUNT);
  1237. spin_unlock_irqrestore(&musb->lock, flags);
  1238. }
  1239. return retval;
  1240. }
  1241. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1242. {
  1243. struct musb_ep *musb_ep = to_musb_ep(ep);
  1244. struct musb *musb = musb_ep->musb;
  1245. u8 epnum = musb_ep->current_epnum;
  1246. void __iomem *epio = musb->endpoints[epnum].regs;
  1247. void __iomem *mbase;
  1248. unsigned long flags;
  1249. u16 csr;
  1250. mbase = musb->mregs;
  1251. spin_lock_irqsave(&musb->lock, flags);
  1252. musb_ep_select(mbase, (u8) epnum);
  1253. /* disable interrupts */
  1254. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe & ~(1 << epnum));
  1255. if (musb_ep->is_in) {
  1256. csr = musb_readw(epio, MUSB_TXCSR);
  1257. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1258. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1259. /*
  1260. * Setting both TXPKTRDY and FLUSHFIFO makes controller
  1261. * to interrupt current FIFO loading, but not flushing
  1262. * the already loaded ones.
  1263. */
  1264. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1265. musb_writew(epio, MUSB_TXCSR, csr);
  1266. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1267. musb_writew(epio, MUSB_TXCSR, csr);
  1268. }
  1269. } else {
  1270. csr = musb_readw(epio, MUSB_RXCSR);
  1271. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1272. musb_writew(epio, MUSB_RXCSR, csr);
  1273. musb_writew(epio, MUSB_RXCSR, csr);
  1274. }
  1275. /* re-enable interrupt */
  1276. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  1277. spin_unlock_irqrestore(&musb->lock, flags);
  1278. }
  1279. static const struct usb_ep_ops musb_ep_ops = {
  1280. .enable = musb_gadget_enable,
  1281. .disable = musb_gadget_disable,
  1282. .alloc_request = musb_alloc_request,
  1283. .free_request = musb_free_request,
  1284. .queue = musb_gadget_queue,
  1285. .dequeue = musb_gadget_dequeue,
  1286. .set_halt = musb_gadget_set_halt,
  1287. .set_wedge = musb_gadget_set_wedge,
  1288. .fifo_status = musb_gadget_fifo_status,
  1289. .fifo_flush = musb_gadget_fifo_flush
  1290. };
  1291. /* ----------------------------------------------------------------------- */
  1292. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1293. {
  1294. struct musb *musb = gadget_to_musb(gadget);
  1295. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1296. }
  1297. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1298. {
  1299. struct musb *musb = gadget_to_musb(gadget);
  1300. void __iomem *mregs = musb->mregs;
  1301. unsigned long flags;
  1302. int status = -EINVAL;
  1303. u8 power, devctl;
  1304. int retries;
  1305. spin_lock_irqsave(&musb->lock, flags);
  1306. switch (musb->xceiv->state) {
  1307. case OTG_STATE_B_PERIPHERAL:
  1308. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1309. * that's part of the standard usb 1.1 state machine, and
  1310. * doesn't affect OTG transitions.
  1311. */
  1312. if (musb->may_wakeup && musb->is_suspended)
  1313. break;
  1314. goto done;
  1315. case OTG_STATE_B_IDLE:
  1316. /* Start SRP ... OTG not required. */
  1317. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1318. dev_dbg(musb->controller, "Sending SRP: devctl: %02x\n", devctl);
  1319. devctl |= MUSB_DEVCTL_SESSION;
  1320. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1321. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1322. retries = 100;
  1323. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1324. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1325. if (retries-- < 1)
  1326. break;
  1327. }
  1328. retries = 10000;
  1329. while (devctl & MUSB_DEVCTL_SESSION) {
  1330. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1331. if (retries-- < 1)
  1332. break;
  1333. }
  1334. spin_unlock_irqrestore(&musb->lock, flags);
  1335. otg_start_srp(musb->xceiv->otg);
  1336. spin_lock_irqsave(&musb->lock, flags);
  1337. /* Block idling for at least 1s */
  1338. musb_platform_try_idle(musb,
  1339. jiffies + msecs_to_jiffies(1 * HZ));
  1340. status = 0;
  1341. goto done;
  1342. default:
  1343. dev_dbg(musb->controller, "Unhandled wake: %s\n",
  1344. otg_state_string(musb->xceiv->state));
  1345. goto done;
  1346. }
  1347. status = 0;
  1348. power = musb_readb(mregs, MUSB_POWER);
  1349. power |= MUSB_POWER_RESUME;
  1350. musb_writeb(mregs, MUSB_POWER, power);
  1351. dev_dbg(musb->controller, "issue wakeup\n");
  1352. /* FIXME do this next chunk in a timer callback, no udelay */
  1353. mdelay(2);
  1354. power = musb_readb(mregs, MUSB_POWER);
  1355. power &= ~MUSB_POWER_RESUME;
  1356. musb_writeb(mregs, MUSB_POWER, power);
  1357. done:
  1358. spin_unlock_irqrestore(&musb->lock, flags);
  1359. return status;
  1360. }
  1361. static int
  1362. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1363. {
  1364. struct musb *musb = gadget_to_musb(gadget);
  1365. musb->is_self_powered = !!is_selfpowered;
  1366. return 0;
  1367. }
  1368. static void musb_pullup(struct musb *musb, int is_on)
  1369. {
  1370. u8 power;
  1371. power = musb_readb(musb->mregs, MUSB_POWER);
  1372. if (is_on)
  1373. power |= MUSB_POWER_SOFTCONN;
  1374. else
  1375. power &= ~MUSB_POWER_SOFTCONN;
  1376. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1377. dev_dbg(musb->controller, "gadget D+ pullup %s\n",
  1378. is_on ? "on" : "off");
  1379. musb_writeb(musb->mregs, MUSB_POWER, power);
  1380. }
  1381. #if 0
  1382. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1383. {
  1384. dev_dbg(musb->controller, "<= %s =>\n", __func__);
  1385. /*
  1386. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1387. * though that can clear it), just musb_pullup().
  1388. */
  1389. return -EINVAL;
  1390. }
  1391. #endif
  1392. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1393. {
  1394. struct musb *musb = gadget_to_musb(gadget);
  1395. if (!musb->xceiv->set_power)
  1396. return -EOPNOTSUPP;
  1397. return usb_phy_set_power(musb->xceiv, mA);
  1398. }
  1399. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1400. {
  1401. struct musb *musb = gadget_to_musb(gadget);
  1402. unsigned long flags;
  1403. is_on = !!is_on;
  1404. pm_runtime_get_sync(musb->controller);
  1405. /* NOTE: this assumes we are sensing vbus; we'd rather
  1406. * not pullup unless the B-session is active.
  1407. */
  1408. spin_lock_irqsave(&musb->lock, flags);
  1409. if (is_on != musb->softconnect) {
  1410. musb->softconnect = is_on;
  1411. musb_pullup(musb, is_on);
  1412. }
  1413. spin_unlock_irqrestore(&musb->lock, flags);
  1414. pm_runtime_put(musb->controller);
  1415. return 0;
  1416. }
  1417. static int musb_gadget_start(struct usb_gadget *g,
  1418. struct usb_gadget_driver *driver);
  1419. static int musb_gadget_stop(struct usb_gadget *g,
  1420. struct usb_gadget_driver *driver);
  1421. static const struct usb_gadget_ops musb_gadget_operations = {
  1422. .get_frame = musb_gadget_get_frame,
  1423. .wakeup = musb_gadget_wakeup,
  1424. .set_selfpowered = musb_gadget_set_self_powered,
  1425. /* .vbus_session = musb_gadget_vbus_session, */
  1426. .vbus_draw = musb_gadget_vbus_draw,
  1427. .pullup = musb_gadget_pullup,
  1428. .udc_start = musb_gadget_start,
  1429. .udc_stop = musb_gadget_stop,
  1430. };
  1431. /* ----------------------------------------------------------------------- */
  1432. /* Registration */
  1433. /* Only this registration code "knows" the rule (from USB standards)
  1434. * about there being only one external upstream port. It assumes
  1435. * all peripheral ports are external...
  1436. */
  1437. static void musb_gadget_release(struct device *dev)
  1438. {
  1439. /* kref_put(WHAT) */
  1440. dev_dbg(dev, "%s\n", __func__);
  1441. }
  1442. static void
  1443. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1444. {
  1445. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1446. memset(ep, 0, sizeof *ep);
  1447. ep->current_epnum = epnum;
  1448. ep->musb = musb;
  1449. ep->hw_ep = hw_ep;
  1450. ep->is_in = is_in;
  1451. INIT_LIST_HEAD(&ep->req_list);
  1452. sprintf(ep->name, "ep%d%s", epnum,
  1453. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1454. is_in ? "in" : "out"));
  1455. ep->end_point.name = ep->name;
  1456. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1457. if (!epnum) {
  1458. ep->end_point.maxpacket = 64;
  1459. ep->end_point.ops = &musb_g_ep0_ops;
  1460. musb->g.ep0 = &ep->end_point;
  1461. } else {
  1462. if (is_in)
  1463. ep->end_point.maxpacket = hw_ep->max_packet_sz_tx;
  1464. else
  1465. ep->end_point.maxpacket = hw_ep->max_packet_sz_rx;
  1466. ep->end_point.ops = &musb_ep_ops;
  1467. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1468. }
  1469. }
  1470. /*
  1471. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1472. * to the rest of the driver state.
  1473. */
  1474. static inline void musb_g_init_endpoints(struct musb *musb)
  1475. {
  1476. u8 epnum;
  1477. struct musb_hw_ep *hw_ep;
  1478. unsigned count = 0;
  1479. /* initialize endpoint list just once */
  1480. INIT_LIST_HEAD(&(musb->g.ep_list));
  1481. for (epnum = 0, hw_ep = musb->endpoints;
  1482. epnum < musb->nr_endpoints;
  1483. epnum++, hw_ep++) {
  1484. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1485. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1486. count++;
  1487. } else {
  1488. if (hw_ep->max_packet_sz_tx) {
  1489. init_peripheral_ep(musb, &hw_ep->ep_in,
  1490. epnum, 1);
  1491. count++;
  1492. }
  1493. if (hw_ep->max_packet_sz_rx) {
  1494. init_peripheral_ep(musb, &hw_ep->ep_out,
  1495. epnum, 0);
  1496. count++;
  1497. }
  1498. }
  1499. }
  1500. }
  1501. /* called once during driver setup to initialize and link into
  1502. * the driver model; memory is zeroed.
  1503. */
  1504. int musb_gadget_setup(struct musb *musb)
  1505. {
  1506. int status;
  1507. /* REVISIT minor race: if (erroneously) setting up two
  1508. * musb peripherals at the same time, only the bus lock
  1509. * is probably held.
  1510. */
  1511. musb->g.ops = &musb_gadget_operations;
  1512. musb->g.max_speed = USB_SPEED_HIGH;
  1513. musb->g.speed = USB_SPEED_UNKNOWN;
  1514. /* this "gadget" abstracts/virtualizes the controller */
  1515. musb->g.dev.parent = musb->controller;
  1516. musb->g.dev.dma_mask = musb->controller->dma_mask;
  1517. musb->g.dev.release = musb_gadget_release;
  1518. musb->g.name = musb_driver_name;
  1519. musb->g.is_otg = 1;
  1520. musb_g_init_endpoints(musb);
  1521. musb->is_active = 0;
  1522. musb_platform_try_idle(musb, 0);
  1523. status = usb_add_gadget_udc(musb->controller, &musb->g);
  1524. if (status)
  1525. goto err;
  1526. return 0;
  1527. err:
  1528. musb->g.dev.parent = NULL;
  1529. device_unregister(&musb->g.dev);
  1530. return status;
  1531. }
  1532. void musb_gadget_cleanup(struct musb *musb)
  1533. {
  1534. usb_del_gadget_udc(&musb->g);
  1535. }
  1536. /*
  1537. * Register the gadget driver. Used by gadget drivers when
  1538. * registering themselves with the controller.
  1539. *
  1540. * -EINVAL something went wrong (not driver)
  1541. * -EBUSY another gadget is already using the controller
  1542. * -ENOMEM no memory to perform the operation
  1543. *
  1544. * @param driver the gadget driver
  1545. * @return <0 if error, 0 if everything is fine
  1546. */
  1547. static int musb_gadget_start(struct usb_gadget *g,
  1548. struct usb_gadget_driver *driver)
  1549. {
  1550. struct musb *musb = gadget_to_musb(g);
  1551. struct usb_otg *otg = musb->xceiv->otg;
  1552. struct usb_hcd *hcd = musb_to_hcd(musb);
  1553. unsigned long flags;
  1554. int retval = 0;
  1555. if (driver->max_speed < USB_SPEED_HIGH) {
  1556. retval = -EINVAL;
  1557. goto err;
  1558. }
  1559. pm_runtime_get_sync(musb->controller);
  1560. dev_dbg(musb->controller, "registering driver %s\n", driver->function);
  1561. musb->softconnect = 0;
  1562. musb->gadget_driver = driver;
  1563. spin_lock_irqsave(&musb->lock, flags);
  1564. musb->is_active = 1;
  1565. otg_set_peripheral(otg, &musb->g);
  1566. musb->xceiv->state = OTG_STATE_B_IDLE;
  1567. spin_unlock_irqrestore(&musb->lock, flags);
  1568. /* REVISIT: funcall to other code, which also
  1569. * handles power budgeting ... this way also
  1570. * ensures HdrcStart is indirectly called.
  1571. */
  1572. retval = usb_add_hcd(hcd, 0, 0);
  1573. if (retval < 0) {
  1574. dev_dbg(musb->controller, "add_hcd failed, %d\n", retval);
  1575. goto err;
  1576. }
  1577. if ((musb->xceiv->last_event == USB_EVENT_ID)
  1578. && otg->set_vbus)
  1579. otg_set_vbus(otg, 1);
  1580. hcd->self.uses_pio_for_control = 1;
  1581. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1582. pm_runtime_put(musb->controller);
  1583. return 0;
  1584. err:
  1585. return retval;
  1586. }
  1587. static void stop_activity(struct musb *musb, struct usb_gadget_driver *driver)
  1588. {
  1589. int i;
  1590. struct musb_hw_ep *hw_ep;
  1591. /* don't disconnect if it's not connected */
  1592. if (musb->g.speed == USB_SPEED_UNKNOWN)
  1593. driver = NULL;
  1594. else
  1595. musb->g.speed = USB_SPEED_UNKNOWN;
  1596. /* deactivate the hardware */
  1597. if (musb->softconnect) {
  1598. musb->softconnect = 0;
  1599. musb_pullup(musb, 0);
  1600. }
  1601. musb_stop(musb);
  1602. /* killing any outstanding requests will quiesce the driver;
  1603. * then report disconnect
  1604. */
  1605. if (driver) {
  1606. for (i = 0, hw_ep = musb->endpoints;
  1607. i < musb->nr_endpoints;
  1608. i++, hw_ep++) {
  1609. musb_ep_select(musb->mregs, i);
  1610. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1611. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1612. } else {
  1613. if (hw_ep->max_packet_sz_tx)
  1614. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1615. if (hw_ep->max_packet_sz_rx)
  1616. nuke(&hw_ep->ep_out, -ESHUTDOWN);
  1617. }
  1618. }
  1619. }
  1620. }
  1621. /*
  1622. * Unregister the gadget driver. Used by gadget drivers when
  1623. * unregistering themselves from the controller.
  1624. *
  1625. * @param driver the gadget driver to unregister
  1626. */
  1627. static int musb_gadget_stop(struct usb_gadget *g,
  1628. struct usb_gadget_driver *driver)
  1629. {
  1630. struct musb *musb = gadget_to_musb(g);
  1631. unsigned long flags;
  1632. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1633. pm_runtime_get_sync(musb->controller);
  1634. /*
  1635. * REVISIT always use otg_set_peripheral() here too;
  1636. * this needs to shut down the OTG engine.
  1637. */
  1638. spin_lock_irqsave(&musb->lock, flags);
  1639. musb_hnp_stop(musb);
  1640. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1641. musb->xceiv->state = OTG_STATE_UNDEFINED;
  1642. stop_activity(musb, driver);
  1643. otg_set_peripheral(musb->xceiv->otg, NULL);
  1644. dev_dbg(musb->controller, "unregistering driver %s\n", driver->function);
  1645. musb->is_active = 0;
  1646. musb_platform_try_idle(musb, 0);
  1647. spin_unlock_irqrestore(&musb->lock, flags);
  1648. usb_remove_hcd(musb_to_hcd(musb));
  1649. /*
  1650. * FIXME we need to be able to register another
  1651. * gadget driver here and have everything work;
  1652. * that currently misbehaves.
  1653. */
  1654. pm_runtime_put(musb->controller);
  1655. return 0;
  1656. }
  1657. /* ----------------------------------------------------------------------- */
  1658. /* lifecycle operations called through plat_uds.c */
  1659. void musb_g_resume(struct musb *musb)
  1660. {
  1661. musb->is_suspended = 0;
  1662. switch (musb->xceiv->state) {
  1663. case OTG_STATE_B_IDLE:
  1664. break;
  1665. case OTG_STATE_B_WAIT_ACON:
  1666. case OTG_STATE_B_PERIPHERAL:
  1667. musb->is_active = 1;
  1668. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1669. spin_unlock(&musb->lock);
  1670. musb->gadget_driver->resume(&musb->g);
  1671. spin_lock(&musb->lock);
  1672. }
  1673. break;
  1674. default:
  1675. WARNING("unhandled RESUME transition (%s)\n",
  1676. otg_state_string(musb->xceiv->state));
  1677. }
  1678. }
  1679. /* called when SOF packets stop for 3+ msec */
  1680. void musb_g_suspend(struct musb *musb)
  1681. {
  1682. u8 devctl;
  1683. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1684. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1685. switch (musb->xceiv->state) {
  1686. case OTG_STATE_B_IDLE:
  1687. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1688. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1689. break;
  1690. case OTG_STATE_B_PERIPHERAL:
  1691. musb->is_suspended = 1;
  1692. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1693. spin_unlock(&musb->lock);
  1694. musb->gadget_driver->suspend(&musb->g);
  1695. spin_lock(&musb->lock);
  1696. }
  1697. break;
  1698. default:
  1699. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1700. * A_PERIPHERAL may need care too
  1701. */
  1702. WARNING("unhandled SUSPEND transition (%s)\n",
  1703. otg_state_string(musb->xceiv->state));
  1704. }
  1705. }
  1706. /* Called during SRP */
  1707. void musb_g_wakeup(struct musb *musb)
  1708. {
  1709. musb_gadget_wakeup(&musb->g);
  1710. }
  1711. /* called when VBUS drops below session threshold, and in other cases */
  1712. void musb_g_disconnect(struct musb *musb)
  1713. {
  1714. void __iomem *mregs = musb->mregs;
  1715. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1716. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1717. /* clear HR */
  1718. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1719. /* don't draw vbus until new b-default session */
  1720. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1721. musb->g.speed = USB_SPEED_UNKNOWN;
  1722. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1723. spin_unlock(&musb->lock);
  1724. musb->gadget_driver->disconnect(&musb->g);
  1725. spin_lock(&musb->lock);
  1726. }
  1727. switch (musb->xceiv->state) {
  1728. default:
  1729. dev_dbg(musb->controller, "Unhandled disconnect %s, setting a_idle\n",
  1730. otg_state_string(musb->xceiv->state));
  1731. musb->xceiv->state = OTG_STATE_A_IDLE;
  1732. MUSB_HST_MODE(musb);
  1733. break;
  1734. case OTG_STATE_A_PERIPHERAL:
  1735. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  1736. MUSB_HST_MODE(musb);
  1737. break;
  1738. case OTG_STATE_B_WAIT_ACON:
  1739. case OTG_STATE_B_HOST:
  1740. case OTG_STATE_B_PERIPHERAL:
  1741. case OTG_STATE_B_IDLE:
  1742. musb->xceiv->state = OTG_STATE_B_IDLE;
  1743. break;
  1744. case OTG_STATE_B_SRP_INIT:
  1745. break;
  1746. }
  1747. musb->is_active = 0;
  1748. }
  1749. void musb_g_reset(struct musb *musb)
  1750. __releases(musb->lock)
  1751. __acquires(musb->lock)
  1752. {
  1753. void __iomem *mbase = musb->mregs;
  1754. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1755. u8 power;
  1756. dev_dbg(musb->controller, "<== %s driver '%s'\n",
  1757. (devctl & MUSB_DEVCTL_BDEVICE)
  1758. ? "B-Device" : "A-Device",
  1759. musb->gadget_driver
  1760. ? musb->gadget_driver->driver.name
  1761. : NULL
  1762. );
  1763. /* report disconnect, if we didn't already (flushing EP state) */
  1764. if (musb->g.speed != USB_SPEED_UNKNOWN)
  1765. musb_g_disconnect(musb);
  1766. /* clear HR */
  1767. else if (devctl & MUSB_DEVCTL_HR)
  1768. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1769. /* what speed did we negotiate? */
  1770. power = musb_readb(mbase, MUSB_POWER);
  1771. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1772. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1773. /* start in USB_STATE_DEFAULT */
  1774. musb->is_active = 1;
  1775. musb->is_suspended = 0;
  1776. MUSB_DEV_MODE(musb);
  1777. musb->address = 0;
  1778. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1779. musb->may_wakeup = 0;
  1780. musb->g.b_hnp_enable = 0;
  1781. musb->g.a_alt_hnp_support = 0;
  1782. musb->g.a_hnp_support = 0;
  1783. /* Normal reset, as B-Device;
  1784. * or else after HNP, as A-Device
  1785. */
  1786. if (devctl & MUSB_DEVCTL_BDEVICE) {
  1787. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1788. musb->g.is_a_peripheral = 0;
  1789. } else {
  1790. musb->xceiv->state = OTG_STATE_A_PERIPHERAL;
  1791. musb->g.is_a_peripheral = 1;
  1792. }
  1793. /* start with default limits on VBUS power draw */
  1794. (void) musb_gadget_vbus_draw(&musb->g, 8);
  1795. }