jz4740-i2s.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540
  1. /*
  2. * Copyright (C) 2010, Lars-Peter Clausen <lars@metafoo.de>
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * You should have received a copy of the GNU General Public License along
  10. * with this program; if not, write to the Free Software Foundation, Inc.,
  11. * 675 Mass Ave, Cambridge, MA 02139, USA.
  12. *
  13. */
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/slab.h>
  20. #include <linux/clk.h>
  21. #include <linux/delay.h>
  22. #include <linux/dma-mapping.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/soc-dapm.h>
  28. #include <sound/initval.h>
  29. #include "jz4740-i2s.h"
  30. #include "jz4740-pcm.h"
  31. #define JZ_REG_AIC_CONF 0x00
  32. #define JZ_REG_AIC_CTRL 0x04
  33. #define JZ_REG_AIC_I2S_FMT 0x10
  34. #define JZ_REG_AIC_FIFO_STATUS 0x14
  35. #define JZ_REG_AIC_I2S_STATUS 0x1c
  36. #define JZ_REG_AIC_CLK_DIV 0x30
  37. #define JZ_REG_AIC_FIFO 0x34
  38. #define JZ_AIC_CONF_FIFO_RX_THRESHOLD_MASK (0xf << 12)
  39. #define JZ_AIC_CONF_FIFO_TX_THRESHOLD_MASK (0xf << 8)
  40. #define JZ_AIC_CONF_OVERFLOW_PLAY_LAST BIT(6)
  41. #define JZ_AIC_CONF_INTERNAL_CODEC BIT(5)
  42. #define JZ_AIC_CONF_I2S BIT(4)
  43. #define JZ_AIC_CONF_RESET BIT(3)
  44. #define JZ_AIC_CONF_BIT_CLK_MASTER BIT(2)
  45. #define JZ_AIC_CONF_SYNC_CLK_MASTER BIT(1)
  46. #define JZ_AIC_CONF_ENABLE BIT(0)
  47. #define JZ_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET 12
  48. #define JZ_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET 8
  49. #define JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_MASK (0x7 << 19)
  50. #define JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_MASK (0x7 << 16)
  51. #define JZ_AIC_CTRL_ENABLE_RX_DMA BIT(15)
  52. #define JZ_AIC_CTRL_ENABLE_TX_DMA BIT(14)
  53. #define JZ_AIC_CTRL_MONO_TO_STEREO BIT(11)
  54. #define JZ_AIC_CTRL_SWITCH_ENDIANNESS BIT(10)
  55. #define JZ_AIC_CTRL_SIGNED_TO_UNSIGNED BIT(9)
  56. #define JZ_AIC_CTRL_FLUSH BIT(8)
  57. #define JZ_AIC_CTRL_ENABLE_ROR_INT BIT(6)
  58. #define JZ_AIC_CTRL_ENABLE_TUR_INT BIT(5)
  59. #define JZ_AIC_CTRL_ENABLE_RFS_INT BIT(4)
  60. #define JZ_AIC_CTRL_ENABLE_TFS_INT BIT(3)
  61. #define JZ_AIC_CTRL_ENABLE_LOOPBACK BIT(2)
  62. #define JZ_AIC_CTRL_ENABLE_PLAYBACK BIT(1)
  63. #define JZ_AIC_CTRL_ENABLE_CAPTURE BIT(0)
  64. #define JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_OFFSET 19
  65. #define JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_OFFSET 16
  66. #define JZ_AIC_I2S_FMT_DISABLE_BIT_CLK BIT(12)
  67. #define JZ_AIC_I2S_FMT_ENABLE_SYS_CLK BIT(4)
  68. #define JZ_AIC_I2S_FMT_MSB BIT(0)
  69. #define JZ_AIC_I2S_STATUS_BUSY BIT(2)
  70. #define JZ_AIC_CLK_DIV_MASK 0xf
  71. struct jz4740_i2s {
  72. struct resource *mem;
  73. void __iomem *base;
  74. dma_addr_t phys_base;
  75. struct clk *clk_aic;
  76. struct clk *clk_i2s;
  77. struct jz4740_pcm_config pcm_config_playback;
  78. struct jz4740_pcm_config pcm_config_capture;
  79. };
  80. static inline uint32_t jz4740_i2s_read(const struct jz4740_i2s *i2s,
  81. unsigned int reg)
  82. {
  83. return readl(i2s->base + reg);
  84. }
  85. static inline void jz4740_i2s_write(const struct jz4740_i2s *i2s,
  86. unsigned int reg, uint32_t value)
  87. {
  88. writel(value, i2s->base + reg);
  89. }
  90. static inline struct jz4740_i2s *jz4740_dai_to_i2s(struct snd_soc_dai *dai)
  91. {
  92. return dai->private_data;
  93. }
  94. static int jz4740_i2s_startup(struct snd_pcm_substream *substream,
  95. struct snd_soc_dai *dai)
  96. {
  97. struct jz4740_i2s *i2s = jz4740_dai_to_i2s(dai);
  98. uint32_t conf, ctrl;
  99. if (dai->active)
  100. return 0;
  101. ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
  102. ctrl |= JZ_AIC_CTRL_FLUSH;
  103. jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
  104. clk_enable(i2s->clk_i2s);
  105. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  106. conf |= JZ_AIC_CONF_ENABLE;
  107. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  108. return 0;
  109. }
  110. static void jz4740_i2s_shutdown(struct snd_pcm_substream *substream,
  111. struct snd_soc_dai *dai)
  112. {
  113. struct jz4740_i2s *i2s = jz4740_dai_to_i2s(dai);
  114. uint32_t conf;
  115. if (!dai->active)
  116. return;
  117. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  118. conf &= ~JZ_AIC_CONF_ENABLE;
  119. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  120. clk_disable(i2s->clk_i2s);
  121. }
  122. static int jz4740_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  123. struct snd_soc_dai *dai)
  124. {
  125. struct jz4740_i2s *i2s = jz4740_dai_to_i2s(dai);
  126. uint32_t ctrl;
  127. uint32_t mask;
  128. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  129. mask = JZ_AIC_CTRL_ENABLE_PLAYBACK | JZ_AIC_CTRL_ENABLE_TX_DMA;
  130. else
  131. mask = JZ_AIC_CTRL_ENABLE_CAPTURE | JZ_AIC_CTRL_ENABLE_RX_DMA;
  132. ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
  133. switch (cmd) {
  134. case SNDRV_PCM_TRIGGER_START:
  135. case SNDRV_PCM_TRIGGER_RESUME:
  136. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  137. ctrl |= mask;
  138. break;
  139. case SNDRV_PCM_TRIGGER_STOP:
  140. case SNDRV_PCM_TRIGGER_SUSPEND:
  141. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  142. ctrl &= ~mask;
  143. break;
  144. default:
  145. return -EINVAL;
  146. }
  147. jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
  148. return 0;
  149. }
  150. static int jz4740_i2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  151. {
  152. struct jz4740_i2s *i2s = jz4740_dai_to_i2s(dai);
  153. uint32_t format = 0;
  154. uint32_t conf;
  155. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  156. conf &= ~(JZ_AIC_CONF_BIT_CLK_MASTER | JZ_AIC_CONF_SYNC_CLK_MASTER);
  157. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  158. case SND_SOC_DAIFMT_CBS_CFS:
  159. conf |= JZ_AIC_CONF_BIT_CLK_MASTER | JZ_AIC_CONF_SYNC_CLK_MASTER;
  160. format |= JZ_AIC_I2S_FMT_ENABLE_SYS_CLK;
  161. break;
  162. case SND_SOC_DAIFMT_CBM_CFS:
  163. conf |= JZ_AIC_CONF_SYNC_CLK_MASTER;
  164. break;
  165. case SND_SOC_DAIFMT_CBS_CFM:
  166. conf |= JZ_AIC_CONF_BIT_CLK_MASTER;
  167. break;
  168. case SND_SOC_DAIFMT_CBM_CFM:
  169. break;
  170. default:
  171. return -EINVAL;
  172. }
  173. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  174. case SND_SOC_DAIFMT_MSB:
  175. format |= JZ_AIC_I2S_FMT_MSB;
  176. break;
  177. case SND_SOC_DAIFMT_I2S:
  178. break;
  179. default:
  180. return -EINVAL;
  181. }
  182. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  183. case SND_SOC_DAIFMT_NB_NF:
  184. break;
  185. default:
  186. return -EINVAL;
  187. }
  188. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  189. jz4740_i2s_write(i2s, JZ_REG_AIC_I2S_FMT, format);
  190. return 0;
  191. }
  192. static int jz4740_i2s_hw_params(struct snd_pcm_substream *substream,
  193. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  194. {
  195. struct jz4740_i2s *i2s = jz4740_dai_to_i2s(dai);
  196. enum jz4740_dma_width dma_width;
  197. struct jz4740_pcm_config *pcm_config;
  198. unsigned int sample_size;
  199. uint32_t ctrl;
  200. ctrl = jz4740_i2s_read(i2s, JZ_REG_AIC_CTRL);
  201. switch (params_format(params)) {
  202. case SNDRV_PCM_FORMAT_S8:
  203. sample_size = 0;
  204. dma_width = JZ4740_DMA_WIDTH_8BIT;
  205. break;
  206. case SNDRV_PCM_FORMAT_S16:
  207. sample_size = 1;
  208. dma_width = JZ4740_DMA_WIDTH_16BIT;
  209. break;
  210. default:
  211. return -EINVAL;
  212. }
  213. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  214. ctrl &= ~JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_MASK;
  215. ctrl |= sample_size << JZ_AIC_CTRL_OUTPUT_SAMPLE_SIZE_OFFSET;
  216. if (params_channels(params) == 1)
  217. ctrl |= JZ_AIC_CTRL_MONO_TO_STEREO;
  218. else
  219. ctrl &= ~JZ_AIC_CTRL_MONO_TO_STEREO;
  220. pcm_config = &i2s->pcm_config_playback;
  221. pcm_config->dma_config.dst_width = dma_width;
  222. } else {
  223. ctrl &= ~JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_MASK;
  224. ctrl |= sample_size << JZ_AIC_CTRL_INPUT_SAMPLE_SIZE_OFFSET;
  225. pcm_config = &i2s->pcm_config_capture;
  226. pcm_config->dma_config.src_width = dma_width;
  227. }
  228. jz4740_i2s_write(i2s, JZ_REG_AIC_CTRL, ctrl);
  229. snd_soc_dai_set_dma_data(dai, substream, pcm_config);
  230. return 0;
  231. }
  232. static int jz4740_i2s_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  233. unsigned int freq, int dir)
  234. {
  235. struct jz4740_i2s *i2s = jz4740_dai_to_i2s(dai);
  236. struct clk *parent;
  237. int ret = 0;
  238. switch (clk_id) {
  239. case JZ4740_I2S_CLKSRC_EXT:
  240. parent = clk_get(NULL, "ext");
  241. clk_set_parent(i2s->clk_i2s, parent);
  242. break;
  243. case JZ4740_I2S_CLKSRC_PLL:
  244. parent = clk_get(NULL, "pll half");
  245. clk_set_parent(i2s->clk_i2s, parent);
  246. ret = clk_set_rate(i2s->clk_i2s, freq);
  247. break;
  248. default:
  249. return -EINVAL;
  250. }
  251. clk_put(parent);
  252. return ret;
  253. }
  254. static int jz4740_i2s_suspend(struct snd_soc_dai *dai)
  255. {
  256. struct jz4740_i2s *i2s = jz4740_dai_to_i2s(dai);
  257. uint32_t conf;
  258. if (dai->active) {
  259. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  260. conf &= ~JZ_AIC_CONF_ENABLE;
  261. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  262. clk_disable(i2s->clk_i2s);
  263. }
  264. clk_disable(i2s->clk_aic);
  265. return 0;
  266. }
  267. static int jz4740_i2s_resume(struct snd_soc_dai *dai)
  268. {
  269. struct jz4740_i2s *i2s = jz4740_dai_to_i2s(dai);
  270. uint32_t conf;
  271. clk_enable(i2s->clk_aic);
  272. if (dai->active) {
  273. clk_enable(i2s->clk_i2s);
  274. conf = jz4740_i2s_read(i2s, JZ_REG_AIC_CONF);
  275. conf |= JZ_AIC_CONF_ENABLE;
  276. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  277. }
  278. return 0;
  279. }
  280. static int jz4740_i2s_probe(struct platform_device *pdev, struct snd_soc_dai *dai)
  281. {
  282. struct jz4740_i2s *i2s = jz4740_dai_to_i2s(dai);
  283. uint32_t conf;
  284. conf = (7 << JZ_AIC_CONF_FIFO_RX_THRESHOLD_OFFSET) |
  285. (8 << JZ_AIC_CONF_FIFO_TX_THRESHOLD_OFFSET) |
  286. JZ_AIC_CONF_OVERFLOW_PLAY_LAST |
  287. JZ_AIC_CONF_I2S |
  288. JZ_AIC_CONF_INTERNAL_CODEC;
  289. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, JZ_AIC_CONF_RESET);
  290. jz4740_i2s_write(i2s, JZ_REG_AIC_CONF, conf);
  291. return 0;
  292. }
  293. static struct snd_soc_dai_ops jz4740_i2s_dai_ops = {
  294. .startup = jz4740_i2s_startup,
  295. .shutdown = jz4740_i2s_shutdown,
  296. .trigger = jz4740_i2s_trigger,
  297. .hw_params = jz4740_i2s_hw_params,
  298. .set_fmt = jz4740_i2s_set_fmt,
  299. .set_sysclk = jz4740_i2s_set_sysclk,
  300. };
  301. #define JZ4740_I2S_FMTS (SNDRV_PCM_FMTBIT_S8 | \
  302. SNDRV_PCM_FMTBIT_S16_LE)
  303. struct snd_soc_dai jz4740_i2s_dai = {
  304. .name = "jz4740-i2s",
  305. .probe = jz4740_i2s_probe,
  306. .playback = {
  307. .channels_min = 1,
  308. .channels_max = 2,
  309. .rates = SNDRV_PCM_RATE_8000_48000,
  310. .formats = JZ4740_I2S_FMTS,
  311. },
  312. .capture = {
  313. .channels_min = 2,
  314. .channels_max = 2,
  315. .rates = SNDRV_PCM_RATE_8000_48000,
  316. .formats = JZ4740_I2S_FMTS,
  317. },
  318. .symmetric_rates = 1,
  319. .ops = &jz4740_i2s_dai_ops,
  320. .suspend = jz4740_i2s_suspend,
  321. .resume = jz4740_i2s_resume,
  322. };
  323. EXPORT_SYMBOL_GPL(jz4740_i2s_dai);
  324. static void __devinit jz4740_i2c_init_pcm_config(struct jz4740_i2s *i2s)
  325. {
  326. struct jz4740_dma_config *dma_config;
  327. /* Playback */
  328. dma_config = &i2s->pcm_config_playback.dma_config;
  329. dma_config->src_width = JZ4740_DMA_WIDTH_32BIT,
  330. dma_config->transfer_size = JZ4740_DMA_TRANSFER_SIZE_16BYTE;
  331. dma_config->request_type = JZ4740_DMA_TYPE_AIC_TRANSMIT;
  332. dma_config->flags = JZ4740_DMA_SRC_AUTOINC;
  333. dma_config->mode = JZ4740_DMA_MODE_SINGLE;
  334. i2s->pcm_config_playback.fifo_addr = i2s->phys_base + JZ_REG_AIC_FIFO;
  335. /* Capture */
  336. dma_config = &i2s->pcm_config_capture.dma_config;
  337. dma_config->dst_width = JZ4740_DMA_WIDTH_32BIT,
  338. dma_config->transfer_size = JZ4740_DMA_TRANSFER_SIZE_16BYTE;
  339. dma_config->request_type = JZ4740_DMA_TYPE_AIC_RECEIVE;
  340. dma_config->flags = JZ4740_DMA_DST_AUTOINC;
  341. dma_config->mode = JZ4740_DMA_MODE_SINGLE;
  342. i2s->pcm_config_capture.fifo_addr = i2s->phys_base + JZ_REG_AIC_FIFO;
  343. }
  344. static int __devinit jz4740_i2s_dev_probe(struct platform_device *pdev)
  345. {
  346. struct jz4740_i2s *i2s;
  347. int ret;
  348. i2s = kzalloc(sizeof(*i2s), GFP_KERNEL);
  349. if (!i2s)
  350. return -ENOMEM;
  351. i2s->mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  352. if (!i2s->mem) {
  353. ret = -ENOENT;
  354. goto err_free;
  355. }
  356. i2s->mem = request_mem_region(i2s->mem->start, resource_size(i2s->mem),
  357. pdev->name);
  358. if (!i2s->mem) {
  359. ret = -EBUSY;
  360. goto err_free;
  361. }
  362. i2s->base = ioremap_nocache(i2s->mem->start, resource_size(i2s->mem));
  363. if (!i2s->base) {
  364. ret = -EBUSY;
  365. goto err_release_mem_region;
  366. }
  367. i2s->phys_base = i2s->mem->start;
  368. i2s->clk_aic = clk_get(&pdev->dev, "aic");
  369. if (IS_ERR(i2s->clk_aic)) {
  370. ret = PTR_ERR(i2s->clk_aic);
  371. goto err_iounmap;
  372. }
  373. i2s->clk_i2s = clk_get(&pdev->dev, "i2s");
  374. if (IS_ERR(i2s->clk_i2s)) {
  375. ret = PTR_ERR(i2s->clk_i2s);
  376. goto err_clk_put_aic;
  377. }
  378. clk_enable(i2s->clk_aic);
  379. jz4740_i2c_init_pcm_config(i2s);
  380. jz4740_i2s_dai.private_data = i2s;
  381. ret = snd_soc_register_dai(&jz4740_i2s_dai);
  382. if (ret) {
  383. dev_err(&pdev->dev, "Failed to register DAI\n");
  384. goto err_clk_put_i2s;
  385. }
  386. platform_set_drvdata(pdev, i2s);
  387. return 0;
  388. err_clk_put_i2s:
  389. clk_disable(i2s->clk_aic);
  390. clk_put(i2s->clk_i2s);
  391. err_clk_put_aic:
  392. clk_put(i2s->clk_aic);
  393. err_iounmap:
  394. iounmap(i2s->base);
  395. err_release_mem_region:
  396. release_mem_region(i2s->mem->start, resource_size(i2s->mem));
  397. err_free:
  398. kfree(i2s);
  399. return ret;
  400. }
  401. static int __devexit jz4740_i2s_dev_remove(struct platform_device *pdev)
  402. {
  403. struct jz4740_i2s *i2s = platform_get_drvdata(pdev);
  404. snd_soc_unregister_dai(&jz4740_i2s_dai);
  405. clk_disable(i2s->clk_aic);
  406. clk_put(i2s->clk_i2s);
  407. clk_put(i2s->clk_aic);
  408. iounmap(i2s->base);
  409. release_mem_region(i2s->mem->start, resource_size(i2s->mem));
  410. platform_set_drvdata(pdev, NULL);
  411. kfree(i2s);
  412. return 0;
  413. }
  414. static struct platform_driver jz4740_i2s_driver = {
  415. .probe = jz4740_i2s_dev_probe,
  416. .remove = __devexit_p(jz4740_i2s_dev_remove),
  417. .driver = {
  418. .name = "jz4740-i2s",
  419. .owner = THIS_MODULE,
  420. },
  421. };
  422. static int __init jz4740_i2s_init(void)
  423. {
  424. return platform_driver_register(&jz4740_i2s_driver);
  425. }
  426. module_init(jz4740_i2s_init);
  427. static void __exit jz4740_i2s_exit(void)
  428. {
  429. platform_driver_unregister(&jz4740_i2s_driver);
  430. }
  431. module_exit(jz4740_i2s_exit);
  432. MODULE_AUTHOR("Lars-Peter Clausen, <lars@metafoo.de>");
  433. MODULE_DESCRIPTION("Ingenic JZ4740 SoC I2S driver");
  434. MODULE_LICENSE("GPL");
  435. MODULE_ALIAS("platform:jz4740-i2s");