drm_dp_helper.h 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180
  1. /*
  2. * Copyright © 2008 Keith Packard
  3. *
  4. * Permission to use, copy, modify, distribute, and sell this software and its
  5. * documentation for any purpose is hereby granted without fee, provided that
  6. * the above copyright notice appear in all copies and that both that copyright
  7. * notice and this permission notice appear in supporting documentation, and
  8. * that the name of the copyright holders not be used in advertising or
  9. * publicity pertaining to distribution of the software without specific,
  10. * written prior permission. The copyright holders make no representations
  11. * about the suitability of this software for any purpose. It is provided "as
  12. * is" without express or implied warranty.
  13. *
  14. * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
  15. * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
  16. * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
  17. * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
  18. * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
  20. * OF THIS SOFTWARE.
  21. */
  22. #ifndef _DRM_DP_HELPER_H_
  23. #define _DRM_DP_HELPER_H_
  24. /* From the VESA DisplayPort spec */
  25. #define AUX_NATIVE_WRITE 0x8
  26. #define AUX_NATIVE_READ 0x9
  27. #define AUX_I2C_WRITE 0x0
  28. #define AUX_I2C_READ 0x1
  29. #define AUX_I2C_STATUS 0x2
  30. #define AUX_I2C_MOT 0x4
  31. #define AUX_NATIVE_REPLY_ACK (0x0 << 4)
  32. #define AUX_NATIVE_REPLY_NACK (0x1 << 4)
  33. #define AUX_NATIVE_REPLY_DEFER (0x2 << 4)
  34. #define AUX_NATIVE_REPLY_MASK (0x3 << 4)
  35. #define AUX_I2C_REPLY_ACK (0x0 << 6)
  36. #define AUX_I2C_REPLY_NACK (0x1 << 6)
  37. #define AUX_I2C_REPLY_DEFER (0x2 << 6)
  38. #define AUX_I2C_REPLY_MASK (0x3 << 6)
  39. /* AUX CH addresses */
  40. /* DPCD */
  41. #define DP_DPCD_REV 0x000
  42. #define DP_MAX_LINK_RATE 0x001
  43. #define DP_MAX_LANE_COUNT 0x002
  44. # define DP_MAX_LANE_COUNT_MASK 0x1f
  45. # define DP_ENHANCED_FRAME_CAP (1 << 7)
  46. #define DP_MAX_DOWNSPREAD 0x003
  47. # define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
  48. #define DP_NORP 0x004
  49. #define DP_DOWNSTREAMPORT_PRESENT 0x005
  50. # define DP_DWN_STRM_PORT_PRESENT (1 << 0)
  51. # define DP_DWN_STRM_PORT_TYPE_MASK 0x06
  52. /* 00b = DisplayPort */
  53. /* 01b = Analog */
  54. /* 10b = TMDS or HDMI */
  55. /* 11b = Other */
  56. # define DP_FORMAT_CONVERSION (1 << 3)
  57. #define DP_MAIN_LINK_CHANNEL_CODING 0x006
  58. /* link configuration */
  59. #define DP_LINK_BW_SET 0x100
  60. # define DP_LINK_BW_1_62 0x06
  61. # define DP_LINK_BW_2_7 0x0a
  62. #define DP_LANE_COUNT_SET 0x101
  63. # define DP_LANE_COUNT_MASK 0x0f
  64. # define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
  65. #define DP_TRAINING_PATTERN_SET 0x102
  66. # define DP_TRAINING_PATTERN_DISABLE 0
  67. # define DP_TRAINING_PATTERN_1 1
  68. # define DP_TRAINING_PATTERN_2 2
  69. # define DP_TRAINING_PATTERN_MASK 0x3
  70. # define DP_LINK_QUAL_PATTERN_DISABLE (0 << 2)
  71. # define DP_LINK_QUAL_PATTERN_D10_2 (1 << 2)
  72. # define DP_LINK_QUAL_PATTERN_ERROR_RATE (2 << 2)
  73. # define DP_LINK_QUAL_PATTERN_PRBS7 (3 << 2)
  74. # define DP_LINK_QUAL_PATTERN_MASK (3 << 2)
  75. # define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
  76. # define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
  77. # define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
  78. # define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
  79. # define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
  80. # define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
  81. #define DP_TRAINING_LANE0_SET 0x103
  82. #define DP_TRAINING_LANE1_SET 0x104
  83. #define DP_TRAINING_LANE2_SET 0x105
  84. #define DP_TRAINING_LANE3_SET 0x106
  85. # define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
  86. # define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
  87. # define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
  88. # define DP_TRAIN_VOLTAGE_SWING_400 (0 << 0)
  89. # define DP_TRAIN_VOLTAGE_SWING_600 (1 << 0)
  90. # define DP_TRAIN_VOLTAGE_SWING_800 (2 << 0)
  91. # define DP_TRAIN_VOLTAGE_SWING_1200 (3 << 0)
  92. # define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
  93. # define DP_TRAIN_PRE_EMPHASIS_0 (0 << 3)
  94. # define DP_TRAIN_PRE_EMPHASIS_3_5 (1 << 3)
  95. # define DP_TRAIN_PRE_EMPHASIS_6 (2 << 3)
  96. # define DP_TRAIN_PRE_EMPHASIS_9_5 (3 << 3)
  97. # define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
  98. # define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
  99. #define DP_DOWNSPREAD_CTRL 0x107
  100. # define DP_SPREAD_AMP_0_5 (1 << 4)
  101. #define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
  102. # define DP_SET_ANSI_8B10B (1 << 0)
  103. #define DP_LANE0_1_STATUS 0x202
  104. #define DP_LANE2_3_STATUS 0x203
  105. # define DP_LANE_CR_DONE (1 << 0)
  106. # define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
  107. # define DP_LANE_SYMBOL_LOCKED (1 << 2)
  108. #define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
  109. DP_LANE_CHANNEL_EQ_DONE | \
  110. DP_LANE_SYMBOL_LOCKED)
  111. #define DP_LANE_ALIGN_STATUS_UPDATED 0x204
  112. #define DP_INTERLANE_ALIGN_DONE (1 << 0)
  113. #define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
  114. #define DP_LINK_STATUS_UPDATED (1 << 7)
  115. #define DP_SINK_STATUS 0x205
  116. #define DP_RECEIVE_PORT_0_STATUS (1 << 0)
  117. #define DP_RECEIVE_PORT_1_STATUS (1 << 1)
  118. #define DP_ADJUST_REQUEST_LANE0_1 0x206
  119. #define DP_ADJUST_REQUEST_LANE2_3 0x207
  120. # define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
  121. # define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
  122. # define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
  123. # define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
  124. # define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
  125. # define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
  126. # define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
  127. # define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
  128. #define DP_SET_POWER 0x600
  129. # define DP_SET_POWER_D0 0x1
  130. # define DP_SET_POWER_D3 0x2
  131. #define MODE_I2C_START 1
  132. #define MODE_I2C_WRITE 2
  133. #define MODE_I2C_READ 4
  134. #define MODE_I2C_STOP 8
  135. struct i2c_algo_dp_aux_data {
  136. bool running;
  137. u16 address;
  138. int (*aux_ch) (struct i2c_adapter *adapter,
  139. int mode, uint8_t write_byte,
  140. uint8_t *read_byte);
  141. };
  142. int
  143. i2c_dp_aux_add_bus(struct i2c_adapter *adapter);
  144. #endif /* _DRM_DP_HELPER_H_ */