lcd.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/via-core.h>
  19. #include <linux/via_i2c.h>
  20. #include "global.h"
  21. #include "lcdtbl.h"
  22. #define viafb_compact_res(x, y) (((x)<<16)|(y))
  23. static struct _lcd_scaling_factor lcd_scaling_factor = {
  24. /* LCD Horizontal Scaling Factor Register */
  25. {LCD_HOR_SCALING_FACTOR_REG_NUM,
  26. {{CR9F, 0, 1}, {CR77, 0, 7}, {CR79, 4, 5} } },
  27. /* LCD Vertical Scaling Factor Register */
  28. {LCD_VER_SCALING_FACTOR_REG_NUM,
  29. {{CR79, 3, 3}, {CR78, 0, 7}, {CR79, 6, 7} } }
  30. };
  31. static struct _lcd_scaling_factor lcd_scaling_factor_CLE = {
  32. /* LCD Horizontal Scaling Factor Register */
  33. {LCD_HOR_SCALING_FACTOR_REG_NUM_CLE, {{CR77, 0, 7}, {CR79, 4, 5} } },
  34. /* LCD Vertical Scaling Factor Register */
  35. {LCD_VER_SCALING_FACTOR_REG_NUM_CLE, {{CR78, 0, 7}, {CR79, 6, 7} } }
  36. };
  37. static int check_lvds_chip(int device_id_subaddr, int device_id);
  38. static bool lvds_identify_integratedlvds(void);
  39. static void fp_id_to_vindex(int panel_id);
  40. static int lvds_register_read(int index);
  41. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  42. int panel_vres);
  43. static void via_pitch_alignment_patch_lcd(
  44. struct lvds_setting_information *plvds_setting_info,
  45. struct lvds_chip_information
  46. *plvds_chip_info);
  47. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  48. *plvds_setting_info,
  49. struct lvds_chip_information *plvds_chip_info);
  50. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  51. *plvds_setting_info,
  52. struct lvds_chip_information *plvds_chip_info);
  53. static void lcd_patch_skew(struct lvds_setting_information
  54. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info);
  55. static void integrated_lvds_disable(struct lvds_setting_information
  56. *plvds_setting_info,
  57. struct lvds_chip_information *plvds_chip_info);
  58. static void integrated_lvds_enable(struct lvds_setting_information
  59. *plvds_setting_info,
  60. struct lvds_chip_information *plvds_chip_info);
  61. static void lcd_powersequence_off(void);
  62. static void lcd_powersequence_on(void);
  63. static void fill_lcd_format(void);
  64. static void check_diport_of_integrated_lvds(
  65. struct lvds_chip_information *plvds_chip_info,
  66. struct lvds_setting_information
  67. *plvds_setting_info);
  68. static struct display_timing lcd_centering_timging(struct display_timing
  69. mode_crt_reg,
  70. struct display_timing panel_crt_reg);
  71. static int check_lvds_chip(int device_id_subaddr, int device_id)
  72. {
  73. if (lvds_register_read(device_id_subaddr) == device_id)
  74. return OK;
  75. else
  76. return FAIL;
  77. }
  78. void viafb_init_lcd_size(void)
  79. {
  80. DEBUG_MSG(KERN_INFO "viafb_init_lcd_size()\n");
  81. fp_id_to_vindex(viafb_lcd_panel_id);
  82. viaparinfo->lvds_setting_info2->lcd_panel_id =
  83. viaparinfo->lvds_setting_info->lcd_panel_id;
  84. viaparinfo->lvds_setting_info2->lcd_panel_hres =
  85. viaparinfo->lvds_setting_info->lcd_panel_hres;
  86. viaparinfo->lvds_setting_info2->lcd_panel_vres =
  87. viaparinfo->lvds_setting_info->lcd_panel_vres;
  88. viaparinfo->lvds_setting_info2->device_lcd_dualedge =
  89. viaparinfo->lvds_setting_info->device_lcd_dualedge;
  90. viaparinfo->lvds_setting_info2->LCDDithering =
  91. viaparinfo->lvds_setting_info->LCDDithering;
  92. }
  93. static bool lvds_identify_integratedlvds(void)
  94. {
  95. if (viafb_display_hardware_layout == HW_LAYOUT_LCD_EXTERNAL_LCD2) {
  96. /* Two dual channel LCD (Internal LVDS + External LVDS): */
  97. /* If we have an external LVDS, such as VT1636, we should
  98. have its chip ID already. */
  99. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  100. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  101. INTEGRATED_LVDS;
  102. DEBUG_MSG(KERN_INFO "Support two dual channel LVDS! "
  103. "(Internal LVDS + External LVDS)\n");
  104. } else {
  105. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  106. INTEGRATED_LVDS;
  107. DEBUG_MSG(KERN_INFO "Not found external LVDS, "
  108. "so can't support two dual channel LVDS!\n");
  109. }
  110. } else if (viafb_display_hardware_layout == HW_LAYOUT_LCD1_LCD2) {
  111. /* Two single channel LCD (Internal LVDS + Internal LVDS): */
  112. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  113. INTEGRATED_LVDS;
  114. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  115. INTEGRATED_LVDS;
  116. DEBUG_MSG(KERN_INFO "Support two single channel LVDS! "
  117. "(Internal LVDS + Internal LVDS)\n");
  118. } else if (viafb_display_hardware_layout != HW_LAYOUT_DVI_ONLY) {
  119. /* If we have found external LVDS, just use it,
  120. otherwise, we will use internal LVDS as default. */
  121. if (!viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  122. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  123. INTEGRATED_LVDS;
  124. DEBUG_MSG(KERN_INFO "Found Integrated LVDS!\n");
  125. }
  126. } else {
  127. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  128. NON_LVDS_TRANSMITTER;
  129. DEBUG_MSG(KERN_INFO "Do not support LVDS!\n");
  130. return false;
  131. }
  132. return true;
  133. }
  134. int viafb_lvds_trasmitter_identify(void)
  135. {
  136. if (viafb_lvds_identify_vt1636(VIA_PORT_31)) {
  137. viaparinfo->chip_info->lvds_chip_info.i2c_port = VIA_PORT_31;
  138. DEBUG_MSG(KERN_INFO
  139. "Found VIA VT1636 LVDS on port i2c 0x31\n");
  140. } else {
  141. if (viafb_lvds_identify_vt1636(VIA_PORT_2C)) {
  142. viaparinfo->chip_info->lvds_chip_info.i2c_port =
  143. VIA_PORT_2C;
  144. DEBUG_MSG(KERN_INFO
  145. "Found VIA VT1636 LVDS on port gpio 0x2c\n");
  146. }
  147. }
  148. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  149. lvds_identify_integratedlvds();
  150. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  151. return true;
  152. /* Check for VT1631: */
  153. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name = VT1631_LVDS;
  154. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  155. VT1631_LVDS_I2C_ADDR;
  156. if (check_lvds_chip(VT1631_DEVICE_ID_REG, VT1631_DEVICE_ID) != FAIL) {
  157. DEBUG_MSG(KERN_INFO "\n VT1631 LVDS ! \n");
  158. DEBUG_MSG(KERN_INFO "\n %2d",
  159. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  160. DEBUG_MSG(KERN_INFO "\n %2d",
  161. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  162. return OK;
  163. }
  164. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  165. NON_LVDS_TRANSMITTER;
  166. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  167. VT1631_LVDS_I2C_ADDR;
  168. return FAIL;
  169. }
  170. static void fp_id_to_vindex(int panel_id)
  171. {
  172. DEBUG_MSG(KERN_INFO "fp_get_panel_id()\n");
  173. if (panel_id > LCD_PANEL_ID_MAXIMUM)
  174. viafb_lcd_panel_id = panel_id =
  175. viafb_read_reg(VIACR, CR3F) & 0x0F;
  176. switch (panel_id) {
  177. case 0x0:
  178. viaparinfo->lvds_setting_info->lcd_panel_hres = 640;
  179. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  180. viaparinfo->lvds_setting_info->lcd_panel_id =
  181. LCD_PANEL_ID0_640X480;
  182. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  183. viaparinfo->lvds_setting_info->LCDDithering = 1;
  184. break;
  185. case 0x1:
  186. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  187. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  188. viaparinfo->lvds_setting_info->lcd_panel_id =
  189. LCD_PANEL_ID1_800X600;
  190. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  191. viaparinfo->lvds_setting_info->LCDDithering = 1;
  192. break;
  193. case 0x2:
  194. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  195. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  196. viaparinfo->lvds_setting_info->lcd_panel_id =
  197. LCD_PANEL_ID2_1024X768;
  198. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  199. viaparinfo->lvds_setting_info->LCDDithering = 1;
  200. break;
  201. case 0x3:
  202. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  203. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  204. viaparinfo->lvds_setting_info->lcd_panel_id =
  205. LCD_PANEL_ID3_1280X768;
  206. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  207. viaparinfo->lvds_setting_info->LCDDithering = 1;
  208. break;
  209. case 0x4:
  210. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  211. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  212. viaparinfo->lvds_setting_info->lcd_panel_id =
  213. LCD_PANEL_ID4_1280X1024;
  214. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  215. viaparinfo->lvds_setting_info->LCDDithering = 1;
  216. break;
  217. case 0x5:
  218. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  219. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  220. viaparinfo->lvds_setting_info->lcd_panel_id =
  221. LCD_PANEL_ID5_1400X1050;
  222. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  223. viaparinfo->lvds_setting_info->LCDDithering = 1;
  224. break;
  225. case 0x6:
  226. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  227. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  228. viaparinfo->lvds_setting_info->lcd_panel_id =
  229. LCD_PANEL_ID6_1600X1200;
  230. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  231. viaparinfo->lvds_setting_info->LCDDithering = 1;
  232. break;
  233. case 0x8:
  234. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  235. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  236. viaparinfo->lvds_setting_info->lcd_panel_id =
  237. LCD_PANEL_IDA_800X480;
  238. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  239. viaparinfo->lvds_setting_info->LCDDithering = 1;
  240. break;
  241. case 0x9:
  242. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  243. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  244. viaparinfo->lvds_setting_info->lcd_panel_id =
  245. LCD_PANEL_ID2_1024X768;
  246. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  247. viaparinfo->lvds_setting_info->LCDDithering = 1;
  248. break;
  249. case 0xA:
  250. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  251. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  252. viaparinfo->lvds_setting_info->lcd_panel_id =
  253. LCD_PANEL_ID2_1024X768;
  254. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  255. viaparinfo->lvds_setting_info->LCDDithering = 0;
  256. break;
  257. case 0xB:
  258. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  259. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  260. viaparinfo->lvds_setting_info->lcd_panel_id =
  261. LCD_PANEL_ID2_1024X768;
  262. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  263. viaparinfo->lvds_setting_info->LCDDithering = 0;
  264. break;
  265. case 0xC:
  266. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  267. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  268. viaparinfo->lvds_setting_info->lcd_panel_id =
  269. LCD_PANEL_ID3_1280X768;
  270. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  271. viaparinfo->lvds_setting_info->LCDDithering = 0;
  272. break;
  273. case 0xD:
  274. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  275. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  276. viaparinfo->lvds_setting_info->lcd_panel_id =
  277. LCD_PANEL_ID4_1280X1024;
  278. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  279. viaparinfo->lvds_setting_info->LCDDithering = 0;
  280. break;
  281. case 0xE:
  282. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  283. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  284. viaparinfo->lvds_setting_info->lcd_panel_id =
  285. LCD_PANEL_ID5_1400X1050;
  286. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  287. viaparinfo->lvds_setting_info->LCDDithering = 0;
  288. break;
  289. case 0xF:
  290. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  291. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  292. viaparinfo->lvds_setting_info->lcd_panel_id =
  293. LCD_PANEL_ID6_1600X1200;
  294. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  295. viaparinfo->lvds_setting_info->LCDDithering = 0;
  296. break;
  297. case 0x10:
  298. viaparinfo->lvds_setting_info->lcd_panel_hres = 1366;
  299. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  300. viaparinfo->lvds_setting_info->lcd_panel_id =
  301. LCD_PANEL_ID7_1366X768;
  302. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  303. viaparinfo->lvds_setting_info->LCDDithering = 0;
  304. break;
  305. case 0x11:
  306. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  307. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  308. viaparinfo->lvds_setting_info->lcd_panel_id =
  309. LCD_PANEL_ID8_1024X600;
  310. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  311. viaparinfo->lvds_setting_info->LCDDithering = 1;
  312. break;
  313. case 0x12:
  314. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  315. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  316. viaparinfo->lvds_setting_info->lcd_panel_id =
  317. LCD_PANEL_ID3_1280X768;
  318. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  319. viaparinfo->lvds_setting_info->LCDDithering = 1;
  320. break;
  321. case 0x13:
  322. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  323. viaparinfo->lvds_setting_info->lcd_panel_vres = 800;
  324. viaparinfo->lvds_setting_info->lcd_panel_id =
  325. LCD_PANEL_ID9_1280X800;
  326. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  327. viaparinfo->lvds_setting_info->LCDDithering = 1;
  328. break;
  329. case 0x14:
  330. viaparinfo->lvds_setting_info->lcd_panel_hres = 1360;
  331. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  332. viaparinfo->lvds_setting_info->lcd_panel_id =
  333. LCD_PANEL_IDB_1360X768;
  334. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  335. viaparinfo->lvds_setting_info->LCDDithering = 0;
  336. break;
  337. case 0x15:
  338. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  339. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  340. viaparinfo->lvds_setting_info->lcd_panel_id =
  341. LCD_PANEL_ID3_1280X768;
  342. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  343. viaparinfo->lvds_setting_info->LCDDithering = 0;
  344. break;
  345. case 0x16:
  346. viaparinfo->lvds_setting_info->lcd_panel_hres = 480;
  347. viaparinfo->lvds_setting_info->lcd_panel_vres = 640;
  348. viaparinfo->lvds_setting_info->lcd_panel_id =
  349. LCD_PANEL_IDC_480X640;
  350. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  351. viaparinfo->lvds_setting_info->LCDDithering = 1;
  352. break;
  353. case 0x17:
  354. /* OLPC XO-1.5 panel */
  355. viaparinfo->lvds_setting_info->lcd_panel_hres = 1200;
  356. viaparinfo->lvds_setting_info->lcd_panel_vres = 900;
  357. viaparinfo->lvds_setting_info->lcd_panel_id =
  358. LCD_PANEL_IDD_1200X900;
  359. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  360. viaparinfo->lvds_setting_info->LCDDithering = 0;
  361. break;
  362. default:
  363. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  364. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  365. viaparinfo->lvds_setting_info->lcd_panel_id =
  366. LCD_PANEL_ID1_800X600;
  367. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  368. viaparinfo->lvds_setting_info->LCDDithering = 1;
  369. }
  370. }
  371. static int lvds_register_read(int index)
  372. {
  373. u8 data;
  374. viafb_i2c_readbyte(VIA_PORT_2C,
  375. (u8) viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr,
  376. (u8) index, &data);
  377. return data;
  378. }
  379. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  380. int panel_vres)
  381. {
  382. int reg_value = 0;
  383. int viafb_load_reg_num;
  384. struct io_register *reg = NULL;
  385. DEBUG_MSG(KERN_INFO "load_lcd_scaling()!!\n");
  386. /* LCD Scaling Enable */
  387. viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2);
  388. /* Check if expansion for horizontal */
  389. if (set_hres < panel_hres) {
  390. /* Load Horizontal Scaling Factor */
  391. switch (viaparinfo->chip_info->gfx_chip_name) {
  392. case UNICHROME_CLE266:
  393. case UNICHROME_K400:
  394. reg_value =
  395. CLE266_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  396. viafb_load_reg_num =
  397. lcd_scaling_factor_CLE.lcd_hor_scaling_factor.
  398. reg_num;
  399. reg = lcd_scaling_factor_CLE.lcd_hor_scaling_factor.reg;
  400. viafb_load_reg(reg_value,
  401. viafb_load_reg_num, reg, VIACR);
  402. break;
  403. case UNICHROME_K800:
  404. case UNICHROME_PM800:
  405. case UNICHROME_CN700:
  406. case UNICHROME_CX700:
  407. case UNICHROME_K8M890:
  408. case UNICHROME_P4M890:
  409. case UNICHROME_P4M900:
  410. case UNICHROME_CN750:
  411. case UNICHROME_VX800:
  412. case UNICHROME_VX855:
  413. reg_value =
  414. K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  415. /* Horizontal scaling enabled */
  416. viafb_write_reg_mask(CRA2, VIACR, 0xC0, BIT7 + BIT6);
  417. viafb_load_reg_num =
  418. lcd_scaling_factor.lcd_hor_scaling_factor.reg_num;
  419. reg = lcd_scaling_factor.lcd_hor_scaling_factor.reg;
  420. viafb_load_reg(reg_value,
  421. viafb_load_reg_num, reg, VIACR);
  422. break;
  423. }
  424. DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d", reg_value);
  425. } else {
  426. /* Horizontal scaling disabled */
  427. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT7);
  428. }
  429. /* Check if expansion for vertical */
  430. if (set_vres < panel_vres) {
  431. /* Load Vertical Scaling Factor */
  432. switch (viaparinfo->chip_info->gfx_chip_name) {
  433. case UNICHROME_CLE266:
  434. case UNICHROME_K400:
  435. reg_value =
  436. CLE266_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  437. viafb_load_reg_num =
  438. lcd_scaling_factor_CLE.lcd_ver_scaling_factor.
  439. reg_num;
  440. reg = lcd_scaling_factor_CLE.lcd_ver_scaling_factor.reg;
  441. viafb_load_reg(reg_value,
  442. viafb_load_reg_num, reg, VIACR);
  443. break;
  444. case UNICHROME_K800:
  445. case UNICHROME_PM800:
  446. case UNICHROME_CN700:
  447. case UNICHROME_CX700:
  448. case UNICHROME_K8M890:
  449. case UNICHROME_P4M890:
  450. case UNICHROME_P4M900:
  451. case UNICHROME_CN750:
  452. case UNICHROME_VX800:
  453. case UNICHROME_VX855:
  454. reg_value =
  455. K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  456. /* Vertical scaling enabled */
  457. viafb_write_reg_mask(CRA2, VIACR, 0x08, BIT3);
  458. viafb_load_reg_num =
  459. lcd_scaling_factor.lcd_ver_scaling_factor.reg_num;
  460. reg = lcd_scaling_factor.lcd_ver_scaling_factor.reg;
  461. viafb_load_reg(reg_value,
  462. viafb_load_reg_num, reg, VIACR);
  463. break;
  464. }
  465. DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d", reg_value);
  466. } else {
  467. /* Vertical scaling disabled */
  468. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT3);
  469. }
  470. }
  471. static void via_pitch_alignment_patch_lcd(
  472. struct lvds_setting_information *plvds_setting_info,
  473. struct lvds_chip_information
  474. *plvds_chip_info)
  475. {
  476. unsigned char cr13, cr35, cr65, cr66, cr67;
  477. unsigned long dwScreenPitch = 0;
  478. unsigned long dwPitch;
  479. dwPitch = plvds_setting_info->h_active * (plvds_setting_info->bpp >> 3);
  480. if (dwPitch & 0x1F) {
  481. dwScreenPitch = ((dwPitch + 31) & ~31) >> 3;
  482. if (plvds_setting_info->iga_path == IGA2) {
  483. if (plvds_setting_info->bpp > 8) {
  484. cr66 = (unsigned char)(dwScreenPitch & 0xFF);
  485. viafb_write_reg(CR66, VIACR, cr66);
  486. cr67 = viafb_read_reg(VIACR, CR67) & 0xFC;
  487. cr67 |=
  488. (unsigned
  489. char)((dwScreenPitch & 0x300) >> 8);
  490. viafb_write_reg(CR67, VIACR, cr67);
  491. }
  492. /* Fetch Count */
  493. cr67 = viafb_read_reg(VIACR, CR67) & 0xF3;
  494. cr67 |= (unsigned char)((dwScreenPitch & 0x600) >> 7);
  495. viafb_write_reg(CR67, VIACR, cr67);
  496. cr65 = (unsigned char)((dwScreenPitch >> 1) & 0xFF);
  497. cr65 += 2;
  498. viafb_write_reg(CR65, VIACR, cr65);
  499. } else {
  500. if (plvds_setting_info->bpp > 8) {
  501. cr13 = (unsigned char)(dwScreenPitch & 0xFF);
  502. viafb_write_reg(CR13, VIACR, cr13);
  503. cr35 = viafb_read_reg(VIACR, CR35) & 0x1F;
  504. cr35 |=
  505. (unsigned
  506. char)((dwScreenPitch & 0x700) >> 3);
  507. viafb_write_reg(CR35, VIACR, cr35);
  508. }
  509. }
  510. }
  511. }
  512. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  513. *plvds_setting_info,
  514. struct lvds_chip_information *plvds_chip_info)
  515. {
  516. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  517. switch (viaparinfo->chip_info->gfx_chip_name) {
  518. case UNICHROME_P4M900:
  519. viafb_vt1636_patch_skew_on_vt3364(plvds_setting_info,
  520. plvds_chip_info);
  521. break;
  522. case UNICHROME_P4M890:
  523. viafb_vt1636_patch_skew_on_vt3327(plvds_setting_info,
  524. plvds_chip_info);
  525. break;
  526. }
  527. }
  528. }
  529. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  530. *plvds_setting_info,
  531. struct lvds_chip_information *plvds_chip_info)
  532. {
  533. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  534. switch (viaparinfo->chip_info->gfx_chip_name) {
  535. case UNICHROME_CX700:
  536. viafb_vt1636_patch_skew_on_vt3324(plvds_setting_info,
  537. plvds_chip_info);
  538. break;
  539. }
  540. }
  541. }
  542. static void lcd_patch_skew(struct lvds_setting_information
  543. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info)
  544. {
  545. DEBUG_MSG(KERN_INFO "lcd_patch_skew\n");
  546. switch (plvds_chip_info->output_interface) {
  547. case INTERFACE_DVP0:
  548. lcd_patch_skew_dvp0(plvds_setting_info, plvds_chip_info);
  549. break;
  550. case INTERFACE_DVP1:
  551. lcd_patch_skew_dvp1(plvds_setting_info, plvds_chip_info);
  552. break;
  553. case INTERFACE_DFP_LOW:
  554. if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
  555. viafb_write_reg_mask(CR99, VIACR, 0x08,
  556. BIT0 + BIT1 + BIT2 + BIT3);
  557. }
  558. break;
  559. }
  560. }
  561. /* LCD Set Mode */
  562. void viafb_lcd_set_mode(struct crt_mode_table *mode_crt_table,
  563. struct lvds_setting_information *plvds_setting_info,
  564. struct lvds_chip_information *plvds_chip_info)
  565. {
  566. int set_iga = plvds_setting_info->iga_path;
  567. int mode_bpp = plvds_setting_info->bpp;
  568. int set_hres = plvds_setting_info->h_active;
  569. int set_vres = plvds_setting_info->v_active;
  570. int panel_hres = plvds_setting_info->lcd_panel_hres;
  571. int panel_vres = plvds_setting_info->lcd_panel_vres;
  572. u32 pll_D_N;
  573. struct display_timing mode_crt_reg, panel_crt_reg;
  574. struct crt_mode_table *panel_crt_table = NULL;
  575. struct VideoModeTable *vmode_tbl = viafb_get_mode(panel_hres,
  576. panel_vres);
  577. DEBUG_MSG(KERN_INFO "viafb_lcd_set_mode!!\n");
  578. /* Get mode table */
  579. mode_crt_reg = mode_crt_table->crtc;
  580. /* Get panel table Pointer */
  581. panel_crt_table = vmode_tbl->crtc;
  582. panel_crt_reg = panel_crt_table->crtc;
  583. DEBUG_MSG(KERN_INFO "bellow viafb_lcd_set_mode!!\n");
  584. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name)
  585. viafb_init_lvds_vt1636(plvds_setting_info, plvds_chip_info);
  586. plvds_setting_info->vclk = panel_crt_table->clk;
  587. if (set_iga == IGA1) {
  588. /* IGA1 doesn't have LCD scaling, so set it as centering. */
  589. viafb_load_crtc_timing(lcd_centering_timging
  590. (mode_crt_reg, panel_crt_reg), IGA1);
  591. } else {
  592. /* Expansion */
  593. if (plvds_setting_info->display_method == LCD_EXPANDSION
  594. && (set_hres < panel_hres || set_vres < panel_vres)) {
  595. /* expansion timing IGA2 loaded panel set timing*/
  596. viafb_load_crtc_timing(panel_crt_reg, IGA2);
  597. DEBUG_MSG(KERN_INFO "viafb_load_crtc_timing!!\n");
  598. load_lcd_scaling(set_hres, set_vres, panel_hres,
  599. panel_vres);
  600. DEBUG_MSG(KERN_INFO "load_lcd_scaling!!\n");
  601. } else { /* Centering */
  602. /* centering timing IGA2 always loaded panel
  603. and mode releative timing */
  604. viafb_load_crtc_timing(lcd_centering_timging
  605. (mode_crt_reg, panel_crt_reg), IGA2);
  606. viafb_write_reg_mask(CR79, VIACR, 0x00,
  607. BIT0 + BIT1 + BIT2);
  608. /* LCD scaling disabled */
  609. }
  610. }
  611. /* Fetch count for IGA2 only */
  612. viafb_load_fetch_count_reg(set_hres, mode_bpp / 8, set_iga);
  613. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  614. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  615. viafb_load_FIFO_reg(set_iga, set_hres, set_vres);
  616. fill_lcd_format();
  617. pll_D_N = viafb_get_clk_value(panel_crt_table[0].clk);
  618. DEBUG_MSG(KERN_INFO "PLL=0x%x", pll_D_N);
  619. viafb_set_vclock(pll_D_N, set_iga);
  620. viafb_set_output_path(DEVICE_LCD, set_iga,
  621. plvds_chip_info->output_interface);
  622. lcd_patch_skew(plvds_setting_info, plvds_chip_info);
  623. /* If K8M800, enable LCD Prefetch Mode. */
  624. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  625. || (UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name))
  626. viafb_write_reg_mask(CR6A, VIACR, 0x01, BIT0);
  627. /* Patch for non 32bit alignment mode */
  628. via_pitch_alignment_patch_lcd(plvds_setting_info, plvds_chip_info);
  629. }
  630. static void integrated_lvds_disable(struct lvds_setting_information
  631. *plvds_setting_info,
  632. struct lvds_chip_information *plvds_chip_info)
  633. {
  634. bool turn_off_first_powersequence = false;
  635. bool turn_off_second_powersequence = false;
  636. if (INTERFACE_LVDS0LVDS1 == plvds_chip_info->output_interface)
  637. turn_off_first_powersequence = true;
  638. if (INTERFACE_LVDS0 == plvds_chip_info->output_interface)
  639. turn_off_first_powersequence = true;
  640. if (INTERFACE_LVDS1 == plvds_chip_info->output_interface)
  641. turn_off_second_powersequence = true;
  642. if (turn_off_second_powersequence) {
  643. /* Use second power sequence control: */
  644. /* Turn off power sequence. */
  645. viafb_write_reg_mask(CRD4, VIACR, 0, BIT1);
  646. /* Turn off back light. */
  647. viafb_write_reg_mask(CRD3, VIACR, 0xC0, BIT6 + BIT7);
  648. }
  649. if (turn_off_first_powersequence) {
  650. /* Use first power sequence control: */
  651. /* Turn off power sequence. */
  652. viafb_write_reg_mask(CR6A, VIACR, 0, BIT3);
  653. /* Turn off back light. */
  654. viafb_write_reg_mask(CR91, VIACR, 0xC0, BIT6 + BIT7);
  655. }
  656. /* Turn DFP High/Low Pad off. */
  657. viafb_write_reg_mask(SR2A, VIASR, 0, BIT0 + BIT1 + BIT2 + BIT3);
  658. /* Power off LVDS channel. */
  659. switch (plvds_chip_info->output_interface) {
  660. case INTERFACE_LVDS0:
  661. {
  662. viafb_write_reg_mask(CRD2, VIACR, 0x80, BIT7);
  663. break;
  664. }
  665. case INTERFACE_LVDS1:
  666. {
  667. viafb_write_reg_mask(CRD2, VIACR, 0x40, BIT6);
  668. break;
  669. }
  670. case INTERFACE_LVDS0LVDS1:
  671. {
  672. viafb_write_reg_mask(CRD2, VIACR, 0xC0, BIT6 + BIT7);
  673. break;
  674. }
  675. }
  676. }
  677. static void integrated_lvds_enable(struct lvds_setting_information
  678. *plvds_setting_info,
  679. struct lvds_chip_information *plvds_chip_info)
  680. {
  681. DEBUG_MSG(KERN_INFO "integrated_lvds_enable, out_interface:%d\n",
  682. plvds_chip_info->output_interface);
  683. if (plvds_setting_info->lcd_mode == LCD_SPWG)
  684. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT0 + BIT1);
  685. else
  686. viafb_write_reg_mask(CRD2, VIACR, 0x03, BIT0 + BIT1);
  687. switch (plvds_chip_info->output_interface) {
  688. case INTERFACE_LVDS0LVDS1:
  689. case INTERFACE_LVDS0:
  690. /* Use first power sequence control: */
  691. /* Use hardware control power sequence. */
  692. viafb_write_reg_mask(CR91, VIACR, 0, BIT0);
  693. /* Turn on back light. */
  694. viafb_write_reg_mask(CR91, VIACR, 0, BIT6 + BIT7);
  695. /* Turn on hardware power sequence. */
  696. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  697. break;
  698. case INTERFACE_LVDS1:
  699. /* Use second power sequence control: */
  700. /* Use hardware control power sequence. */
  701. viafb_write_reg_mask(CRD3, VIACR, 0, BIT0);
  702. /* Turn on back light. */
  703. viafb_write_reg_mask(CRD3, VIACR, 0, BIT6 + BIT7);
  704. /* Turn on hardware power sequence. */
  705. viafb_write_reg_mask(CRD4, VIACR, 0x02, BIT1);
  706. break;
  707. }
  708. /* Turn DFP High/Low pad on. */
  709. viafb_write_reg_mask(SR2A, VIASR, 0x0F, BIT0 + BIT1 + BIT2 + BIT3);
  710. /* Power on LVDS channel. */
  711. switch (plvds_chip_info->output_interface) {
  712. case INTERFACE_LVDS0:
  713. {
  714. viafb_write_reg_mask(CRD2, VIACR, 0, BIT7);
  715. break;
  716. }
  717. case INTERFACE_LVDS1:
  718. {
  719. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6);
  720. break;
  721. }
  722. case INTERFACE_LVDS0LVDS1:
  723. {
  724. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6 + BIT7);
  725. break;
  726. }
  727. }
  728. }
  729. void viafb_lcd_disable(void)
  730. {
  731. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  732. lcd_powersequence_off();
  733. /* DI1 pad off */
  734. viafb_write_reg_mask(SR1E, VIASR, 0x00, 0x30);
  735. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  736. if (viafb_LCD2_ON
  737. && (INTEGRATED_LVDS ==
  738. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  739. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  740. &viaparinfo->chip_info->lvds_chip_info2);
  741. if (INTEGRATED_LVDS ==
  742. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  743. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  744. &viaparinfo->chip_info->lvds_chip_info);
  745. if (VT1636_LVDS == viaparinfo->chip_info->
  746. lvds_chip_info.lvds_chip_name)
  747. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  748. &viaparinfo->chip_info->lvds_chip_info);
  749. } else if (VT1636_LVDS ==
  750. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  751. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  752. &viaparinfo->chip_info->lvds_chip_info);
  753. } else {
  754. /* DFP-HL pad off */
  755. viafb_write_reg_mask(SR2A, VIASR, 0x00, 0x0F);
  756. /* Backlight off */
  757. viafb_write_reg_mask(SR3D, VIASR, 0x00, 0x20);
  758. /* 24 bit DI data paht off */
  759. viafb_write_reg_mask(CR91, VIACR, 0x80, 0x80);
  760. /* Simultaneout disabled */
  761. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  762. }
  763. /* Disable expansion bit */
  764. viafb_write_reg_mask(CR79, VIACR, 0x00, 0x01);
  765. /* CRT path set to IGA1 */
  766. viafb_write_reg_mask(SR16, VIASR, 0x00, 0x40);
  767. /* Simultaneout disabled */
  768. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  769. /* IGA2 path disabled */
  770. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x80);
  771. }
  772. void viafb_lcd_enable(void)
  773. {
  774. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  775. /* DI1 pad on */
  776. viafb_write_reg_mask(SR1E, VIASR, 0x30, 0x30);
  777. lcd_powersequence_on();
  778. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  779. if (viafb_LCD2_ON && (INTEGRATED_LVDS ==
  780. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  781. integrated_lvds_enable(viaparinfo->lvds_setting_info2, \
  782. &viaparinfo->chip_info->lvds_chip_info2);
  783. if (INTEGRATED_LVDS ==
  784. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  785. integrated_lvds_enable(viaparinfo->lvds_setting_info,
  786. &viaparinfo->chip_info->lvds_chip_info);
  787. if (VT1636_LVDS == viaparinfo->chip_info->
  788. lvds_chip_info.lvds_chip_name)
  789. viafb_enable_lvds_vt1636(viaparinfo->
  790. lvds_setting_info, &viaparinfo->chip_info->
  791. lvds_chip_info);
  792. } else if (VT1636_LVDS ==
  793. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  794. viafb_enable_lvds_vt1636(viaparinfo->lvds_setting_info,
  795. &viaparinfo->chip_info->lvds_chip_info);
  796. } else {
  797. /* DFP-HL pad on */
  798. viafb_write_reg_mask(SR2A, VIASR, 0x0F, 0x0F);
  799. /* Backlight on */
  800. viafb_write_reg_mask(SR3D, VIASR, 0x20, 0x20);
  801. /* 24 bit DI data paht on */
  802. viafb_write_reg_mask(CR91, VIACR, 0x00, 0x80);
  803. /* Set data source selection bit by iga path */
  804. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  805. /* DFP-H set to IGA1 */
  806. viafb_write_reg_mask(CR97, VIACR, 0x00, 0x10);
  807. /* DFP-L set to IGA1 */
  808. viafb_write_reg_mask(CR99, VIACR, 0x00, 0x10);
  809. } else {
  810. /* DFP-H set to IGA2 */
  811. viafb_write_reg_mask(CR97, VIACR, 0x10, 0x10);
  812. /* DFP-L set to IGA2 */
  813. viafb_write_reg_mask(CR99, VIACR, 0x10, 0x10);
  814. }
  815. /* LCD enabled */
  816. viafb_write_reg_mask(CR6A, VIACR, 0x48, 0x48);
  817. }
  818. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  819. /* CRT path set to IGA2 */
  820. viafb_write_reg_mask(SR16, VIASR, 0x40, 0x40);
  821. /* IGA2 path disabled */
  822. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x80);
  823. /* IGA2 path enabled */
  824. } else { /* IGA2 */
  825. viafb_write_reg_mask(CR6A, VIACR, 0x80, 0x80);
  826. }
  827. }
  828. static void lcd_powersequence_off(void)
  829. {
  830. int i, mask, data;
  831. /* Software control power sequence */
  832. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  833. for (i = 0; i < 3; i++) {
  834. mask = PowerSequenceOff[0][i];
  835. data = PowerSequenceOff[1][i] & mask;
  836. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  837. udelay(PowerSequenceOff[2][i]);
  838. }
  839. /* Disable LCD */
  840. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x08);
  841. }
  842. static void lcd_powersequence_on(void)
  843. {
  844. int i, mask, data;
  845. /* Software control power sequence */
  846. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  847. /* Enable LCD */
  848. viafb_write_reg_mask(CR6A, VIACR, 0x08, 0x08);
  849. for (i = 0; i < 3; i++) {
  850. mask = PowerSequenceOn[0][i];
  851. data = PowerSequenceOn[1][i] & mask;
  852. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  853. udelay(PowerSequenceOn[2][i]);
  854. }
  855. udelay(1);
  856. }
  857. static void fill_lcd_format(void)
  858. {
  859. u8 bdithering = 0, bdual = 0;
  860. if (viaparinfo->lvds_setting_info->device_lcd_dualedge)
  861. bdual = BIT4;
  862. if (viaparinfo->lvds_setting_info->LCDDithering)
  863. bdithering = BIT0;
  864. /* Dual & Dithering */
  865. viafb_write_reg_mask(CR88, VIACR, (bdithering | bdual), BIT4 + BIT0);
  866. }
  867. static void check_diport_of_integrated_lvds(
  868. struct lvds_chip_information *plvds_chip_info,
  869. struct lvds_setting_information
  870. *plvds_setting_info)
  871. {
  872. /* Determine LCD DI Port by hardware layout. */
  873. switch (viafb_display_hardware_layout) {
  874. case HW_LAYOUT_LCD_ONLY:
  875. {
  876. if (plvds_setting_info->device_lcd_dualedge) {
  877. plvds_chip_info->output_interface =
  878. INTERFACE_LVDS0LVDS1;
  879. } else {
  880. plvds_chip_info->output_interface =
  881. INTERFACE_LVDS0;
  882. }
  883. break;
  884. }
  885. case HW_LAYOUT_DVI_ONLY:
  886. {
  887. plvds_chip_info->output_interface = INTERFACE_NONE;
  888. break;
  889. }
  890. case HW_LAYOUT_LCD1_LCD2:
  891. case HW_LAYOUT_LCD_EXTERNAL_LCD2:
  892. {
  893. plvds_chip_info->output_interface =
  894. INTERFACE_LVDS0LVDS1;
  895. break;
  896. }
  897. case HW_LAYOUT_LCD_DVI:
  898. {
  899. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  900. break;
  901. }
  902. default:
  903. {
  904. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  905. break;
  906. }
  907. }
  908. DEBUG_MSG(KERN_INFO
  909. "Display Hardware Layout: 0x%x, LCD DI Port: 0x%x\n",
  910. viafb_display_hardware_layout,
  911. plvds_chip_info->output_interface);
  912. }
  913. void viafb_init_lvds_output_interface(struct lvds_chip_information
  914. *plvds_chip_info,
  915. struct lvds_setting_information
  916. *plvds_setting_info)
  917. {
  918. if (INTERFACE_NONE != plvds_chip_info->output_interface) {
  919. /*Do nothing, lcd port is specified by module parameter */
  920. return;
  921. }
  922. switch (plvds_chip_info->lvds_chip_name) {
  923. case VT1636_LVDS:
  924. switch (viaparinfo->chip_info->gfx_chip_name) {
  925. case UNICHROME_CX700:
  926. plvds_chip_info->output_interface = INTERFACE_DVP1;
  927. break;
  928. case UNICHROME_CN700:
  929. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  930. break;
  931. default:
  932. plvds_chip_info->output_interface = INTERFACE_DVP0;
  933. break;
  934. }
  935. break;
  936. case INTEGRATED_LVDS:
  937. check_diport_of_integrated_lvds(plvds_chip_info,
  938. plvds_setting_info);
  939. break;
  940. default:
  941. switch (viaparinfo->chip_info->gfx_chip_name) {
  942. case UNICHROME_K8M890:
  943. case UNICHROME_P4M900:
  944. case UNICHROME_P4M890:
  945. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  946. break;
  947. default:
  948. plvds_chip_info->output_interface = INTERFACE_DFP;
  949. break;
  950. }
  951. break;
  952. }
  953. }
  954. static struct display_timing lcd_centering_timging(struct display_timing
  955. mode_crt_reg,
  956. struct display_timing panel_crt_reg)
  957. {
  958. struct display_timing crt_reg;
  959. crt_reg.hor_total = panel_crt_reg.hor_total;
  960. crt_reg.hor_addr = mode_crt_reg.hor_addr;
  961. crt_reg.hor_blank_start =
  962. (panel_crt_reg.hor_addr - mode_crt_reg.hor_addr) / 2 +
  963. crt_reg.hor_addr;
  964. crt_reg.hor_blank_end = panel_crt_reg.hor_blank_end;
  965. crt_reg.hor_sync_start =
  966. (panel_crt_reg.hor_sync_start -
  967. panel_crt_reg.hor_blank_start) + crt_reg.hor_blank_start;
  968. crt_reg.hor_sync_end = panel_crt_reg.hor_sync_end;
  969. crt_reg.ver_total = panel_crt_reg.ver_total;
  970. crt_reg.ver_addr = mode_crt_reg.ver_addr;
  971. crt_reg.ver_blank_start =
  972. (panel_crt_reg.ver_addr - mode_crt_reg.ver_addr) / 2 +
  973. crt_reg.ver_addr;
  974. crt_reg.ver_blank_end = panel_crt_reg.ver_blank_end;
  975. crt_reg.ver_sync_start =
  976. (panel_crt_reg.ver_sync_start -
  977. panel_crt_reg.ver_blank_start) + crt_reg.ver_blank_start;
  978. crt_reg.ver_sync_end = panel_crt_reg.ver_sync_end;
  979. return crt_reg;
  980. }
  981. bool viafb_lcd_get_mobile_state(bool *mobile)
  982. {
  983. unsigned char *romptr, *tableptr;
  984. u8 core_base;
  985. unsigned char *biosptr;
  986. /* Rom address */
  987. u32 romaddr = 0x000C0000;
  988. u16 start_pattern = 0;
  989. biosptr = ioremap(romaddr, 0x10000);
  990. memcpy(&start_pattern, biosptr, 2);
  991. /* Compare pattern */
  992. if (start_pattern == 0xAA55) {
  993. /* Get the start of Table */
  994. /* 0x1B means BIOS offset position */
  995. romptr = biosptr + 0x1B;
  996. tableptr = biosptr + *((u16 *) romptr);
  997. /* Get the start of biosver structure */
  998. /* 18 means BIOS version position. */
  999. romptr = tableptr + 18;
  1000. romptr = biosptr + *((u16 *) romptr);
  1001. /* The offset should be 44, but the
  1002. actual image is less three char. */
  1003. /* pRom += 44; */
  1004. romptr += 41;
  1005. core_base = *romptr++;
  1006. if (core_base & 0x8)
  1007. *mobile = false;
  1008. else
  1009. *mobile = true;
  1010. /* release memory */
  1011. iounmap(biosptr);
  1012. return true;
  1013. } else {
  1014. iounmap(biosptr);
  1015. return false;
  1016. }
  1017. }