hw.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #ifndef __HW_H__
  19. #define __HW_H__
  20. #include "viamode.h"
  21. #include "global.h"
  22. #include "via_modesetting.h"
  23. #define viafb_read_reg(p, i) via_read_reg(p, i)
  24. #define viafb_write_reg(i, p, d) via_write_reg(p, i, d)
  25. #define viafb_write_reg_mask(i, p, d, m) via_write_reg_mask(p, i, d, m)
  26. /***************************************************
  27. * Definition IGA1 Design Method of CRTC Registers *
  28. ****************************************************/
  29. #define IGA1_HOR_TOTAL_FORMULA(x) (((x)/8)-5)
  30. #define IGA1_HOR_ADDR_FORMULA(x) (((x)/8)-1)
  31. #define IGA1_HOR_BLANK_START_FORMULA(x) (((x)/8)-1)
  32. #define IGA1_HOR_BLANK_END_FORMULA(x, y) (((x+y)/8)-1)
  33. #define IGA1_HOR_SYNC_START_FORMULA(x) ((x)/8)
  34. #define IGA1_HOR_SYNC_END_FORMULA(x, y) ((x+y)/8)
  35. #define IGA1_VER_TOTAL_FORMULA(x) ((x)-2)
  36. #define IGA1_VER_ADDR_FORMULA(x) ((x)-1)
  37. #define IGA1_VER_BLANK_START_FORMULA(x) ((x)-1)
  38. #define IGA1_VER_BLANK_END_FORMULA(x, y) ((x+y)-1)
  39. #define IGA1_VER_SYNC_START_FORMULA(x) ((x)-1)
  40. #define IGA1_VER_SYNC_END_FORMULA(x, y) ((x+y)-1)
  41. /***************************************************
  42. ** Definition IGA2 Design Method of CRTC Registers *
  43. ****************************************************/
  44. #define IGA2_HOR_TOTAL_FORMULA(x) ((x)-1)
  45. #define IGA2_HOR_ADDR_FORMULA(x) ((x)-1)
  46. #define IGA2_HOR_BLANK_START_FORMULA(x) ((x)-1)
  47. #define IGA2_HOR_BLANK_END_FORMULA(x, y) ((x+y)-1)
  48. #define IGA2_HOR_SYNC_START_FORMULA(x) ((x)-1)
  49. #define IGA2_HOR_SYNC_END_FORMULA(x, y) ((x+y)-1)
  50. #define IGA2_VER_TOTAL_FORMULA(x) ((x)-1)
  51. #define IGA2_VER_ADDR_FORMULA(x) ((x)-1)
  52. #define IGA2_VER_BLANK_START_FORMULA(x) ((x)-1)
  53. #define IGA2_VER_BLANK_END_FORMULA(x, y) ((x+y)-1)
  54. #define IGA2_VER_SYNC_START_FORMULA(x) ((x)-1)
  55. #define IGA2_VER_SYNC_END_FORMULA(x, y) ((x+y)-1)
  56. /**********************************************************/
  57. /* Definition IGA2 Design Method of CRTC Shadow Registers */
  58. /**********************************************************/
  59. #define IGA2_HOR_TOTAL_SHADOW_FORMULA(x) ((x/8)-5)
  60. #define IGA2_HOR_BLANK_END_SHADOW_FORMULA(x, y) (((x+y)/8)-1)
  61. #define IGA2_VER_TOTAL_SHADOW_FORMULA(x) ((x)-2)
  62. #define IGA2_VER_ADDR_SHADOW_FORMULA(x) ((x)-1)
  63. #define IGA2_VER_BLANK_START_SHADOW_FORMULA(x) ((x)-1)
  64. #define IGA2_VER_BLANK_END_SHADOW_FORMULA(x, y) ((x+y)-1)
  65. #define IGA2_VER_SYNC_START_SHADOW_FORMULA(x) (x)
  66. #define IGA2_VER_SYNC_END_SHADOW_FORMULA(x, y) (x+y)
  67. /* Define Register Number for IGA1 CRTC Timing */
  68. /* location: {CR00,0,7},{CR36,3,3} */
  69. #define IGA1_HOR_TOTAL_REG_NUM 2
  70. /* location: {CR01,0,7} */
  71. #define IGA1_HOR_ADDR_REG_NUM 1
  72. /* location: {CR02,0,7} */
  73. #define IGA1_HOR_BLANK_START_REG_NUM 1
  74. /* location: {CR03,0,4},{CR05,7,7},{CR33,5,5} */
  75. #define IGA1_HOR_BLANK_END_REG_NUM 3
  76. /* location: {CR04,0,7},{CR33,4,4} */
  77. #define IGA1_HOR_SYNC_START_REG_NUM 2
  78. /* location: {CR05,0,4} */
  79. #define IGA1_HOR_SYNC_END_REG_NUM 1
  80. /* location: {CR06,0,7},{CR07,0,0},{CR07,5,5},{CR35,0,0} */
  81. #define IGA1_VER_TOTAL_REG_NUM 4
  82. /* location: {CR12,0,7},{CR07,1,1},{CR07,6,6},{CR35,2,2} */
  83. #define IGA1_VER_ADDR_REG_NUM 4
  84. /* location: {CR15,0,7},{CR07,3,3},{CR09,5,5},{CR35,3,3} */
  85. #define IGA1_VER_BLANK_START_REG_NUM 4
  86. /* location: {CR16,0,7} */
  87. #define IGA1_VER_BLANK_END_REG_NUM 1
  88. /* location: {CR10,0,7},{CR07,2,2},{CR07,7,7},{CR35,1,1} */
  89. #define IGA1_VER_SYNC_START_REG_NUM 4
  90. /* location: {CR11,0,3} */
  91. #define IGA1_VER_SYNC_END_REG_NUM 1
  92. /* Define Register Number for IGA2 Shadow CRTC Timing */
  93. /* location: {CR6D,0,7},{CR71,3,3} */
  94. #define IGA2_SHADOW_HOR_TOTAL_REG_NUM 2
  95. /* location: {CR6E,0,7} */
  96. #define IGA2_SHADOW_HOR_BLANK_END_REG_NUM 1
  97. /* location: {CR6F,0,7},{CR71,0,2} */
  98. #define IGA2_SHADOW_VER_TOTAL_REG_NUM 2
  99. /* location: {CR70,0,7},{CR71,4,6} */
  100. #define IGA2_SHADOW_VER_ADDR_REG_NUM 2
  101. /* location: {CR72,0,7},{CR74,4,6} */
  102. #define IGA2_SHADOW_VER_BLANK_START_REG_NUM 2
  103. /* location: {CR73,0,7},{CR74,0,2} */
  104. #define IGA2_SHADOW_VER_BLANK_END_REG_NUM 2
  105. /* location: {CR75,0,7},{CR76,4,6} */
  106. #define IGA2_SHADOW_VER_SYNC_START_REG_NUM 2
  107. /* location: {CR76,0,3} */
  108. #define IGA2_SHADOW_VER_SYNC_END_REG_NUM 1
  109. /* Define Register Number for IGA2 CRTC Timing */
  110. /* location: {CR50,0,7},{CR55,0,3} */
  111. #define IGA2_HOR_TOTAL_REG_NUM 2
  112. /* location: {CR51,0,7},{CR55,4,6} */
  113. #define IGA2_HOR_ADDR_REG_NUM 2
  114. /* location: {CR52,0,7},{CR54,0,2} */
  115. #define IGA2_HOR_BLANK_START_REG_NUM 2
  116. /* location: CLE266: {CR53,0,7},{CR54,3,5} => CLE266's CR5D[6]
  117. is reserved, so it may have problem to set 1600x1200 on IGA2. */
  118. /* Others: {CR53,0,7},{CR54,3,5},{CR5D,6,6} */
  119. #define IGA2_HOR_BLANK_END_REG_NUM 3
  120. /* location: {CR56,0,7},{CR54,6,7},{CR5C,7,7} */
  121. /* VT3314 and Later: {CR56,0,7},{CR54,6,7},{CR5C,7,7}, {CR5D,7,7} */
  122. #define IGA2_HOR_SYNC_START_REG_NUM 4
  123. /* location: {CR57,0,7},{CR5C,6,6} */
  124. #define IGA2_HOR_SYNC_END_REG_NUM 2
  125. /* location: {CR58,0,7},{CR5D,0,2} */
  126. #define IGA2_VER_TOTAL_REG_NUM 2
  127. /* location: {CR59,0,7},{CR5D,3,5} */
  128. #define IGA2_VER_ADDR_REG_NUM 2
  129. /* location: {CR5A,0,7},{CR5C,0,2} */
  130. #define IGA2_VER_BLANK_START_REG_NUM 2
  131. /* location: {CR5E,0,7},{CR5C,3,5} */
  132. #define IGA2_VER_BLANK_END_REG_NUM 2
  133. /* location: {CR5E,0,7},{CR5F,5,7} */
  134. #define IGA2_VER_SYNC_START_REG_NUM 2
  135. /* location: {CR5F,0,4} */
  136. #define IGA2_VER_SYNC_END_REG_NUM 1
  137. /* Define Fetch Count Register*/
  138. /* location: {SR1C,0,7},{SR1D,0,1} */
  139. #define IGA1_FETCH_COUNT_REG_NUM 2
  140. /* 16 bytes alignment. */
  141. #define IGA1_FETCH_COUNT_ALIGN_BYTE 16
  142. /* x: H resolution, y: color depth */
  143. #define IGA1_FETCH_COUNT_PATCH_VALUE 4
  144. #define IGA1_FETCH_COUNT_FORMULA(x, y) \
  145. (((x*y)/IGA1_FETCH_COUNT_ALIGN_BYTE) + IGA1_FETCH_COUNT_PATCH_VALUE)
  146. /* location: {CR65,0,7},{CR67,2,3} */
  147. #define IGA2_FETCH_COUNT_REG_NUM 2
  148. #define IGA2_FETCH_COUNT_ALIGN_BYTE 16
  149. #define IGA2_FETCH_COUNT_PATCH_VALUE 0
  150. #define IGA2_FETCH_COUNT_FORMULA(x, y) \
  151. (((x*y)/IGA2_FETCH_COUNT_ALIGN_BYTE) + IGA2_FETCH_COUNT_PATCH_VALUE)
  152. /* Staring Address*/
  153. /* location: {CR0C,0,7},{CR0D,0,7},{CR34,0,7},{CR48,0,1} */
  154. #define IGA1_STARTING_ADDR_REG_NUM 4
  155. /* location: {CR62,1,7},{CR63,0,7},{CR64,0,7} */
  156. #define IGA2_STARTING_ADDR_REG_NUM 3
  157. /* Define Display OFFSET*/
  158. /* These value are by HW suggested value*/
  159. /* location: {SR17,0,7} */
  160. #define K800_IGA1_FIFO_MAX_DEPTH 384
  161. /* location: {SR16,0,5},{SR16,7,7} */
  162. #define K800_IGA1_FIFO_THRESHOLD 328
  163. /* location: {SR18,0,5},{SR18,7,7} */
  164. #define K800_IGA1_FIFO_HIGH_THRESHOLD 296
  165. /* location: {SR22,0,4}. (128/4) =64, K800 must be set zero, */
  166. /* because HW only 5 bits */
  167. #define K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0
  168. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  169. #define K800_IGA2_FIFO_MAX_DEPTH 384
  170. /* location: {CR68,0,3},{CR95,4,6} */
  171. #define K800_IGA2_FIFO_THRESHOLD 328
  172. /* location: {CR92,0,3},{CR95,0,2} */
  173. #define K800_IGA2_FIFO_HIGH_THRESHOLD 296
  174. /* location: {CR94,0,6} */
  175. #define K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  176. /* location: {SR17,0,7} */
  177. #define P880_IGA1_FIFO_MAX_DEPTH 192
  178. /* location: {SR16,0,5},{SR16,7,7} */
  179. #define P880_IGA1_FIFO_THRESHOLD 128
  180. /* location: {SR18,0,5},{SR18,7,7} */
  181. #define P880_IGA1_FIFO_HIGH_THRESHOLD 64
  182. /* location: {SR22,0,4}. (128/4) =64, K800 must be set zero, */
  183. /* because HW only 5 bits */
  184. #define P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0
  185. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  186. #define P880_IGA2_FIFO_MAX_DEPTH 96
  187. /* location: {CR68,0,3},{CR95,4,6} */
  188. #define P880_IGA2_FIFO_THRESHOLD 64
  189. /* location: {CR92,0,3},{CR95,0,2} */
  190. #define P880_IGA2_FIFO_HIGH_THRESHOLD 32
  191. /* location: {CR94,0,6} */
  192. #define P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  193. /* VT3314 chipset*/
  194. /* location: {SR17,0,7} */
  195. #define CN700_IGA1_FIFO_MAX_DEPTH 96
  196. /* location: {SR16,0,5},{SR16,7,7} */
  197. #define CN700_IGA1_FIFO_THRESHOLD 80
  198. /* location: {SR18,0,5},{SR18,7,7} */
  199. #define CN700_IGA1_FIFO_HIGH_THRESHOLD 64
  200. /* location: {SR22,0,4}. (128/4) =64, P800 must be set zero,
  201. because HW only 5 bits */
  202. #define CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 0
  203. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  204. #define CN700_IGA2_FIFO_MAX_DEPTH 96
  205. /* location: {CR68,0,3},{CR95,4,6} */
  206. #define CN700_IGA2_FIFO_THRESHOLD 80
  207. /* location: {CR92,0,3},{CR95,0,2} */
  208. #define CN700_IGA2_FIFO_HIGH_THRESHOLD 32
  209. /* location: {CR94,0,6} */
  210. #define CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  211. /* For VT3324, these values are suggested by HW */
  212. /* location: {SR17,0,7} */
  213. #define CX700_IGA1_FIFO_MAX_DEPTH 192
  214. /* location: {SR16,0,5},{SR16,7,7} */
  215. #define CX700_IGA1_FIFO_THRESHOLD 128
  216. /* location: {SR18,0,5},{SR18,7,7} */
  217. #define CX700_IGA1_FIFO_HIGH_THRESHOLD 128
  218. /* location: {SR22,0,4} */
  219. #define CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 124
  220. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  221. #define CX700_IGA2_FIFO_MAX_DEPTH 96
  222. /* location: {CR68,0,3},{CR95,4,6} */
  223. #define CX700_IGA2_FIFO_THRESHOLD 64
  224. /* location: {CR92,0,3},{CR95,0,2} */
  225. #define CX700_IGA2_FIFO_HIGH_THRESHOLD 32
  226. /* location: {CR94,0,6} */
  227. #define CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  228. /* VT3336 chipset*/
  229. /* location: {SR17,0,7} */
  230. #define K8M890_IGA1_FIFO_MAX_DEPTH 360
  231. /* location: {SR16,0,5},{SR16,7,7} */
  232. #define K8M890_IGA1_FIFO_THRESHOLD 328
  233. /* location: {SR18,0,5},{SR18,7,7} */
  234. #define K8M890_IGA1_FIFO_HIGH_THRESHOLD 296
  235. /* location: {SR22,0,4}. */
  236. #define K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 124
  237. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  238. #define K8M890_IGA2_FIFO_MAX_DEPTH 360
  239. /* location: {CR68,0,3},{CR95,4,6} */
  240. #define K8M890_IGA2_FIFO_THRESHOLD 328
  241. /* location: {CR92,0,3},{CR95,0,2} */
  242. #define K8M890_IGA2_FIFO_HIGH_THRESHOLD 296
  243. /* location: {CR94,0,6} */
  244. #define K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 124
  245. /* VT3327 chipset*/
  246. /* location: {SR17,0,7} */
  247. #define P4M890_IGA1_FIFO_MAX_DEPTH 96
  248. /* location: {SR16,0,5},{SR16,7,7} */
  249. #define P4M890_IGA1_FIFO_THRESHOLD 76
  250. /* location: {SR18,0,5},{SR18,7,7} */
  251. #define P4M890_IGA1_FIFO_HIGH_THRESHOLD 64
  252. /* location: {SR22,0,4}. (32/4) =8 */
  253. #define P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 32
  254. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  255. #define P4M890_IGA2_FIFO_MAX_DEPTH 96
  256. /* location: {CR68,0,3},{CR95,4,6} */
  257. #define P4M890_IGA2_FIFO_THRESHOLD 76
  258. /* location: {CR92,0,3},{CR95,0,2} */
  259. #define P4M890_IGA2_FIFO_HIGH_THRESHOLD 64
  260. /* location: {CR94,0,6} */
  261. #define P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 32
  262. /* VT3364 chipset*/
  263. /* location: {SR17,0,7} */
  264. #define P4M900_IGA1_FIFO_MAX_DEPTH 96
  265. /* location: {SR16,0,5},{SR16,7,7} */
  266. #define P4M900_IGA1_FIFO_THRESHOLD 76
  267. /* location: {SR18,0,5},{SR18,7,7} */
  268. #define P4M900_IGA1_FIFO_HIGH_THRESHOLD 76
  269. /* location: {SR22,0,4}. */
  270. #define P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 32
  271. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  272. #define P4M900_IGA2_FIFO_MAX_DEPTH 96
  273. /* location: {CR68,0,3},{CR95,4,6} */
  274. #define P4M900_IGA2_FIFO_THRESHOLD 76
  275. /* location: {CR92,0,3},{CR95,0,2} */
  276. #define P4M900_IGA2_FIFO_HIGH_THRESHOLD 76
  277. /* location: {CR94,0,6} */
  278. #define P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 32
  279. /* For VT3353, these values are suggested by HW */
  280. /* location: {SR17,0,7} */
  281. #define VX800_IGA1_FIFO_MAX_DEPTH 192
  282. /* location: {SR16,0,5},{SR16,7,7} */
  283. #define VX800_IGA1_FIFO_THRESHOLD 152
  284. /* location: {SR18,0,5},{SR18,7,7} */
  285. #define VX800_IGA1_FIFO_HIGH_THRESHOLD 152
  286. /* location: {SR22,0,4} */
  287. #define VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 64
  288. /* location: {CR68,4,7},{CR94,7,7},{CR95,7,7} */
  289. #define VX800_IGA2_FIFO_MAX_DEPTH 96
  290. /* location: {CR68,0,3},{CR95,4,6} */
  291. #define VX800_IGA2_FIFO_THRESHOLD 64
  292. /* location: {CR92,0,3},{CR95,0,2} */
  293. #define VX800_IGA2_FIFO_HIGH_THRESHOLD 32
  294. /* location: {CR94,0,6} */
  295. #define VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 128
  296. /* For VT3409 */
  297. #define VX855_IGA1_FIFO_MAX_DEPTH 400
  298. #define VX855_IGA1_FIFO_THRESHOLD 320
  299. #define VX855_IGA1_FIFO_HIGH_THRESHOLD 320
  300. #define VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM 160
  301. #define VX855_IGA2_FIFO_MAX_DEPTH 200
  302. #define VX855_IGA2_FIFO_THRESHOLD 160
  303. #define VX855_IGA2_FIFO_HIGH_THRESHOLD 160
  304. #define VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM 320
  305. #define IGA1_FIFO_DEPTH_SELECT_REG_NUM 1
  306. #define IGA1_FIFO_THRESHOLD_REG_NUM 2
  307. #define IGA1_FIFO_HIGH_THRESHOLD_REG_NUM 2
  308. #define IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM 1
  309. #define IGA2_FIFO_DEPTH_SELECT_REG_NUM 3
  310. #define IGA2_FIFO_THRESHOLD_REG_NUM 2
  311. #define IGA2_FIFO_HIGH_THRESHOLD_REG_NUM 2
  312. #define IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM 1
  313. #define IGA1_FIFO_DEPTH_SELECT_FORMULA(x) ((x/2)-1)
  314. #define IGA1_FIFO_THRESHOLD_FORMULA(x) (x/4)
  315. #define IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA(x) (x/4)
  316. #define IGA1_FIFO_HIGH_THRESHOLD_FORMULA(x) (x/4)
  317. #define IGA2_FIFO_DEPTH_SELECT_FORMULA(x) (((x/2)/4)-1)
  318. #define IGA2_FIFO_THRESHOLD_FORMULA(x) (x/4)
  319. #define IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA(x) (x/4)
  320. #define IGA2_FIFO_HIGH_THRESHOLD_FORMULA(x) (x/4)
  321. /************************************************************************/
  322. /* LCD Timing */
  323. /************************************************************************/
  324. /* 500 ms = 500000 us */
  325. #define LCD_POWER_SEQ_TD0 500000
  326. /* 50 ms = 50000 us */
  327. #define LCD_POWER_SEQ_TD1 50000
  328. /* 0 us */
  329. #define LCD_POWER_SEQ_TD2 0
  330. /* 210 ms = 210000 us */
  331. #define LCD_POWER_SEQ_TD3 210000
  332. /* 2^10 * (1/14.31818M) = 71.475 us (K400.revA) */
  333. #define CLE266_POWER_SEQ_UNIT 71
  334. /* 2^11 * (1/14.31818M) = 142.95 us (K400.revB) */
  335. #define K800_POWER_SEQ_UNIT 142
  336. /* 2^13 * (1/14.31818M) = 572.1 us */
  337. #define P880_POWER_SEQ_UNIT 572
  338. #define CLE266_POWER_SEQ_FORMULA(x) ((x)/CLE266_POWER_SEQ_UNIT)
  339. #define K800_POWER_SEQ_FORMULA(x) ((x)/K800_POWER_SEQ_UNIT)
  340. #define P880_POWER_SEQ_FORMULA(x) ((x)/P880_POWER_SEQ_UNIT)
  341. /* location: {CR8B,0,7},{CR8F,0,3} */
  342. #define LCD_POWER_SEQ_TD0_REG_NUM 2
  343. /* location: {CR8C,0,7},{CR8F,4,7} */
  344. #define LCD_POWER_SEQ_TD1_REG_NUM 2
  345. /* location: {CR8D,0,7},{CR90,0,3} */
  346. #define LCD_POWER_SEQ_TD2_REG_NUM 2
  347. /* location: {CR8E,0,7},{CR90,4,7} */
  348. #define LCD_POWER_SEQ_TD3_REG_NUM 2
  349. /* LCD Scaling factor*/
  350. /* x: indicate setting horizontal size*/
  351. /* y: indicate panel horizontal size*/
  352. /* Horizontal scaling factor 10 bits (2^10) */
  353. #define CLE266_LCD_HOR_SCF_FORMULA(x, y) (((x-1)*1024)/(y-1))
  354. /* Vertical scaling factor 10 bits (2^10) */
  355. #define CLE266_LCD_VER_SCF_FORMULA(x, y) (((x-1)*1024)/(y-1))
  356. /* Horizontal scaling factor 10 bits (2^12) */
  357. #define K800_LCD_HOR_SCF_FORMULA(x, y) (((x-1)*4096)/(y-1))
  358. /* Vertical scaling factor 10 bits (2^11) */
  359. #define K800_LCD_VER_SCF_FORMULA(x, y) (((x-1)*2048)/(y-1))
  360. /* location: {CR9F,0,1},{CR77,0,7},{CR79,4,5} */
  361. #define LCD_HOR_SCALING_FACTOR_REG_NUM 3
  362. /* location: {CR79,3,3},{CR78,0,7},{CR79,6,7} */
  363. #define LCD_VER_SCALING_FACTOR_REG_NUM 3
  364. /* location: {CR77,0,7},{CR79,4,5} */
  365. #define LCD_HOR_SCALING_FACTOR_REG_NUM_CLE 2
  366. /* location: {CR78,0,7},{CR79,6,7} */
  367. #define LCD_VER_SCALING_FACTOR_REG_NUM_CLE 2
  368. /************************************************
  369. ***** Define IGA1 Display Timing *****
  370. ************************************************/
  371. struct io_register {
  372. u8 io_addr;
  373. u8 start_bit;
  374. u8 end_bit;
  375. };
  376. /* IGA1 Horizontal Total */
  377. struct iga1_hor_total {
  378. int reg_num;
  379. struct io_register reg[IGA1_HOR_TOTAL_REG_NUM];
  380. };
  381. /* IGA1 Horizontal Addressable Video */
  382. struct iga1_hor_addr {
  383. int reg_num;
  384. struct io_register reg[IGA1_HOR_ADDR_REG_NUM];
  385. };
  386. /* IGA1 Horizontal Blank Start */
  387. struct iga1_hor_blank_start {
  388. int reg_num;
  389. struct io_register reg[IGA1_HOR_BLANK_START_REG_NUM];
  390. };
  391. /* IGA1 Horizontal Blank End */
  392. struct iga1_hor_blank_end {
  393. int reg_num;
  394. struct io_register reg[IGA1_HOR_BLANK_END_REG_NUM];
  395. };
  396. /* IGA1 Horizontal Sync Start */
  397. struct iga1_hor_sync_start {
  398. int reg_num;
  399. struct io_register reg[IGA1_HOR_SYNC_START_REG_NUM];
  400. };
  401. /* IGA1 Horizontal Sync End */
  402. struct iga1_hor_sync_end {
  403. int reg_num;
  404. struct io_register reg[IGA1_HOR_SYNC_END_REG_NUM];
  405. };
  406. /* IGA1 Vertical Total */
  407. struct iga1_ver_total {
  408. int reg_num;
  409. struct io_register reg[IGA1_VER_TOTAL_REG_NUM];
  410. };
  411. /* IGA1 Vertical Addressable Video */
  412. struct iga1_ver_addr {
  413. int reg_num;
  414. struct io_register reg[IGA1_VER_ADDR_REG_NUM];
  415. };
  416. /* IGA1 Vertical Blank Start */
  417. struct iga1_ver_blank_start {
  418. int reg_num;
  419. struct io_register reg[IGA1_VER_BLANK_START_REG_NUM];
  420. };
  421. /* IGA1 Vertical Blank End */
  422. struct iga1_ver_blank_end {
  423. int reg_num;
  424. struct io_register reg[IGA1_VER_BLANK_END_REG_NUM];
  425. };
  426. /* IGA1 Vertical Sync Start */
  427. struct iga1_ver_sync_start {
  428. int reg_num;
  429. struct io_register reg[IGA1_VER_SYNC_START_REG_NUM];
  430. };
  431. /* IGA1 Vertical Sync End */
  432. struct iga1_ver_sync_end {
  433. int reg_num;
  434. struct io_register reg[IGA1_VER_SYNC_END_REG_NUM];
  435. };
  436. /*****************************************************
  437. ** Define IGA2 Shadow Display Timing ****
  438. *****************************************************/
  439. /* IGA2 Shadow Horizontal Total */
  440. struct iga2_shadow_hor_total {
  441. int reg_num;
  442. struct io_register reg[IGA2_SHADOW_HOR_TOTAL_REG_NUM];
  443. };
  444. /* IGA2 Shadow Horizontal Blank End */
  445. struct iga2_shadow_hor_blank_end {
  446. int reg_num;
  447. struct io_register reg[IGA2_SHADOW_HOR_BLANK_END_REG_NUM];
  448. };
  449. /* IGA2 Shadow Vertical Total */
  450. struct iga2_shadow_ver_total {
  451. int reg_num;
  452. struct io_register reg[IGA2_SHADOW_VER_TOTAL_REG_NUM];
  453. };
  454. /* IGA2 Shadow Vertical Addressable Video */
  455. struct iga2_shadow_ver_addr {
  456. int reg_num;
  457. struct io_register reg[IGA2_SHADOW_VER_ADDR_REG_NUM];
  458. };
  459. /* IGA2 Shadow Vertical Blank Start */
  460. struct iga2_shadow_ver_blank_start {
  461. int reg_num;
  462. struct io_register reg[IGA2_SHADOW_VER_BLANK_START_REG_NUM];
  463. };
  464. /* IGA2 Shadow Vertical Blank End */
  465. struct iga2_shadow_ver_blank_end {
  466. int reg_num;
  467. struct io_register reg[IGA2_SHADOW_VER_BLANK_END_REG_NUM];
  468. };
  469. /* IGA2 Shadow Vertical Sync Start */
  470. struct iga2_shadow_ver_sync_start {
  471. int reg_num;
  472. struct io_register reg[IGA2_SHADOW_VER_SYNC_START_REG_NUM];
  473. };
  474. /* IGA2 Shadow Vertical Sync End */
  475. struct iga2_shadow_ver_sync_end {
  476. int reg_num;
  477. struct io_register reg[IGA2_SHADOW_VER_SYNC_END_REG_NUM];
  478. };
  479. /*****************************************************
  480. ** Define IGA2 Display Timing ****
  481. ******************************************************/
  482. /* IGA2 Horizontal Total */
  483. struct iga2_hor_total {
  484. int reg_num;
  485. struct io_register reg[IGA2_HOR_TOTAL_REG_NUM];
  486. };
  487. /* IGA2 Horizontal Addressable Video */
  488. struct iga2_hor_addr {
  489. int reg_num;
  490. struct io_register reg[IGA2_HOR_ADDR_REG_NUM];
  491. };
  492. /* IGA2 Horizontal Blank Start */
  493. struct iga2_hor_blank_start {
  494. int reg_num;
  495. struct io_register reg[IGA2_HOR_BLANK_START_REG_NUM];
  496. };
  497. /* IGA2 Horizontal Blank End */
  498. struct iga2_hor_blank_end {
  499. int reg_num;
  500. struct io_register reg[IGA2_HOR_BLANK_END_REG_NUM];
  501. };
  502. /* IGA2 Horizontal Sync Start */
  503. struct iga2_hor_sync_start {
  504. int reg_num;
  505. struct io_register reg[IGA2_HOR_SYNC_START_REG_NUM];
  506. };
  507. /* IGA2 Horizontal Sync End */
  508. struct iga2_hor_sync_end {
  509. int reg_num;
  510. struct io_register reg[IGA2_HOR_SYNC_END_REG_NUM];
  511. };
  512. /* IGA2 Vertical Total */
  513. struct iga2_ver_total {
  514. int reg_num;
  515. struct io_register reg[IGA2_VER_TOTAL_REG_NUM];
  516. };
  517. /* IGA2 Vertical Addressable Video */
  518. struct iga2_ver_addr {
  519. int reg_num;
  520. struct io_register reg[IGA2_VER_ADDR_REG_NUM];
  521. };
  522. /* IGA2 Vertical Blank Start */
  523. struct iga2_ver_blank_start {
  524. int reg_num;
  525. struct io_register reg[IGA2_VER_BLANK_START_REG_NUM];
  526. };
  527. /* IGA2 Vertical Blank End */
  528. struct iga2_ver_blank_end {
  529. int reg_num;
  530. struct io_register reg[IGA2_VER_BLANK_END_REG_NUM];
  531. };
  532. /* IGA2 Vertical Sync Start */
  533. struct iga2_ver_sync_start {
  534. int reg_num;
  535. struct io_register reg[IGA2_VER_SYNC_START_REG_NUM];
  536. };
  537. /* IGA2 Vertical Sync End */
  538. struct iga2_ver_sync_end {
  539. int reg_num;
  540. struct io_register reg[IGA2_VER_SYNC_END_REG_NUM];
  541. };
  542. /* IGA1 Fetch Count Register */
  543. struct iga1_fetch_count {
  544. int reg_num;
  545. struct io_register reg[IGA1_FETCH_COUNT_REG_NUM];
  546. };
  547. /* IGA2 Fetch Count Register */
  548. struct iga2_fetch_count {
  549. int reg_num;
  550. struct io_register reg[IGA2_FETCH_COUNT_REG_NUM];
  551. };
  552. struct fetch_count {
  553. struct iga1_fetch_count iga1_fetch_count_reg;
  554. struct iga2_fetch_count iga2_fetch_count_reg;
  555. };
  556. /* Starting Address Register */
  557. struct iga1_starting_addr {
  558. int reg_num;
  559. struct io_register reg[IGA1_STARTING_ADDR_REG_NUM];
  560. };
  561. struct iga2_starting_addr {
  562. int reg_num;
  563. struct io_register reg[IGA2_STARTING_ADDR_REG_NUM];
  564. };
  565. struct starting_addr {
  566. struct iga1_starting_addr iga1_starting_addr_reg;
  567. struct iga2_starting_addr iga2_starting_addr_reg;
  568. };
  569. /* LCD Power Sequence Timer */
  570. struct lcd_pwd_seq_td0 {
  571. int reg_num;
  572. struct io_register reg[LCD_POWER_SEQ_TD0_REG_NUM];
  573. };
  574. struct lcd_pwd_seq_td1 {
  575. int reg_num;
  576. struct io_register reg[LCD_POWER_SEQ_TD1_REG_NUM];
  577. };
  578. struct lcd_pwd_seq_td2 {
  579. int reg_num;
  580. struct io_register reg[LCD_POWER_SEQ_TD2_REG_NUM];
  581. };
  582. struct lcd_pwd_seq_td3 {
  583. int reg_num;
  584. struct io_register reg[LCD_POWER_SEQ_TD3_REG_NUM];
  585. };
  586. struct _lcd_pwd_seq_timer {
  587. struct lcd_pwd_seq_td0 td0;
  588. struct lcd_pwd_seq_td1 td1;
  589. struct lcd_pwd_seq_td2 td2;
  590. struct lcd_pwd_seq_td3 td3;
  591. };
  592. /* LCD Scaling Factor */
  593. struct _lcd_hor_scaling_factor {
  594. int reg_num;
  595. struct io_register reg[LCD_HOR_SCALING_FACTOR_REG_NUM];
  596. };
  597. struct _lcd_ver_scaling_factor {
  598. int reg_num;
  599. struct io_register reg[LCD_VER_SCALING_FACTOR_REG_NUM];
  600. };
  601. struct _lcd_scaling_factor {
  602. struct _lcd_hor_scaling_factor lcd_hor_scaling_factor;
  603. struct _lcd_ver_scaling_factor lcd_ver_scaling_factor;
  604. };
  605. struct pll_config {
  606. u16 multiplier;
  607. u8 divisor;
  608. u8 rshift;
  609. };
  610. struct pll_map {
  611. u32 clk;
  612. struct pll_config cle266_pll;
  613. struct pll_config k800_pll;
  614. struct pll_config cx700_pll;
  615. struct pll_config vx855_pll;
  616. };
  617. struct rgbLUT {
  618. u8 red;
  619. u8 green;
  620. u8 blue;
  621. };
  622. struct lcd_pwd_seq_timer {
  623. u16 td0;
  624. u16 td1;
  625. u16 td2;
  626. u16 td3;
  627. };
  628. /* Display FIFO Relation Registers*/
  629. struct iga1_fifo_depth_select {
  630. int reg_num;
  631. struct io_register reg[IGA1_FIFO_DEPTH_SELECT_REG_NUM];
  632. };
  633. struct iga1_fifo_threshold_select {
  634. int reg_num;
  635. struct io_register reg[IGA1_FIFO_THRESHOLD_REG_NUM];
  636. };
  637. struct iga1_fifo_high_threshold_select {
  638. int reg_num;
  639. struct io_register reg[IGA1_FIFO_HIGH_THRESHOLD_REG_NUM];
  640. };
  641. struct iga1_display_queue_expire_num {
  642. int reg_num;
  643. struct io_register reg[IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM];
  644. };
  645. struct iga2_fifo_depth_select {
  646. int reg_num;
  647. struct io_register reg[IGA2_FIFO_DEPTH_SELECT_REG_NUM];
  648. };
  649. struct iga2_fifo_threshold_select {
  650. int reg_num;
  651. struct io_register reg[IGA2_FIFO_THRESHOLD_REG_NUM];
  652. };
  653. struct iga2_fifo_high_threshold_select {
  654. int reg_num;
  655. struct io_register reg[IGA2_FIFO_HIGH_THRESHOLD_REG_NUM];
  656. };
  657. struct iga2_display_queue_expire_num {
  658. int reg_num;
  659. struct io_register reg[IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM];
  660. };
  661. struct fifo_depth_select {
  662. struct iga1_fifo_depth_select iga1_fifo_depth_select_reg;
  663. struct iga2_fifo_depth_select iga2_fifo_depth_select_reg;
  664. };
  665. struct fifo_threshold_select {
  666. struct iga1_fifo_threshold_select iga1_fifo_threshold_select_reg;
  667. struct iga2_fifo_threshold_select iga2_fifo_threshold_select_reg;
  668. };
  669. struct fifo_high_threshold_select {
  670. struct iga1_fifo_high_threshold_select
  671. iga1_fifo_high_threshold_select_reg;
  672. struct iga2_fifo_high_threshold_select
  673. iga2_fifo_high_threshold_select_reg;
  674. };
  675. struct display_queue_expire_num {
  676. struct iga1_display_queue_expire_num
  677. iga1_display_queue_expire_num_reg;
  678. struct iga2_display_queue_expire_num
  679. iga2_display_queue_expire_num_reg;
  680. };
  681. struct iga1_crtc_timing {
  682. struct iga1_hor_total hor_total;
  683. struct iga1_hor_addr hor_addr;
  684. struct iga1_hor_blank_start hor_blank_start;
  685. struct iga1_hor_blank_end hor_blank_end;
  686. struct iga1_hor_sync_start hor_sync_start;
  687. struct iga1_hor_sync_end hor_sync_end;
  688. struct iga1_ver_total ver_total;
  689. struct iga1_ver_addr ver_addr;
  690. struct iga1_ver_blank_start ver_blank_start;
  691. struct iga1_ver_blank_end ver_blank_end;
  692. struct iga1_ver_sync_start ver_sync_start;
  693. struct iga1_ver_sync_end ver_sync_end;
  694. };
  695. struct iga2_shadow_crtc_timing {
  696. struct iga2_shadow_hor_total hor_total_shadow;
  697. struct iga2_shadow_hor_blank_end hor_blank_end_shadow;
  698. struct iga2_shadow_ver_total ver_total_shadow;
  699. struct iga2_shadow_ver_addr ver_addr_shadow;
  700. struct iga2_shadow_ver_blank_start ver_blank_start_shadow;
  701. struct iga2_shadow_ver_blank_end ver_blank_end_shadow;
  702. struct iga2_shadow_ver_sync_start ver_sync_start_shadow;
  703. struct iga2_shadow_ver_sync_end ver_sync_end_shadow;
  704. };
  705. struct iga2_crtc_timing {
  706. struct iga2_hor_total hor_total;
  707. struct iga2_hor_addr hor_addr;
  708. struct iga2_hor_blank_start hor_blank_start;
  709. struct iga2_hor_blank_end hor_blank_end;
  710. struct iga2_hor_sync_start hor_sync_start;
  711. struct iga2_hor_sync_end hor_sync_end;
  712. struct iga2_ver_total ver_total;
  713. struct iga2_ver_addr ver_addr;
  714. struct iga2_ver_blank_start ver_blank_start;
  715. struct iga2_ver_blank_end ver_blank_end;
  716. struct iga2_ver_sync_start ver_sync_start;
  717. struct iga2_ver_sync_end ver_sync_end;
  718. };
  719. /* device ID */
  720. #define CLE266_FUNCTION3 0x3123
  721. #define KM400_FUNCTION3 0x3205
  722. #define CN400_FUNCTION2 0x2259
  723. #define CN400_FUNCTION3 0x3259
  724. /* support VT3314 chipset */
  725. #define CN700_FUNCTION2 0x2314
  726. #define CN700_FUNCTION3 0x3208
  727. /* VT3324 chipset */
  728. #define CX700_FUNCTION2 0x2324
  729. #define CX700_FUNCTION3 0x3324
  730. /* VT3204 chipset*/
  731. #define KM800_FUNCTION3 0x3204
  732. /* VT3336 chipset*/
  733. #define KM890_FUNCTION3 0x3336
  734. /* VT3327 chipset*/
  735. #define P4M890_FUNCTION3 0x3327
  736. /* VT3293 chipset*/
  737. #define CN750_FUNCTION3 0x3208
  738. /* VT3364 chipset*/
  739. #define P4M900_FUNCTION3 0x3364
  740. /* VT3353 chipset*/
  741. #define VX800_FUNCTION3 0x3353
  742. /* VT3409 chipset*/
  743. #define VX855_FUNCTION3 0x3409
  744. #define NUM_TOTAL_PLL_TABLE ARRAY_SIZE(pll_value)
  745. struct IODATA {
  746. u8 Index;
  747. u8 Mask;
  748. u8 Data;
  749. };
  750. struct pci_device_id_info {
  751. u32 vendor;
  752. u32 device;
  753. u32 chip_index;
  754. };
  755. extern unsigned int viafb_second_virtual_xres;
  756. extern int viafb_SAMM_ON;
  757. extern int viafb_dual_fb;
  758. extern int viafb_LCD2_ON;
  759. extern int viafb_LCD_ON;
  760. extern int viafb_DVI_ON;
  761. extern int viafb_hotplug;
  762. void viafb_set_output_path(int device, int set_iga,
  763. int output_interface);
  764. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  765. struct VideoModeTable *video_mode, int bpp_byte, int set_iga);
  766. void viafb_set_vclock(u32 CLK, int set_iga);
  767. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  768. struct io_register *reg,
  769. int io_type);
  770. void viafb_crt_disable(void);
  771. void viafb_crt_enable(void);
  772. void init_ad9389(void);
  773. /* Access I/O Function */
  774. void viafb_lock_crt(void);
  775. void viafb_unlock_crt(void);
  776. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga);
  777. void viafb_write_regx(struct io_reg RegTable[], int ItemNum);
  778. u32 viafb_get_clk_value(int clk);
  779. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active);
  780. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  781. *p_gfx_dpa_setting);
  782. int viafb_setmode(struct VideoModeTable *vmode_tbl, int video_bpp,
  783. struct VideoModeTable *vmode_tbl1, int video_bpp1);
  784. void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
  785. struct VideoModeTable *vmode_tbl);
  786. void viafb_init_chip_info(int chip_type);
  787. void viafb_init_dac(int set_iga);
  788. int viafb_get_pixclock(int hres, int vres, int vmode_refresh);
  789. int viafb_get_refresh(int hres, int vres, u32 float_refresh);
  790. void viafb_update_device_setting(int hres, int vres, int bpp,
  791. int vmode_refresh, int flag);
  792. void viafb_set_iga_path(void);
  793. void viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue);
  794. void viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue);
  795. void viafb_get_fb_info(unsigned int *fb_base, unsigned int *fb_len);
  796. #endif /* __HW_H__ */