hw.c 74 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/via-core.h>
  19. #include "global.h"
  20. static struct pll_map pll_value[] = {
  21. {25175000,
  22. {99, 7, 3},
  23. {85, 3, 4}, /* ignoring bit difference: 0x00008000 */
  24. {141, 5, 4},
  25. {141, 5, 4} },
  26. {29581000,
  27. {33, 4, 2},
  28. {66, 2, 4}, /* ignoring bit difference: 0x00808000 */
  29. {166, 5, 4}, /* ignoring bit difference: 0x00008000 */
  30. {165, 5, 4} },
  31. {26880000,
  32. {15, 4, 1},
  33. {30, 2, 3}, /* ignoring bit difference: 0x00808000 */
  34. {150, 5, 4},
  35. {150, 5, 4} },
  36. {31500000,
  37. {53, 3, 3}, /* ignoring bit difference: 0x00008000 */
  38. {141, 4, 4}, /* ignoring bit difference: 0x00008000 */
  39. {176, 5, 4},
  40. {176, 5, 4} },
  41. {31728000,
  42. {31, 7, 1},
  43. {177, 5, 4}, /* ignoring bit difference: 0x00008000 */
  44. {177, 5, 4},
  45. {142, 4, 4} },
  46. {32688000,
  47. {73, 4, 3},
  48. {146, 4, 4}, /* ignoring bit difference: 0x00008000 */
  49. {183, 5, 4},
  50. {146, 4, 4} },
  51. {36000000,
  52. {101, 5, 3}, /* ignoring bit difference: 0x00008000 */
  53. {161, 4, 4}, /* ignoring bit difference: 0x00008000 */
  54. {202, 5, 4},
  55. {161, 4, 4} },
  56. {40000000,
  57. {89, 4, 3},
  58. {89, 4, 3}, /* ignoring bit difference: 0x00008000 */
  59. {112, 5, 3},
  60. {112, 5, 3} },
  61. {41291000,
  62. {23, 4, 1},
  63. {69, 3, 3}, /* ignoring bit difference: 0x00008000 */
  64. {115, 5, 3},
  65. {115, 5, 3} },
  66. {43163000,
  67. {121, 5, 3},
  68. {121, 5, 3}, /* ignoring bit difference: 0x00008000 */
  69. {121, 5, 3},
  70. {121, 5, 3} },
  71. {45250000,
  72. {127, 5, 3},
  73. {127, 5, 3}, /* ignoring bit difference: 0x00808000 */
  74. {127, 5, 3},
  75. {127, 5, 3} },
  76. {46000000,
  77. {90, 7, 2},
  78. {103, 4, 3}, /* ignoring bit difference: 0x00008000 */
  79. {129, 5, 3},
  80. {103, 4, 3} },
  81. {46996000,
  82. {105, 4, 3}, /* ignoring bit difference: 0x00008000 */
  83. {131, 5, 3}, /* ignoring bit difference: 0x00808000 */
  84. {131, 5, 3}, /* ignoring bit difference: 0x00808000 */
  85. {105, 4, 3} },
  86. {48000000,
  87. {67, 20, 0},
  88. {134, 5, 3}, /* ignoring bit difference: 0x00808000 */
  89. {134, 5, 3},
  90. {134, 5, 3} },
  91. {48875000,
  92. {99, 29, 0},
  93. {82, 3, 3}, /* ignoring bit difference: 0x00808000 */
  94. {82, 3, 3}, /* ignoring bit difference: 0x00808000 */
  95. {137, 5, 3} },
  96. {49500000,
  97. {83, 6, 2},
  98. {83, 3, 3}, /* ignoring bit difference: 0x00008000 */
  99. {138, 5, 3},
  100. {83, 3, 3} },
  101. {52406000,
  102. {117, 4, 3},
  103. {117, 4, 3}, /* ignoring bit difference: 0x00008000 */
  104. {117, 4, 3},
  105. {88, 3, 3} },
  106. {52977000,
  107. {37, 5, 1},
  108. {148, 5, 3}, /* ignoring bit difference: 0x00808000 */
  109. {148, 5, 3},
  110. {148, 5, 3} },
  111. {56250000,
  112. {55, 7, 1}, /* ignoring bit difference: 0x00008000 */
  113. {126, 4, 3}, /* ignoring bit difference: 0x00008000 */
  114. {157, 5, 3},
  115. {157, 5, 3} },
  116. {57275000,
  117. {0, 0, 0},
  118. {2, 2, 0},
  119. {2, 2, 0},
  120. {157, 5, 3} }, /* ignoring bit difference: 0x00808000 */
  121. {60466000,
  122. {76, 9, 1},
  123. {169, 5, 3}, /* ignoring bit difference: 0x00808000 */
  124. {169, 5, 3}, /* FIXED: old = {72, 2, 3} */
  125. {169, 5, 3} },
  126. {61500000,
  127. {86, 20, 0},
  128. {172, 5, 3}, /* ignoring bit difference: 0x00808000 */
  129. {172, 5, 3},
  130. {172, 5, 3} },
  131. {65000000,
  132. {109, 6, 2}, /* ignoring bit difference: 0x00008000 */
  133. {109, 3, 3}, /* ignoring bit difference: 0x00008000 */
  134. {109, 3, 3},
  135. {109, 3, 3} },
  136. {65178000,
  137. {91, 5, 2},
  138. {182, 5, 3}, /* ignoring bit difference: 0x00808000 */
  139. {109, 3, 3},
  140. {182, 5, 3} },
  141. {66750000,
  142. {75, 4, 2},
  143. {150, 4, 3}, /* ignoring bit difference: 0x00808000 */
  144. {150, 4, 3},
  145. {112, 3, 3} },
  146. {68179000,
  147. {19, 4, 0},
  148. {114, 3, 3}, /* ignoring bit difference: 0x00008000 */
  149. {190, 5, 3},
  150. {191, 5, 3} },
  151. {69924000,
  152. {83, 17, 0},
  153. {195, 5, 3}, /* ignoring bit difference: 0x00808000 */
  154. {195, 5, 3},
  155. {195, 5, 3} },
  156. {70159000,
  157. {98, 20, 0},
  158. {196, 5, 3}, /* ignoring bit difference: 0x00808000 */
  159. {196, 5, 3},
  160. {195, 5, 3} },
  161. {72000000,
  162. {121, 24, 0},
  163. {161, 4, 3}, /* ignoring bit difference: 0x00808000 */
  164. {161, 4, 3},
  165. {161, 4, 3} },
  166. {78750000,
  167. {33, 3, 1},
  168. {66, 3, 2}, /* ignoring bit difference: 0x00008000 */
  169. {110, 5, 2},
  170. {110, 5, 2} },
  171. {80136000,
  172. {28, 5, 0},
  173. {68, 3, 2}, /* ignoring bit difference: 0x00008000 */
  174. {112, 5, 2},
  175. {112, 5, 2} },
  176. {83375000,
  177. {93, 2, 3},
  178. {93, 4, 2}, /* ignoring bit difference: 0x00800000 */
  179. {93, 4, 2}, /* ignoring bit difference: 0x00800000 */
  180. {117, 5, 2} },
  181. {83950000,
  182. {41, 7, 0},
  183. {117, 5, 2}, /* ignoring bit difference: 0x00008000 */
  184. {117, 5, 2},
  185. {117, 5, 2} },
  186. {84750000,
  187. {118, 5, 2},
  188. {118, 5, 2}, /* ignoring bit difference: 0x00808000 */
  189. {118, 5, 2},
  190. {118, 5, 2} },
  191. {85860000,
  192. {84, 7, 1},
  193. {120, 5, 2}, /* ignoring bit difference: 0x00808000 */
  194. {120, 5, 2},
  195. {118, 5, 2} },
  196. {88750000,
  197. {31, 5, 0},
  198. {124, 5, 2}, /* ignoring bit difference: 0x00808000 */
  199. {174, 7, 2}, /* ignoring bit difference: 0x00808000 */
  200. {124, 5, 2} },
  201. {94500000,
  202. {33, 5, 0},
  203. {132, 5, 2}, /* ignoring bit difference: 0x00008000 */
  204. {132, 5, 2},
  205. {132, 5, 2} },
  206. {97750000,
  207. {82, 6, 1},
  208. {137, 5, 2}, /* ignoring bit difference: 0x00808000 */
  209. {137, 5, 2},
  210. {137, 5, 2} },
  211. {101000000,
  212. {127, 9, 1},
  213. {141, 5, 2}, /* ignoring bit difference: 0x00808000 */
  214. {141, 5, 2},
  215. {141, 5, 2} },
  216. {106500000,
  217. {119, 4, 2},
  218. {119, 4, 2}, /* ignoring bit difference: 0x00808000 */
  219. {119, 4, 2},
  220. {149, 5, 2} },
  221. {108000000,
  222. {121, 4, 2},
  223. {121, 4, 2}, /* ignoring bit difference: 0x00808000 */
  224. {151, 5, 2},
  225. {151, 5, 2} },
  226. {113309000,
  227. {95, 12, 0},
  228. {95, 3, 2}, /* ignoring bit difference: 0x00808000 */
  229. {95, 3, 2},
  230. {159, 5, 2} },
  231. {118840000,
  232. {83, 5, 1},
  233. {166, 5, 2}, /* ignoring bit difference: 0x00808000 */
  234. {166, 5, 2},
  235. {166, 5, 2} },
  236. {119000000,
  237. {108, 13, 0},
  238. {133, 4, 2}, /* ignoring bit difference: 0x00808000 */
  239. {133, 4, 2},
  240. {167, 5, 2} },
  241. {121750000,
  242. {85, 5, 1},
  243. {170, 5, 2}, /* ignoring bit difference: 0x00808000 */
  244. {68, 2, 2},
  245. {0, 0, 0} },
  246. {125104000,
  247. {53, 6, 0}, /* ignoring bit difference: 0x00008000 */
  248. {106, 3, 2}, /* ignoring bit difference: 0x00008000 */
  249. {175, 5, 2},
  250. {0, 0, 0} },
  251. {135000000,
  252. {94, 5, 1},
  253. {28, 3, 0}, /* ignoring bit difference: 0x00804000 */
  254. {151, 4, 2},
  255. {189, 5, 2} },
  256. {136700000,
  257. {115, 12, 0},
  258. {191, 5, 2}, /* ignoring bit difference: 0x00808000 */
  259. {191, 5, 2},
  260. {191, 5, 2} },
  261. {138400000,
  262. {87, 9, 0},
  263. {116, 3, 2}, /* ignoring bit difference: 0x00808000 */
  264. {116, 3, 2},
  265. {194, 5, 2} },
  266. {146760000,
  267. {103, 5, 1},
  268. {206, 5, 2}, /* ignoring bit difference: 0x00808000 */
  269. {206, 5, 2},
  270. {206, 5, 2} },
  271. {153920000,
  272. {86, 8, 0},
  273. {86, 4, 1}, /* ignoring bit difference: 0x00808000 */
  274. {86, 4, 1},
  275. {86, 4, 1} }, /* FIXED: old = {84, 2, 1} */
  276. {156000000,
  277. {109, 5, 1},
  278. {109, 5, 1}, /* ignoring bit difference: 0x00808000 */
  279. {109, 5, 1},
  280. {108, 5, 1} },
  281. {157500000,
  282. {55, 5, 0}, /* ignoring bit difference: 0x00008000 */
  283. {22, 2, 0}, /* ignoring bit difference: 0x00802000 */
  284. {110, 5, 1},
  285. {110, 5, 1} },
  286. {162000000,
  287. {113, 5, 1},
  288. {113, 5, 1}, /* ignoring bit difference: 0x00808000 */
  289. {113, 5, 1},
  290. {113, 5, 1} },
  291. {187000000,
  292. {118, 9, 0},
  293. {131, 5, 1}, /* ignoring bit difference: 0x00808000 */
  294. {131, 5, 1},
  295. {131, 5, 1} },
  296. {193295000,
  297. {108, 8, 0},
  298. {81, 3, 1}, /* ignoring bit difference: 0x00808000 */
  299. {135, 5, 1},
  300. {135, 5, 1} },
  301. {202500000,
  302. {99, 7, 0},
  303. {85, 3, 1}, /* ignoring bit difference: 0x00808000 */
  304. {142, 5, 1},
  305. {142, 5, 1} },
  306. {204000000,
  307. {100, 7, 0},
  308. {143, 5, 1}, /* ignoring bit difference: 0x00808000 */
  309. {143, 5, 1},
  310. {143, 5, 1} },
  311. {218500000,
  312. {92, 6, 0},
  313. {153, 5, 1}, /* ignoring bit difference: 0x00808000 */
  314. {153, 5, 1},
  315. {153, 5, 1} },
  316. {234000000,
  317. {98, 6, 0},
  318. {98, 3, 1}, /* ignoring bit difference: 0x00008000 */
  319. {98, 3, 1},
  320. {164, 5, 1} },
  321. {267250000,
  322. {112, 6, 0},
  323. {112, 3, 1}, /* ignoring bit difference: 0x00808000 */
  324. {187, 5, 1},
  325. {187, 5, 1} },
  326. {297500000,
  327. {102, 5, 0}, /* ignoring bit difference: 0x00008000 */
  328. {166, 4, 1}, /* ignoring bit difference: 0x00008000 */
  329. {208, 5, 1},
  330. {208, 5, 1} },
  331. {74481000,
  332. {26, 5, 0},
  333. {125, 3, 3}, /* ignoring bit difference: 0x00808000 */
  334. {208, 5, 3},
  335. {209, 5, 3} },
  336. {172798000,
  337. {121, 5, 1},
  338. {121, 5, 1}, /* ignoring bit difference: 0x00808000 */
  339. {121, 5, 1},
  340. {121, 5, 1} },
  341. {122614000,
  342. {60, 7, 0},
  343. {137, 4, 2}, /* ignoring bit difference: 0x00808000 */
  344. {137, 4, 2},
  345. {172, 5, 2} },
  346. {74270000,
  347. {83, 8, 1},
  348. {208, 5, 3},
  349. {208, 5, 3},
  350. {0, 0, 0} },
  351. {148500000,
  352. {83, 8, 0},
  353. {208, 5, 2},
  354. {166, 4, 2},
  355. {208, 5, 2} }
  356. };
  357. static struct fifo_depth_select display_fifo_depth_reg = {
  358. /* IGA1 FIFO Depth_Select */
  359. {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } },
  360. /* IGA2 FIFO Depth_Select */
  361. {IGA2_FIFO_DEPTH_SELECT_REG_NUM,
  362. {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } }
  363. };
  364. static struct fifo_threshold_select fifo_threshold_select_reg = {
  365. /* IGA1 FIFO Threshold Select */
  366. {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } },
  367. /* IGA2 FIFO Threshold Select */
  368. {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } }
  369. };
  370. static struct fifo_high_threshold_select fifo_high_threshold_select_reg = {
  371. /* IGA1 FIFO High Threshold Select */
  372. {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } },
  373. /* IGA2 FIFO High Threshold Select */
  374. {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } }
  375. };
  376. static struct display_queue_expire_num display_queue_expire_num_reg = {
  377. /* IGA1 Display Queue Expire Num */
  378. {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } },
  379. /* IGA2 Display Queue Expire Num */
  380. {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } }
  381. };
  382. /* Definition Fetch Count Registers*/
  383. static struct fetch_count fetch_count_reg = {
  384. /* IGA1 Fetch Count Register */
  385. {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } },
  386. /* IGA2 Fetch Count Register */
  387. {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } }
  388. };
  389. static struct iga1_crtc_timing iga1_crtc_reg = {
  390. /* IGA1 Horizontal Total */
  391. {IGA1_HOR_TOTAL_REG_NUM, {{CR00, 0, 7}, {CR36, 3, 3} } },
  392. /* IGA1 Horizontal Addressable Video */
  393. {IGA1_HOR_ADDR_REG_NUM, {{CR01, 0, 7} } },
  394. /* IGA1 Horizontal Blank Start */
  395. {IGA1_HOR_BLANK_START_REG_NUM, {{CR02, 0, 7} } },
  396. /* IGA1 Horizontal Blank End */
  397. {IGA1_HOR_BLANK_END_REG_NUM,
  398. {{CR03, 0, 4}, {CR05, 7, 7}, {CR33, 5, 5} } },
  399. /* IGA1 Horizontal Sync Start */
  400. {IGA1_HOR_SYNC_START_REG_NUM, {{CR04, 0, 7}, {CR33, 4, 4} } },
  401. /* IGA1 Horizontal Sync End */
  402. {IGA1_HOR_SYNC_END_REG_NUM, {{CR05, 0, 4} } },
  403. /* IGA1 Vertical Total */
  404. {IGA1_VER_TOTAL_REG_NUM,
  405. {{CR06, 0, 7}, {CR07, 0, 0}, {CR07, 5, 5}, {CR35, 0, 0} } },
  406. /* IGA1 Vertical Addressable Video */
  407. {IGA1_VER_ADDR_REG_NUM,
  408. {{CR12, 0, 7}, {CR07, 1, 1}, {CR07, 6, 6}, {CR35, 2, 2} } },
  409. /* IGA1 Vertical Blank Start */
  410. {IGA1_VER_BLANK_START_REG_NUM,
  411. {{CR15, 0, 7}, {CR07, 3, 3}, {CR09, 5, 5}, {CR35, 3, 3} } },
  412. /* IGA1 Vertical Blank End */
  413. {IGA1_VER_BLANK_END_REG_NUM, {{CR16, 0, 7} } },
  414. /* IGA1 Vertical Sync Start */
  415. {IGA1_VER_SYNC_START_REG_NUM,
  416. {{CR10, 0, 7}, {CR07, 2, 2}, {CR07, 7, 7}, {CR35, 1, 1} } },
  417. /* IGA1 Vertical Sync End */
  418. {IGA1_VER_SYNC_END_REG_NUM, {{CR11, 0, 3} } }
  419. };
  420. static struct iga2_crtc_timing iga2_crtc_reg = {
  421. /* IGA2 Horizontal Total */
  422. {IGA2_HOR_TOTAL_REG_NUM, {{CR50, 0, 7}, {CR55, 0, 3} } },
  423. /* IGA2 Horizontal Addressable Video */
  424. {IGA2_HOR_ADDR_REG_NUM, {{CR51, 0, 7}, {CR55, 4, 6} } },
  425. /* IGA2 Horizontal Blank Start */
  426. {IGA2_HOR_BLANK_START_REG_NUM, {{CR52, 0, 7}, {CR54, 0, 2} } },
  427. /* IGA2 Horizontal Blank End */
  428. {IGA2_HOR_BLANK_END_REG_NUM,
  429. {{CR53, 0, 7}, {CR54, 3, 5}, {CR5D, 6, 6} } },
  430. /* IGA2 Horizontal Sync Start */
  431. {IGA2_HOR_SYNC_START_REG_NUM,
  432. {{CR56, 0, 7}, {CR54, 6, 7}, {CR5C, 7, 7}, {CR5D, 7, 7} } },
  433. /* IGA2 Horizontal Sync End */
  434. {IGA2_HOR_SYNC_END_REG_NUM, {{CR57, 0, 7}, {CR5C, 6, 6} } },
  435. /* IGA2 Vertical Total */
  436. {IGA2_VER_TOTAL_REG_NUM, {{CR58, 0, 7}, {CR5D, 0, 2} } },
  437. /* IGA2 Vertical Addressable Video */
  438. {IGA2_VER_ADDR_REG_NUM, {{CR59, 0, 7}, {CR5D, 3, 5} } },
  439. /* IGA2 Vertical Blank Start */
  440. {IGA2_VER_BLANK_START_REG_NUM, {{CR5A, 0, 7}, {CR5C, 0, 2} } },
  441. /* IGA2 Vertical Blank End */
  442. {IGA2_VER_BLANK_END_REG_NUM, {{CR5B, 0, 7}, {CR5C, 3, 5} } },
  443. /* IGA2 Vertical Sync Start */
  444. {IGA2_VER_SYNC_START_REG_NUM, {{CR5E, 0, 7}, {CR5F, 5, 7} } },
  445. /* IGA2 Vertical Sync End */
  446. {IGA2_VER_SYNC_END_REG_NUM, {{CR5F, 0, 4} } }
  447. };
  448. static struct rgbLUT palLUT_table[] = {
  449. /* {R,G,B} */
  450. /* Index 0x00~0x03 */
  451. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00,
  452. 0x2A,
  453. 0x2A},
  454. /* Index 0x04~0x07 */
  455. {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A,
  456. 0x2A,
  457. 0x2A},
  458. /* Index 0x08~0x0B */
  459. {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15,
  460. 0x3F,
  461. 0x3F},
  462. /* Index 0x0C~0x0F */
  463. {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F,
  464. 0x3F,
  465. 0x3F},
  466. /* Index 0x10~0x13 */
  467. {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B,
  468. 0x0B,
  469. 0x0B},
  470. /* Index 0x14~0x17 */
  471. {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18,
  472. 0x18,
  473. 0x18},
  474. /* Index 0x18~0x1B */
  475. {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28,
  476. 0x28,
  477. 0x28},
  478. /* Index 0x1C~0x1F */
  479. {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F,
  480. 0x3F,
  481. 0x3F},
  482. /* Index 0x20~0x23 */
  483. {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F,
  484. 0x00,
  485. 0x3F},
  486. /* Index 0x24~0x27 */
  487. {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F,
  488. 0x00,
  489. 0x10},
  490. /* Index 0x28~0x2B */
  491. {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F,
  492. 0x2F,
  493. 0x00},
  494. /* Index 0x2C~0x2F */
  495. {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10,
  496. 0x3F,
  497. 0x00},
  498. /* Index 0x30~0x33 */
  499. {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00,
  500. 0x3F,
  501. 0x2F},
  502. /* Index 0x34~0x37 */
  503. {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00,
  504. 0x10,
  505. 0x3F},
  506. /* Index 0x38~0x3B */
  507. {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37,
  508. 0x1F,
  509. 0x3F},
  510. /* Index 0x3C~0x3F */
  511. {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F,
  512. 0x1F,
  513. 0x27},
  514. /* Index 0x40~0x43 */
  515. {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F,
  516. 0x3F,
  517. 0x1F},
  518. /* Index 0x44~0x47 */
  519. {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27,
  520. 0x3F,
  521. 0x1F},
  522. /* Index 0x48~0x4B */
  523. {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F,
  524. 0x3F,
  525. 0x37},
  526. /* Index 0x4C~0x4F */
  527. {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F,
  528. 0x27,
  529. 0x3F},
  530. /* Index 0x50~0x53 */
  531. {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A,
  532. 0x2D,
  533. 0x3F},
  534. /* Index 0x54~0x57 */
  535. {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F,
  536. 0x2D,
  537. 0x31},
  538. /* Index 0x58~0x5B */
  539. {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F,
  540. 0x3A,
  541. 0x2D},
  542. /* Index 0x5C~0x5F */
  543. {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31,
  544. 0x3F,
  545. 0x2D},
  546. /* Index 0x60~0x63 */
  547. {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D,
  548. 0x3F,
  549. 0x3A},
  550. /* Index 0x64~0x67 */
  551. {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D,
  552. 0x31,
  553. 0x3F},
  554. /* Index 0x68~0x6B */
  555. {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15,
  556. 0x00,
  557. 0x1C},
  558. /* Index 0x6C~0x6F */
  559. {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C,
  560. 0x00,
  561. 0x07},
  562. /* Index 0x70~0x73 */
  563. {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C,
  564. 0x15,
  565. 0x00},
  566. /* Index 0x74~0x77 */
  567. {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07,
  568. 0x1C,
  569. 0x00},
  570. /* Index 0x78~0x7B */
  571. {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00,
  572. 0x1C,
  573. 0x15},
  574. /* Index 0x7C~0x7F */
  575. {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00,
  576. 0x07,
  577. 0x1C},
  578. /* Index 0x80~0x83 */
  579. {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18,
  580. 0x0E,
  581. 0x1C},
  582. /* Index 0x84~0x87 */
  583. {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C,
  584. 0x0E,
  585. 0x11},
  586. /* Index 0x88~0x8B */
  587. {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C,
  588. 0x18,
  589. 0x0E},
  590. /* Index 0x8C~0x8F */
  591. {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11,
  592. 0x1C,
  593. 0x0E},
  594. /* Index 0x90~0x93 */
  595. {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E,
  596. 0x1C,
  597. 0x18},
  598. /* Index 0x94~0x97 */
  599. {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E,
  600. 0x11,
  601. 0x1C},
  602. /* Index 0x98~0x9B */
  603. {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A,
  604. 0x14,
  605. 0x1C},
  606. /* Index 0x9C~0x9F */
  607. {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C,
  608. 0x14,
  609. 0x16},
  610. /* Index 0xA0~0xA3 */
  611. {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C,
  612. 0x1A,
  613. 0x14},
  614. /* Index 0xA4~0xA7 */
  615. {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16,
  616. 0x1C,
  617. 0x14},
  618. /* Index 0xA8~0xAB */
  619. {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14,
  620. 0x1C,
  621. 0x1A},
  622. /* Index 0xAC~0xAF */
  623. {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14,
  624. 0x16,
  625. 0x1C},
  626. /* Index 0xB0~0xB3 */
  627. {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C,
  628. 0x00,
  629. 0x10},
  630. /* Index 0xB4~0xB7 */
  631. {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10,
  632. 0x00,
  633. 0x04},
  634. /* Index 0xB8~0xBB */
  635. {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10,
  636. 0x0C,
  637. 0x00},
  638. /* Index 0xBC~0xBF */
  639. {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04,
  640. 0x10,
  641. 0x00},
  642. /* Index 0xC0~0xC3 */
  643. {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00,
  644. 0x10,
  645. 0x0C},
  646. /* Index 0xC4~0xC7 */
  647. {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00,
  648. 0x04,
  649. 0x10},
  650. /* Index 0xC8~0xCB */
  651. {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E,
  652. 0x08,
  653. 0x10},
  654. /* Index 0xCC~0xCF */
  655. {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10,
  656. 0x08,
  657. 0x0A},
  658. /* Index 0xD0~0xD3 */
  659. {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10,
  660. 0x0E,
  661. 0x08},
  662. /* Index 0xD4~0xD7 */
  663. {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A,
  664. 0x10,
  665. 0x08},
  666. /* Index 0xD8~0xDB */
  667. {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08,
  668. 0x10,
  669. 0x0E},
  670. /* Index 0xDC~0xDF */
  671. {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08,
  672. 0x0A,
  673. 0x10},
  674. /* Index 0xE0~0xE3 */
  675. {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F,
  676. 0x0B,
  677. 0x10},
  678. /* Index 0xE4~0xE7 */
  679. {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10,
  680. 0x0B,
  681. 0x0C},
  682. /* Index 0xE8~0xEB */
  683. {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10,
  684. 0x0F,
  685. 0x0B},
  686. /* Index 0xEC~0xEF */
  687. {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C,
  688. 0x10,
  689. 0x0B},
  690. /* Index 0xF0~0xF3 */
  691. {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B,
  692. 0x10,
  693. 0x0F},
  694. /* Index 0xF4~0xF7 */
  695. {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B,
  696. 0x0C,
  697. 0x10},
  698. /* Index 0xF8~0xFB */
  699. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  700. 0x00,
  701. 0x00},
  702. /* Index 0xFC~0xFF */
  703. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  704. 0x00,
  705. 0x00}
  706. };
  707. static void set_crt_output_path(int set_iga);
  708. static void dvi_patch_skew_dvp0(void);
  709. static void dvi_patch_skew_dvp1(void);
  710. static void dvi_patch_skew_dvp_low(void);
  711. static void set_dvi_output_path(int set_iga, int output_interface);
  712. static void set_lcd_output_path(int set_iga, int output_interface);
  713. static void load_fix_bit_crtc_reg(void);
  714. static void init_gfx_chip_info(int chip_type);
  715. static void init_tmds_chip_info(void);
  716. static void init_lvds_chip_info(void);
  717. static void device_screen_off(void);
  718. static void device_screen_on(void);
  719. static void set_display_channel(void);
  720. static void device_off(void);
  721. static void device_on(void);
  722. static void enable_second_display_channel(void);
  723. static void disable_second_display_channel(void);
  724. void viafb_lock_crt(void)
  725. {
  726. viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7);
  727. }
  728. void viafb_unlock_crt(void)
  729. {
  730. viafb_write_reg_mask(CR11, VIACR, 0, BIT7);
  731. viafb_write_reg_mask(CR47, VIACR, 0, BIT0);
  732. }
  733. void write_dac_reg(u8 index, u8 r, u8 g, u8 b)
  734. {
  735. outb(index, LUT_INDEX_WRITE);
  736. outb(r, LUT_DATA);
  737. outb(g, LUT_DATA);
  738. outb(b, LUT_DATA);
  739. }
  740. /*Set IGA path for each device*/
  741. void viafb_set_iga_path(void)
  742. {
  743. if (viafb_SAMM_ON == 1) {
  744. if (viafb_CRT_ON) {
  745. if (viafb_primary_dev == CRT_Device)
  746. viaparinfo->crt_setting_info->iga_path = IGA1;
  747. else
  748. viaparinfo->crt_setting_info->iga_path = IGA2;
  749. }
  750. if (viafb_DVI_ON) {
  751. if (viafb_primary_dev == DVI_Device)
  752. viaparinfo->tmds_setting_info->iga_path = IGA1;
  753. else
  754. viaparinfo->tmds_setting_info->iga_path = IGA2;
  755. }
  756. if (viafb_LCD_ON) {
  757. if (viafb_primary_dev == LCD_Device) {
  758. if (viafb_dual_fb &&
  759. (viaparinfo->chip_info->gfx_chip_name ==
  760. UNICHROME_CLE266)) {
  761. viaparinfo->
  762. lvds_setting_info->iga_path = IGA2;
  763. viaparinfo->
  764. crt_setting_info->iga_path = IGA1;
  765. viaparinfo->
  766. tmds_setting_info->iga_path = IGA1;
  767. } else
  768. viaparinfo->
  769. lvds_setting_info->iga_path = IGA1;
  770. } else {
  771. viaparinfo->lvds_setting_info->iga_path = IGA2;
  772. }
  773. }
  774. if (viafb_LCD2_ON) {
  775. if (LCD2_Device == viafb_primary_dev)
  776. viaparinfo->lvds_setting_info2->iga_path = IGA1;
  777. else
  778. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  779. }
  780. } else {
  781. viafb_SAMM_ON = 0;
  782. if (viafb_CRT_ON && viafb_LCD_ON) {
  783. viaparinfo->crt_setting_info->iga_path = IGA1;
  784. viaparinfo->lvds_setting_info->iga_path = IGA2;
  785. } else if (viafb_CRT_ON && viafb_DVI_ON) {
  786. viaparinfo->crt_setting_info->iga_path = IGA1;
  787. viaparinfo->tmds_setting_info->iga_path = IGA2;
  788. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  789. viaparinfo->tmds_setting_info->iga_path = IGA1;
  790. viaparinfo->lvds_setting_info->iga_path = IGA2;
  791. } else if (viafb_LCD_ON && viafb_LCD2_ON) {
  792. viaparinfo->lvds_setting_info->iga_path = IGA2;
  793. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  794. } else if (viafb_CRT_ON) {
  795. viaparinfo->crt_setting_info->iga_path = IGA1;
  796. } else if (viafb_LCD_ON) {
  797. viaparinfo->lvds_setting_info->iga_path = IGA2;
  798. } else if (viafb_DVI_ON) {
  799. viaparinfo->tmds_setting_info->iga_path = IGA1;
  800. }
  801. }
  802. }
  803. static void set_color_register(u8 index, u8 red, u8 green, u8 blue)
  804. {
  805. outb(0xFF, 0x3C6); /* bit mask of palette */
  806. outb(index, 0x3C8);
  807. outb(red, 0x3C9);
  808. outb(green, 0x3C9);
  809. outb(blue, 0x3C9);
  810. }
  811. void viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue)
  812. {
  813. viafb_write_reg_mask(0x1A, VIASR, 0x00, 0x01);
  814. set_color_register(index, red, green, blue);
  815. }
  816. void viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue)
  817. {
  818. viafb_write_reg_mask(0x1A, VIASR, 0x01, 0x01);
  819. set_color_register(index, red, green, blue);
  820. }
  821. void viafb_set_output_path(int device, int set_iga, int output_interface)
  822. {
  823. switch (device) {
  824. case DEVICE_CRT:
  825. set_crt_output_path(set_iga);
  826. break;
  827. case DEVICE_DVI:
  828. set_dvi_output_path(set_iga, output_interface);
  829. break;
  830. case DEVICE_LCD:
  831. set_lcd_output_path(set_iga, output_interface);
  832. break;
  833. }
  834. }
  835. static void set_crt_output_path(int set_iga)
  836. {
  837. viafb_write_reg_mask(CR36, VIACR, 0x00, BIT4 + BIT5);
  838. switch (set_iga) {
  839. case IGA1:
  840. viafb_write_reg_mask(SR16, VIASR, 0x00, BIT6);
  841. break;
  842. case IGA2:
  843. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  844. viafb_write_reg_mask(SR16, VIASR, 0x40, BIT6);
  845. break;
  846. }
  847. }
  848. static void dvi_patch_skew_dvp0(void)
  849. {
  850. /* Reset data driving first: */
  851. viafb_write_reg_mask(SR1B, VIASR, 0, BIT1);
  852. viafb_write_reg_mask(SR2A, VIASR, 0, BIT4);
  853. switch (viaparinfo->chip_info->gfx_chip_name) {
  854. case UNICHROME_P4M890:
  855. {
  856. if ((viaparinfo->tmds_setting_info->h_active == 1600) &&
  857. (viaparinfo->tmds_setting_info->v_active ==
  858. 1200))
  859. viafb_write_reg_mask(CR96, VIACR, 0x03,
  860. BIT0 + BIT1 + BIT2);
  861. else
  862. viafb_write_reg_mask(CR96, VIACR, 0x07,
  863. BIT0 + BIT1 + BIT2);
  864. break;
  865. }
  866. case UNICHROME_P4M900:
  867. {
  868. viafb_write_reg_mask(CR96, VIACR, 0x07,
  869. BIT0 + BIT1 + BIT2 + BIT3);
  870. viafb_write_reg_mask(SR1B, VIASR, 0x02, BIT1);
  871. viafb_write_reg_mask(SR2A, VIASR, 0x10, BIT4);
  872. break;
  873. }
  874. default:
  875. {
  876. break;
  877. }
  878. }
  879. }
  880. static void dvi_patch_skew_dvp1(void)
  881. {
  882. switch (viaparinfo->chip_info->gfx_chip_name) {
  883. case UNICHROME_CX700:
  884. {
  885. break;
  886. }
  887. default:
  888. {
  889. break;
  890. }
  891. }
  892. }
  893. static void dvi_patch_skew_dvp_low(void)
  894. {
  895. switch (viaparinfo->chip_info->gfx_chip_name) {
  896. case UNICHROME_K8M890:
  897. {
  898. viafb_write_reg_mask(CR99, VIACR, 0x03, BIT0 + BIT1);
  899. break;
  900. }
  901. case UNICHROME_P4M900:
  902. {
  903. viafb_write_reg_mask(CR99, VIACR, 0x08,
  904. BIT0 + BIT1 + BIT2 + BIT3);
  905. break;
  906. }
  907. case UNICHROME_P4M890:
  908. {
  909. viafb_write_reg_mask(CR99, VIACR, 0x0F,
  910. BIT0 + BIT1 + BIT2 + BIT3);
  911. break;
  912. }
  913. default:
  914. {
  915. break;
  916. }
  917. }
  918. }
  919. static void set_dvi_output_path(int set_iga, int output_interface)
  920. {
  921. switch (output_interface) {
  922. case INTERFACE_DVP0:
  923. viafb_write_reg_mask(CR6B, VIACR, 0x01, BIT0);
  924. if (set_iga == IGA1) {
  925. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  926. viafb_write_reg_mask(CR6C, VIACR, 0x21, BIT0 +
  927. BIT5 + BIT7);
  928. } else {
  929. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  930. viafb_write_reg_mask(CR6C, VIACR, 0xA1, BIT0 +
  931. BIT5 + BIT7);
  932. }
  933. viafb_write_reg_mask(SR1E, VIASR, 0xC0, BIT7 + BIT6);
  934. dvi_patch_skew_dvp0();
  935. break;
  936. case INTERFACE_DVP1:
  937. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  938. if (set_iga == IGA1)
  939. viafb_write_reg_mask(CR93, VIACR, 0x21,
  940. BIT0 + BIT5 + BIT7);
  941. else
  942. viafb_write_reg_mask(CR93, VIACR, 0xA1,
  943. BIT0 + BIT5 + BIT7);
  944. } else {
  945. if (set_iga == IGA1)
  946. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  947. else
  948. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  949. }
  950. viafb_write_reg_mask(SR1E, VIASR, 0x30, BIT4 + BIT5);
  951. dvi_patch_skew_dvp1();
  952. break;
  953. case INTERFACE_DFP_HIGH:
  954. if (viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266) {
  955. if (set_iga == IGA1) {
  956. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  957. viafb_write_reg_mask(CR97, VIACR, 0x03,
  958. BIT0 + BIT1 + BIT4);
  959. } else {
  960. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  961. viafb_write_reg_mask(CR97, VIACR, 0x13,
  962. BIT0 + BIT1 + BIT4);
  963. }
  964. }
  965. viafb_write_reg_mask(SR2A, VIASR, 0x0C, BIT2 + BIT3);
  966. break;
  967. case INTERFACE_DFP_LOW:
  968. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  969. break;
  970. if (set_iga == IGA1) {
  971. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  972. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  973. } else {
  974. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  975. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  976. }
  977. viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1);
  978. dvi_patch_skew_dvp_low();
  979. break;
  980. case INTERFACE_TMDS:
  981. if (set_iga == IGA1)
  982. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  983. else
  984. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  985. break;
  986. }
  987. if (set_iga == IGA2) {
  988. enable_second_display_channel();
  989. /* Disable LCD Scaling */
  990. viafb_write_reg_mask(CR79, VIACR, 0x00, BIT0);
  991. }
  992. }
  993. static void set_lcd_output_path(int set_iga, int output_interface)
  994. {
  995. DEBUG_MSG(KERN_INFO
  996. "set_lcd_output_path, iga:%d,out_interface:%d\n",
  997. set_iga, output_interface);
  998. switch (set_iga) {
  999. case IGA1:
  1000. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  1001. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  1002. disable_second_display_channel();
  1003. break;
  1004. case IGA2:
  1005. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  1006. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  1007. enable_second_display_channel();
  1008. break;
  1009. }
  1010. switch (output_interface) {
  1011. case INTERFACE_DVP0:
  1012. if (set_iga == IGA1) {
  1013. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  1014. } else {
  1015. viafb_write_reg(CR91, VIACR, 0x00);
  1016. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  1017. }
  1018. break;
  1019. case INTERFACE_DVP1:
  1020. if (set_iga == IGA1)
  1021. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  1022. else {
  1023. viafb_write_reg(CR91, VIACR, 0x00);
  1024. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  1025. }
  1026. break;
  1027. case INTERFACE_DFP_HIGH:
  1028. if (set_iga == IGA1)
  1029. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  1030. else {
  1031. viafb_write_reg(CR91, VIACR, 0x00);
  1032. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  1033. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  1034. }
  1035. break;
  1036. case INTERFACE_DFP_LOW:
  1037. if (set_iga == IGA1)
  1038. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  1039. else {
  1040. viafb_write_reg(CR91, VIACR, 0x00);
  1041. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  1042. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  1043. }
  1044. break;
  1045. case INTERFACE_DFP:
  1046. if ((UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name)
  1047. || (UNICHROME_P4M890 ==
  1048. viaparinfo->chip_info->gfx_chip_name))
  1049. viafb_write_reg_mask(CR97, VIACR, 0x84,
  1050. BIT7 + BIT2 + BIT1 + BIT0);
  1051. if (set_iga == IGA1) {
  1052. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  1053. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  1054. } else {
  1055. viafb_write_reg(CR91, VIACR, 0x00);
  1056. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  1057. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  1058. }
  1059. break;
  1060. case INTERFACE_LVDS0:
  1061. case INTERFACE_LVDS0LVDS1:
  1062. if (set_iga == IGA1)
  1063. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  1064. else
  1065. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  1066. break;
  1067. case INTERFACE_LVDS1:
  1068. if (set_iga == IGA1)
  1069. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  1070. else
  1071. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  1072. break;
  1073. }
  1074. }
  1075. static void load_fix_bit_crtc_reg(void)
  1076. {
  1077. /* always set to 1 */
  1078. viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7);
  1079. /* line compare should set all bits = 1 (extend modes) */
  1080. viafb_write_reg(CR18, VIACR, 0xff);
  1081. /* line compare should set all bits = 1 (extend modes) */
  1082. viafb_write_reg_mask(CR07, VIACR, 0x10, BIT4);
  1083. /* line compare should set all bits = 1 (extend modes) */
  1084. viafb_write_reg_mask(CR09, VIACR, 0x40, BIT6);
  1085. /* line compare should set all bits = 1 (extend modes) */
  1086. viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4);
  1087. /* line compare should set all bits = 1 (extend modes) */
  1088. viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2);
  1089. /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */
  1090. /* extend mode always set to e3h */
  1091. viafb_write_reg(CR17, VIACR, 0xe3);
  1092. /* extend mode always set to 0h */
  1093. viafb_write_reg(CR08, VIACR, 0x00);
  1094. /* extend mode always set to 0h */
  1095. viafb_write_reg(CR14, VIACR, 0x00);
  1096. /* If K8M800, enable Prefetch Mode. */
  1097. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  1098. || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890))
  1099. viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3);
  1100. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  1101. && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX))
  1102. viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1);
  1103. }
  1104. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  1105. struct io_register *reg,
  1106. int io_type)
  1107. {
  1108. int reg_mask;
  1109. int bit_num = 0;
  1110. int data;
  1111. int i, j;
  1112. int shift_next_reg;
  1113. int start_index, end_index, cr_index;
  1114. u16 get_bit;
  1115. for (i = 0; i < viafb_load_reg_num; i++) {
  1116. reg_mask = 0;
  1117. data = 0;
  1118. start_index = reg[i].start_bit;
  1119. end_index = reg[i].end_bit;
  1120. cr_index = reg[i].io_addr;
  1121. shift_next_reg = bit_num;
  1122. for (j = start_index; j <= end_index; j++) {
  1123. /*if (bit_num==8) timing_value = timing_value >>8; */
  1124. reg_mask = reg_mask | (BIT0 << j);
  1125. get_bit = (timing_value & (BIT0 << bit_num));
  1126. data =
  1127. data | ((get_bit >> shift_next_reg) << start_index);
  1128. bit_num++;
  1129. }
  1130. if (io_type == VIACR)
  1131. viafb_write_reg_mask(cr_index, VIACR, data, reg_mask);
  1132. else
  1133. viafb_write_reg_mask(cr_index, VIASR, data, reg_mask);
  1134. }
  1135. }
  1136. /* Write Registers */
  1137. void viafb_write_regx(struct io_reg RegTable[], int ItemNum)
  1138. {
  1139. int i;
  1140. /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */
  1141. for (i = 0; i < ItemNum; i++)
  1142. via_write_reg_mask(RegTable[i].port, RegTable[i].index,
  1143. RegTable[i].value, RegTable[i].mask);
  1144. }
  1145. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga)
  1146. {
  1147. int reg_value;
  1148. int viafb_load_reg_num;
  1149. struct io_register *reg = NULL;
  1150. switch (set_iga) {
  1151. case IGA1:
  1152. reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1153. viafb_load_reg_num = fetch_count_reg.
  1154. iga1_fetch_count_reg.reg_num;
  1155. reg = fetch_count_reg.iga1_fetch_count_reg.reg;
  1156. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1157. break;
  1158. case IGA2:
  1159. reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1160. viafb_load_reg_num = fetch_count_reg.
  1161. iga2_fetch_count_reg.reg_num;
  1162. reg = fetch_count_reg.iga2_fetch_count_reg.reg;
  1163. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1164. break;
  1165. }
  1166. }
  1167. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active)
  1168. {
  1169. int reg_value;
  1170. int viafb_load_reg_num;
  1171. struct io_register *reg = NULL;
  1172. int iga1_fifo_max_depth = 0, iga1_fifo_threshold =
  1173. 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0;
  1174. int iga2_fifo_max_depth = 0, iga2_fifo_threshold =
  1175. 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0;
  1176. if (set_iga == IGA1) {
  1177. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1178. iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH;
  1179. iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD;
  1180. iga1_fifo_high_threshold =
  1181. K800_IGA1_FIFO_HIGH_THRESHOLD;
  1182. /* If resolution > 1280x1024, expire length = 64, else
  1183. expire length = 128 */
  1184. if ((hor_active > 1280) && (ver_active > 1024))
  1185. iga1_display_queue_expire_num = 16;
  1186. else
  1187. iga1_display_queue_expire_num =
  1188. K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1189. }
  1190. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1191. iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH;
  1192. iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD;
  1193. iga1_fifo_high_threshold =
  1194. P880_IGA1_FIFO_HIGH_THRESHOLD;
  1195. iga1_display_queue_expire_num =
  1196. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1197. /* If resolution > 1280x1024, expire length = 64, else
  1198. expire length = 128 */
  1199. if ((hor_active > 1280) && (ver_active > 1024))
  1200. iga1_display_queue_expire_num = 16;
  1201. else
  1202. iga1_display_queue_expire_num =
  1203. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1204. }
  1205. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1206. iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH;
  1207. iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD;
  1208. iga1_fifo_high_threshold =
  1209. CN700_IGA1_FIFO_HIGH_THRESHOLD;
  1210. /* If resolution > 1280x1024, expire length = 64,
  1211. else expire length = 128 */
  1212. if ((hor_active > 1280) && (ver_active > 1024))
  1213. iga1_display_queue_expire_num = 16;
  1214. else
  1215. iga1_display_queue_expire_num =
  1216. CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1217. }
  1218. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1219. iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH;
  1220. iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD;
  1221. iga1_fifo_high_threshold =
  1222. CX700_IGA1_FIFO_HIGH_THRESHOLD;
  1223. iga1_display_queue_expire_num =
  1224. CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1225. }
  1226. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1227. iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH;
  1228. iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD;
  1229. iga1_fifo_high_threshold =
  1230. K8M890_IGA1_FIFO_HIGH_THRESHOLD;
  1231. iga1_display_queue_expire_num =
  1232. K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1233. }
  1234. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1235. iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH;
  1236. iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD;
  1237. iga1_fifo_high_threshold =
  1238. P4M890_IGA1_FIFO_HIGH_THRESHOLD;
  1239. iga1_display_queue_expire_num =
  1240. P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1241. }
  1242. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1243. iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH;
  1244. iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD;
  1245. iga1_fifo_high_threshold =
  1246. P4M900_IGA1_FIFO_HIGH_THRESHOLD;
  1247. iga1_display_queue_expire_num =
  1248. P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1249. }
  1250. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1251. iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH;
  1252. iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD;
  1253. iga1_fifo_high_threshold =
  1254. VX800_IGA1_FIFO_HIGH_THRESHOLD;
  1255. iga1_display_queue_expire_num =
  1256. VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1257. }
  1258. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1259. iga1_fifo_max_depth = VX855_IGA1_FIFO_MAX_DEPTH;
  1260. iga1_fifo_threshold = VX855_IGA1_FIFO_THRESHOLD;
  1261. iga1_fifo_high_threshold =
  1262. VX855_IGA1_FIFO_HIGH_THRESHOLD;
  1263. iga1_display_queue_expire_num =
  1264. VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1265. }
  1266. /* Set Display FIFO Depath Select */
  1267. reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
  1268. viafb_load_reg_num =
  1269. display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
  1270. reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
  1271. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1272. /* Set Display FIFO Threshold Select */
  1273. reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
  1274. viafb_load_reg_num =
  1275. fifo_threshold_select_reg.
  1276. iga1_fifo_threshold_select_reg.reg_num;
  1277. reg =
  1278. fifo_threshold_select_reg.
  1279. iga1_fifo_threshold_select_reg.reg;
  1280. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1281. /* Set FIFO High Threshold Select */
  1282. reg_value =
  1283. IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
  1284. viafb_load_reg_num =
  1285. fifo_high_threshold_select_reg.
  1286. iga1_fifo_high_threshold_select_reg.reg_num;
  1287. reg =
  1288. fifo_high_threshold_select_reg.
  1289. iga1_fifo_high_threshold_select_reg.reg;
  1290. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1291. /* Set Display Queue Expire Num */
  1292. reg_value =
  1293. IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1294. (iga1_display_queue_expire_num);
  1295. viafb_load_reg_num =
  1296. display_queue_expire_num_reg.
  1297. iga1_display_queue_expire_num_reg.reg_num;
  1298. reg =
  1299. display_queue_expire_num_reg.
  1300. iga1_display_queue_expire_num_reg.reg;
  1301. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1302. } else {
  1303. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1304. iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH;
  1305. iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD;
  1306. iga2_fifo_high_threshold =
  1307. K800_IGA2_FIFO_HIGH_THRESHOLD;
  1308. /* If resolution > 1280x1024, expire length = 64,
  1309. else expire length = 128 */
  1310. if ((hor_active > 1280) && (ver_active > 1024))
  1311. iga2_display_queue_expire_num = 16;
  1312. else
  1313. iga2_display_queue_expire_num =
  1314. K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1315. }
  1316. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1317. iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH;
  1318. iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD;
  1319. iga2_fifo_high_threshold =
  1320. P880_IGA2_FIFO_HIGH_THRESHOLD;
  1321. /* If resolution > 1280x1024, expire length = 64,
  1322. else expire length = 128 */
  1323. if ((hor_active > 1280) && (ver_active > 1024))
  1324. iga2_display_queue_expire_num = 16;
  1325. else
  1326. iga2_display_queue_expire_num =
  1327. P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1328. }
  1329. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1330. iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH;
  1331. iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD;
  1332. iga2_fifo_high_threshold =
  1333. CN700_IGA2_FIFO_HIGH_THRESHOLD;
  1334. /* If resolution > 1280x1024, expire length = 64,
  1335. else expire length = 128 */
  1336. if ((hor_active > 1280) && (ver_active > 1024))
  1337. iga2_display_queue_expire_num = 16;
  1338. else
  1339. iga2_display_queue_expire_num =
  1340. CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1341. }
  1342. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1343. iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH;
  1344. iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD;
  1345. iga2_fifo_high_threshold =
  1346. CX700_IGA2_FIFO_HIGH_THRESHOLD;
  1347. iga2_display_queue_expire_num =
  1348. CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1349. }
  1350. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1351. iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH;
  1352. iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD;
  1353. iga2_fifo_high_threshold =
  1354. K8M890_IGA2_FIFO_HIGH_THRESHOLD;
  1355. iga2_display_queue_expire_num =
  1356. K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1357. }
  1358. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1359. iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH;
  1360. iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD;
  1361. iga2_fifo_high_threshold =
  1362. P4M890_IGA2_FIFO_HIGH_THRESHOLD;
  1363. iga2_display_queue_expire_num =
  1364. P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1365. }
  1366. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1367. iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH;
  1368. iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD;
  1369. iga2_fifo_high_threshold =
  1370. P4M900_IGA2_FIFO_HIGH_THRESHOLD;
  1371. iga2_display_queue_expire_num =
  1372. P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1373. }
  1374. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1375. iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH;
  1376. iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD;
  1377. iga2_fifo_high_threshold =
  1378. VX800_IGA2_FIFO_HIGH_THRESHOLD;
  1379. iga2_display_queue_expire_num =
  1380. VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1381. }
  1382. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
  1383. iga2_fifo_max_depth = VX855_IGA2_FIFO_MAX_DEPTH;
  1384. iga2_fifo_threshold = VX855_IGA2_FIFO_THRESHOLD;
  1385. iga2_fifo_high_threshold =
  1386. VX855_IGA2_FIFO_HIGH_THRESHOLD;
  1387. iga2_display_queue_expire_num =
  1388. VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1389. }
  1390. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1391. /* Set Display FIFO Depath Select */
  1392. reg_value =
  1393. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth)
  1394. - 1;
  1395. /* Patch LCD in IGA2 case */
  1396. viafb_load_reg_num =
  1397. display_fifo_depth_reg.
  1398. iga2_fifo_depth_select_reg.reg_num;
  1399. reg =
  1400. display_fifo_depth_reg.
  1401. iga2_fifo_depth_select_reg.reg;
  1402. viafb_load_reg(reg_value,
  1403. viafb_load_reg_num, reg, VIACR);
  1404. } else {
  1405. /* Set Display FIFO Depath Select */
  1406. reg_value =
  1407. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth);
  1408. viafb_load_reg_num =
  1409. display_fifo_depth_reg.
  1410. iga2_fifo_depth_select_reg.reg_num;
  1411. reg =
  1412. display_fifo_depth_reg.
  1413. iga2_fifo_depth_select_reg.reg;
  1414. viafb_load_reg(reg_value,
  1415. viafb_load_reg_num, reg, VIACR);
  1416. }
  1417. /* Set Display FIFO Threshold Select */
  1418. reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold);
  1419. viafb_load_reg_num =
  1420. fifo_threshold_select_reg.
  1421. iga2_fifo_threshold_select_reg.reg_num;
  1422. reg =
  1423. fifo_threshold_select_reg.
  1424. iga2_fifo_threshold_select_reg.reg;
  1425. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1426. /* Set FIFO High Threshold Select */
  1427. reg_value =
  1428. IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold);
  1429. viafb_load_reg_num =
  1430. fifo_high_threshold_select_reg.
  1431. iga2_fifo_high_threshold_select_reg.reg_num;
  1432. reg =
  1433. fifo_high_threshold_select_reg.
  1434. iga2_fifo_high_threshold_select_reg.reg;
  1435. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1436. /* Set Display Queue Expire Num */
  1437. reg_value =
  1438. IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1439. (iga2_display_queue_expire_num);
  1440. viafb_load_reg_num =
  1441. display_queue_expire_num_reg.
  1442. iga2_display_queue_expire_num_reg.reg_num;
  1443. reg =
  1444. display_queue_expire_num_reg.
  1445. iga2_display_queue_expire_num_reg.reg;
  1446. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1447. }
  1448. }
  1449. static u32 cle266_encode_pll(struct pll_config pll)
  1450. {
  1451. return (pll.multiplier << 8)
  1452. | (pll.rshift << 6)
  1453. | pll.divisor;
  1454. }
  1455. static u32 k800_encode_pll(struct pll_config pll)
  1456. {
  1457. return ((pll.divisor - 2) << 16)
  1458. | (pll.rshift << 10)
  1459. | (pll.multiplier - 2);
  1460. }
  1461. static u32 vx855_encode_pll(struct pll_config pll)
  1462. {
  1463. return (pll.divisor << 16)
  1464. | (pll.rshift << 10)
  1465. | pll.multiplier;
  1466. }
  1467. u32 viafb_get_clk_value(int clk)
  1468. {
  1469. u32 value = 0;
  1470. int i = 0;
  1471. while (i < NUM_TOTAL_PLL_TABLE && clk != pll_value[i].clk)
  1472. i++;
  1473. if (i == NUM_TOTAL_PLL_TABLE) {
  1474. printk(KERN_WARNING "viafb_get_clk_value: PLL lookup failed!");
  1475. } else {
  1476. switch (viaparinfo->chip_info->gfx_chip_name) {
  1477. case UNICHROME_CLE266:
  1478. case UNICHROME_K400:
  1479. value = cle266_encode_pll(pll_value[i].cle266_pll);
  1480. break;
  1481. case UNICHROME_K800:
  1482. case UNICHROME_PM800:
  1483. case UNICHROME_CN700:
  1484. value = k800_encode_pll(pll_value[i].k800_pll);
  1485. break;
  1486. case UNICHROME_CX700:
  1487. case UNICHROME_CN750:
  1488. case UNICHROME_K8M890:
  1489. case UNICHROME_P4M890:
  1490. case UNICHROME_P4M900:
  1491. case UNICHROME_VX800:
  1492. value = k800_encode_pll(pll_value[i].cx700_pll);
  1493. break;
  1494. case UNICHROME_VX855:
  1495. value = vx855_encode_pll(pll_value[i].vx855_pll);
  1496. break;
  1497. }
  1498. }
  1499. return value;
  1500. }
  1501. /* Set VCLK*/
  1502. void viafb_set_vclock(u32 clk, int set_iga)
  1503. {
  1504. /* H.W. Reset : ON */
  1505. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1506. if (set_iga == IGA1) {
  1507. /* Change D,N FOR VCLK */
  1508. switch (viaparinfo->chip_info->gfx_chip_name) {
  1509. case UNICHROME_CLE266:
  1510. case UNICHROME_K400:
  1511. via_write_reg(VIASR, SR46, (clk & 0x00FF));
  1512. via_write_reg(VIASR, SR47, (clk & 0xFF00) >> 8);
  1513. break;
  1514. case UNICHROME_K800:
  1515. case UNICHROME_PM800:
  1516. case UNICHROME_CN700:
  1517. case UNICHROME_CX700:
  1518. case UNICHROME_CN750:
  1519. case UNICHROME_K8M890:
  1520. case UNICHROME_P4M890:
  1521. case UNICHROME_P4M900:
  1522. case UNICHROME_VX800:
  1523. case UNICHROME_VX855:
  1524. via_write_reg(VIASR, SR44, (clk & 0x0000FF));
  1525. via_write_reg(VIASR, SR45, (clk & 0x00FF00) >> 8);
  1526. via_write_reg(VIASR, SR46, (clk & 0xFF0000) >> 16);
  1527. break;
  1528. }
  1529. }
  1530. if (set_iga == IGA2) {
  1531. /* Change D,N FOR LCK */
  1532. switch (viaparinfo->chip_info->gfx_chip_name) {
  1533. case UNICHROME_CLE266:
  1534. case UNICHROME_K400:
  1535. via_write_reg(VIASR, SR44, (clk & 0x00FF));
  1536. via_write_reg(VIASR, SR45, (clk & 0xFF00) >> 8);
  1537. break;
  1538. case UNICHROME_K800:
  1539. case UNICHROME_PM800:
  1540. case UNICHROME_CN700:
  1541. case UNICHROME_CX700:
  1542. case UNICHROME_CN750:
  1543. case UNICHROME_K8M890:
  1544. case UNICHROME_P4M890:
  1545. case UNICHROME_P4M900:
  1546. case UNICHROME_VX800:
  1547. case UNICHROME_VX855:
  1548. via_write_reg(VIASR, SR4A, (clk & 0x0000FF));
  1549. via_write_reg(VIASR, SR4B, (clk & 0x00FF00) >> 8);
  1550. via_write_reg(VIASR, SR4C, (clk & 0xFF0000) >> 16);
  1551. break;
  1552. }
  1553. }
  1554. /* H.W. Reset : OFF */
  1555. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1556. /* Reset PLL */
  1557. if (set_iga == IGA1) {
  1558. viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
  1559. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
  1560. }
  1561. if (set_iga == IGA2) {
  1562. viafb_write_reg_mask(SR40, VIASR, 0x01, BIT0);
  1563. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT0);
  1564. }
  1565. /* Fire! */
  1566. via_write_misc_reg_mask(0x0C, 0x0C); /* select external clock */
  1567. }
  1568. void viafb_load_crtc_timing(struct display_timing device_timing,
  1569. int set_iga)
  1570. {
  1571. int i;
  1572. int viafb_load_reg_num = 0;
  1573. int reg_value = 0;
  1574. struct io_register *reg = NULL;
  1575. viafb_unlock_crt();
  1576. for (i = 0; i < 12; i++) {
  1577. if (set_iga == IGA1) {
  1578. switch (i) {
  1579. case H_TOTAL_INDEX:
  1580. reg_value =
  1581. IGA1_HOR_TOTAL_FORMULA(device_timing.
  1582. hor_total);
  1583. viafb_load_reg_num =
  1584. iga1_crtc_reg.hor_total.reg_num;
  1585. reg = iga1_crtc_reg.hor_total.reg;
  1586. break;
  1587. case H_ADDR_INDEX:
  1588. reg_value =
  1589. IGA1_HOR_ADDR_FORMULA(device_timing.
  1590. hor_addr);
  1591. viafb_load_reg_num =
  1592. iga1_crtc_reg.hor_addr.reg_num;
  1593. reg = iga1_crtc_reg.hor_addr.reg;
  1594. break;
  1595. case H_BLANK_START_INDEX:
  1596. reg_value =
  1597. IGA1_HOR_BLANK_START_FORMULA
  1598. (device_timing.hor_blank_start);
  1599. viafb_load_reg_num =
  1600. iga1_crtc_reg.hor_blank_start.reg_num;
  1601. reg = iga1_crtc_reg.hor_blank_start.reg;
  1602. break;
  1603. case H_BLANK_END_INDEX:
  1604. reg_value =
  1605. IGA1_HOR_BLANK_END_FORMULA
  1606. (device_timing.hor_blank_start,
  1607. device_timing.hor_blank_end);
  1608. viafb_load_reg_num =
  1609. iga1_crtc_reg.hor_blank_end.reg_num;
  1610. reg = iga1_crtc_reg.hor_blank_end.reg;
  1611. break;
  1612. case H_SYNC_START_INDEX:
  1613. reg_value =
  1614. IGA1_HOR_SYNC_START_FORMULA
  1615. (device_timing.hor_sync_start);
  1616. viafb_load_reg_num =
  1617. iga1_crtc_reg.hor_sync_start.reg_num;
  1618. reg = iga1_crtc_reg.hor_sync_start.reg;
  1619. break;
  1620. case H_SYNC_END_INDEX:
  1621. reg_value =
  1622. IGA1_HOR_SYNC_END_FORMULA
  1623. (device_timing.hor_sync_start,
  1624. device_timing.hor_sync_end);
  1625. viafb_load_reg_num =
  1626. iga1_crtc_reg.hor_sync_end.reg_num;
  1627. reg = iga1_crtc_reg.hor_sync_end.reg;
  1628. break;
  1629. case V_TOTAL_INDEX:
  1630. reg_value =
  1631. IGA1_VER_TOTAL_FORMULA(device_timing.
  1632. ver_total);
  1633. viafb_load_reg_num =
  1634. iga1_crtc_reg.ver_total.reg_num;
  1635. reg = iga1_crtc_reg.ver_total.reg;
  1636. break;
  1637. case V_ADDR_INDEX:
  1638. reg_value =
  1639. IGA1_VER_ADDR_FORMULA(device_timing.
  1640. ver_addr);
  1641. viafb_load_reg_num =
  1642. iga1_crtc_reg.ver_addr.reg_num;
  1643. reg = iga1_crtc_reg.ver_addr.reg;
  1644. break;
  1645. case V_BLANK_START_INDEX:
  1646. reg_value =
  1647. IGA1_VER_BLANK_START_FORMULA
  1648. (device_timing.ver_blank_start);
  1649. viafb_load_reg_num =
  1650. iga1_crtc_reg.ver_blank_start.reg_num;
  1651. reg = iga1_crtc_reg.ver_blank_start.reg;
  1652. break;
  1653. case V_BLANK_END_INDEX:
  1654. reg_value =
  1655. IGA1_VER_BLANK_END_FORMULA
  1656. (device_timing.ver_blank_start,
  1657. device_timing.ver_blank_end);
  1658. viafb_load_reg_num =
  1659. iga1_crtc_reg.ver_blank_end.reg_num;
  1660. reg = iga1_crtc_reg.ver_blank_end.reg;
  1661. break;
  1662. case V_SYNC_START_INDEX:
  1663. reg_value =
  1664. IGA1_VER_SYNC_START_FORMULA
  1665. (device_timing.ver_sync_start);
  1666. viafb_load_reg_num =
  1667. iga1_crtc_reg.ver_sync_start.reg_num;
  1668. reg = iga1_crtc_reg.ver_sync_start.reg;
  1669. break;
  1670. case V_SYNC_END_INDEX:
  1671. reg_value =
  1672. IGA1_VER_SYNC_END_FORMULA
  1673. (device_timing.ver_sync_start,
  1674. device_timing.ver_sync_end);
  1675. viafb_load_reg_num =
  1676. iga1_crtc_reg.ver_sync_end.reg_num;
  1677. reg = iga1_crtc_reg.ver_sync_end.reg;
  1678. break;
  1679. }
  1680. }
  1681. if (set_iga == IGA2) {
  1682. switch (i) {
  1683. case H_TOTAL_INDEX:
  1684. reg_value =
  1685. IGA2_HOR_TOTAL_FORMULA(device_timing.
  1686. hor_total);
  1687. viafb_load_reg_num =
  1688. iga2_crtc_reg.hor_total.reg_num;
  1689. reg = iga2_crtc_reg.hor_total.reg;
  1690. break;
  1691. case H_ADDR_INDEX:
  1692. reg_value =
  1693. IGA2_HOR_ADDR_FORMULA(device_timing.
  1694. hor_addr);
  1695. viafb_load_reg_num =
  1696. iga2_crtc_reg.hor_addr.reg_num;
  1697. reg = iga2_crtc_reg.hor_addr.reg;
  1698. break;
  1699. case H_BLANK_START_INDEX:
  1700. reg_value =
  1701. IGA2_HOR_BLANK_START_FORMULA
  1702. (device_timing.hor_blank_start);
  1703. viafb_load_reg_num =
  1704. iga2_crtc_reg.hor_blank_start.reg_num;
  1705. reg = iga2_crtc_reg.hor_blank_start.reg;
  1706. break;
  1707. case H_BLANK_END_INDEX:
  1708. reg_value =
  1709. IGA2_HOR_BLANK_END_FORMULA
  1710. (device_timing.hor_blank_start,
  1711. device_timing.hor_blank_end);
  1712. viafb_load_reg_num =
  1713. iga2_crtc_reg.hor_blank_end.reg_num;
  1714. reg = iga2_crtc_reg.hor_blank_end.reg;
  1715. break;
  1716. case H_SYNC_START_INDEX:
  1717. reg_value =
  1718. IGA2_HOR_SYNC_START_FORMULA
  1719. (device_timing.hor_sync_start);
  1720. if (UNICHROME_CN700 <=
  1721. viaparinfo->chip_info->gfx_chip_name)
  1722. viafb_load_reg_num =
  1723. iga2_crtc_reg.hor_sync_start.
  1724. reg_num;
  1725. else
  1726. viafb_load_reg_num = 3;
  1727. reg = iga2_crtc_reg.hor_sync_start.reg;
  1728. break;
  1729. case H_SYNC_END_INDEX:
  1730. reg_value =
  1731. IGA2_HOR_SYNC_END_FORMULA
  1732. (device_timing.hor_sync_start,
  1733. device_timing.hor_sync_end);
  1734. viafb_load_reg_num =
  1735. iga2_crtc_reg.hor_sync_end.reg_num;
  1736. reg = iga2_crtc_reg.hor_sync_end.reg;
  1737. break;
  1738. case V_TOTAL_INDEX:
  1739. reg_value =
  1740. IGA2_VER_TOTAL_FORMULA(device_timing.
  1741. ver_total);
  1742. viafb_load_reg_num =
  1743. iga2_crtc_reg.ver_total.reg_num;
  1744. reg = iga2_crtc_reg.ver_total.reg;
  1745. break;
  1746. case V_ADDR_INDEX:
  1747. reg_value =
  1748. IGA2_VER_ADDR_FORMULA(device_timing.
  1749. ver_addr);
  1750. viafb_load_reg_num =
  1751. iga2_crtc_reg.ver_addr.reg_num;
  1752. reg = iga2_crtc_reg.ver_addr.reg;
  1753. break;
  1754. case V_BLANK_START_INDEX:
  1755. reg_value =
  1756. IGA2_VER_BLANK_START_FORMULA
  1757. (device_timing.ver_blank_start);
  1758. viafb_load_reg_num =
  1759. iga2_crtc_reg.ver_blank_start.reg_num;
  1760. reg = iga2_crtc_reg.ver_blank_start.reg;
  1761. break;
  1762. case V_BLANK_END_INDEX:
  1763. reg_value =
  1764. IGA2_VER_BLANK_END_FORMULA
  1765. (device_timing.ver_blank_start,
  1766. device_timing.ver_blank_end);
  1767. viafb_load_reg_num =
  1768. iga2_crtc_reg.ver_blank_end.reg_num;
  1769. reg = iga2_crtc_reg.ver_blank_end.reg;
  1770. break;
  1771. case V_SYNC_START_INDEX:
  1772. reg_value =
  1773. IGA2_VER_SYNC_START_FORMULA
  1774. (device_timing.ver_sync_start);
  1775. viafb_load_reg_num =
  1776. iga2_crtc_reg.ver_sync_start.reg_num;
  1777. reg = iga2_crtc_reg.ver_sync_start.reg;
  1778. break;
  1779. case V_SYNC_END_INDEX:
  1780. reg_value =
  1781. IGA2_VER_SYNC_END_FORMULA
  1782. (device_timing.ver_sync_start,
  1783. device_timing.ver_sync_end);
  1784. viafb_load_reg_num =
  1785. iga2_crtc_reg.ver_sync_end.reg_num;
  1786. reg = iga2_crtc_reg.ver_sync_end.reg;
  1787. break;
  1788. }
  1789. }
  1790. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1791. }
  1792. viafb_lock_crt();
  1793. }
  1794. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  1795. struct VideoModeTable *video_mode, int bpp_byte, int set_iga)
  1796. {
  1797. struct display_timing crt_reg;
  1798. int i;
  1799. int index = 0;
  1800. int h_addr, v_addr;
  1801. u32 pll_D_N;
  1802. u8 polarity = 0;
  1803. for (i = 0; i < video_mode->mode_array; i++) {
  1804. index = i;
  1805. if (crt_table[i].refresh_rate == viaparinfo->
  1806. crt_setting_info->refresh_rate)
  1807. break;
  1808. }
  1809. crt_reg = crt_table[index].crtc;
  1810. /* Mode 640x480 has border, but LCD/DFP didn't have border. */
  1811. /* So we would delete border. */
  1812. if ((viafb_LCD_ON | viafb_DVI_ON)
  1813. && video_mode->crtc[0].crtc.hor_addr == 640
  1814. && video_mode->crtc[0].crtc.ver_addr == 480
  1815. && viaparinfo->crt_setting_info->refresh_rate == 60) {
  1816. /* The border is 8 pixels. */
  1817. crt_reg.hor_blank_start = crt_reg.hor_blank_start - 8;
  1818. /* Blanking time should add left and right borders. */
  1819. crt_reg.hor_blank_end = crt_reg.hor_blank_end + 16;
  1820. }
  1821. h_addr = crt_reg.hor_addr;
  1822. v_addr = crt_reg.ver_addr;
  1823. /* update polarity for CRT timing */
  1824. if (crt_table[index].h_sync_polarity == NEGATIVE)
  1825. polarity |= BIT6;
  1826. if (crt_table[index].v_sync_polarity == NEGATIVE)
  1827. polarity |= BIT7;
  1828. via_write_misc_reg_mask(polarity, BIT6 | BIT7);
  1829. if (set_iga == IGA1) {
  1830. viafb_unlock_crt();
  1831. viafb_write_reg(CR09, VIACR, 0x00); /*initial CR09=0 */
  1832. viafb_write_reg_mask(CR11, VIACR, 0x00, BIT4 + BIT5 + BIT6);
  1833. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1834. }
  1835. switch (set_iga) {
  1836. case IGA1:
  1837. viafb_load_crtc_timing(crt_reg, IGA1);
  1838. break;
  1839. case IGA2:
  1840. viafb_load_crtc_timing(crt_reg, IGA2);
  1841. break;
  1842. }
  1843. load_fix_bit_crtc_reg();
  1844. viafb_lock_crt();
  1845. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1846. viafb_load_fetch_count_reg(h_addr, bpp_byte, set_iga);
  1847. /* load FIFO */
  1848. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  1849. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  1850. viafb_load_FIFO_reg(set_iga, h_addr, v_addr);
  1851. pll_D_N = viafb_get_clk_value(crt_table[index].clk);
  1852. DEBUG_MSG(KERN_INFO "PLL=%x", pll_D_N);
  1853. viafb_set_vclock(pll_D_N, set_iga);
  1854. }
  1855. void viafb_init_chip_info(int chip_type)
  1856. {
  1857. init_gfx_chip_info(chip_type);
  1858. init_tmds_chip_info();
  1859. init_lvds_chip_info();
  1860. viaparinfo->crt_setting_info->iga_path = IGA1;
  1861. viaparinfo->crt_setting_info->refresh_rate = viafb_refresh;
  1862. /*Set IGA path for each device */
  1863. viafb_set_iga_path();
  1864. viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method;
  1865. viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode;
  1866. viaparinfo->lvds_setting_info2->display_method =
  1867. viaparinfo->lvds_setting_info->display_method;
  1868. viaparinfo->lvds_setting_info2->lcd_mode =
  1869. viaparinfo->lvds_setting_info->lcd_mode;
  1870. }
  1871. void viafb_update_device_setting(int hres, int vres,
  1872. int bpp, int vmode_refresh, int flag)
  1873. {
  1874. if (flag == 0) {
  1875. viaparinfo->crt_setting_info->h_active = hres;
  1876. viaparinfo->crt_setting_info->v_active = vres;
  1877. viaparinfo->crt_setting_info->bpp = bpp;
  1878. viaparinfo->crt_setting_info->refresh_rate =
  1879. vmode_refresh;
  1880. viaparinfo->tmds_setting_info->h_active = hres;
  1881. viaparinfo->tmds_setting_info->v_active = vres;
  1882. viaparinfo->lvds_setting_info->h_active = hres;
  1883. viaparinfo->lvds_setting_info->v_active = vres;
  1884. viaparinfo->lvds_setting_info->bpp = bpp;
  1885. viaparinfo->lvds_setting_info->refresh_rate =
  1886. vmode_refresh;
  1887. viaparinfo->lvds_setting_info2->h_active = hres;
  1888. viaparinfo->lvds_setting_info2->v_active = vres;
  1889. viaparinfo->lvds_setting_info2->bpp = bpp;
  1890. viaparinfo->lvds_setting_info2->refresh_rate =
  1891. vmode_refresh;
  1892. } else {
  1893. if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
  1894. viaparinfo->tmds_setting_info->h_active = hres;
  1895. viaparinfo->tmds_setting_info->v_active = vres;
  1896. }
  1897. if (viaparinfo->lvds_setting_info->iga_path == IGA2) {
  1898. viaparinfo->lvds_setting_info->h_active = hres;
  1899. viaparinfo->lvds_setting_info->v_active = vres;
  1900. viaparinfo->lvds_setting_info->bpp = bpp;
  1901. viaparinfo->lvds_setting_info->refresh_rate =
  1902. vmode_refresh;
  1903. }
  1904. if (IGA2 == viaparinfo->lvds_setting_info2->iga_path) {
  1905. viaparinfo->lvds_setting_info2->h_active = hres;
  1906. viaparinfo->lvds_setting_info2->v_active = vres;
  1907. viaparinfo->lvds_setting_info2->bpp = bpp;
  1908. viaparinfo->lvds_setting_info2->refresh_rate =
  1909. vmode_refresh;
  1910. }
  1911. }
  1912. }
  1913. static void init_gfx_chip_info(int chip_type)
  1914. {
  1915. u8 tmp;
  1916. viaparinfo->chip_info->gfx_chip_name = chip_type;
  1917. /* Check revision of CLE266 Chip */
  1918. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  1919. /* CR4F only define in CLE266.CX chip */
  1920. tmp = viafb_read_reg(VIACR, CR4F);
  1921. viafb_write_reg(CR4F, VIACR, 0x55);
  1922. if (viafb_read_reg(VIACR, CR4F) != 0x55)
  1923. viaparinfo->chip_info->gfx_chip_revision =
  1924. CLE266_REVISION_AX;
  1925. else
  1926. viaparinfo->chip_info->gfx_chip_revision =
  1927. CLE266_REVISION_CX;
  1928. /* restore orignal CR4F value */
  1929. viafb_write_reg(CR4F, VIACR, tmp);
  1930. }
  1931. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1932. tmp = viafb_read_reg(VIASR, SR43);
  1933. DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp);
  1934. if (tmp & 0x02) {
  1935. viaparinfo->chip_info->gfx_chip_revision =
  1936. CX700_REVISION_700M2;
  1937. } else if (tmp & 0x40) {
  1938. viaparinfo->chip_info->gfx_chip_revision =
  1939. CX700_REVISION_700M;
  1940. } else {
  1941. viaparinfo->chip_info->gfx_chip_revision =
  1942. CX700_REVISION_700;
  1943. }
  1944. }
  1945. /* Determine which 2D engine we have */
  1946. switch (viaparinfo->chip_info->gfx_chip_name) {
  1947. case UNICHROME_VX800:
  1948. case UNICHROME_VX855:
  1949. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_M1;
  1950. break;
  1951. case UNICHROME_K8M890:
  1952. case UNICHROME_P4M900:
  1953. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H5;
  1954. break;
  1955. default:
  1956. viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H2;
  1957. break;
  1958. }
  1959. }
  1960. static void init_tmds_chip_info(void)
  1961. {
  1962. viafb_tmds_trasmitter_identify();
  1963. if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info.
  1964. output_interface) {
  1965. switch (viaparinfo->chip_info->gfx_chip_name) {
  1966. case UNICHROME_CX700:
  1967. {
  1968. /* we should check support by hardware layout.*/
  1969. if ((viafb_display_hardware_layout ==
  1970. HW_LAYOUT_DVI_ONLY)
  1971. || (viafb_display_hardware_layout ==
  1972. HW_LAYOUT_LCD_DVI)) {
  1973. viaparinfo->chip_info->tmds_chip_info.
  1974. output_interface = INTERFACE_TMDS;
  1975. } else {
  1976. viaparinfo->chip_info->tmds_chip_info.
  1977. output_interface =
  1978. INTERFACE_NONE;
  1979. }
  1980. break;
  1981. }
  1982. case UNICHROME_K8M890:
  1983. case UNICHROME_P4M900:
  1984. case UNICHROME_P4M890:
  1985. /* TMDS on PCIE, we set DFPLOW as default. */
  1986. viaparinfo->chip_info->tmds_chip_info.output_interface =
  1987. INTERFACE_DFP_LOW;
  1988. break;
  1989. default:
  1990. {
  1991. /* set DVP1 default for DVI */
  1992. viaparinfo->chip_info->tmds_chip_info
  1993. .output_interface = INTERFACE_DVP1;
  1994. }
  1995. }
  1996. }
  1997. DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n",
  1998. viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
  1999. viafb_init_dvi_size(&viaparinfo->shared->chip_info.tmds_chip_info,
  2000. &viaparinfo->shared->tmds_setting_info);
  2001. }
  2002. static void init_lvds_chip_info(void)
  2003. {
  2004. viafb_lvds_trasmitter_identify();
  2005. viafb_init_lcd_size();
  2006. viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info,
  2007. viaparinfo->lvds_setting_info);
  2008. if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) {
  2009. viafb_init_lvds_output_interface(&viaparinfo->chip_info->
  2010. lvds_chip_info2, viaparinfo->lvds_setting_info2);
  2011. }
  2012. /*If CX700,two singel LCD, we need to reassign
  2013. LCD interface to different LVDS port */
  2014. if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name)
  2015. && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) {
  2016. if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info.
  2017. lvds_chip_name) && (INTEGRATED_LVDS ==
  2018. viaparinfo->chip_info->
  2019. lvds_chip_info2.lvds_chip_name)) {
  2020. viaparinfo->chip_info->lvds_chip_info.output_interface =
  2021. INTERFACE_LVDS0;
  2022. viaparinfo->chip_info->lvds_chip_info2.
  2023. output_interface =
  2024. INTERFACE_LVDS1;
  2025. }
  2026. }
  2027. DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n",
  2028. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  2029. DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n",
  2030. viaparinfo->chip_info->lvds_chip_info.output_interface);
  2031. DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n",
  2032. viaparinfo->chip_info->lvds_chip_info.output_interface);
  2033. }
  2034. void viafb_init_dac(int set_iga)
  2035. {
  2036. int i;
  2037. u8 tmp;
  2038. if (set_iga == IGA1) {
  2039. /* access Primary Display's LUT */
  2040. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  2041. /* turn off LCK */
  2042. viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6);
  2043. for (i = 0; i < 256; i++) {
  2044. write_dac_reg(i, palLUT_table[i].red,
  2045. palLUT_table[i].green,
  2046. palLUT_table[i].blue);
  2047. }
  2048. /* turn on LCK */
  2049. viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6);
  2050. } else {
  2051. tmp = viafb_read_reg(VIACR, CR6A);
  2052. /* access Secondary Display's LUT */
  2053. viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6);
  2054. viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0);
  2055. for (i = 0; i < 256; i++) {
  2056. write_dac_reg(i, palLUT_table[i].red,
  2057. palLUT_table[i].green,
  2058. palLUT_table[i].blue);
  2059. }
  2060. /* set IGA1 DAC for default */
  2061. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  2062. viafb_write_reg(CR6A, VIACR, tmp);
  2063. }
  2064. }
  2065. static void device_screen_off(void)
  2066. {
  2067. /* turn off CRT screen (IGA1) */
  2068. viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5);
  2069. }
  2070. static void device_screen_on(void)
  2071. {
  2072. /* turn on CRT screen (IGA1) */
  2073. viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5);
  2074. }
  2075. static void set_display_channel(void)
  2076. {
  2077. /*If viafb_LCD2_ON, on cx700, internal lvds's information
  2078. is keeped on lvds_setting_info2 */
  2079. if (viafb_LCD2_ON &&
  2080. viaparinfo->lvds_setting_info2->device_lcd_dualedge) {
  2081. /* For dual channel LCD: */
  2082. /* Set to Dual LVDS channel. */
  2083. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  2084. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  2085. /* For LCD+DFP: */
  2086. /* Set to LVDS1 + TMDS channel. */
  2087. viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5);
  2088. } else if (viafb_DVI_ON) {
  2089. /* Set to single TMDS channel. */
  2090. viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5);
  2091. } else if (viafb_LCD_ON) {
  2092. if (viaparinfo->lvds_setting_info->device_lcd_dualedge) {
  2093. /* For dual channel LCD: */
  2094. /* Set to Dual LVDS channel. */
  2095. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  2096. } else {
  2097. /* Set to LVDS0 + LVDS1 channel. */
  2098. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5);
  2099. }
  2100. }
  2101. }
  2102. int viafb_setmode(struct VideoModeTable *vmode_tbl, int video_bpp,
  2103. struct VideoModeTable *vmode_tbl1, int video_bpp1)
  2104. {
  2105. int i, j;
  2106. int port;
  2107. u8 value, index, mask;
  2108. struct crt_mode_table *crt_timing;
  2109. struct crt_mode_table *crt_timing1 = NULL;
  2110. device_screen_off();
  2111. crt_timing = vmode_tbl->crtc;
  2112. if (viafb_SAMM_ON == 1) {
  2113. crt_timing1 = vmode_tbl1->crtc;
  2114. }
  2115. inb(VIAStatus);
  2116. outb(0x00, VIAAR);
  2117. /* Write Common Setting for Video Mode */
  2118. switch (viaparinfo->chip_info->gfx_chip_name) {
  2119. case UNICHROME_CLE266:
  2120. viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs);
  2121. break;
  2122. case UNICHROME_K400:
  2123. viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs);
  2124. break;
  2125. case UNICHROME_K800:
  2126. case UNICHROME_PM800:
  2127. viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs);
  2128. break;
  2129. case UNICHROME_CN700:
  2130. case UNICHROME_K8M890:
  2131. case UNICHROME_P4M890:
  2132. case UNICHROME_P4M900:
  2133. viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs);
  2134. break;
  2135. case UNICHROME_CX700:
  2136. case UNICHROME_VX800:
  2137. viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs);
  2138. break;
  2139. case UNICHROME_VX855:
  2140. viafb_write_regx(VX855_ModeXregs, NUM_TOTAL_VX855_ModeXregs);
  2141. break;
  2142. }
  2143. device_off();
  2144. /* Fill VPIT Parameters */
  2145. /* Write Misc Register */
  2146. outb(VPIT.Misc, VIA_MISC_REG_WRITE);
  2147. /* Write Sequencer */
  2148. for (i = 1; i <= StdSR; i++)
  2149. via_write_reg(VIASR, i, VPIT.SR[i - 1]);
  2150. viafb_write_reg_mask(0x15, VIASR, 0xA2, 0xA2);
  2151. viafb_set_iga_path();
  2152. /* Write CRTC */
  2153. viafb_fill_crtc_timing(crt_timing, vmode_tbl, video_bpp / 8, IGA1);
  2154. /* Write Graphic Controller */
  2155. for (i = 0; i < StdGR; i++)
  2156. via_write_reg(VIAGR, i, VPIT.GR[i]);
  2157. /* Write Attribute Controller */
  2158. for (i = 0; i < StdAR; i++) {
  2159. inb(VIAStatus);
  2160. outb(i, VIAAR);
  2161. outb(VPIT.AR[i], VIAAR);
  2162. }
  2163. inb(VIAStatus);
  2164. outb(0x20, VIAAR);
  2165. /* Update Patch Register */
  2166. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266
  2167. || viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400)
  2168. && vmode_tbl->crtc[0].crtc.hor_addr == 1024
  2169. && vmode_tbl->crtc[0].crtc.ver_addr == 768) {
  2170. for (j = 0; j < res_patch_table[0].table_length; j++) {
  2171. index = res_patch_table[0].io_reg_table[j].index;
  2172. port = res_patch_table[0].io_reg_table[j].port;
  2173. value = res_patch_table[0].io_reg_table[j].value;
  2174. mask = res_patch_table[0].io_reg_table[j].mask;
  2175. viafb_write_reg_mask(index, port, value, mask);
  2176. }
  2177. }
  2178. via_set_primary_pitch(viafbinfo->fix.line_length);
  2179. via_set_secondary_pitch(viafb_dual_fb ? viafbinfo1->fix.line_length
  2180. : viafbinfo->fix.line_length);
  2181. via_set_primary_color_depth(viaparinfo->depth);
  2182. via_set_secondary_color_depth(viafb_dual_fb ? viaparinfo1->depth
  2183. : viaparinfo->depth);
  2184. /* Update Refresh Rate Setting */
  2185. /* Clear On Screen */
  2186. /* CRT set mode */
  2187. if (viafb_CRT_ON) {
  2188. if (viafb_SAMM_ON && (viaparinfo->crt_setting_info->iga_path ==
  2189. IGA2)) {
  2190. viafb_fill_crtc_timing(crt_timing1, vmode_tbl1,
  2191. video_bpp1 / 8,
  2192. viaparinfo->crt_setting_info->iga_path);
  2193. } else {
  2194. viafb_fill_crtc_timing(crt_timing, vmode_tbl,
  2195. video_bpp / 8,
  2196. viaparinfo->crt_setting_info->iga_path);
  2197. }
  2198. set_crt_output_path(viaparinfo->crt_setting_info->iga_path);
  2199. /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode
  2200. to 8 alignment (1368),there is several pixels (2 pixels)
  2201. on right side of screen. */
  2202. if (vmode_tbl->crtc[0].crtc.hor_addr % 8) {
  2203. viafb_unlock_crt();
  2204. viafb_write_reg(CR02, VIACR,
  2205. viafb_read_reg(VIACR, CR02) - 1);
  2206. viafb_lock_crt();
  2207. }
  2208. }
  2209. if (viafb_DVI_ON) {
  2210. if (viafb_SAMM_ON &&
  2211. (viaparinfo->tmds_setting_info->iga_path == IGA2)) {
  2212. viafb_dvi_set_mode(viafb_get_mode
  2213. (viaparinfo->tmds_setting_info->h_active,
  2214. viaparinfo->tmds_setting_info->
  2215. v_active),
  2216. video_bpp1, viaparinfo->
  2217. tmds_setting_info->iga_path);
  2218. } else {
  2219. viafb_dvi_set_mode(viafb_get_mode
  2220. (viaparinfo->tmds_setting_info->h_active,
  2221. viaparinfo->
  2222. tmds_setting_info->v_active),
  2223. video_bpp, viaparinfo->
  2224. tmds_setting_info->iga_path);
  2225. }
  2226. }
  2227. if (viafb_LCD_ON) {
  2228. if (viafb_SAMM_ON &&
  2229. (viaparinfo->lvds_setting_info->iga_path == IGA2)) {
  2230. viaparinfo->lvds_setting_info->bpp = video_bpp1;
  2231. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2232. lvds_setting_info,
  2233. &viaparinfo->chip_info->lvds_chip_info);
  2234. } else {
  2235. /* IGA1 doesn't have LCD scaling, so set it center. */
  2236. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  2237. viaparinfo->lvds_setting_info->display_method =
  2238. LCD_CENTERING;
  2239. }
  2240. viaparinfo->lvds_setting_info->bpp = video_bpp;
  2241. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2242. lvds_setting_info,
  2243. &viaparinfo->chip_info->lvds_chip_info);
  2244. }
  2245. }
  2246. if (viafb_LCD2_ON) {
  2247. if (viafb_SAMM_ON &&
  2248. (viaparinfo->lvds_setting_info2->iga_path == IGA2)) {
  2249. viaparinfo->lvds_setting_info2->bpp = video_bpp1;
  2250. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2251. lvds_setting_info2,
  2252. &viaparinfo->chip_info->lvds_chip_info2);
  2253. } else {
  2254. /* IGA1 doesn't have LCD scaling, so set it center. */
  2255. if (viaparinfo->lvds_setting_info2->iga_path == IGA1) {
  2256. viaparinfo->lvds_setting_info2->display_method =
  2257. LCD_CENTERING;
  2258. }
  2259. viaparinfo->lvds_setting_info2->bpp = video_bpp;
  2260. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2261. lvds_setting_info2,
  2262. &viaparinfo->chip_info->lvds_chip_info2);
  2263. }
  2264. }
  2265. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  2266. && (viafb_LCD_ON || viafb_DVI_ON))
  2267. set_display_channel();
  2268. /* If set mode normally, save resolution information for hot-plug . */
  2269. if (!viafb_hotplug) {
  2270. viafb_hotplug_Xres = vmode_tbl->crtc[0].crtc.hor_addr;
  2271. viafb_hotplug_Yres = vmode_tbl->crtc[0].crtc.ver_addr;
  2272. viafb_hotplug_bpp = video_bpp;
  2273. viafb_hotplug_refresh = viafb_refresh;
  2274. if (viafb_DVI_ON)
  2275. viafb_DeviceStatus = DVI_Device;
  2276. else
  2277. viafb_DeviceStatus = CRT_Device;
  2278. }
  2279. device_on();
  2280. if (viafb_SAMM_ON == 1)
  2281. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  2282. device_screen_on();
  2283. return 1;
  2284. }
  2285. int viafb_get_pixclock(int hres, int vres, int vmode_refresh)
  2286. {
  2287. int i;
  2288. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2289. if ((hres == res_map_refresh_tbl[i].hres)
  2290. && (vres == res_map_refresh_tbl[i].vres)
  2291. && (vmode_refresh == res_map_refresh_tbl[i].vmode_refresh))
  2292. return res_map_refresh_tbl[i].pixclock;
  2293. }
  2294. return RES_640X480_60HZ_PIXCLOCK;
  2295. }
  2296. int viafb_get_refresh(int hres, int vres, u32 long_refresh)
  2297. {
  2298. #define REFRESH_TOLERANCE 3
  2299. int i, nearest = -1, diff = REFRESH_TOLERANCE;
  2300. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2301. if ((hres == res_map_refresh_tbl[i].hres)
  2302. && (vres == res_map_refresh_tbl[i].vres)
  2303. && (diff > (abs(long_refresh -
  2304. res_map_refresh_tbl[i].vmode_refresh)))) {
  2305. diff = abs(long_refresh - res_map_refresh_tbl[i].
  2306. vmode_refresh);
  2307. nearest = i;
  2308. }
  2309. }
  2310. #undef REFRESH_TOLERANCE
  2311. if (nearest > 0)
  2312. return res_map_refresh_tbl[nearest].vmode_refresh;
  2313. return 60;
  2314. }
  2315. static void device_off(void)
  2316. {
  2317. viafb_crt_disable();
  2318. viafb_dvi_disable();
  2319. viafb_lcd_disable();
  2320. }
  2321. static void device_on(void)
  2322. {
  2323. if (viafb_CRT_ON == 1)
  2324. viafb_crt_enable();
  2325. if (viafb_DVI_ON == 1)
  2326. viafb_dvi_enable();
  2327. if (viafb_LCD_ON == 1)
  2328. viafb_lcd_enable();
  2329. }
  2330. void viafb_crt_disable(void)
  2331. {
  2332. viafb_write_reg_mask(CR36, VIACR, BIT5 + BIT4, BIT5 + BIT4);
  2333. }
  2334. void viafb_crt_enable(void)
  2335. {
  2336. viafb_write_reg_mask(CR36, VIACR, 0x0, BIT5 + BIT4);
  2337. }
  2338. static void enable_second_display_channel(void)
  2339. {
  2340. /* to enable second display channel. */
  2341. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2342. viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7);
  2343. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2344. }
  2345. static void disable_second_display_channel(void)
  2346. {
  2347. /* to disable second display channel. */
  2348. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2349. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7);
  2350. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2351. }
  2352. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  2353. *p_gfx_dpa_setting)
  2354. {
  2355. switch (output_interface) {
  2356. case INTERFACE_DVP0:
  2357. {
  2358. /* DVP0 Clock Polarity and Adjust: */
  2359. viafb_write_reg_mask(CR96, VIACR,
  2360. p_gfx_dpa_setting->DVP0, 0x0F);
  2361. /* DVP0 Clock and Data Pads Driving: */
  2362. viafb_write_reg_mask(SR1E, VIASR,
  2363. p_gfx_dpa_setting->DVP0ClockDri_S, BIT2);
  2364. viafb_write_reg_mask(SR2A, VIASR,
  2365. p_gfx_dpa_setting->DVP0ClockDri_S1,
  2366. BIT4);
  2367. viafb_write_reg_mask(SR1B, VIASR,
  2368. p_gfx_dpa_setting->DVP0DataDri_S, BIT1);
  2369. viafb_write_reg_mask(SR2A, VIASR,
  2370. p_gfx_dpa_setting->DVP0DataDri_S1, BIT5);
  2371. break;
  2372. }
  2373. case INTERFACE_DVP1:
  2374. {
  2375. /* DVP1 Clock Polarity and Adjust: */
  2376. viafb_write_reg_mask(CR9B, VIACR,
  2377. p_gfx_dpa_setting->DVP1, 0x0F);
  2378. /* DVP1 Clock and Data Pads Driving: */
  2379. viafb_write_reg_mask(SR65, VIASR,
  2380. p_gfx_dpa_setting->DVP1Driving, 0x0F);
  2381. break;
  2382. }
  2383. case INTERFACE_DFP_HIGH:
  2384. {
  2385. viafb_write_reg_mask(CR97, VIACR,
  2386. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2387. break;
  2388. }
  2389. case INTERFACE_DFP_LOW:
  2390. {
  2391. viafb_write_reg_mask(CR99, VIACR,
  2392. p_gfx_dpa_setting->DFPLow, 0x0F);
  2393. break;
  2394. }
  2395. case INTERFACE_DFP:
  2396. {
  2397. viafb_write_reg_mask(CR97, VIACR,
  2398. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2399. viafb_write_reg_mask(CR99, VIACR,
  2400. p_gfx_dpa_setting->DFPLow, 0x0F);
  2401. break;
  2402. }
  2403. }
  2404. }
  2405. /*According var's xres, yres fill var's other timing information*/
  2406. void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
  2407. struct VideoModeTable *vmode_tbl)
  2408. {
  2409. struct crt_mode_table *crt_timing = NULL;
  2410. struct display_timing crt_reg;
  2411. int i = 0, index = 0;
  2412. crt_timing = vmode_tbl->crtc;
  2413. for (i = 0; i < vmode_tbl->mode_array; i++) {
  2414. index = i;
  2415. if (crt_timing[i].refresh_rate == refresh)
  2416. break;
  2417. }
  2418. crt_reg = crt_timing[index].crtc;
  2419. var->pixclock = viafb_get_pixclock(var->xres, var->yres, refresh);
  2420. var->left_margin =
  2421. crt_reg.hor_total - (crt_reg.hor_sync_start + crt_reg.hor_sync_end);
  2422. var->right_margin = crt_reg.hor_sync_start - crt_reg.hor_addr;
  2423. var->hsync_len = crt_reg.hor_sync_end;
  2424. var->upper_margin =
  2425. crt_reg.ver_total - (crt_reg.ver_sync_start + crt_reg.ver_sync_end);
  2426. var->lower_margin = crt_reg.ver_sync_start - crt_reg.ver_addr;
  2427. var->vsync_len = crt_reg.ver_sync_end;
  2428. }