twl4030-usb.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686
  1. /*
  2. * twl4030_usb - TWL4030 USB transceiver, talking to OMAP OTG controller
  3. *
  4. * Copyright (C) 2004-2007 Texas Instruments
  5. * Copyright (C) 2008 Nokia Corporation
  6. * Contact: Felipe Balbi <felipe.balbi@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. * Current status:
  23. * - HS USB ULPI mode works.
  24. * - 3-pin mode support may be added in future.
  25. */
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/io.h>
  33. #include <linux/delay.h>
  34. #include <linux/usb/otg.h>
  35. #include <linux/usb/ulpi.h>
  36. #include <linux/i2c/twl.h>
  37. #include <linux/regulator/consumer.h>
  38. #include <linux/err.h>
  39. #include <linux/notifier.h>
  40. #include <linux/slab.h>
  41. /* Register defines */
  42. #define MCPC_CTRL 0x30
  43. #define MCPC_CTRL_RTSOL (1 << 7)
  44. #define MCPC_CTRL_EXTSWR (1 << 6)
  45. #define MCPC_CTRL_EXTSWC (1 << 5)
  46. #define MCPC_CTRL_VOICESW (1 << 4)
  47. #define MCPC_CTRL_OUT64K (1 << 3)
  48. #define MCPC_CTRL_RTSCTSSW (1 << 2)
  49. #define MCPC_CTRL_HS_UART (1 << 0)
  50. #define MCPC_IO_CTRL 0x33
  51. #define MCPC_IO_CTRL_MICBIASEN (1 << 5)
  52. #define MCPC_IO_CTRL_CTS_NPU (1 << 4)
  53. #define MCPC_IO_CTRL_RXD_PU (1 << 3)
  54. #define MCPC_IO_CTRL_TXDTYP (1 << 2)
  55. #define MCPC_IO_CTRL_CTSTYP (1 << 1)
  56. #define MCPC_IO_CTRL_RTSTYP (1 << 0)
  57. #define MCPC_CTRL2 0x36
  58. #define MCPC_CTRL2_MCPC_CK_EN (1 << 0)
  59. #define OTHER_FUNC_CTRL 0x80
  60. #define OTHER_FUNC_CTRL_BDIS_ACON_EN (1 << 4)
  61. #define OTHER_FUNC_CTRL_FIVEWIRE_MODE (1 << 2)
  62. #define OTHER_IFC_CTRL 0x83
  63. #define OTHER_IFC_CTRL_OE_INT_EN (1 << 6)
  64. #define OTHER_IFC_CTRL_CEA2011_MODE (1 << 5)
  65. #define OTHER_IFC_CTRL_FSLSSERIALMODE_4PIN (1 << 4)
  66. #define OTHER_IFC_CTRL_HIZ_ULPI_60MHZ_OUT (1 << 3)
  67. #define OTHER_IFC_CTRL_HIZ_ULPI (1 << 2)
  68. #define OTHER_IFC_CTRL_ALT_INT_REROUTE (1 << 0)
  69. #define OTHER_INT_EN_RISE 0x86
  70. #define OTHER_INT_EN_FALL 0x89
  71. #define OTHER_INT_STS 0x8C
  72. #define OTHER_INT_LATCH 0x8D
  73. #define OTHER_INT_VB_SESS_VLD (1 << 7)
  74. #define OTHER_INT_DM_HI (1 << 6) /* not valid for "latch" reg */
  75. #define OTHER_INT_DP_HI (1 << 5) /* not valid for "latch" reg */
  76. #define OTHER_INT_BDIS_ACON (1 << 3) /* not valid for "fall" regs */
  77. #define OTHER_INT_MANU (1 << 1)
  78. #define OTHER_INT_ABNORMAL_STRESS (1 << 0)
  79. #define ID_STATUS 0x96
  80. #define ID_RES_FLOAT (1 << 4)
  81. #define ID_RES_440K (1 << 3)
  82. #define ID_RES_200K (1 << 2)
  83. #define ID_RES_102K (1 << 1)
  84. #define ID_RES_GND (1 << 0)
  85. #define POWER_CTRL 0xAC
  86. #define POWER_CTRL_OTG_ENAB (1 << 5)
  87. #define OTHER_IFC_CTRL2 0xAF
  88. #define OTHER_IFC_CTRL2_ULPI_STP_LOW (1 << 4)
  89. #define OTHER_IFC_CTRL2_ULPI_TXEN_POL (1 << 3)
  90. #define OTHER_IFC_CTRL2_ULPI_4PIN_2430 (1 << 2)
  91. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_MASK (3 << 0) /* bits 0 and 1 */
  92. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT1N (0 << 0)
  93. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT2N (1 << 0)
  94. #define REG_CTRL_EN 0xB2
  95. #define REG_CTRL_ERROR 0xB5
  96. #define ULPI_I2C_CONFLICT_INTEN (1 << 0)
  97. #define OTHER_FUNC_CTRL2 0xB8
  98. #define OTHER_FUNC_CTRL2_VBAT_TIMER_EN (1 << 0)
  99. /* following registers do not have separate _clr and _set registers */
  100. #define VBUS_DEBOUNCE 0xC0
  101. #define ID_DEBOUNCE 0xC1
  102. #define VBAT_TIMER 0xD3
  103. #define PHY_PWR_CTRL 0xFD
  104. #define PHY_PWR_PHYPWD (1 << 0)
  105. #define PHY_CLK_CTRL 0xFE
  106. #define PHY_CLK_CTRL_CLOCKGATING_EN (1 << 2)
  107. #define PHY_CLK_CTRL_CLK32K_EN (1 << 1)
  108. #define REQ_PHY_DPLL_CLK (1 << 0)
  109. #define PHY_CLK_CTRL_STS 0xFF
  110. #define PHY_DPLL_CLK (1 << 0)
  111. /* In module TWL4030_MODULE_PM_MASTER */
  112. #define PROTECT_KEY 0x0E
  113. #define STS_HW_CONDITIONS 0x0F
  114. /* In module TWL4030_MODULE_PM_RECEIVER */
  115. #define VUSB_DEDICATED1 0x7D
  116. #define VUSB_DEDICATED2 0x7E
  117. #define VUSB1V5_DEV_GRP 0x71
  118. #define VUSB1V5_TYPE 0x72
  119. #define VUSB1V5_REMAP 0x73
  120. #define VUSB1V8_DEV_GRP 0x74
  121. #define VUSB1V8_TYPE 0x75
  122. #define VUSB1V8_REMAP 0x76
  123. #define VUSB3V1_DEV_GRP 0x77
  124. #define VUSB3V1_TYPE 0x78
  125. #define VUSB3V1_REMAP 0x79
  126. /* In module TWL4030_MODULE_INTBR */
  127. #define PMBR1 0x0D
  128. #define GPIO_USB_4PIN_ULPI_2430C (3 << 0)
  129. struct twl4030_usb {
  130. struct otg_transceiver otg;
  131. struct device *dev;
  132. /* TWL4030 internal USB regulator supplies */
  133. struct regulator *usb1v5;
  134. struct regulator *usb1v8;
  135. struct regulator *usb3v1;
  136. /* for vbus reporting with irqs disabled */
  137. spinlock_t lock;
  138. /* pin configuration */
  139. enum twl4030_usb_mode usb_mode;
  140. int irq;
  141. u8 linkstat;
  142. u8 asleep;
  143. bool irq_enabled;
  144. };
  145. /* internal define on top of container_of */
  146. #define xceiv_to_twl(x) container_of((x), struct twl4030_usb, otg);
  147. /*-------------------------------------------------------------------------*/
  148. static int twl4030_i2c_write_u8_verify(struct twl4030_usb *twl,
  149. u8 module, u8 data, u8 address)
  150. {
  151. u8 check;
  152. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  153. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  154. (check == data))
  155. return 0;
  156. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  157. 1, module, address, check, data);
  158. /* Failed once: Try again */
  159. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  160. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  161. (check == data))
  162. return 0;
  163. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  164. 2, module, address, check, data);
  165. /* Failed again: Return error */
  166. return -EBUSY;
  167. }
  168. #define twl4030_usb_write_verify(twl, address, data) \
  169. twl4030_i2c_write_u8_verify(twl, TWL4030_MODULE_USB, (data), (address))
  170. static inline int twl4030_usb_write(struct twl4030_usb *twl,
  171. u8 address, u8 data)
  172. {
  173. int ret = 0;
  174. ret = twl_i2c_write_u8(TWL4030_MODULE_USB, data, address);
  175. if (ret < 0)
  176. dev_dbg(twl->dev,
  177. "TWL4030:USB:Write[0x%x] Error %d\n", address, ret);
  178. return ret;
  179. }
  180. static inline int twl4030_readb(struct twl4030_usb *twl, u8 module, u8 address)
  181. {
  182. u8 data;
  183. int ret = 0;
  184. ret = twl_i2c_read_u8(module, &data, address);
  185. if (ret >= 0)
  186. ret = data;
  187. else
  188. dev_dbg(twl->dev,
  189. "TWL4030:readb[0x%x,0x%x] Error %d\n",
  190. module, address, ret);
  191. return ret;
  192. }
  193. static inline int twl4030_usb_read(struct twl4030_usb *twl, u8 address)
  194. {
  195. return twl4030_readb(twl, TWL4030_MODULE_USB, address);
  196. }
  197. /*-------------------------------------------------------------------------*/
  198. static inline int
  199. twl4030_usb_set_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  200. {
  201. return twl4030_usb_write(twl, ULPI_SET(reg), bits);
  202. }
  203. static inline int
  204. twl4030_usb_clear_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  205. {
  206. return twl4030_usb_write(twl, ULPI_CLR(reg), bits);
  207. }
  208. /*-------------------------------------------------------------------------*/
  209. static enum usb_xceiv_events twl4030_usb_linkstat(struct twl4030_usb *twl)
  210. {
  211. int status;
  212. int linkstat = USB_EVENT_NONE;
  213. /*
  214. * For ID/VBUS sensing, see manual section 15.4.8 ...
  215. * except when using only battery backup power, two
  216. * comparators produce VBUS_PRES and ID_PRES signals,
  217. * which don't match docs elsewhere. But ... BIT(7)
  218. * and BIT(2) of STS_HW_CONDITIONS, respectively, do
  219. * seem to match up. If either is true the USB_PRES
  220. * signal is active, the OTG module is activated, and
  221. * its interrupt may be raised (may wake the system).
  222. */
  223. status = twl4030_readb(twl, TWL4030_MODULE_PM_MASTER,
  224. STS_HW_CONDITIONS);
  225. if (status < 0)
  226. dev_err(twl->dev, "USB link status err %d\n", status);
  227. else if (status & (BIT(7) | BIT(2))) {
  228. if (status & BIT(2))
  229. linkstat = USB_EVENT_ID;
  230. else
  231. linkstat = USB_EVENT_VBUS;
  232. } else
  233. linkstat = USB_EVENT_NONE;
  234. dev_dbg(twl->dev, "HW_CONDITIONS 0x%02x/%d; link %d\n",
  235. status, status, linkstat);
  236. /* REVISIT this assumes host and peripheral controllers
  237. * are registered, and that both are active...
  238. */
  239. spin_lock_irq(&twl->lock);
  240. twl->linkstat = linkstat;
  241. if (linkstat == USB_EVENT_ID) {
  242. twl->otg.default_a = true;
  243. twl->otg.state = OTG_STATE_A_IDLE;
  244. } else {
  245. twl->otg.default_a = false;
  246. twl->otg.state = OTG_STATE_B_IDLE;
  247. }
  248. spin_unlock_irq(&twl->lock);
  249. return linkstat;
  250. }
  251. static void twl4030_usb_set_mode(struct twl4030_usb *twl, int mode)
  252. {
  253. twl->usb_mode = mode;
  254. switch (mode) {
  255. case T2_USB_MODE_ULPI:
  256. twl4030_usb_clear_bits(twl, ULPI_IFC_CTRL,
  257. ULPI_IFC_CTRL_CARKITMODE);
  258. twl4030_usb_set_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  259. twl4030_usb_clear_bits(twl, ULPI_FUNC_CTRL,
  260. ULPI_FUNC_CTRL_XCVRSEL_MASK |
  261. ULPI_FUNC_CTRL_OPMODE_MASK);
  262. break;
  263. case -1:
  264. /* FIXME: power on defaults */
  265. break;
  266. default:
  267. dev_err(twl->dev, "unsupported T2 transceiver mode %d\n",
  268. mode);
  269. break;
  270. };
  271. }
  272. static void twl4030_i2c_access(struct twl4030_usb *twl, int on)
  273. {
  274. unsigned long timeout;
  275. int val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  276. if (val >= 0) {
  277. if (on) {
  278. /* enable DPLL to access PHY registers over I2C */
  279. val |= REQ_PHY_DPLL_CLK;
  280. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  281. (u8)val) < 0);
  282. timeout = jiffies + HZ;
  283. while (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  284. PHY_DPLL_CLK)
  285. && time_before(jiffies, timeout))
  286. udelay(10);
  287. if (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  288. PHY_DPLL_CLK))
  289. dev_err(twl->dev, "Timeout setting T2 HSUSB "
  290. "PHY DPLL clock\n");
  291. } else {
  292. /* let ULPI control the DPLL clock */
  293. val &= ~REQ_PHY_DPLL_CLK;
  294. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  295. (u8)val) < 0);
  296. }
  297. }
  298. }
  299. static void twl4030_phy_power(struct twl4030_usb *twl, int on)
  300. {
  301. u8 pwr;
  302. pwr = twl4030_usb_read(twl, PHY_PWR_CTRL);
  303. if (on) {
  304. regulator_enable(twl->usb3v1);
  305. regulator_enable(twl->usb1v8);
  306. /*
  307. * Disabling usb3v1 regulator (= writing 0 to VUSB3V1_DEV_GRP
  308. * in twl4030) resets the VUSB_DEDICATED2 register. This reset
  309. * enables VUSB3V1_SLEEP bit that remaps usb3v1 ACTIVE state to
  310. * SLEEP. We work around this by clearing the bit after usv3v1
  311. * is re-activated. This ensures that VUSB3V1 is really active.
  312. */
  313. twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0,
  314. VUSB_DEDICATED2);
  315. regulator_enable(twl->usb1v5);
  316. pwr &= ~PHY_PWR_PHYPWD;
  317. WARN_ON(twl4030_usb_write_verify(twl, PHY_PWR_CTRL, pwr) < 0);
  318. twl4030_usb_write(twl, PHY_CLK_CTRL,
  319. twl4030_usb_read(twl, PHY_CLK_CTRL) |
  320. (PHY_CLK_CTRL_CLOCKGATING_EN |
  321. PHY_CLK_CTRL_CLK32K_EN));
  322. } else {
  323. pwr |= PHY_PWR_PHYPWD;
  324. WARN_ON(twl4030_usb_write_verify(twl, PHY_PWR_CTRL, pwr) < 0);
  325. regulator_disable(twl->usb1v5);
  326. regulator_disable(twl->usb1v8);
  327. regulator_disable(twl->usb3v1);
  328. }
  329. }
  330. static void twl4030_phy_suspend(struct twl4030_usb *twl, int controller_off)
  331. {
  332. if (twl->asleep)
  333. return;
  334. twl4030_phy_power(twl, 0);
  335. twl->asleep = 1;
  336. }
  337. static void twl4030_phy_resume(struct twl4030_usb *twl)
  338. {
  339. if (!twl->asleep)
  340. return;
  341. twl4030_phy_power(twl, 1);
  342. twl4030_i2c_access(twl, 1);
  343. twl4030_usb_set_mode(twl, twl->usb_mode);
  344. if (twl->usb_mode == T2_USB_MODE_ULPI)
  345. twl4030_i2c_access(twl, 0);
  346. twl->asleep = 0;
  347. }
  348. static int twl4030_usb_ldo_init(struct twl4030_usb *twl)
  349. {
  350. /* Enable writing to power configuration registers */
  351. twl_i2c_write_u8(TWL4030_MODULE_PM_MASTER, 0xC0, PROTECT_KEY);
  352. twl_i2c_write_u8(TWL4030_MODULE_PM_MASTER, 0x0C, PROTECT_KEY);
  353. /* put VUSB3V1 LDO in active state */
  354. twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);
  355. /* input to VUSB3V1 LDO is from VBAT, not VBUS */
  356. twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0x14, VUSB_DEDICATED1);
  357. /* Initialize 3.1V regulator */
  358. twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0, VUSB3V1_DEV_GRP);
  359. twl->usb3v1 = regulator_get(twl->dev, "usb3v1");
  360. if (IS_ERR(twl->usb3v1))
  361. return -ENODEV;
  362. twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0, VUSB3V1_TYPE);
  363. /* Initialize 1.5V regulator */
  364. twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0, VUSB1V5_DEV_GRP);
  365. twl->usb1v5 = regulator_get(twl->dev, "usb1v5");
  366. if (IS_ERR(twl->usb1v5))
  367. goto fail1;
  368. twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0, VUSB1V5_TYPE);
  369. /* Initialize 1.8V regulator */
  370. twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0, VUSB1V8_DEV_GRP);
  371. twl->usb1v8 = regulator_get(twl->dev, "usb1v8");
  372. if (IS_ERR(twl->usb1v8))
  373. goto fail2;
  374. twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, 0, VUSB1V8_TYPE);
  375. /* disable access to power configuration registers */
  376. twl_i2c_write_u8(TWL4030_MODULE_PM_MASTER, 0, PROTECT_KEY);
  377. return 0;
  378. fail2:
  379. regulator_put(twl->usb1v5);
  380. twl->usb1v5 = NULL;
  381. fail1:
  382. regulator_put(twl->usb3v1);
  383. twl->usb3v1 = NULL;
  384. return -ENODEV;
  385. }
  386. static ssize_t twl4030_usb_vbus_show(struct device *dev,
  387. struct device_attribute *attr, char *buf)
  388. {
  389. struct twl4030_usb *twl = dev_get_drvdata(dev);
  390. unsigned long flags;
  391. int ret = -EINVAL;
  392. spin_lock_irqsave(&twl->lock, flags);
  393. ret = sprintf(buf, "%s\n",
  394. (twl->linkstat == USB_EVENT_VBUS) ? "on" : "off");
  395. spin_unlock_irqrestore(&twl->lock, flags);
  396. return ret;
  397. }
  398. static DEVICE_ATTR(vbus, 0444, twl4030_usb_vbus_show, NULL);
  399. static irqreturn_t twl4030_usb_irq(int irq, void *_twl)
  400. {
  401. struct twl4030_usb *twl = _twl;
  402. int status;
  403. status = twl4030_usb_linkstat(twl);
  404. if (status >= 0) {
  405. /* FIXME add a set_power() method so that B-devices can
  406. * configure the charger appropriately. It's not always
  407. * correct to consume VBUS power, and how much current to
  408. * consume is a function of the USB configuration chosen
  409. * by the host.
  410. *
  411. * REVISIT usb_gadget_vbus_connect(...) as needed, ditto
  412. * its disconnect() sibling, when changing to/from the
  413. * USB_LINK_VBUS state. musb_hdrc won't care until it
  414. * starts to handle softconnect right.
  415. */
  416. if (status == USB_EVENT_NONE)
  417. twl4030_phy_suspend(twl, 0);
  418. else
  419. twl4030_phy_resume(twl);
  420. blocking_notifier_call_chain(&twl->otg.notifier, status,
  421. twl->otg.gadget);
  422. }
  423. sysfs_notify(&twl->dev->kobj, NULL, "vbus");
  424. return IRQ_HANDLED;
  425. }
  426. static int twl4030_set_suspend(struct otg_transceiver *x, int suspend)
  427. {
  428. struct twl4030_usb *twl = xceiv_to_twl(x);
  429. if (suspend)
  430. twl4030_phy_suspend(twl, 1);
  431. else
  432. twl4030_phy_resume(twl);
  433. return 0;
  434. }
  435. static int twl4030_set_peripheral(struct otg_transceiver *x,
  436. struct usb_gadget *gadget)
  437. {
  438. struct twl4030_usb *twl;
  439. if (!x)
  440. return -ENODEV;
  441. twl = xceiv_to_twl(x);
  442. twl->otg.gadget = gadget;
  443. if (!gadget)
  444. twl->otg.state = OTG_STATE_UNDEFINED;
  445. return 0;
  446. }
  447. static int twl4030_set_host(struct otg_transceiver *x, struct usb_bus *host)
  448. {
  449. struct twl4030_usb *twl;
  450. if (!x)
  451. return -ENODEV;
  452. twl = xceiv_to_twl(x);
  453. twl->otg.host = host;
  454. if (!host)
  455. twl->otg.state = OTG_STATE_UNDEFINED;
  456. return 0;
  457. }
  458. static int __devinit twl4030_usb_probe(struct platform_device *pdev)
  459. {
  460. struct twl4030_usb_data *pdata = pdev->dev.platform_data;
  461. struct twl4030_usb *twl;
  462. int status, err;
  463. u8 pwr;
  464. if (!pdata) {
  465. dev_dbg(&pdev->dev, "platform_data not available\n");
  466. return -EINVAL;
  467. }
  468. twl = kzalloc(sizeof *twl, GFP_KERNEL);
  469. if (!twl)
  470. return -ENOMEM;
  471. twl->dev = &pdev->dev;
  472. twl->irq = platform_get_irq(pdev, 0);
  473. twl->otg.dev = twl->dev;
  474. twl->otg.label = "twl4030";
  475. twl->otg.set_host = twl4030_set_host;
  476. twl->otg.set_peripheral = twl4030_set_peripheral;
  477. twl->otg.set_suspend = twl4030_set_suspend;
  478. twl->usb_mode = pdata->usb_mode;
  479. pwr = twl4030_usb_read(twl, PHY_PWR_CTRL);
  480. twl->asleep = (pwr & PHY_PWR_PHYPWD);
  481. /* init spinlock for workqueue */
  482. spin_lock_init(&twl->lock);
  483. err = twl4030_usb_ldo_init(twl);
  484. if (err) {
  485. dev_err(&pdev->dev, "ldo init failed\n");
  486. kfree(twl);
  487. return err;
  488. }
  489. otg_set_transceiver(&twl->otg);
  490. platform_set_drvdata(pdev, twl);
  491. if (device_create_file(&pdev->dev, &dev_attr_vbus))
  492. dev_warn(&pdev->dev, "could not create sysfs file\n");
  493. BLOCKING_INIT_NOTIFIER_HEAD(&twl->otg.notifier);
  494. /* Our job is to use irqs and status from the power module
  495. * to keep the transceiver disabled when nothing's connected.
  496. *
  497. * FIXME we actually shouldn't start enabling it until the
  498. * USB controller drivers have said they're ready, by calling
  499. * set_host() and/or set_peripheral() ... OTG_capable boards
  500. * need both handles, otherwise just one suffices.
  501. */
  502. twl->irq_enabled = true;
  503. status = request_threaded_irq(twl->irq, NULL, twl4030_usb_irq,
  504. IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
  505. "twl4030_usb", twl);
  506. if (status < 0) {
  507. dev_dbg(&pdev->dev, "can't get IRQ %d, err %d\n",
  508. twl->irq, status);
  509. kfree(twl);
  510. return status;
  511. }
  512. /* The IRQ handler just handles changes from the previous states
  513. * of the ID and VBUS pins ... in probe() we must initialize that
  514. * previous state. The easy way: fake an IRQ.
  515. *
  516. * REVISIT: a real IRQ might have happened already, if PREEMPT is
  517. * enabled. Else the IRQ may not yet be configured or enabled,
  518. * because of scheduling delays.
  519. */
  520. twl4030_usb_irq(twl->irq, twl);
  521. dev_info(&pdev->dev, "Initialized TWL4030 USB module\n");
  522. return 0;
  523. }
  524. static int __exit twl4030_usb_remove(struct platform_device *pdev)
  525. {
  526. struct twl4030_usb *twl = platform_get_drvdata(pdev);
  527. int val;
  528. free_irq(twl->irq, twl);
  529. device_remove_file(twl->dev, &dev_attr_vbus);
  530. /* set transceiver mode to power on defaults */
  531. twl4030_usb_set_mode(twl, -1);
  532. /* autogate 60MHz ULPI clock,
  533. * clear dpll clock request for i2c access,
  534. * disable 32KHz
  535. */
  536. val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  537. if (val >= 0) {
  538. val |= PHY_CLK_CTRL_CLOCKGATING_EN;
  539. val &= ~(PHY_CLK_CTRL_CLK32K_EN | REQ_PHY_DPLL_CLK);
  540. twl4030_usb_write(twl, PHY_CLK_CTRL, (u8)val);
  541. }
  542. /* disable complete OTG block */
  543. twl4030_usb_clear_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  544. twl4030_phy_power(twl, 0);
  545. regulator_put(twl->usb1v5);
  546. regulator_put(twl->usb1v8);
  547. regulator_put(twl->usb3v1);
  548. kfree(twl);
  549. return 0;
  550. }
  551. static struct platform_driver twl4030_usb_driver = {
  552. .probe = twl4030_usb_probe,
  553. .remove = __exit_p(twl4030_usb_remove),
  554. .driver = {
  555. .name = "twl4030_usb",
  556. .owner = THIS_MODULE,
  557. },
  558. };
  559. static int __init twl4030_usb_init(void)
  560. {
  561. return platform_driver_register(&twl4030_usb_driver);
  562. }
  563. subsys_initcall(twl4030_usb_init);
  564. static void __exit twl4030_usb_exit(void)
  565. {
  566. platform_driver_unregister(&twl4030_usb_driver);
  567. }
  568. module_exit(twl4030_usb_exit);
  569. MODULE_ALIAS("platform:twl4030_usb");
  570. MODULE_AUTHOR("Texas Instruments, Inc, Nokia Corporation");
  571. MODULE_DESCRIPTION("TWL4030 USB transceiver driver");
  572. MODULE_LICENSE("GPL");