ql4_def.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787
  1. /*
  2. * QLogic iSCSI HBA Driver
  3. * Copyright (c) 2003-2006 QLogic Corporation
  4. *
  5. * See LICENSE.qla4xxx for copyright and licensing details.
  6. */
  7. #ifndef __QL4_DEF_H
  8. #define __QL4_DEF_H
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/list.h>
  14. #include <linux/pci.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/delay.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/mutex.h>
  25. #include <net/tcp.h>
  26. #include <scsi/scsi.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_device.h>
  29. #include <scsi/scsi_cmnd.h>
  30. #include <scsi/scsi_transport.h>
  31. #include <scsi/scsi_transport_iscsi.h>
  32. #include "ql4_dbg.h"
  33. #include "ql4_nx.h"
  34. #if defined(CONFIG_PCIEAER)
  35. #include <linux/aer.h>
  36. #else
  37. /* AER releated */
  38. static inline int pci_enable_pcie_error_reporting(struct pci_dev *dev)
  39. {
  40. return -EINVAL;
  41. }
  42. static inline int pci_disable_pcie_error_reporting(struct pci_dev *dev)
  43. {
  44. return -EINVAL;
  45. }
  46. static inline int pci_cleanup_aer_uncorrect_error_status(struct pci_dev *dev)
  47. {
  48. return -EINVAL;
  49. }
  50. #endif
  51. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
  52. #define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
  53. #endif
  54. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
  55. #define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
  56. #endif
  57. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
  58. #define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
  59. #endif
  60. #ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
  61. #define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
  62. #endif
  63. #define QLA_SUCCESS 0
  64. #define QLA_ERROR 1
  65. /*
  66. * Data bit definitions
  67. */
  68. #define BIT_0 0x1
  69. #define BIT_1 0x2
  70. #define BIT_2 0x4
  71. #define BIT_3 0x8
  72. #define BIT_4 0x10
  73. #define BIT_5 0x20
  74. #define BIT_6 0x40
  75. #define BIT_7 0x80
  76. #define BIT_8 0x100
  77. #define BIT_9 0x200
  78. #define BIT_10 0x400
  79. #define BIT_11 0x800
  80. #define BIT_12 0x1000
  81. #define BIT_13 0x2000
  82. #define BIT_14 0x4000
  83. #define BIT_15 0x8000
  84. #define BIT_16 0x10000
  85. #define BIT_17 0x20000
  86. #define BIT_18 0x40000
  87. #define BIT_19 0x80000
  88. #define BIT_20 0x100000
  89. #define BIT_21 0x200000
  90. #define BIT_22 0x400000
  91. #define BIT_23 0x800000
  92. #define BIT_24 0x1000000
  93. #define BIT_25 0x2000000
  94. #define BIT_26 0x4000000
  95. #define BIT_27 0x8000000
  96. #define BIT_28 0x10000000
  97. #define BIT_29 0x20000000
  98. #define BIT_30 0x40000000
  99. #define BIT_31 0x80000000
  100. /**
  101. * Macros to help code, maintain, etc.
  102. **/
  103. #define ql4_printk(level, ha, format, arg...) \
  104. dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
  105. /*
  106. * Host adapter default definitions
  107. ***********************************/
  108. #define MAX_HBAS 16
  109. #define MAX_BUSES 1
  110. #define MAX_TARGETS MAX_DEV_DB_ENTRIES
  111. #define MAX_LUNS 0xffff
  112. #define MAX_AEN_ENTRIES 256 /* should be > EXT_DEF_MAX_AEN_QUEUE */
  113. #define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
  114. #define MAX_PDU_ENTRIES 32
  115. #define INVALID_ENTRY 0xFFFF
  116. #define MAX_CMDS_TO_RISC 1024
  117. #define MAX_SRBS MAX_CMDS_TO_RISC
  118. #define MBOX_AEN_REG_COUNT 5
  119. #define MAX_INIT_RETRIES 5
  120. /*
  121. * Buffer sizes
  122. */
  123. #define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
  124. #define RESPONSE_QUEUE_DEPTH 64
  125. #define QUEUE_SIZE 64
  126. #define DMA_BUFFER_SIZE 512
  127. /*
  128. * Misc
  129. */
  130. #define MAC_ADDR_LEN 6 /* in bytes */
  131. #define IP_ADDR_LEN 4 /* in bytes */
  132. #define IPv6_ADDR_LEN 16 /* IPv6 address size */
  133. #define DRIVER_NAME "qla4xxx"
  134. #define MAX_LINKED_CMDS_PER_LUN 3
  135. #define MAX_REQS_SERVICED_PER_INTR 1
  136. #define ISCSI_IPADDR_SIZE 4 /* IP address size */
  137. #define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
  138. #define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
  139. #define QL4_SESS_RECOVERY_TMO 30 /* iSCSI session */
  140. /* recovery timeout */
  141. #define LSDW(x) ((u32)((u64)(x)))
  142. #define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
  143. /*
  144. * Retry & Timeout Values
  145. */
  146. #define MBOX_TOV 60
  147. #define SOFT_RESET_TOV 30
  148. #define RESET_INTR_TOV 3
  149. #define SEMAPHORE_TOV 10
  150. #define ADAPTER_INIT_TOV 30
  151. #define ADAPTER_RESET_TOV 180
  152. #define EXTEND_CMD_TOV 60
  153. #define WAIT_CMD_TOV 30
  154. #define EH_WAIT_CMD_TOV 120
  155. #define FIRMWARE_UP_TOV 60
  156. #define RESET_FIRMWARE_TOV 30
  157. #define LOGOUT_TOV 10
  158. #define IOCB_TOV_MARGIN 10
  159. #define RELOGIN_TOV 18
  160. #define ISNS_DEREG_TOV 5
  161. #define MAX_RESET_HA_RETRIES 2
  162. #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
  163. /*
  164. * SCSI Request Block structure (srb) that is placed
  165. * on cmd->SCp location of every I/O [We have 22 bytes available]
  166. */
  167. struct srb {
  168. struct list_head list; /* (8) */
  169. struct scsi_qla_host *ha; /* HA the SP is queued on */
  170. struct ddb_entry *ddb;
  171. uint16_t flags; /* (1) Status flags. */
  172. #define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
  173. #define SRB_GOT_SENSE BIT_4 /* sense data recieved. */
  174. uint8_t state; /* (1) Status flags. */
  175. #define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
  176. #define SRB_FREE_STATE 1
  177. #define SRB_ACTIVE_STATE 3
  178. #define SRB_ACTIVE_TIMEOUT_STATE 4
  179. #define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
  180. struct scsi_cmnd *cmd; /* (4) SCSI command block */
  181. dma_addr_t dma_handle; /* (4) for unmap of single transfers */
  182. struct kref srb_ref; /* reference count for this srb */
  183. uint32_t fw_ddb_index;
  184. uint8_t err_id; /* error id */
  185. #define SRB_ERR_PORT 1 /* Request failed because "port down" */
  186. #define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
  187. #define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
  188. #define SRB_ERR_OTHER 4
  189. uint16_t reserved;
  190. uint16_t iocb_tov;
  191. uint16_t iocb_cnt; /* Number of used iocbs */
  192. uint16_t cc_stat;
  193. /* Used for extended sense / status continuation */
  194. uint8_t *req_sense_ptr;
  195. uint16_t req_sense_len;
  196. uint16_t reserved2;
  197. };
  198. /*
  199. * Asynchronous Event Queue structure
  200. */
  201. struct aen {
  202. uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
  203. };
  204. struct ql4_aen_log {
  205. int count;
  206. struct aen entry[MAX_AEN_ENTRIES];
  207. };
  208. /*
  209. * Device Database (DDB) structure
  210. */
  211. struct ddb_entry {
  212. struct list_head list; /* ddb list */
  213. struct scsi_qla_host *ha;
  214. struct iscsi_cls_session *sess;
  215. struct iscsi_cls_conn *conn;
  216. atomic_t state; /* DDB State */
  217. unsigned long flags; /* DDB Flags */
  218. unsigned long dev_scan_wait_to_start_relogin;
  219. unsigned long dev_scan_wait_to_complete_relogin;
  220. uint16_t fw_ddb_index; /* DDB firmware index */
  221. uint16_t options;
  222. uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
  223. uint32_t CmdSn;
  224. uint16_t target_session_id;
  225. uint16_t connection_id;
  226. uint16_t exe_throttle; /* Max mumber of cmds outstanding
  227. * simultaneously */
  228. uint16_t task_mgmt_timeout; /* Min time for task mgmt cmds to
  229. * complete */
  230. uint16_t default_relogin_timeout; /* Max time to wait for
  231. * relogin to complete */
  232. uint16_t tcp_source_port_num;
  233. uint32_t default_time2wait; /* Default Min time between
  234. * relogins (+aens) */
  235. atomic_t retry_relogin_timer; /* Min Time between relogins
  236. * (4000 only) */
  237. atomic_t relogin_timer; /* Max Time to wait for relogin to complete */
  238. atomic_t relogin_retry_count; /* Num of times relogin has been
  239. * retried */
  240. uint16_t port;
  241. uint32_t tpgt;
  242. uint8_t ip_addr[IP_ADDR_LEN];
  243. uint8_t iscsi_name[ISCSI_NAME_SIZE]; /* 72 x48 */
  244. uint8_t iscsi_alias[0x20];
  245. uint8_t isid[6];
  246. uint16_t iscsi_max_burst_len;
  247. uint16_t iscsi_max_outsnd_r2t;
  248. uint16_t iscsi_first_burst_len;
  249. uint16_t iscsi_max_rcv_data_seg_len;
  250. uint16_t iscsi_max_snd_data_seg_len;
  251. struct in6_addr remote_ipv6_addr;
  252. struct in6_addr link_local_ipv6_addr;
  253. };
  254. /*
  255. * DDB states.
  256. */
  257. #define DDB_STATE_DEAD 0 /* We can no longer talk to
  258. * this device */
  259. #define DDB_STATE_ONLINE 1 /* Device ready to accept
  260. * commands */
  261. #define DDB_STATE_MISSING 2 /* Device logged off, trying
  262. * to re-login */
  263. /*
  264. * DDB flags.
  265. */
  266. #define DF_RELOGIN 0 /* Relogin to device */
  267. #define DF_NO_RELOGIN 1 /* Do not relogin if IOCTL
  268. * logged it out */
  269. #define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
  270. #define DF_FO_MASKED 3
  271. #include "ql4_fw.h"
  272. #include "ql4_nvram.h"
  273. struct ql82xx_hw_data {
  274. /* Offsets for flash/nvram access (set to ~0 if not used). */
  275. uint32_t flash_conf_off;
  276. uint32_t flash_data_off;
  277. uint32_t fdt_wrt_disable;
  278. uint32_t fdt_erase_cmd;
  279. uint32_t fdt_block_size;
  280. uint32_t fdt_unprotect_sec_cmd;
  281. uint32_t fdt_protect_sec_cmd;
  282. uint32_t flt_region_flt;
  283. uint32_t flt_region_fdt;
  284. uint32_t flt_region_boot;
  285. uint32_t flt_region_bootload;
  286. uint32_t flt_region_fw;
  287. uint32_t reserved;
  288. };
  289. struct qla4_8xxx_legacy_intr_set {
  290. uint32_t int_vec_bit;
  291. uint32_t tgt_status_reg;
  292. uint32_t tgt_mask_reg;
  293. uint32_t pci_int_reg;
  294. };
  295. /* MSI-X Support */
  296. #define QLA_MSIX_DEFAULT 0x00
  297. #define QLA_MSIX_RSP_Q 0x01
  298. #define QLA_MSIX_ENTRIES 2
  299. #define QLA_MIDX_DEFAULT 0
  300. #define QLA_MIDX_RSP_Q 1
  301. struct ql4_msix_entry {
  302. int have_irq;
  303. uint16_t msix_vector;
  304. uint16_t msix_entry;
  305. };
  306. /*
  307. * ISP Operations
  308. */
  309. struct isp_operations {
  310. int (*iospace_config) (struct scsi_qla_host *ha);
  311. void (*pci_config) (struct scsi_qla_host *);
  312. void (*disable_intrs) (struct scsi_qla_host *);
  313. void (*enable_intrs) (struct scsi_qla_host *);
  314. int (*start_firmware) (struct scsi_qla_host *);
  315. irqreturn_t (*intr_handler) (int , void *);
  316. void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
  317. int (*reset_chip) (struct scsi_qla_host *);
  318. int (*reset_firmware) (struct scsi_qla_host *);
  319. void (*queue_iocb) (struct scsi_qla_host *);
  320. void (*complete_iocb) (struct scsi_qla_host *);
  321. uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
  322. uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
  323. int (*get_sys_info) (struct scsi_qla_host *);
  324. };
  325. /*
  326. * Linux Host Adapter structure
  327. */
  328. struct scsi_qla_host {
  329. /* Linux adapter configuration data */
  330. unsigned long flags;
  331. #define AF_ONLINE 0 /* 0x00000001 */
  332. #define AF_INIT_DONE 1 /* 0x00000002 */
  333. #define AF_MBOX_COMMAND 2 /* 0x00000004 */
  334. #define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
  335. #define AF_DPC_SCHEDULED 5 /* 0x00000020 */
  336. #define AF_INTERRUPTS_ON 6 /* 0x00000040 */
  337. #define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
  338. #define AF_LINK_UP 8 /* 0x00000100 */
  339. #define AF_IRQ_ATTACHED 10 /* 0x00000400 */
  340. #define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
  341. #define AF_HBA_GOING_AWAY 12 /* 0x00001000 */
  342. #define AF_INTx_ENABLED 15 /* 0x00008000 */
  343. #define AF_MSI_ENABLED 16 /* 0x00010000 */
  344. #define AF_MSIX_ENABLED 17 /* 0x00020000 */
  345. #define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
  346. #define AF_FW_RECOVERY 19 /* 0x00080000 */
  347. #define AF_EEH_BUSY 20 /* 0x00100000 */
  348. #define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
  349. unsigned long dpc_flags;
  350. #define DPC_RESET_HA 1 /* 0x00000002 */
  351. #define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
  352. #define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
  353. #define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
  354. #define DPC_RESET_HA_INTR 5 /* 0x00000020 */
  355. #define DPC_ISNS_RESTART 7 /* 0x00000080 */
  356. #define DPC_AEN 9 /* 0x00000200 */
  357. #define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
  358. #define DPC_LINK_CHANGED 18 /* 0x00040000 */
  359. #define DPC_RESET_ACTIVE 20 /* 0x00040000 */
  360. #define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
  361. #define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
  362. struct Scsi_Host *host; /* pointer to host data */
  363. uint32_t tot_ddbs;
  364. uint16_t iocb_cnt;
  365. /* SRB cache. */
  366. #define SRB_MIN_REQ 128
  367. mempool_t *srb_mempool;
  368. /* pci information */
  369. struct pci_dev *pdev;
  370. struct isp_reg __iomem *reg; /* Base I/O address */
  371. unsigned long pio_address;
  372. unsigned long pio_length;
  373. #define MIN_IOBASE_LEN 0x100
  374. uint16_t req_q_count;
  375. unsigned long host_no;
  376. /* NVRAM registers */
  377. struct eeprom_data *nvram;
  378. spinlock_t hardware_lock ____cacheline_aligned;
  379. uint32_t eeprom_cmd_data;
  380. /* Counters for general statistics */
  381. uint64_t isr_count;
  382. uint64_t adapter_error_count;
  383. uint64_t device_error_count;
  384. uint64_t total_io_count;
  385. uint64_t total_mbytes_xferred;
  386. uint64_t link_failure_count;
  387. uint64_t invalid_crc_count;
  388. uint32_t bytes_xfered;
  389. uint32_t spurious_int_count;
  390. uint32_t aborted_io_count;
  391. uint32_t io_timeout_count;
  392. uint32_t mailbox_timeout_count;
  393. uint32_t seconds_since_last_intr;
  394. uint32_t seconds_since_last_heartbeat;
  395. uint32_t mac_index;
  396. /* Info Needed for Management App */
  397. /* --- From GetFwVersion --- */
  398. uint32_t firmware_version[2];
  399. uint32_t patch_number;
  400. uint32_t build_number;
  401. uint32_t board_id;
  402. /* --- From Init_FW --- */
  403. /* init_cb_t *init_cb; */
  404. uint16_t firmware_options;
  405. uint16_t tcp_options;
  406. uint8_t ip_address[IP_ADDR_LEN];
  407. uint8_t subnet_mask[IP_ADDR_LEN];
  408. uint8_t gateway[IP_ADDR_LEN];
  409. uint8_t alias[32];
  410. uint8_t name_string[256];
  411. uint8_t heartbeat_interval;
  412. /* --- From FlashSysInfo --- */
  413. uint8_t my_mac[MAC_ADDR_LEN];
  414. uint8_t serial_number[16];
  415. /* --- From GetFwState --- */
  416. uint32_t firmware_state;
  417. uint32_t addl_fw_state;
  418. /* Linux kernel thread */
  419. struct workqueue_struct *dpc_thread;
  420. struct work_struct dpc_work;
  421. /* Linux timer thread */
  422. struct timer_list timer;
  423. uint32_t timer_active;
  424. /* Recovery Timers */
  425. uint32_t discovery_wait;
  426. atomic_t check_relogin_timeouts;
  427. uint32_t retry_reset_ha_cnt;
  428. uint32_t isp_reset_timer; /* reset test timer */
  429. uint32_t nic_reset_timer; /* simulated nic reset test timer */
  430. int eh_start;
  431. struct list_head free_srb_q;
  432. uint16_t free_srb_q_count;
  433. uint16_t num_srbs_allocated;
  434. /* DMA Memory Block */
  435. void *queues;
  436. dma_addr_t queues_dma;
  437. unsigned long queues_len;
  438. #define MEM_ALIGN_VALUE \
  439. ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
  440. sizeof(struct queue_entry))
  441. /* request and response queue variables */
  442. dma_addr_t request_dma;
  443. struct queue_entry *request_ring;
  444. struct queue_entry *request_ptr;
  445. dma_addr_t response_dma;
  446. struct queue_entry *response_ring;
  447. struct queue_entry *response_ptr;
  448. dma_addr_t shadow_regs_dma;
  449. struct shadow_regs *shadow_regs;
  450. uint16_t request_in; /* Current indexes. */
  451. uint16_t request_out;
  452. uint16_t response_in;
  453. uint16_t response_out;
  454. /* aen queue variables */
  455. uint16_t aen_q_count; /* Number of available aen_q entries */
  456. uint16_t aen_in; /* Current indexes */
  457. uint16_t aen_out;
  458. struct aen aen_q[MAX_AEN_ENTRIES];
  459. struct ql4_aen_log aen_log;/* tracks all aens */
  460. /* This mutex protects several threads to do mailbox commands
  461. * concurrently.
  462. */
  463. struct mutex mbox_sem;
  464. /* temporary mailbox status registers */
  465. volatile uint8_t mbox_status_count;
  466. volatile uint32_t mbox_status[MBOX_REG_COUNT];
  467. /* local device database list (contains internal ddb entries) */
  468. struct list_head ddb_list;
  469. /* Map ddb_list entry by FW ddb index */
  470. struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
  471. /* Saved srb for status continuation entry processing */
  472. struct srb *status_srb;
  473. /* IPv6 support info from InitFW */
  474. uint8_t acb_version;
  475. uint8_t ipv4_addr_state;
  476. uint16_t ipv4_options;
  477. uint32_t resvd2;
  478. uint32_t ipv6_options;
  479. uint32_t ipv6_addl_options;
  480. uint8_t ipv6_link_local_state;
  481. uint8_t ipv6_addr0_state;
  482. uint8_t ipv6_addr1_state;
  483. uint8_t ipv6_default_router_state;
  484. struct in6_addr ipv6_link_local_addr;
  485. struct in6_addr ipv6_addr0;
  486. struct in6_addr ipv6_addr1;
  487. struct in6_addr ipv6_default_router_addr;
  488. /* qla82xx specific fields */
  489. struct device_reg_82xx __iomem *qla4_8xxx_reg; /* Base I/O address */
  490. unsigned long nx_pcibase; /* Base I/O address */
  491. uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
  492. unsigned long nx_db_wr_ptr; /* Door bell write pointer */
  493. unsigned long first_page_group_start;
  494. unsigned long first_page_group_end;
  495. uint32_t crb_win;
  496. uint32_t curr_window;
  497. uint32_t ddr_mn_window;
  498. unsigned long mn_win_crb;
  499. unsigned long ms_win_crb;
  500. int qdr_sn_window;
  501. rwlock_t hw_lock;
  502. uint16_t func_num;
  503. int link_width;
  504. struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
  505. u32 nx_crb_mask;
  506. uint8_t revision_id;
  507. uint32_t fw_heartbeat_counter;
  508. struct isp_operations *isp_ops;
  509. struct ql82xx_hw_data hw;
  510. struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
  511. uint32_t nx_dev_init_timeout;
  512. uint32_t nx_reset_timeout;
  513. struct completion mbx_intr_comp;
  514. };
  515. static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
  516. {
  517. return ((ha->ipv4_options & IPOPT_IPv4_PROTOCOL_ENABLE) != 0);
  518. }
  519. static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
  520. {
  521. return ((ha->ipv6_options & IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
  522. }
  523. static inline int is_qla4010(struct scsi_qla_host *ha)
  524. {
  525. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
  526. }
  527. static inline int is_qla4022(struct scsi_qla_host *ha)
  528. {
  529. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
  530. }
  531. static inline int is_qla4032(struct scsi_qla_host *ha)
  532. {
  533. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
  534. }
  535. static inline int is_qla8022(struct scsi_qla_host *ha)
  536. {
  537. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
  538. }
  539. /* Note: Currently AER/EEH is now supported only for 8022 cards
  540. * This function needs to be updated when AER/EEH is enabled
  541. * for other cards.
  542. */
  543. static inline int is_aer_supported(struct scsi_qla_host *ha)
  544. {
  545. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
  546. }
  547. static inline int adapter_up(struct scsi_qla_host *ha)
  548. {
  549. return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
  550. (test_bit(AF_LINK_UP, &ha->flags) != 0);
  551. }
  552. static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
  553. {
  554. return (struct scsi_qla_host *)shost->hostdata;
  555. }
  556. static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
  557. {
  558. return (is_qla4010(ha) ?
  559. &ha->reg->u1.isp4010.nvram :
  560. &ha->reg->u1.isp4022.semaphore);
  561. }
  562. static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
  563. {
  564. return (is_qla4010(ha) ?
  565. &ha->reg->u1.isp4010.nvram :
  566. &ha->reg->u1.isp4022.nvram);
  567. }
  568. static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
  569. {
  570. return (is_qla4010(ha) ?
  571. &ha->reg->u2.isp4010.ext_hw_conf :
  572. &ha->reg->u2.isp4022.p0.ext_hw_conf);
  573. }
  574. static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
  575. {
  576. return (is_qla4010(ha) ?
  577. &ha->reg->u2.isp4010.port_status :
  578. &ha->reg->u2.isp4022.p0.port_status);
  579. }
  580. static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
  581. {
  582. return (is_qla4010(ha) ?
  583. &ha->reg->u2.isp4010.port_ctrl :
  584. &ha->reg->u2.isp4022.p0.port_ctrl);
  585. }
  586. static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
  587. {
  588. return (is_qla4010(ha) ?
  589. &ha->reg->u2.isp4010.port_err_status :
  590. &ha->reg->u2.isp4022.p0.port_err_status);
  591. }
  592. static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
  593. {
  594. return (is_qla4010(ha) ?
  595. &ha->reg->u2.isp4010.gp_out :
  596. &ha->reg->u2.isp4022.p0.gp_out);
  597. }
  598. static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
  599. {
  600. return (is_qla4010(ha) ?
  601. offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
  602. offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
  603. }
  604. int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
  605. void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
  606. int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
  607. static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
  608. {
  609. if (is_qla4010(a))
  610. return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
  611. QL4010_FLASH_SEM_BITS);
  612. else
  613. return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
  614. (QL4022_RESOURCE_BITS_BASE_CODE |
  615. (a->mac_index)) << 13);
  616. }
  617. static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
  618. {
  619. if (is_qla4010(a))
  620. ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
  621. else
  622. ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
  623. }
  624. static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
  625. {
  626. if (is_qla4010(a))
  627. return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
  628. QL4010_NVRAM_SEM_BITS);
  629. else
  630. return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
  631. (QL4022_RESOURCE_BITS_BASE_CODE |
  632. (a->mac_index)) << 10);
  633. }
  634. static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
  635. {
  636. if (is_qla4010(a))
  637. ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
  638. else
  639. ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
  640. }
  641. static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
  642. {
  643. if (is_qla4010(a))
  644. return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
  645. QL4010_DRVR_SEM_BITS);
  646. else
  647. return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
  648. (QL4022_RESOURCE_BITS_BASE_CODE |
  649. (a->mac_index)) << 1);
  650. }
  651. static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
  652. {
  653. if (is_qla4010(a))
  654. ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
  655. else
  656. ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
  657. }
  658. /*---------------------------------------------------------------------------*/
  659. /* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
  660. #define PRESERVE_DDB_LIST 0
  661. #define REBUILD_DDB_LIST 1
  662. /* Defines for process_aen() */
  663. #define PROCESS_ALL_AENS 0
  664. #define FLUSH_DDB_CHANGED_AENS 1
  665. #define RELOGIN_DDB_CHANGED_AENS 2
  666. #endif /*_QLA4XXX_H */