qla_nx.c 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/pci.h>
  10. #define MASK(n) ((1ULL<<(n))-1)
  11. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
  12. ((addr >> 25) & 0x3ff))
  13. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
  14. ((addr >> 25) & 0x3ff))
  15. #define MS_WIN(addr) (addr & 0x0ffc0000)
  16. #define QLA82XX_PCI_MN_2M (0)
  17. #define QLA82XX_PCI_MS_2M (0x80000)
  18. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  19. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  20. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  21. #define BLOCK_PROTECT_BITS 0x0F
  22. /* CRB window related */
  23. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  24. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  25. #define CRB_WINDOW_2M (0x130060)
  26. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  27. #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  28. ((off) & 0xf0000))
  29. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  30. #define CRB_INDIRECT_2M (0x1e0000UL)
  31. #define MAX_CRB_XFORM 60
  32. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  33. int qla82xx_crb_table_initialized;
  34. #define qla82xx_crb_addr_transform(name) \
  35. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  36. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  37. static void qla82xx_crb_addr_transform_setup(void)
  38. {
  39. qla82xx_crb_addr_transform(XDMA);
  40. qla82xx_crb_addr_transform(TIMR);
  41. qla82xx_crb_addr_transform(SRE);
  42. qla82xx_crb_addr_transform(SQN3);
  43. qla82xx_crb_addr_transform(SQN2);
  44. qla82xx_crb_addr_transform(SQN1);
  45. qla82xx_crb_addr_transform(SQN0);
  46. qla82xx_crb_addr_transform(SQS3);
  47. qla82xx_crb_addr_transform(SQS2);
  48. qla82xx_crb_addr_transform(SQS1);
  49. qla82xx_crb_addr_transform(SQS0);
  50. qla82xx_crb_addr_transform(RPMX7);
  51. qla82xx_crb_addr_transform(RPMX6);
  52. qla82xx_crb_addr_transform(RPMX5);
  53. qla82xx_crb_addr_transform(RPMX4);
  54. qla82xx_crb_addr_transform(RPMX3);
  55. qla82xx_crb_addr_transform(RPMX2);
  56. qla82xx_crb_addr_transform(RPMX1);
  57. qla82xx_crb_addr_transform(RPMX0);
  58. qla82xx_crb_addr_transform(ROMUSB);
  59. qla82xx_crb_addr_transform(SN);
  60. qla82xx_crb_addr_transform(QMN);
  61. qla82xx_crb_addr_transform(QMS);
  62. qla82xx_crb_addr_transform(PGNI);
  63. qla82xx_crb_addr_transform(PGND);
  64. qla82xx_crb_addr_transform(PGN3);
  65. qla82xx_crb_addr_transform(PGN2);
  66. qla82xx_crb_addr_transform(PGN1);
  67. qla82xx_crb_addr_transform(PGN0);
  68. qla82xx_crb_addr_transform(PGSI);
  69. qla82xx_crb_addr_transform(PGSD);
  70. qla82xx_crb_addr_transform(PGS3);
  71. qla82xx_crb_addr_transform(PGS2);
  72. qla82xx_crb_addr_transform(PGS1);
  73. qla82xx_crb_addr_transform(PGS0);
  74. qla82xx_crb_addr_transform(PS);
  75. qla82xx_crb_addr_transform(PH);
  76. qla82xx_crb_addr_transform(NIU);
  77. qla82xx_crb_addr_transform(I2Q);
  78. qla82xx_crb_addr_transform(EG);
  79. qla82xx_crb_addr_transform(MN);
  80. qla82xx_crb_addr_transform(MS);
  81. qla82xx_crb_addr_transform(CAS2);
  82. qla82xx_crb_addr_transform(CAS1);
  83. qla82xx_crb_addr_transform(CAS0);
  84. qla82xx_crb_addr_transform(CAM);
  85. qla82xx_crb_addr_transform(C2C1);
  86. qla82xx_crb_addr_transform(C2C0);
  87. qla82xx_crb_addr_transform(SMB);
  88. qla82xx_crb_addr_transform(OCM0);
  89. /*
  90. * Used only in P3 just define it for P2 also.
  91. */
  92. qla82xx_crb_addr_transform(I2C0);
  93. qla82xx_crb_table_initialized = 1;
  94. }
  95. struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  96. {{{0, 0, 0, 0} } },
  97. {{{1, 0x0100000, 0x0102000, 0x120000},
  98. {1, 0x0110000, 0x0120000, 0x130000},
  99. {1, 0x0120000, 0x0122000, 0x124000},
  100. {1, 0x0130000, 0x0132000, 0x126000},
  101. {1, 0x0140000, 0x0142000, 0x128000},
  102. {1, 0x0150000, 0x0152000, 0x12a000},
  103. {1, 0x0160000, 0x0170000, 0x110000},
  104. {1, 0x0170000, 0x0172000, 0x12e000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {1, 0x01e0000, 0x01e0800, 0x122000},
  112. {0, 0x0000000, 0x0000000, 0x000000} } } ,
  113. {{{1, 0x0200000, 0x0210000, 0x180000} } },
  114. {{{0, 0, 0, 0} } },
  115. {{{1, 0x0400000, 0x0401000, 0x169000} } },
  116. {{{1, 0x0500000, 0x0510000, 0x140000} } },
  117. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },
  118. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },
  119. {{{1, 0x0800000, 0x0802000, 0x170000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  135. {{{1, 0x0900000, 0x0902000, 0x174000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  151. {{{0, 0x0a00000, 0x0a02000, 0x178000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  167. {{{0, 0x0b00000, 0x0b02000, 0x17c000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  183. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
  184. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
  185. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
  186. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },
  187. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },
  188. {{{1, 0x1100000, 0x1101000, 0x160000} } },
  189. {{{1, 0x1200000, 0x1201000, 0x161000} } },
  190. {{{1, 0x1300000, 0x1301000, 0x162000} } },
  191. {{{1, 0x1400000, 0x1401000, 0x163000} } },
  192. {{{1, 0x1500000, 0x1501000, 0x165000} } },
  193. {{{1, 0x1600000, 0x1601000, 0x166000} } },
  194. {{{0, 0, 0, 0} } },
  195. {{{0, 0, 0, 0} } },
  196. {{{0, 0, 0, 0} } },
  197. {{{0, 0, 0, 0} } },
  198. {{{0, 0, 0, 0} } },
  199. {{{0, 0, 0, 0} } },
  200. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },
  201. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
  202. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },
  203. {{{0} } },
  204. {{{1, 0x2100000, 0x2102000, 0x120000},
  205. {1, 0x2110000, 0x2120000, 0x130000},
  206. {1, 0x2120000, 0x2122000, 0x124000},
  207. {1, 0x2130000, 0x2132000, 0x126000},
  208. {1, 0x2140000, 0x2142000, 0x128000},
  209. {1, 0x2150000, 0x2152000, 0x12a000},
  210. {1, 0x2160000, 0x2170000, 0x110000},
  211. {1, 0x2170000, 0x2172000, 0x12e000},
  212. {0, 0x0000000, 0x0000000, 0x000000},
  213. {0, 0x0000000, 0x0000000, 0x000000},
  214. {0, 0x0000000, 0x0000000, 0x000000},
  215. {0, 0x0000000, 0x0000000, 0x000000},
  216. {0, 0x0000000, 0x0000000, 0x000000},
  217. {0, 0x0000000, 0x0000000, 0x000000},
  218. {0, 0x0000000, 0x0000000, 0x000000},
  219. {0, 0x0000000, 0x0000000, 0x000000} } },
  220. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },
  221. {{{0} } },
  222. {{{0} } },
  223. {{{0} } },
  224. {{{0} } },
  225. {{{0} } },
  226. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },
  227. {{{1, 0x2900000, 0x2901000, 0x16b000} } },
  228. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
  229. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
  230. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
  231. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
  232. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
  233. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
  234. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },
  235. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },
  236. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },
  237. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },
  238. {{{0} } },
  239. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },
  240. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },
  241. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },
  242. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },
  243. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },
  244. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
  245. {{{0} } },
  246. {{{0} } },
  247. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
  248. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },
  249. {{{1, 0x3f00000, 0x3f01000, 0x168000} } }
  250. };
  251. /*
  252. * top 12 bits of crb internal address (hub, agent)
  253. */
  254. unsigned qla82xx_crb_hub_agt[64] = {
  255. 0,
  256. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  257. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  258. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  259. 0,
  260. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  261. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  262. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  282. 0,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  285. 0,
  286. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  287. 0,
  288. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  290. 0,
  291. 0,
  292. 0,
  293. 0,
  294. 0,
  295. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  296. 0,
  297. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  298. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  299. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  300. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  301. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  307. 0,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  310. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  312. 0,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  315. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  316. 0,
  317. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  318. 0,
  319. };
  320. /* Device states */
  321. char *qdev_state[] = {
  322. "Unknown",
  323. "Cold",
  324. "Initializing",
  325. "Ready",
  326. "Need Reset",
  327. "Need Quiescent",
  328. "Failed",
  329. "Quiescent",
  330. };
  331. /*
  332. * In: 'off' is offset from CRB space in 128M pci map
  333. * Out: 'off' is 2M pci map addr
  334. * side effect: lock crb window
  335. */
  336. static void
  337. qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong *off)
  338. {
  339. u32 win_read;
  340. ha->crb_win = CRB_HI(*off);
  341. writel(ha->crb_win,
  342. (void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  343. /* Read back value to make sure write has gone through before trying
  344. * to use it.
  345. */
  346. win_read = RD_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  347. if (win_read != ha->crb_win) {
  348. DEBUG2(qla_printk(KERN_INFO, ha,
  349. "%s: Written crbwin (0x%x) != Read crbwin (0x%x), "
  350. "off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
  351. }
  352. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  353. }
  354. static inline unsigned long
  355. qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off)
  356. {
  357. /* See if we are currently pointing to the region we want to use next */
  358. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) {
  359. /* No need to change window. PCIX and PCIEregs are in both
  360. * regs are in both windows.
  361. */
  362. return off;
  363. }
  364. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) {
  365. /* We are in first CRB window */
  366. if (ha->curr_window != 0)
  367. WARN_ON(1);
  368. return off;
  369. }
  370. if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) {
  371. /* We are in second CRB window */
  372. off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST;
  373. if (ha->curr_window != 1)
  374. return off;
  375. /* We are in the QM or direct access
  376. * register region - do nothing
  377. */
  378. if ((off >= QLA82XX_PCI_DIRECT_CRB) &&
  379. (off < QLA82XX_PCI_CAMQM_MAX))
  380. return off;
  381. }
  382. /* strange address given */
  383. qla_printk(KERN_WARNING, ha,
  384. "%s: Warning: unm_nic_pci_set_crbwindow called with"
  385. " an unknown address(%llx)\n", QLA2XXX_DRIVER_NAME, off);
  386. return off;
  387. }
  388. int
  389. qla82xx_wr_32(struct qla_hw_data *ha, ulong off, u32 data)
  390. {
  391. unsigned long flags = 0;
  392. int rv;
  393. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  394. BUG_ON(rv == -1);
  395. if (rv == 1) {
  396. write_lock_irqsave(&ha->hw_lock, flags);
  397. qla82xx_crb_win_lock(ha);
  398. qla82xx_pci_set_crbwindow_2M(ha, &off);
  399. }
  400. writel(data, (void __iomem *)off);
  401. if (rv == 1) {
  402. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  403. write_unlock_irqrestore(&ha->hw_lock, flags);
  404. }
  405. return 0;
  406. }
  407. int
  408. qla82xx_rd_32(struct qla_hw_data *ha, ulong off)
  409. {
  410. unsigned long flags = 0;
  411. int rv;
  412. u32 data;
  413. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  414. BUG_ON(rv == -1);
  415. if (rv == 1) {
  416. write_lock_irqsave(&ha->hw_lock, flags);
  417. qla82xx_crb_win_lock(ha);
  418. qla82xx_pci_set_crbwindow_2M(ha, &off);
  419. }
  420. data = RD_REG_DWORD((void __iomem *)off);
  421. if (rv == 1) {
  422. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  423. write_unlock_irqrestore(&ha->hw_lock, flags);
  424. }
  425. return data;
  426. }
  427. #define CRB_WIN_LOCK_TIMEOUT 100000000
  428. int qla82xx_crb_win_lock(struct qla_hw_data *ha)
  429. {
  430. int done = 0, timeout = 0;
  431. while (!done) {
  432. /* acquire semaphore3 from PCI HW block */
  433. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  434. if (done == 1)
  435. break;
  436. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  437. return -1;
  438. timeout++;
  439. }
  440. qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
  441. return 0;
  442. }
  443. #define IDC_LOCK_TIMEOUT 100000000
  444. int qla82xx_idc_lock(struct qla_hw_data *ha)
  445. {
  446. int i;
  447. int done = 0, timeout = 0;
  448. while (!done) {
  449. /* acquire semaphore5 from PCI HW block */
  450. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  451. if (done == 1)
  452. break;
  453. if (timeout >= IDC_LOCK_TIMEOUT)
  454. return -1;
  455. timeout++;
  456. /* Yield CPU */
  457. if (!in_interrupt())
  458. schedule();
  459. else {
  460. for (i = 0; i < 20; i++)
  461. cpu_relax();
  462. }
  463. }
  464. return 0;
  465. }
  466. void qla82xx_idc_unlock(struct qla_hw_data *ha)
  467. {
  468. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  469. }
  470. int
  471. qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong *off)
  472. {
  473. struct crb_128M_2M_sub_block_map *m;
  474. if (*off >= QLA82XX_CRB_MAX)
  475. return -1;
  476. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  477. *off = (*off - QLA82XX_PCI_CAMQM) +
  478. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  479. return 0;
  480. }
  481. if (*off < QLA82XX_PCI_CRBSPACE)
  482. return -1;
  483. *off -= QLA82XX_PCI_CRBSPACE;
  484. /* Try direct map */
  485. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  486. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  487. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  488. return 0;
  489. }
  490. /* Not in direct map, use crb window */
  491. return 1;
  492. }
  493. /* PCI Windowing for DDR regions. */
  494. #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
  495. (((addr) <= (high)) && ((addr) >= (low)))
  496. /*
  497. * check memory access boundary.
  498. * used by test agent. support ddr access only for now
  499. */
  500. static unsigned long
  501. qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
  502. unsigned long long addr, int size)
  503. {
  504. if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  505. QLA82XX_ADDR_DDR_NET_MAX) ||
  506. !QLA82XX_ADDR_IN_RANGE(addr + size - 1, QLA82XX_ADDR_DDR_NET,
  507. QLA82XX_ADDR_DDR_NET_MAX) ||
  508. ((size != 1) && (size != 2) && (size != 4) && (size != 8)))
  509. return 0;
  510. else
  511. return 1;
  512. }
  513. int qla82xx_pci_set_window_warning_count;
  514. unsigned long
  515. qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
  516. {
  517. int window;
  518. u32 win_read;
  519. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  520. QLA82XX_ADDR_DDR_NET_MAX)) {
  521. /* DDR network side */
  522. window = MN_WIN(addr);
  523. ha->ddr_mn_window = window;
  524. qla82xx_wr_32(ha,
  525. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  526. win_read = qla82xx_rd_32(ha,
  527. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  528. if ((win_read << 17) != window) {
  529. qla_printk(KERN_WARNING, ha,
  530. "%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
  531. __func__, window, win_read);
  532. }
  533. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  534. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  535. QLA82XX_ADDR_OCM0_MAX)) {
  536. unsigned int temp1;
  537. if ((addr & 0x00ff800) == 0xff800) {
  538. qla_printk(KERN_WARNING, ha,
  539. "%s: QM access not handled.\n", __func__);
  540. addr = -1UL;
  541. }
  542. window = OCM_WIN(addr);
  543. ha->ddr_mn_window = window;
  544. qla82xx_wr_32(ha,
  545. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  546. win_read = qla82xx_rd_32(ha,
  547. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  548. temp1 = ((window & 0x1FF) << 7) |
  549. ((window & 0x0FFFE0000) >> 17);
  550. if (win_read != temp1) {
  551. qla_printk(KERN_WARNING, ha,
  552. "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x)\n",
  553. __func__, temp1, win_read);
  554. }
  555. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  556. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  557. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  558. /* QDR network side */
  559. window = MS_WIN(addr);
  560. ha->qdr_sn_window = window;
  561. qla82xx_wr_32(ha,
  562. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
  563. win_read = qla82xx_rd_32(ha,
  564. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  565. if (win_read != window) {
  566. qla_printk(KERN_WARNING, ha,
  567. "%s: Written MSwin (0x%x) != Read MSwin (0x%x)\n",
  568. __func__, window, win_read);
  569. }
  570. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  571. } else {
  572. /*
  573. * peg gdb frequently accesses memory that doesn't exist,
  574. * this limits the chit chat so debugging isn't slowed down.
  575. */
  576. if ((qla82xx_pci_set_window_warning_count++ < 8) ||
  577. (qla82xx_pci_set_window_warning_count%64 == 0)) {
  578. qla_printk(KERN_WARNING, ha,
  579. "%s: Warning:%s Unknown address range!\n", __func__,
  580. QLA2XXX_DRIVER_NAME);
  581. }
  582. addr = -1UL;
  583. }
  584. return addr;
  585. }
  586. /* check if address is in the same windows as the previous access */
  587. static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
  588. unsigned long long addr)
  589. {
  590. int window;
  591. unsigned long long qdr_max;
  592. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  593. /* DDR network side */
  594. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  595. QLA82XX_ADDR_DDR_NET_MAX))
  596. BUG();
  597. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  598. QLA82XX_ADDR_OCM0_MAX))
  599. return 1;
  600. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
  601. QLA82XX_ADDR_OCM1_MAX))
  602. return 1;
  603. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
  604. /* QDR network side */
  605. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  606. if (ha->qdr_sn_window == window)
  607. return 1;
  608. }
  609. return 0;
  610. }
  611. static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
  612. u64 off, void *data, int size)
  613. {
  614. unsigned long flags;
  615. void *addr = NULL;
  616. int ret = 0;
  617. u64 start;
  618. uint8_t *mem_ptr = NULL;
  619. unsigned long mem_base;
  620. unsigned long mem_page;
  621. write_lock_irqsave(&ha->hw_lock, flags);
  622. /*
  623. * If attempting to access unknown address or straddle hw windows,
  624. * do not access.
  625. */
  626. start = qla82xx_pci_set_window(ha, off);
  627. if ((start == -1UL) ||
  628. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  629. write_unlock_irqrestore(&ha->hw_lock, flags);
  630. qla_printk(KERN_ERR, ha,
  631. "%s out of bound pci memory access. "
  632. "offset is 0x%llx\n", QLA2XXX_DRIVER_NAME, off);
  633. return -1;
  634. }
  635. write_unlock_irqrestore(&ha->hw_lock, flags);
  636. mem_base = pci_resource_start(ha->pdev, 0);
  637. mem_page = start & PAGE_MASK;
  638. /* Map two pages whenever user tries to access addresses in two
  639. * consecutive pages.
  640. */
  641. if (mem_page != ((start + size - 1) & PAGE_MASK))
  642. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  643. else
  644. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  645. if (mem_ptr == 0UL) {
  646. *(u8 *)data = 0;
  647. return -1;
  648. }
  649. addr = mem_ptr;
  650. addr += start & (PAGE_SIZE - 1);
  651. write_lock_irqsave(&ha->hw_lock, flags);
  652. switch (size) {
  653. case 1:
  654. *(u8 *)data = readb(addr);
  655. break;
  656. case 2:
  657. *(u16 *)data = readw(addr);
  658. break;
  659. case 4:
  660. *(u32 *)data = readl(addr);
  661. break;
  662. case 8:
  663. *(u64 *)data = readq(addr);
  664. break;
  665. default:
  666. ret = -1;
  667. break;
  668. }
  669. write_unlock_irqrestore(&ha->hw_lock, flags);
  670. if (mem_ptr)
  671. iounmap(mem_ptr);
  672. return ret;
  673. }
  674. static int
  675. qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
  676. u64 off, void *data, int size)
  677. {
  678. unsigned long flags;
  679. void *addr = NULL;
  680. int ret = 0;
  681. u64 start;
  682. uint8_t *mem_ptr = NULL;
  683. unsigned long mem_base;
  684. unsigned long mem_page;
  685. write_lock_irqsave(&ha->hw_lock, flags);
  686. /*
  687. * If attempting to access unknown address or straddle hw windows,
  688. * do not access.
  689. */
  690. start = qla82xx_pci_set_window(ha, off);
  691. if ((start == -1UL) ||
  692. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  693. write_unlock_irqrestore(&ha->hw_lock, flags);
  694. qla_printk(KERN_ERR, ha,
  695. "%s out of bound pci memory access. "
  696. "offset is 0x%llx\n", QLA2XXX_DRIVER_NAME, off);
  697. return -1;
  698. }
  699. write_unlock_irqrestore(&ha->hw_lock, flags);
  700. mem_base = pci_resource_start(ha->pdev, 0);
  701. mem_page = start & PAGE_MASK;
  702. /* Map two pages whenever user tries to access addresses in two
  703. * consecutive pages.
  704. */
  705. if (mem_page != ((start + size - 1) & PAGE_MASK))
  706. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  707. else
  708. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  709. if (mem_ptr == 0UL)
  710. return -1;
  711. addr = mem_ptr;
  712. addr += start & (PAGE_SIZE - 1);
  713. write_lock_irqsave(&ha->hw_lock, flags);
  714. switch (size) {
  715. case 1:
  716. writeb(*(u8 *)data, addr);
  717. break;
  718. case 2:
  719. writew(*(u16 *)data, addr);
  720. break;
  721. case 4:
  722. writel(*(u32 *)data, addr);
  723. break;
  724. case 8:
  725. writeq(*(u64 *)data, addr);
  726. break;
  727. default:
  728. ret = -1;
  729. break;
  730. }
  731. write_unlock_irqrestore(&ha->hw_lock, flags);
  732. if (mem_ptr)
  733. iounmap(mem_ptr);
  734. return ret;
  735. }
  736. #define MTU_FUDGE_FACTOR 100
  737. unsigned long qla82xx_decode_crb_addr(unsigned long addr)
  738. {
  739. int i;
  740. unsigned long base_addr, offset, pci_base;
  741. if (!qla82xx_crb_table_initialized)
  742. qla82xx_crb_addr_transform_setup();
  743. pci_base = ADDR_ERROR;
  744. base_addr = addr & 0xfff00000;
  745. offset = addr & 0x000fffff;
  746. for (i = 0; i < MAX_CRB_XFORM; i++) {
  747. if (crb_addr_xform[i] == base_addr) {
  748. pci_base = i << 20;
  749. break;
  750. }
  751. }
  752. if (pci_base == ADDR_ERROR)
  753. return pci_base;
  754. return pci_base + offset;
  755. }
  756. static long rom_max_timeout = 100;
  757. static long qla82xx_rom_lock_timeout = 100;
  758. int
  759. qla82xx_rom_lock(struct qla_hw_data *ha)
  760. {
  761. int done = 0, timeout = 0;
  762. while (!done) {
  763. /* acquire semaphore2 from PCI HW block */
  764. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  765. if (done == 1)
  766. break;
  767. if (timeout >= qla82xx_rom_lock_timeout)
  768. return -1;
  769. timeout++;
  770. }
  771. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  772. return 0;
  773. }
  774. int
  775. qla82xx_wait_rom_busy(struct qla_hw_data *ha)
  776. {
  777. long timeout = 0;
  778. long done = 0 ;
  779. while (done == 0) {
  780. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  781. done &= 4;
  782. timeout++;
  783. if (timeout >= rom_max_timeout) {
  784. DEBUG(qla_printk(KERN_INFO, ha,
  785. "%s: Timeout reached waiting for rom busy",
  786. QLA2XXX_DRIVER_NAME));
  787. return -1;
  788. }
  789. }
  790. return 0;
  791. }
  792. int
  793. qla82xx_wait_rom_done(struct qla_hw_data *ha)
  794. {
  795. long timeout = 0;
  796. long done = 0 ;
  797. while (done == 0) {
  798. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  799. done &= 2;
  800. timeout++;
  801. if (timeout >= rom_max_timeout) {
  802. DEBUG(qla_printk(KERN_INFO, ha,
  803. "%s: Timeout reached waiting for rom done",
  804. QLA2XXX_DRIVER_NAME));
  805. return -1;
  806. }
  807. }
  808. return 0;
  809. }
  810. int
  811. qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  812. {
  813. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  814. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  815. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  816. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  817. qla82xx_wait_rom_busy(ha);
  818. if (qla82xx_wait_rom_done(ha)) {
  819. qla_printk(KERN_WARNING, ha,
  820. "%s: Error waiting for rom done\n",
  821. QLA2XXX_DRIVER_NAME);
  822. return -1;
  823. }
  824. /* Reset abyte_cnt and dummy_byte_cnt */
  825. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  826. udelay(10);
  827. cond_resched();
  828. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  829. *valp = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  830. return 0;
  831. }
  832. int
  833. qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  834. {
  835. int ret, loops = 0;
  836. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  837. udelay(100);
  838. schedule();
  839. loops++;
  840. }
  841. if (loops >= 50000) {
  842. qla_printk(KERN_INFO, ha,
  843. "%s: qla82xx_rom_lock failed\n",
  844. QLA2XXX_DRIVER_NAME);
  845. return -1;
  846. }
  847. ret = qla82xx_do_rom_fast_read(ha, addr, valp);
  848. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  849. return ret;
  850. }
  851. int
  852. qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
  853. {
  854. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
  855. qla82xx_wait_rom_busy(ha);
  856. if (qla82xx_wait_rom_done(ha)) {
  857. qla_printk(KERN_WARNING, ha,
  858. "Error waiting for rom done\n");
  859. return -1;
  860. }
  861. *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  862. return 0;
  863. }
  864. int
  865. qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
  866. {
  867. long timeout = 0;
  868. uint32_t done = 1 ;
  869. uint32_t val;
  870. int ret = 0;
  871. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  872. while ((done != 0) && (ret == 0)) {
  873. ret = qla82xx_read_status_reg(ha, &val);
  874. done = val & 1;
  875. timeout++;
  876. udelay(10);
  877. cond_resched();
  878. if (timeout >= 50000) {
  879. qla_printk(KERN_WARNING, ha,
  880. "Timeout reached waiting for write finish");
  881. return -1;
  882. }
  883. }
  884. return ret;
  885. }
  886. int
  887. qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
  888. {
  889. uint32_t val;
  890. qla82xx_wait_rom_busy(ha);
  891. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  892. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
  893. qla82xx_wait_rom_busy(ha);
  894. if (qla82xx_wait_rom_done(ha))
  895. return -1;
  896. if (qla82xx_read_status_reg(ha, &val) != 0)
  897. return -1;
  898. if ((val & 2) != 2)
  899. return -1;
  900. return 0;
  901. }
  902. int
  903. qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
  904. {
  905. if (qla82xx_flash_set_write_enable(ha))
  906. return -1;
  907. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
  908. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
  909. if (qla82xx_wait_rom_done(ha)) {
  910. qla_printk(KERN_WARNING, ha,
  911. "Error waiting for rom done\n");
  912. return -1;
  913. }
  914. return qla82xx_flash_wait_write_finish(ha);
  915. }
  916. int
  917. qla82xx_write_disable_flash(struct qla_hw_data *ha)
  918. {
  919. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
  920. if (qla82xx_wait_rom_done(ha)) {
  921. qla_printk(KERN_WARNING, ha,
  922. "Error waiting for rom done\n");
  923. return -1;
  924. }
  925. return 0;
  926. }
  927. int
  928. ql82xx_rom_lock_d(struct qla_hw_data *ha)
  929. {
  930. int loops = 0;
  931. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  932. udelay(100);
  933. cond_resched();
  934. loops++;
  935. }
  936. if (loops >= 50000) {
  937. qla_printk(KERN_WARNING, ha, "ROM lock failed\n");
  938. return -1;
  939. }
  940. return 0;;
  941. }
  942. int
  943. qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
  944. uint32_t data)
  945. {
  946. int ret = 0;
  947. ret = ql82xx_rom_lock_d(ha);
  948. if (ret < 0) {
  949. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  950. return ret;
  951. }
  952. if (qla82xx_flash_set_write_enable(ha))
  953. goto done_write;
  954. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
  955. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
  956. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  957. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
  958. qla82xx_wait_rom_busy(ha);
  959. if (qla82xx_wait_rom_done(ha)) {
  960. qla_printk(KERN_WARNING, ha,
  961. "Error waiting for rom done\n");
  962. ret = -1;
  963. goto done_write;
  964. }
  965. ret = qla82xx_flash_wait_write_finish(ha);
  966. done_write:
  967. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  968. return ret;
  969. }
  970. /* This routine does CRB initialize sequence
  971. * to put the ISP into operational state
  972. */
  973. int qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
  974. {
  975. int addr, val;
  976. int i ;
  977. struct crb_addr_pair *buf;
  978. unsigned long off;
  979. unsigned offset, n;
  980. struct qla_hw_data *ha = vha->hw;
  981. struct crb_addr_pair {
  982. long addr;
  983. long data;
  984. };
  985. /* Halt all the indiviual PEGs and other blocks of the ISP */
  986. qla82xx_rom_lock(ha);
  987. if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  988. /* don't reset CAM block on reset */
  989. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  990. else
  991. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  992. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  993. /* Read the signature value from the flash.
  994. * Offset 0: Contain signature (0xcafecafe)
  995. * Offset 4: Offset and number of addr/value pairs
  996. * that present in CRB initialize sequence
  997. */
  998. if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  999. qla82xx_rom_fast_read(ha, 4, &n) != 0) {
  1000. qla_printk(KERN_WARNING, ha,
  1001. "[ERROR] Reading crb_init area: n: %08x\n", n);
  1002. return -1;
  1003. }
  1004. /* Offset in flash = lower 16 bits
  1005. * Number of enteries = upper 16 bits
  1006. */
  1007. offset = n & 0xffffU;
  1008. n = (n >> 16) & 0xffffU;
  1009. /* number of addr/value pair should not exceed 1024 enteries */
  1010. if (n >= 1024) {
  1011. qla_printk(KERN_WARNING, ha,
  1012. "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
  1013. QLA2XXX_DRIVER_NAME, __func__, n);
  1014. return -1;
  1015. }
  1016. qla_printk(KERN_INFO, ha,
  1017. "%s: %d CRB init values found in ROM.\n", QLA2XXX_DRIVER_NAME, n);
  1018. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  1019. if (buf == NULL) {
  1020. qla_printk(KERN_WARNING, ha,
  1021. "%s: [ERROR] Unable to malloc memory.\n",
  1022. QLA2XXX_DRIVER_NAME);
  1023. return -1;
  1024. }
  1025. for (i = 0; i < n; i++) {
  1026. if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  1027. qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
  1028. kfree(buf);
  1029. return -1;
  1030. }
  1031. buf[i].addr = addr;
  1032. buf[i].data = val;
  1033. }
  1034. for (i = 0; i < n; i++) {
  1035. /* Translate internal CRB initialization
  1036. * address to PCI bus address
  1037. */
  1038. off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  1039. QLA82XX_PCI_CRBSPACE;
  1040. /* Not all CRB addr/value pair to be written,
  1041. * some of them are skipped
  1042. */
  1043. /* skipping cold reboot MAGIC */
  1044. if (off == QLA82XX_CAM_RAM(0x1fc))
  1045. continue;
  1046. /* do not reset PCI */
  1047. if (off == (ROMUSB_GLB + 0xbc))
  1048. continue;
  1049. /* skip core clock, so that firmware can increase the clock */
  1050. if (off == (ROMUSB_GLB + 0xc8))
  1051. continue;
  1052. /* skip the function enable register */
  1053. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1054. continue;
  1055. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1056. continue;
  1057. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1058. continue;
  1059. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1060. continue;
  1061. if (off == ADDR_ERROR) {
  1062. qla_printk(KERN_WARNING, ha,
  1063. "%s: [ERROR] Unknown addr: 0x%08lx\n",
  1064. QLA2XXX_DRIVER_NAME, buf[i].addr);
  1065. continue;
  1066. }
  1067. qla82xx_wr_32(ha, off, buf[i].data);
  1068. /* ISP requires much bigger delay to settle down,
  1069. * else crb_window returns 0xffffffff
  1070. */
  1071. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1072. msleep(1000);
  1073. /* ISP requires millisec delay between
  1074. * successive CRB register updation
  1075. */
  1076. msleep(1);
  1077. }
  1078. kfree(buf);
  1079. /* Resetting the data and instruction cache */
  1080. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1081. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1082. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1083. /* Clear all protocol processing engines */
  1084. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1085. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1086. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1087. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1088. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1089. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1090. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1091. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1092. return 0;
  1093. }
  1094. int qla82xx_check_for_bad_spd(struct qla_hw_data *ha)
  1095. {
  1096. u32 val = 0;
  1097. val = qla82xx_rd_32(ha, BOOT_LOADER_DIMM_STATUS);
  1098. val &= QLA82XX_BOOT_LOADER_MN_ISSUE;
  1099. if (val & QLA82XX_PEG_TUNE_MN_SPD_ZEROED) {
  1100. qla_printk(KERN_INFO, ha,
  1101. "Memory DIMM SPD not programmed. "
  1102. " Assumed valid.\n");
  1103. return 1;
  1104. } else if (val) {
  1105. qla_printk(KERN_INFO, ha,
  1106. "Memory DIMM type incorrect.Info:%08X.\n", val);
  1107. return 2;
  1108. }
  1109. return 0;
  1110. }
  1111. int
  1112. qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
  1113. {
  1114. int i;
  1115. long size = 0;
  1116. long flashaddr = ha->flt_region_bootload << 2;
  1117. long memaddr = BOOTLD_START;
  1118. u64 data;
  1119. u32 high, low;
  1120. size = (IMAGE_START - BOOTLD_START) / 8;
  1121. for (i = 0; i < size; i++) {
  1122. if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1123. (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
  1124. return -1;
  1125. }
  1126. data = ((u64)high << 32) | low ;
  1127. qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1128. flashaddr += 8;
  1129. memaddr += 8;
  1130. if (i % 0x1000 == 0)
  1131. msleep(1);
  1132. }
  1133. udelay(100);
  1134. read_lock(&ha->hw_lock);
  1135. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1136. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1137. read_unlock(&ha->hw_lock);
  1138. return 0;
  1139. }
  1140. int
  1141. qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
  1142. u64 off, void *data, int size)
  1143. {
  1144. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1145. int shift_amount;
  1146. uint32_t temp;
  1147. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1148. /*
  1149. * If not MN, go check for MS or invalid.
  1150. */
  1151. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1152. mem_crb = QLA82XX_CRB_QDR_NET;
  1153. else {
  1154. mem_crb = QLA82XX_CRB_DDR_NET;
  1155. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1156. return qla82xx_pci_mem_read_direct(ha,
  1157. off, data, size);
  1158. }
  1159. off8 = off & 0xfffffff0;
  1160. off0[0] = off & 0xf;
  1161. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1162. shift_amount = 4;
  1163. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1164. off0[1] = 0;
  1165. sz[1] = size - sz[0];
  1166. /*
  1167. * don't lock here - write_wx gets the lock if each time
  1168. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1169. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1170. */
  1171. for (i = 0; i < loop; i++) {
  1172. temp = off8 + (i << shift_amount);
  1173. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1174. temp = 0;
  1175. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1176. temp = MIU_TA_CTL_ENABLE;
  1177. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1178. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1179. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1180. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1181. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1182. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1183. break;
  1184. }
  1185. if (j >= MAX_CTL_CHECK) {
  1186. if (printk_ratelimit())
  1187. dev_err(&ha->pdev->dev,
  1188. "failed to read through agent\n");
  1189. break;
  1190. }
  1191. start = off0[i] >> 2;
  1192. end = (off0[i] + sz[i] - 1) >> 2;
  1193. for (k = start; k <= end; k++) {
  1194. temp = qla82xx_rd_32(ha,
  1195. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1196. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1197. }
  1198. }
  1199. /*
  1200. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1201. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1202. */
  1203. if (j >= MAX_CTL_CHECK)
  1204. return -1;
  1205. if ((off0[0] & 7) == 0) {
  1206. val = word[0];
  1207. } else {
  1208. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1209. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1210. }
  1211. switch (size) {
  1212. case 1:
  1213. *(uint8_t *)data = val;
  1214. break;
  1215. case 2:
  1216. *(uint16_t *)data = val;
  1217. break;
  1218. case 4:
  1219. *(uint32_t *)data = val;
  1220. break;
  1221. case 8:
  1222. *(uint64_t *)data = val;
  1223. break;
  1224. }
  1225. return 0;
  1226. }
  1227. int
  1228. qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
  1229. u64 off, void *data, int size)
  1230. {
  1231. int i, j, ret = 0, loop, sz[2], off0;
  1232. int scale, shift_amount, startword;
  1233. uint32_t temp;
  1234. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1235. /*
  1236. * If not MN, go check for MS or invalid.
  1237. */
  1238. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1239. mem_crb = QLA82XX_CRB_QDR_NET;
  1240. else {
  1241. mem_crb = QLA82XX_CRB_DDR_NET;
  1242. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1243. return qla82xx_pci_mem_write_direct(ha,
  1244. off, data, size);
  1245. }
  1246. off0 = off & 0x7;
  1247. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1248. sz[1] = size - sz[0];
  1249. off8 = off & 0xfffffff0;
  1250. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1251. shift_amount = 4;
  1252. scale = 2;
  1253. startword = (off & 0xf)/8;
  1254. for (i = 0; i < loop; i++) {
  1255. if (qla82xx_pci_mem_read_2M(ha, off8 +
  1256. (i << shift_amount), &word[i * scale], 8))
  1257. return -1;
  1258. }
  1259. switch (size) {
  1260. case 1:
  1261. tmpw = *((uint8_t *)data);
  1262. break;
  1263. case 2:
  1264. tmpw = *((uint16_t *)data);
  1265. break;
  1266. case 4:
  1267. tmpw = *((uint32_t *)data);
  1268. break;
  1269. case 8:
  1270. default:
  1271. tmpw = *((uint64_t *)data);
  1272. break;
  1273. }
  1274. if (sz[0] == 8) {
  1275. word[startword] = tmpw;
  1276. } else {
  1277. word[startword] &=
  1278. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1279. word[startword] |= tmpw << (off0 * 8);
  1280. }
  1281. if (sz[1] != 0) {
  1282. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1283. word[startword+1] |= tmpw >> (sz[0] * 8);
  1284. }
  1285. /*
  1286. * don't lock here - write_wx gets the lock if each time
  1287. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1288. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1289. */
  1290. for (i = 0; i < loop; i++) {
  1291. temp = off8 + (i << shift_amount);
  1292. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1293. temp = 0;
  1294. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1295. temp = word[i * scale] & 0xffffffff;
  1296. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1297. temp = (word[i * scale] >> 32) & 0xffffffff;
  1298. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1299. temp = word[i*scale + 1] & 0xffffffff;
  1300. qla82xx_wr_32(ha, mem_crb +
  1301. MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
  1302. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1303. qla82xx_wr_32(ha, mem_crb +
  1304. MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
  1305. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1306. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1307. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1308. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1309. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1310. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1311. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1312. break;
  1313. }
  1314. if (j >= MAX_CTL_CHECK) {
  1315. if (printk_ratelimit())
  1316. dev_err(&ha->pdev->dev,
  1317. "failed to write through agent\n");
  1318. ret = -1;
  1319. break;
  1320. }
  1321. }
  1322. return ret;
  1323. }
  1324. static struct qla82xx_uri_table_desc *
  1325. qla82xx_get_table_desc(const u8 *unirom, int section)
  1326. {
  1327. uint32_t i;
  1328. struct qla82xx_uri_table_desc *directory =
  1329. (struct qla82xx_uri_table_desc *)&unirom[0];
  1330. __le32 offset;
  1331. __le32 tab_type;
  1332. __le32 entries = cpu_to_le32(directory->num_entries);
  1333. for (i = 0; i < entries; i++) {
  1334. offset = cpu_to_le32(directory->findex) +
  1335. (i * cpu_to_le32(directory->entry_size));
  1336. tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8));
  1337. if (tab_type == section)
  1338. return (struct qla82xx_uri_table_desc *)&unirom[offset];
  1339. }
  1340. return NULL;
  1341. }
  1342. static struct qla82xx_uri_data_desc *
  1343. qla82xx_get_data_desc(struct qla_hw_data *ha,
  1344. u32 section, u32 idx_offset)
  1345. {
  1346. const u8 *unirom = ha->hablob->fw->data;
  1347. int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset));
  1348. struct qla82xx_uri_table_desc *tab_desc = NULL;
  1349. __le32 offset;
  1350. tab_desc = qla82xx_get_table_desc(unirom, section);
  1351. if (!tab_desc)
  1352. return NULL;
  1353. offset = cpu_to_le32(tab_desc->findex) +
  1354. (cpu_to_le32(tab_desc->entry_size) * idx);
  1355. return (struct qla82xx_uri_data_desc *)&unirom[offset];
  1356. }
  1357. static u8 *
  1358. qla82xx_get_bootld_offset(struct qla_hw_data *ha)
  1359. {
  1360. u32 offset = BOOTLD_START;
  1361. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1362. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1363. uri_desc = qla82xx_get_data_desc(ha,
  1364. QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF);
  1365. if (uri_desc)
  1366. offset = cpu_to_le32(uri_desc->findex);
  1367. }
  1368. return (u8 *)&ha->hablob->fw->data[offset];
  1369. }
  1370. static __le32
  1371. qla82xx_get_fw_size(struct qla_hw_data *ha)
  1372. {
  1373. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1374. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1375. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1376. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1377. if (uri_desc)
  1378. return cpu_to_le32(uri_desc->size);
  1379. }
  1380. return cpu_to_le32(*(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET]);
  1381. }
  1382. static u8 *
  1383. qla82xx_get_fw_offs(struct qla_hw_data *ha)
  1384. {
  1385. u32 offset = IMAGE_START;
  1386. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1387. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1388. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1389. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1390. if (uri_desc)
  1391. offset = cpu_to_le32(uri_desc->findex);
  1392. }
  1393. return (u8 *)&ha->hablob->fw->data[offset];
  1394. }
  1395. /* PCI related functions */
  1396. char *
  1397. qla82xx_pci_info_str(struct scsi_qla_host *vha, char *str)
  1398. {
  1399. int pcie_reg;
  1400. struct qla_hw_data *ha = vha->hw;
  1401. char lwstr[6];
  1402. uint16_t lnk;
  1403. pcie_reg = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  1404. pci_read_config_word(ha->pdev, pcie_reg + PCI_EXP_LNKSTA, &lnk);
  1405. ha->link_width = (lnk >> 4) & 0x3f;
  1406. strcpy(str, "PCIe (");
  1407. strcat(str, "2.5Gb/s ");
  1408. snprintf(lwstr, sizeof(lwstr), "x%d)", ha->link_width);
  1409. strcat(str, lwstr);
  1410. return str;
  1411. }
  1412. int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
  1413. {
  1414. unsigned long val = 0;
  1415. u32 control;
  1416. switch (region) {
  1417. case 0:
  1418. val = 0;
  1419. break;
  1420. case 1:
  1421. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1422. val = control + QLA82XX_MSIX_TBL_SPACE;
  1423. break;
  1424. }
  1425. return val;
  1426. }
  1427. int
  1428. qla82xx_iospace_config(struct qla_hw_data *ha)
  1429. {
  1430. uint32_t len = 0;
  1431. if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
  1432. qla_printk(KERN_WARNING, ha,
  1433. "Failed to reserve selected regions (%s)\n",
  1434. pci_name(ha->pdev));
  1435. goto iospace_error_exit;
  1436. }
  1437. /* Use MMIO operations for all accesses. */
  1438. if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
  1439. qla_printk(KERN_ERR, ha,
  1440. "region #0 not an MMIO resource (%s), aborting\n",
  1441. pci_name(ha->pdev));
  1442. goto iospace_error_exit;
  1443. }
  1444. len = pci_resource_len(ha->pdev, 0);
  1445. ha->nx_pcibase =
  1446. (unsigned long)ioremap(pci_resource_start(ha->pdev, 0), len);
  1447. if (!ha->nx_pcibase) {
  1448. qla_printk(KERN_ERR, ha,
  1449. "cannot remap pcibase MMIO (%s), aborting\n",
  1450. pci_name(ha->pdev));
  1451. pci_release_regions(ha->pdev);
  1452. goto iospace_error_exit;
  1453. }
  1454. /* Mapping of IO base pointer */
  1455. ha->iobase = (device_reg_t __iomem *)((uint8_t *)ha->nx_pcibase +
  1456. 0xbc000 + (ha->pdev->devfn << 11));
  1457. if (!ql2xdbwr) {
  1458. ha->nxdb_wr_ptr =
  1459. (unsigned long)ioremap((pci_resource_start(ha->pdev, 4) +
  1460. (ha->pdev->devfn << 12)), 4);
  1461. if (!ha->nxdb_wr_ptr) {
  1462. qla_printk(KERN_ERR, ha,
  1463. "cannot remap MMIO (%s), aborting\n",
  1464. pci_name(ha->pdev));
  1465. pci_release_regions(ha->pdev);
  1466. goto iospace_error_exit;
  1467. }
  1468. /* Mapping of IO base pointer,
  1469. * door bell read and write pointer
  1470. */
  1471. ha->nxdb_rd_ptr = (uint8_t *) ha->nx_pcibase + (512 * 1024) +
  1472. (ha->pdev->devfn * 8);
  1473. } else {
  1474. ha->nxdb_wr_ptr = (ha->pdev->devfn == 6 ?
  1475. QLA82XX_CAMRAM_DB1 :
  1476. QLA82XX_CAMRAM_DB2);
  1477. }
  1478. ha->max_req_queues = ha->max_rsp_queues = 1;
  1479. ha->msix_count = ha->max_rsp_queues + 1;
  1480. return 0;
  1481. iospace_error_exit:
  1482. return -ENOMEM;
  1483. }
  1484. /* GS related functions */
  1485. /* Initialization related functions */
  1486. /**
  1487. * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
  1488. * @ha: HA context
  1489. *
  1490. * Returns 0 on success.
  1491. */
  1492. int
  1493. qla82xx_pci_config(scsi_qla_host_t *vha)
  1494. {
  1495. struct qla_hw_data *ha = vha->hw;
  1496. int ret;
  1497. pci_set_master(ha->pdev);
  1498. ret = pci_set_mwi(ha->pdev);
  1499. ha->chip_revision = ha->pdev->revision;
  1500. return 0;
  1501. }
  1502. /**
  1503. * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
  1504. * @ha: HA context
  1505. *
  1506. * Returns 0 on success.
  1507. */
  1508. void
  1509. qla82xx_reset_chip(scsi_qla_host_t *vha)
  1510. {
  1511. struct qla_hw_data *ha = vha->hw;
  1512. ha->isp_ops->disable_intrs(ha);
  1513. }
  1514. void qla82xx_config_rings(struct scsi_qla_host *vha)
  1515. {
  1516. struct qla_hw_data *ha = vha->hw;
  1517. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1518. struct init_cb_81xx *icb;
  1519. struct req_que *req = ha->req_q_map[0];
  1520. struct rsp_que *rsp = ha->rsp_q_map[0];
  1521. /* Setup ring parameters in initialization control block. */
  1522. icb = (struct init_cb_81xx *)ha->init_cb;
  1523. icb->request_q_outpointer = __constant_cpu_to_le16(0);
  1524. icb->response_q_inpointer = __constant_cpu_to_le16(0);
  1525. icb->request_q_length = cpu_to_le16(req->length);
  1526. icb->response_q_length = cpu_to_le16(rsp->length);
  1527. icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
  1528. icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
  1529. icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
  1530. icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
  1531. WRT_REG_DWORD((unsigned long __iomem *)&reg->req_q_out[0], 0);
  1532. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_in[0], 0);
  1533. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_out[0], 0);
  1534. }
  1535. void qla82xx_reset_adapter(struct scsi_qla_host *vha)
  1536. {
  1537. struct qla_hw_data *ha = vha->hw;
  1538. vha->flags.online = 0;
  1539. qla2x00_try_to_stop_firmware(vha);
  1540. ha->isp_ops->disable_intrs(ha);
  1541. }
  1542. int qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
  1543. {
  1544. u64 *ptr64;
  1545. u32 i, flashaddr, size;
  1546. __le64 data;
  1547. size = (IMAGE_START - BOOTLD_START) / 8;
  1548. ptr64 = (u64 *)qla82xx_get_bootld_offset(ha);
  1549. flashaddr = BOOTLD_START;
  1550. for (i = 0; i < size; i++) {
  1551. data = cpu_to_le64(ptr64[i]);
  1552. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1553. return -EIO;
  1554. flashaddr += 8;
  1555. }
  1556. flashaddr = FLASH_ADDR_START;
  1557. size = (__force u32)qla82xx_get_fw_size(ha) / 8;
  1558. ptr64 = (u64 *)qla82xx_get_fw_offs(ha);
  1559. for (i = 0; i < size; i++) {
  1560. data = cpu_to_le64(ptr64[i]);
  1561. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1562. return -EIO;
  1563. flashaddr += 8;
  1564. }
  1565. udelay(100);
  1566. /* Write a magic value to CAMRAM register
  1567. * at a specified offset to indicate
  1568. * that all data is written and
  1569. * ready for firmware to initialize.
  1570. */
  1571. qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC);
  1572. read_lock(&ha->hw_lock);
  1573. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1574. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1575. read_unlock(&ha->hw_lock);
  1576. return 0;
  1577. }
  1578. static int
  1579. qla82xx_set_product_offset(struct qla_hw_data *ha)
  1580. {
  1581. struct qla82xx_uri_table_desc *ptab_desc = NULL;
  1582. const uint8_t *unirom = ha->hablob->fw->data;
  1583. uint32_t i;
  1584. __le32 entries;
  1585. __le32 flags, file_chiprev, offset;
  1586. uint8_t chiprev = ha->chip_revision;
  1587. /* Hardcoding mn_present flag for P3P */
  1588. int mn_present = 0;
  1589. uint32_t flagbit;
  1590. ptab_desc = qla82xx_get_table_desc(unirom,
  1591. QLA82XX_URI_DIR_SECT_PRODUCT_TBL);
  1592. if (!ptab_desc)
  1593. return -1;
  1594. entries = cpu_to_le32(ptab_desc->num_entries);
  1595. for (i = 0; i < entries; i++) {
  1596. offset = cpu_to_le32(ptab_desc->findex) +
  1597. (i * cpu_to_le32(ptab_desc->entry_size));
  1598. flags = cpu_to_le32(*((int *)&unirom[offset] +
  1599. QLA82XX_URI_FLAGS_OFF));
  1600. file_chiprev = cpu_to_le32(*((int *)&unirom[offset] +
  1601. QLA82XX_URI_CHIP_REV_OFF));
  1602. flagbit = mn_present ? 1 : 2;
  1603. if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) {
  1604. ha->file_prd_off = offset;
  1605. return 0;
  1606. }
  1607. }
  1608. return -1;
  1609. }
  1610. int
  1611. qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type)
  1612. {
  1613. __le32 val;
  1614. uint32_t min_size;
  1615. struct qla_hw_data *ha = vha->hw;
  1616. const struct firmware *fw = ha->hablob->fw;
  1617. ha->fw_type = fw_type;
  1618. if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1619. if (qla82xx_set_product_offset(ha))
  1620. return -EINVAL;
  1621. min_size = QLA82XX_URI_FW_MIN_SIZE;
  1622. } else {
  1623. val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]);
  1624. if ((__force u32)val != QLA82XX_BDINFO_MAGIC)
  1625. return -EINVAL;
  1626. min_size = QLA82XX_FW_MIN_SIZE;
  1627. }
  1628. if (fw->size < min_size)
  1629. return -EINVAL;
  1630. return 0;
  1631. }
  1632. int qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
  1633. {
  1634. u32 val = 0;
  1635. int retries = 60;
  1636. do {
  1637. read_lock(&ha->hw_lock);
  1638. val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1639. read_unlock(&ha->hw_lock);
  1640. switch (val) {
  1641. case PHAN_INITIALIZE_COMPLETE:
  1642. case PHAN_INITIALIZE_ACK:
  1643. return QLA_SUCCESS;
  1644. case PHAN_INITIALIZE_FAILED:
  1645. break;
  1646. default:
  1647. break;
  1648. }
  1649. qla_printk(KERN_WARNING, ha,
  1650. "CRB_CMDPEG_STATE: 0x%x and retries: 0x%x\n",
  1651. val, retries);
  1652. msleep(500);
  1653. } while (--retries);
  1654. qla_printk(KERN_INFO, ha,
  1655. "Cmd Peg initialization failed: 0x%x.\n", val);
  1656. qla82xx_check_for_bad_spd(ha);
  1657. val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1658. read_lock(&ha->hw_lock);
  1659. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  1660. read_unlock(&ha->hw_lock);
  1661. return QLA_FUNCTION_FAILED;
  1662. }
  1663. int qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
  1664. {
  1665. u32 val = 0;
  1666. int retries = 60;
  1667. do {
  1668. read_lock(&ha->hw_lock);
  1669. val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1670. read_unlock(&ha->hw_lock);
  1671. switch (val) {
  1672. case PHAN_INITIALIZE_COMPLETE:
  1673. case PHAN_INITIALIZE_ACK:
  1674. return QLA_SUCCESS;
  1675. case PHAN_INITIALIZE_FAILED:
  1676. break;
  1677. default:
  1678. break;
  1679. }
  1680. qla_printk(KERN_WARNING, ha,
  1681. "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x\n",
  1682. val, retries);
  1683. msleep(500);
  1684. } while (--retries);
  1685. qla_printk(KERN_INFO, ha,
  1686. "Rcv Peg initialization failed: 0x%x.\n", val);
  1687. read_lock(&ha->hw_lock);
  1688. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
  1689. read_unlock(&ha->hw_lock);
  1690. return QLA_FUNCTION_FAILED;
  1691. }
  1692. /* ISR related functions */
  1693. uint32_t qla82xx_isr_int_target_mask_enable[8] = {
  1694. ISR_INT_TARGET_MASK, ISR_INT_TARGET_MASK_F1,
  1695. ISR_INT_TARGET_MASK_F2, ISR_INT_TARGET_MASK_F3,
  1696. ISR_INT_TARGET_MASK_F4, ISR_INT_TARGET_MASK_F5,
  1697. ISR_INT_TARGET_MASK_F7, ISR_INT_TARGET_MASK_F7
  1698. };
  1699. uint32_t qla82xx_isr_int_target_status[8] = {
  1700. ISR_INT_TARGET_STATUS, ISR_INT_TARGET_STATUS_F1,
  1701. ISR_INT_TARGET_STATUS_F2, ISR_INT_TARGET_STATUS_F3,
  1702. ISR_INT_TARGET_STATUS_F4, ISR_INT_TARGET_STATUS_F5,
  1703. ISR_INT_TARGET_STATUS_F7, ISR_INT_TARGET_STATUS_F7
  1704. };
  1705. static struct qla82xx_legacy_intr_set legacy_intr[] = \
  1706. QLA82XX_LEGACY_INTR_CONFIG;
  1707. /*
  1708. * qla82xx_mbx_completion() - Process mailbox command completions.
  1709. * @ha: SCSI driver HA context
  1710. * @mb0: Mailbox0 register
  1711. */
  1712. void
  1713. qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  1714. {
  1715. uint16_t cnt;
  1716. uint16_t __iomem *wptr;
  1717. struct qla_hw_data *ha = vha->hw;
  1718. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1719. wptr = (uint16_t __iomem *)&reg->mailbox_out[1];
  1720. /* Load return mailbox registers. */
  1721. ha->flags.mbox_int = 1;
  1722. ha->mailbox_out[0] = mb0;
  1723. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  1724. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  1725. wptr++;
  1726. }
  1727. if (ha->mcp) {
  1728. DEBUG3_11(printk(KERN_INFO "%s(%ld): "
  1729. "Got mailbox completion. cmd=%x.\n",
  1730. __func__, vha->host_no, ha->mcp->mb[0]));
  1731. } else {
  1732. qla_printk(KERN_INFO, ha,
  1733. "%s(%ld): MBX pointer ERROR!\n",
  1734. __func__, vha->host_no);
  1735. }
  1736. }
  1737. /*
  1738. * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
  1739. * @irq:
  1740. * @dev_id: SCSI driver HA context
  1741. * @regs:
  1742. *
  1743. * Called by system whenever the host adapter generates an interrupt.
  1744. *
  1745. * Returns handled flag.
  1746. */
  1747. irqreturn_t
  1748. qla82xx_intr_handler(int irq, void *dev_id)
  1749. {
  1750. scsi_qla_host_t *vha;
  1751. struct qla_hw_data *ha;
  1752. struct rsp_que *rsp;
  1753. struct device_reg_82xx __iomem *reg;
  1754. int status = 0, status1 = 0;
  1755. unsigned long flags;
  1756. unsigned long iter;
  1757. uint32_t stat;
  1758. uint16_t mb[4];
  1759. rsp = (struct rsp_que *) dev_id;
  1760. if (!rsp) {
  1761. printk(KERN_INFO
  1762. "%s(): NULL response queue pointer\n", __func__);
  1763. return IRQ_NONE;
  1764. }
  1765. ha = rsp->hw;
  1766. if (!ha->flags.msi_enabled) {
  1767. status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1768. if (!(status & ha->nx_legacy_intr.int_vec_bit))
  1769. return IRQ_NONE;
  1770. status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
  1771. if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
  1772. return IRQ_NONE;
  1773. }
  1774. /* clear the interrupt */
  1775. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
  1776. /* read twice to ensure write is flushed */
  1777. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1778. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1779. reg = &ha->iobase->isp82;
  1780. spin_lock_irqsave(&ha->hardware_lock, flags);
  1781. vha = pci_get_drvdata(ha->pdev);
  1782. for (iter = 1; iter--; ) {
  1783. if (RD_REG_DWORD(&reg->host_int)) {
  1784. stat = RD_REG_DWORD(&reg->host_status);
  1785. switch (stat & 0xff) {
  1786. case 0x1:
  1787. case 0x2:
  1788. case 0x10:
  1789. case 0x11:
  1790. qla82xx_mbx_completion(vha, MSW(stat));
  1791. status |= MBX_INTERRUPT;
  1792. break;
  1793. case 0x12:
  1794. mb[0] = MSW(stat);
  1795. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1796. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1797. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1798. qla2x00_async_event(vha, rsp, mb);
  1799. break;
  1800. case 0x13:
  1801. qla24xx_process_response_queue(vha, rsp);
  1802. break;
  1803. default:
  1804. DEBUG2(printk("scsi(%ld): "
  1805. " Unrecognized interrupt type (%d).\n",
  1806. vha->host_no, stat & 0xff));
  1807. break;
  1808. }
  1809. }
  1810. WRT_REG_DWORD(&reg->host_int, 0);
  1811. }
  1812. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1813. if (!ha->flags.msi_enabled)
  1814. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1815. #ifdef QL_DEBUG_LEVEL_17
  1816. if (!irq && ha->flags.eeh_busy)
  1817. qla_printk(KERN_WARNING, ha,
  1818. "isr: status %x, cmd_flags %lx, mbox_int %x, stat %x\n",
  1819. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1820. #endif
  1821. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1822. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1823. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1824. complete(&ha->mbx_intr_comp);
  1825. }
  1826. return IRQ_HANDLED;
  1827. }
  1828. irqreturn_t
  1829. qla82xx_msix_default(int irq, void *dev_id)
  1830. {
  1831. scsi_qla_host_t *vha;
  1832. struct qla_hw_data *ha;
  1833. struct rsp_que *rsp;
  1834. struct device_reg_82xx __iomem *reg;
  1835. int status = 0;
  1836. unsigned long flags;
  1837. uint32_t stat;
  1838. uint16_t mb[4];
  1839. rsp = (struct rsp_que *) dev_id;
  1840. if (!rsp) {
  1841. printk(KERN_INFO
  1842. "%s(): NULL response queue pointer\n", __func__);
  1843. return IRQ_NONE;
  1844. }
  1845. ha = rsp->hw;
  1846. reg = &ha->iobase->isp82;
  1847. spin_lock_irqsave(&ha->hardware_lock, flags);
  1848. vha = pci_get_drvdata(ha->pdev);
  1849. do {
  1850. if (RD_REG_DWORD(&reg->host_int)) {
  1851. stat = RD_REG_DWORD(&reg->host_status);
  1852. switch (stat & 0xff) {
  1853. case 0x1:
  1854. case 0x2:
  1855. case 0x10:
  1856. case 0x11:
  1857. qla82xx_mbx_completion(vha, MSW(stat));
  1858. status |= MBX_INTERRUPT;
  1859. break;
  1860. case 0x12:
  1861. mb[0] = MSW(stat);
  1862. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1863. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1864. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1865. qla2x00_async_event(vha, rsp, mb);
  1866. break;
  1867. case 0x13:
  1868. qla24xx_process_response_queue(vha, rsp);
  1869. break;
  1870. default:
  1871. DEBUG2(printk("scsi(%ld): "
  1872. " Unrecognized interrupt type (%d).\n",
  1873. vha->host_no, stat & 0xff));
  1874. break;
  1875. }
  1876. }
  1877. WRT_REG_DWORD(&reg->host_int, 0);
  1878. } while (0);
  1879. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1880. #ifdef QL_DEBUG_LEVEL_17
  1881. if (!irq && ha->flags.eeh_busy)
  1882. qla_printk(KERN_WARNING, ha,
  1883. "isr: status %x, cmd_flags %lx, mbox_int %x, stat %x\n",
  1884. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1885. #endif
  1886. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1887. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1888. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1889. complete(&ha->mbx_intr_comp);
  1890. }
  1891. return IRQ_HANDLED;
  1892. }
  1893. irqreturn_t
  1894. qla82xx_msix_rsp_q(int irq, void *dev_id)
  1895. {
  1896. scsi_qla_host_t *vha;
  1897. struct qla_hw_data *ha;
  1898. struct rsp_que *rsp;
  1899. struct device_reg_82xx __iomem *reg;
  1900. rsp = (struct rsp_que *) dev_id;
  1901. if (!rsp) {
  1902. printk(KERN_INFO
  1903. "%s(): NULL response queue pointer\n", __func__);
  1904. return IRQ_NONE;
  1905. }
  1906. ha = rsp->hw;
  1907. reg = &ha->iobase->isp82;
  1908. spin_lock_irq(&ha->hardware_lock);
  1909. vha = pci_get_drvdata(ha->pdev);
  1910. qla24xx_process_response_queue(vha, rsp);
  1911. WRT_REG_DWORD(&reg->host_int, 0);
  1912. spin_unlock_irq(&ha->hardware_lock);
  1913. return IRQ_HANDLED;
  1914. }
  1915. void
  1916. qla82xx_poll(int irq, void *dev_id)
  1917. {
  1918. scsi_qla_host_t *vha;
  1919. struct qla_hw_data *ha;
  1920. struct rsp_que *rsp;
  1921. struct device_reg_82xx __iomem *reg;
  1922. int status = 0;
  1923. uint32_t stat;
  1924. uint16_t mb[4];
  1925. unsigned long flags;
  1926. rsp = (struct rsp_que *) dev_id;
  1927. if (!rsp) {
  1928. printk(KERN_INFO
  1929. "%s(): NULL response queue pointer\n", __func__);
  1930. return;
  1931. }
  1932. ha = rsp->hw;
  1933. reg = &ha->iobase->isp82;
  1934. spin_lock_irqsave(&ha->hardware_lock, flags);
  1935. vha = pci_get_drvdata(ha->pdev);
  1936. if (RD_REG_DWORD(&reg->host_int)) {
  1937. stat = RD_REG_DWORD(&reg->host_status);
  1938. switch (stat & 0xff) {
  1939. case 0x1:
  1940. case 0x2:
  1941. case 0x10:
  1942. case 0x11:
  1943. qla82xx_mbx_completion(vha, MSW(stat));
  1944. status |= MBX_INTERRUPT;
  1945. break;
  1946. case 0x12:
  1947. mb[0] = MSW(stat);
  1948. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1949. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1950. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1951. qla2x00_async_event(vha, rsp, mb);
  1952. break;
  1953. case 0x13:
  1954. qla24xx_process_response_queue(vha, rsp);
  1955. break;
  1956. default:
  1957. DEBUG2(printk("scsi(%ld): Unrecognized interrupt type "
  1958. "(%d).\n",
  1959. vha->host_no, stat & 0xff));
  1960. break;
  1961. }
  1962. }
  1963. WRT_REG_DWORD(&reg->host_int, 0);
  1964. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1965. }
  1966. void
  1967. qla82xx_enable_intrs(struct qla_hw_data *ha)
  1968. {
  1969. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1970. qla82xx_mbx_intr_enable(vha);
  1971. spin_lock_irq(&ha->hardware_lock);
  1972. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1973. spin_unlock_irq(&ha->hardware_lock);
  1974. ha->interrupts_on = 1;
  1975. }
  1976. void
  1977. qla82xx_disable_intrs(struct qla_hw_data *ha)
  1978. {
  1979. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1980. qla82xx_mbx_intr_disable(vha);
  1981. spin_lock_irq(&ha->hardware_lock);
  1982. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  1983. spin_unlock_irq(&ha->hardware_lock);
  1984. ha->interrupts_on = 0;
  1985. }
  1986. void qla82xx_init_flags(struct qla_hw_data *ha)
  1987. {
  1988. struct qla82xx_legacy_intr_set *nx_legacy_intr;
  1989. /* ISP 8021 initializations */
  1990. rwlock_init(&ha->hw_lock);
  1991. ha->qdr_sn_window = -1;
  1992. ha->ddr_mn_window = -1;
  1993. ha->curr_window = 255;
  1994. ha->portnum = PCI_FUNC(ha->pdev->devfn);
  1995. nx_legacy_intr = &legacy_intr[ha->portnum];
  1996. ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
  1997. ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
  1998. ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
  1999. ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
  2000. }
  2001. static inline void
  2002. qla82xx_set_drv_active(scsi_qla_host_t *vha)
  2003. {
  2004. uint32_t drv_active;
  2005. struct qla_hw_data *ha = vha->hw;
  2006. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2007. /* If reset value is all FF's, initialize DRV_ACTIVE */
  2008. if (drv_active == 0xffffffff) {
  2009. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, 0);
  2010. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2011. }
  2012. drv_active |= (1 << (ha->portnum * 4));
  2013. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2014. }
  2015. inline void
  2016. qla82xx_clear_drv_active(struct qla_hw_data *ha)
  2017. {
  2018. uint32_t drv_active;
  2019. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2020. drv_active &= ~(1 << (ha->portnum * 4));
  2021. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2022. }
  2023. static inline int
  2024. qla82xx_need_reset(struct qla_hw_data *ha)
  2025. {
  2026. uint32_t drv_state;
  2027. int rval;
  2028. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2029. rval = drv_state & (1 << (ha->portnum * 4));
  2030. return rval;
  2031. }
  2032. static inline void
  2033. qla82xx_set_rst_ready(struct qla_hw_data *ha)
  2034. {
  2035. uint32_t drv_state;
  2036. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2037. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2038. /* If reset value is all FF's, initialize DRV_STATE */
  2039. if (drv_state == 0xffffffff) {
  2040. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, 0);
  2041. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2042. }
  2043. drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2044. qla_printk(KERN_INFO, ha,
  2045. "%s(%ld):drv_state = 0x%x\n",
  2046. __func__, vha->host_no, drv_state);
  2047. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2048. }
  2049. static inline void
  2050. qla82xx_clear_rst_ready(struct qla_hw_data *ha)
  2051. {
  2052. uint32_t drv_state;
  2053. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2054. drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2055. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2056. }
  2057. static inline void
  2058. qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
  2059. {
  2060. uint32_t qsnt_state;
  2061. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2062. qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2063. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2064. }
  2065. int qla82xx_load_fw(scsi_qla_host_t *vha)
  2066. {
  2067. int rst;
  2068. struct fw_blob *blob;
  2069. struct qla_hw_data *ha = vha->hw;
  2070. if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
  2071. qla_printk(KERN_ERR, ha,
  2072. "%s: Error during CRB Initialization\n", __func__);
  2073. return QLA_FUNCTION_FAILED;
  2074. }
  2075. udelay(500);
  2076. /* Bring QM and CAMRAM out of reset */
  2077. rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  2078. rst &= ~((1 << 28) | (1 << 24));
  2079. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  2080. /*
  2081. * FW Load priority:
  2082. * 1) Operational firmware residing in flash.
  2083. * 2) Firmware via request-firmware interface (.bin file).
  2084. */
  2085. if (ql2xfwloadbin == 2)
  2086. goto try_blob_fw;
  2087. qla_printk(KERN_INFO, ha,
  2088. "Attempting to load firmware from flash\n");
  2089. if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
  2090. qla_printk(KERN_ERR, ha,
  2091. "Firmware loaded successfully from flash\n");
  2092. return QLA_SUCCESS;
  2093. }
  2094. try_blob_fw:
  2095. qla_printk(KERN_INFO, ha,
  2096. "Attempting to load firmware from blob\n");
  2097. /* Load firmware blob. */
  2098. blob = ha->hablob = qla2x00_request_firmware(vha);
  2099. if (!blob) {
  2100. qla_printk(KERN_ERR, ha,
  2101. "Firmware image not present.\n");
  2102. goto fw_load_failed;
  2103. }
  2104. /* Validating firmware blob */
  2105. if (qla82xx_validate_firmware_blob(vha,
  2106. QLA82XX_FLASH_ROMIMAGE)) {
  2107. /* Fallback to URI format */
  2108. if (qla82xx_validate_firmware_blob(vha,
  2109. QLA82XX_UNIFIED_ROMIMAGE)) {
  2110. qla_printk(KERN_ERR, ha,
  2111. "No valid firmware image found!!!");
  2112. return QLA_FUNCTION_FAILED;
  2113. }
  2114. }
  2115. if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
  2116. qla_printk(KERN_ERR, ha,
  2117. "%s: Firmware loaded successfully "
  2118. " from binary blob\n", __func__);
  2119. return QLA_SUCCESS;
  2120. } else {
  2121. qla_printk(KERN_ERR, ha,
  2122. "Firmware load failed from binary blob\n");
  2123. blob->fw = NULL;
  2124. blob = NULL;
  2125. goto fw_load_failed;
  2126. }
  2127. return QLA_SUCCESS;
  2128. fw_load_failed:
  2129. return QLA_FUNCTION_FAILED;
  2130. }
  2131. static int
  2132. qla82xx_start_firmware(scsi_qla_host_t *vha)
  2133. {
  2134. int pcie_cap;
  2135. uint16_t lnk;
  2136. struct qla_hw_data *ha = vha->hw;
  2137. /* scrub dma mask expansion register */
  2138. qla82xx_wr_32(ha, CRB_DMA_SHIFT, 0x55555555);
  2139. /* Put both the PEG CMD and RCV PEG to default state
  2140. * of 0 before resetting the hardware
  2141. */
  2142. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  2143. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  2144. /* Overwrite stale initialization register values */
  2145. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  2146. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  2147. if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
  2148. qla_printk(KERN_INFO, ha,
  2149. "%s: Error trying to start fw!\n", __func__);
  2150. return QLA_FUNCTION_FAILED;
  2151. }
  2152. /* Handshake with the card before we register the devices. */
  2153. if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
  2154. qla_printk(KERN_INFO, ha,
  2155. "%s: Error during card handshake!\n", __func__);
  2156. return QLA_FUNCTION_FAILED;
  2157. }
  2158. /* Negotiated Link width */
  2159. pcie_cap = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  2160. pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk);
  2161. ha->link_width = (lnk >> 4) & 0x3f;
  2162. /* Synchronize with Receive peg */
  2163. return qla82xx_check_rcvpeg_state(ha);
  2164. }
  2165. static inline int
  2166. qla2xx_build_scsi_type_6_iocbs(srb_t *sp, struct cmd_type_6 *cmd_pkt,
  2167. uint16_t tot_dsds)
  2168. {
  2169. uint32_t *cur_dsd = NULL;
  2170. scsi_qla_host_t *vha;
  2171. struct qla_hw_data *ha;
  2172. struct scsi_cmnd *cmd;
  2173. struct scatterlist *cur_seg;
  2174. uint32_t *dsd_seg;
  2175. void *next_dsd;
  2176. uint8_t avail_dsds;
  2177. uint8_t first_iocb = 1;
  2178. uint32_t dsd_list_len;
  2179. struct dsd_dma *dsd_ptr;
  2180. struct ct6_dsd *ctx;
  2181. cmd = sp->cmd;
  2182. /* Update entry type to indicate Command Type 3 IOCB */
  2183. *((uint32_t *)(&cmd_pkt->entry_type)) =
  2184. __constant_cpu_to_le32(COMMAND_TYPE_6);
  2185. /* No data transfer */
  2186. if (!scsi_bufflen(cmd) || cmd->sc_data_direction == DMA_NONE) {
  2187. cmd_pkt->byte_count = __constant_cpu_to_le32(0);
  2188. return 0;
  2189. }
  2190. vha = sp->fcport->vha;
  2191. ha = vha->hw;
  2192. /* Set transfer direction */
  2193. if (cmd->sc_data_direction == DMA_TO_DEVICE) {
  2194. cmd_pkt->control_flags =
  2195. __constant_cpu_to_le16(CF_WRITE_DATA);
  2196. ha->qla_stats.output_bytes += scsi_bufflen(cmd);
  2197. } else if (cmd->sc_data_direction == DMA_FROM_DEVICE) {
  2198. cmd_pkt->control_flags =
  2199. __constant_cpu_to_le16(CF_READ_DATA);
  2200. ha->qla_stats.input_bytes += scsi_bufflen(cmd);
  2201. }
  2202. cur_seg = scsi_sglist(cmd);
  2203. ctx = sp->ctx;
  2204. while (tot_dsds) {
  2205. avail_dsds = (tot_dsds > QLA_DSDS_PER_IOCB) ?
  2206. QLA_DSDS_PER_IOCB : tot_dsds;
  2207. tot_dsds -= avail_dsds;
  2208. dsd_list_len = (avail_dsds + 1) * QLA_DSD_SIZE;
  2209. dsd_ptr = list_first_entry(&ha->gbl_dsd_list,
  2210. struct dsd_dma, list);
  2211. next_dsd = dsd_ptr->dsd_addr;
  2212. list_del(&dsd_ptr->list);
  2213. ha->gbl_dsd_avail--;
  2214. list_add_tail(&dsd_ptr->list, &ctx->dsd_list);
  2215. ctx->dsd_use_cnt++;
  2216. ha->gbl_dsd_inuse++;
  2217. if (first_iocb) {
  2218. first_iocb = 0;
  2219. dsd_seg = (uint32_t *)&cmd_pkt->fcp_data_dseg_address;
  2220. *dsd_seg++ = cpu_to_le32(LSD(dsd_ptr->dsd_list_dma));
  2221. *dsd_seg++ = cpu_to_le32(MSD(dsd_ptr->dsd_list_dma));
  2222. *dsd_seg++ = dsd_list_len;
  2223. } else {
  2224. *cur_dsd++ = cpu_to_le32(LSD(dsd_ptr->dsd_list_dma));
  2225. *cur_dsd++ = cpu_to_le32(MSD(dsd_ptr->dsd_list_dma));
  2226. *cur_dsd++ = dsd_list_len;
  2227. }
  2228. cur_dsd = (uint32_t *)next_dsd;
  2229. while (avail_dsds) {
  2230. dma_addr_t sle_dma;
  2231. sle_dma = sg_dma_address(cur_seg);
  2232. *cur_dsd++ = cpu_to_le32(LSD(sle_dma));
  2233. *cur_dsd++ = cpu_to_le32(MSD(sle_dma));
  2234. *cur_dsd++ = cpu_to_le32(sg_dma_len(cur_seg));
  2235. cur_seg++;
  2236. avail_dsds--;
  2237. }
  2238. }
  2239. /* Null termination */
  2240. *cur_dsd++ = 0;
  2241. *cur_dsd++ = 0;
  2242. *cur_dsd++ = 0;
  2243. cmd_pkt->control_flags |= CF_DATA_SEG_DESCR_ENABLE;
  2244. return 0;
  2245. }
  2246. /*
  2247. * qla82xx_calc_dsd_lists() - Determine number of DSD list required
  2248. * for Command Type 6.
  2249. *
  2250. * @dsds: number of data segment decriptors needed
  2251. *
  2252. * Returns the number of dsd list needed to store @dsds.
  2253. */
  2254. inline uint16_t
  2255. qla82xx_calc_dsd_lists(uint16_t dsds)
  2256. {
  2257. uint16_t dsd_lists = 0;
  2258. dsd_lists = (dsds/QLA_DSDS_PER_IOCB);
  2259. if (dsds % QLA_DSDS_PER_IOCB)
  2260. dsd_lists++;
  2261. return dsd_lists;
  2262. }
  2263. /*
  2264. * qla82xx_start_scsi() - Send a SCSI command to the ISP
  2265. * @sp: command to send to the ISP
  2266. *
  2267. * Returns non-zero if a failure occured, else zero.
  2268. */
  2269. int
  2270. qla82xx_start_scsi(srb_t *sp)
  2271. {
  2272. int ret, nseg;
  2273. unsigned long flags;
  2274. struct scsi_cmnd *cmd;
  2275. uint32_t *clr_ptr;
  2276. uint32_t index;
  2277. uint32_t handle;
  2278. uint16_t cnt;
  2279. uint16_t req_cnt;
  2280. uint16_t tot_dsds;
  2281. struct device_reg_82xx __iomem *reg;
  2282. uint32_t dbval;
  2283. uint32_t *fcp_dl;
  2284. uint8_t additional_cdb_len;
  2285. struct ct6_dsd *ctx;
  2286. struct scsi_qla_host *vha = sp->fcport->vha;
  2287. struct qla_hw_data *ha = vha->hw;
  2288. struct req_que *req = NULL;
  2289. struct rsp_que *rsp = NULL;
  2290. /* Setup device pointers. */
  2291. ret = 0;
  2292. reg = &ha->iobase->isp82;
  2293. cmd = sp->cmd;
  2294. req = vha->req;
  2295. rsp = ha->rsp_q_map[0];
  2296. /* So we know we haven't pci_map'ed anything yet */
  2297. tot_dsds = 0;
  2298. dbval = 0x04 | (ha->portnum << 5);
  2299. /* Send marker if required */
  2300. if (vha->marker_needed != 0) {
  2301. if (qla2x00_marker(vha, req,
  2302. rsp, 0, 0, MK_SYNC_ALL) != QLA_SUCCESS)
  2303. return QLA_FUNCTION_FAILED;
  2304. vha->marker_needed = 0;
  2305. }
  2306. /* Acquire ring specific lock */
  2307. spin_lock_irqsave(&ha->hardware_lock, flags);
  2308. /* Check for room in outstanding command list. */
  2309. handle = req->current_outstanding_cmd;
  2310. for (index = 1; index < MAX_OUTSTANDING_COMMANDS; index++) {
  2311. handle++;
  2312. if (handle == MAX_OUTSTANDING_COMMANDS)
  2313. handle = 1;
  2314. if (!req->outstanding_cmds[handle])
  2315. break;
  2316. }
  2317. if (index == MAX_OUTSTANDING_COMMANDS)
  2318. goto queuing_error;
  2319. /* Map the sg table so we have an accurate count of sg entries needed */
  2320. if (scsi_sg_count(cmd)) {
  2321. nseg = dma_map_sg(&ha->pdev->dev, scsi_sglist(cmd),
  2322. scsi_sg_count(cmd), cmd->sc_data_direction);
  2323. if (unlikely(!nseg))
  2324. goto queuing_error;
  2325. } else
  2326. nseg = 0;
  2327. tot_dsds = nseg;
  2328. if (tot_dsds > ql2xshiftctondsd) {
  2329. struct cmd_type_6 *cmd_pkt;
  2330. uint16_t more_dsd_lists = 0;
  2331. struct dsd_dma *dsd_ptr;
  2332. uint16_t i;
  2333. more_dsd_lists = qla82xx_calc_dsd_lists(tot_dsds);
  2334. if ((more_dsd_lists + ha->gbl_dsd_inuse) >= NUM_DSD_CHAIN)
  2335. goto queuing_error;
  2336. if (more_dsd_lists <= ha->gbl_dsd_avail)
  2337. goto sufficient_dsds;
  2338. else
  2339. more_dsd_lists -= ha->gbl_dsd_avail;
  2340. for (i = 0; i < more_dsd_lists; i++) {
  2341. dsd_ptr = kzalloc(sizeof(struct dsd_dma), GFP_ATOMIC);
  2342. if (!dsd_ptr)
  2343. goto queuing_error;
  2344. dsd_ptr->dsd_addr = dma_pool_alloc(ha->dl_dma_pool,
  2345. GFP_ATOMIC, &dsd_ptr->dsd_list_dma);
  2346. if (!dsd_ptr->dsd_addr) {
  2347. kfree(dsd_ptr);
  2348. goto queuing_error;
  2349. }
  2350. list_add_tail(&dsd_ptr->list, &ha->gbl_dsd_list);
  2351. ha->gbl_dsd_avail++;
  2352. }
  2353. sufficient_dsds:
  2354. req_cnt = 1;
  2355. if (req->cnt < (req_cnt + 2)) {
  2356. cnt = (uint16_t)RD_REG_DWORD_RELAXED(
  2357. &reg->req_q_out[0]);
  2358. if (req->ring_index < cnt)
  2359. req->cnt = cnt - req->ring_index;
  2360. else
  2361. req->cnt = req->length -
  2362. (req->ring_index - cnt);
  2363. }
  2364. if (req->cnt < (req_cnt + 2))
  2365. goto queuing_error;
  2366. ctx = sp->ctx = mempool_alloc(ha->ctx_mempool, GFP_ATOMIC);
  2367. if (!sp->ctx) {
  2368. DEBUG(printk(KERN_INFO
  2369. "%s(%ld): failed to allocate"
  2370. " ctx.\n", __func__, vha->host_no));
  2371. goto queuing_error;
  2372. }
  2373. memset(ctx, 0, sizeof(struct ct6_dsd));
  2374. ctx->fcp_cmnd = dma_pool_alloc(ha->fcp_cmnd_dma_pool,
  2375. GFP_ATOMIC, &ctx->fcp_cmnd_dma);
  2376. if (!ctx->fcp_cmnd) {
  2377. DEBUG2_3(printk("%s(%ld): failed to allocate"
  2378. " fcp_cmnd.\n", __func__, vha->host_no));
  2379. goto queuing_error_fcp_cmnd;
  2380. }
  2381. /* Initialize the DSD list and dma handle */
  2382. INIT_LIST_HEAD(&ctx->dsd_list);
  2383. ctx->dsd_use_cnt = 0;
  2384. if (cmd->cmd_len > 16) {
  2385. additional_cdb_len = cmd->cmd_len - 16;
  2386. if ((cmd->cmd_len % 4) != 0) {
  2387. /* SCSI command bigger than 16 bytes must be
  2388. * multiple of 4
  2389. */
  2390. goto queuing_error_fcp_cmnd;
  2391. }
  2392. ctx->fcp_cmnd_len = 12 + cmd->cmd_len + 4;
  2393. } else {
  2394. additional_cdb_len = 0;
  2395. ctx->fcp_cmnd_len = 12 + 16 + 4;
  2396. }
  2397. cmd_pkt = (struct cmd_type_6 *)req->ring_ptr;
  2398. cmd_pkt->handle = MAKE_HANDLE(req->id, handle);
  2399. /* Zero out remaining portion of packet. */
  2400. /* tagged queuing modifier -- default is TSK_SIMPLE (0). */
  2401. clr_ptr = (uint32_t *)cmd_pkt + 2;
  2402. memset(clr_ptr, 0, REQUEST_ENTRY_SIZE - 8);
  2403. cmd_pkt->dseg_count = cpu_to_le16(tot_dsds);
  2404. /* Set NPORT-ID and LUN number*/
  2405. cmd_pkt->nport_handle = cpu_to_le16(sp->fcport->loop_id);
  2406. cmd_pkt->port_id[0] = sp->fcport->d_id.b.al_pa;
  2407. cmd_pkt->port_id[1] = sp->fcport->d_id.b.area;
  2408. cmd_pkt->port_id[2] = sp->fcport->d_id.b.domain;
  2409. cmd_pkt->vp_index = sp->fcport->vp_idx;
  2410. /* Build IOCB segments */
  2411. if (qla2xx_build_scsi_type_6_iocbs(sp, cmd_pkt, tot_dsds))
  2412. goto queuing_error_fcp_cmnd;
  2413. int_to_scsilun(sp->cmd->device->lun, &cmd_pkt->lun);
  2414. /* build FCP_CMND IU */
  2415. memset(ctx->fcp_cmnd, 0, sizeof(struct fcp_cmnd));
  2416. int_to_scsilun(sp->cmd->device->lun, &ctx->fcp_cmnd->lun);
  2417. ctx->fcp_cmnd->additional_cdb_len = additional_cdb_len;
  2418. if (cmd->sc_data_direction == DMA_TO_DEVICE)
  2419. ctx->fcp_cmnd->additional_cdb_len |= 1;
  2420. else if (cmd->sc_data_direction == DMA_FROM_DEVICE)
  2421. ctx->fcp_cmnd->additional_cdb_len |= 2;
  2422. memcpy(ctx->fcp_cmnd->cdb, cmd->cmnd, cmd->cmd_len);
  2423. fcp_dl = (uint32_t *)(ctx->fcp_cmnd->cdb + 16 +
  2424. additional_cdb_len);
  2425. *fcp_dl = htonl((uint32_t)scsi_bufflen(cmd));
  2426. cmd_pkt->fcp_cmnd_dseg_len = cpu_to_le16(ctx->fcp_cmnd_len);
  2427. cmd_pkt->fcp_cmnd_dseg_address[0] =
  2428. cpu_to_le32(LSD(ctx->fcp_cmnd_dma));
  2429. cmd_pkt->fcp_cmnd_dseg_address[1] =
  2430. cpu_to_le32(MSD(ctx->fcp_cmnd_dma));
  2431. sp->flags |= SRB_FCP_CMND_DMA_VALID;
  2432. cmd_pkt->byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
  2433. /* Set total data segment count. */
  2434. cmd_pkt->entry_count = (uint8_t)req_cnt;
  2435. /* Specify response queue number where
  2436. * completion should happen
  2437. */
  2438. cmd_pkt->entry_status = (uint8_t) rsp->id;
  2439. } else {
  2440. struct cmd_type_7 *cmd_pkt;
  2441. req_cnt = qla24xx_calc_iocbs(tot_dsds);
  2442. if (req->cnt < (req_cnt + 2)) {
  2443. cnt = (uint16_t)RD_REG_DWORD_RELAXED(
  2444. &reg->req_q_out[0]);
  2445. if (req->ring_index < cnt)
  2446. req->cnt = cnt - req->ring_index;
  2447. else
  2448. req->cnt = req->length -
  2449. (req->ring_index - cnt);
  2450. }
  2451. if (req->cnt < (req_cnt + 2))
  2452. goto queuing_error;
  2453. cmd_pkt = (struct cmd_type_7 *)req->ring_ptr;
  2454. cmd_pkt->handle = MAKE_HANDLE(req->id, handle);
  2455. /* Zero out remaining portion of packet. */
  2456. /* tagged queuing modifier -- default is TSK_SIMPLE (0).*/
  2457. clr_ptr = (uint32_t *)cmd_pkt + 2;
  2458. memset(clr_ptr, 0, REQUEST_ENTRY_SIZE - 8);
  2459. cmd_pkt->dseg_count = cpu_to_le16(tot_dsds);
  2460. /* Set NPORT-ID and LUN number*/
  2461. cmd_pkt->nport_handle = cpu_to_le16(sp->fcport->loop_id);
  2462. cmd_pkt->port_id[0] = sp->fcport->d_id.b.al_pa;
  2463. cmd_pkt->port_id[1] = sp->fcport->d_id.b.area;
  2464. cmd_pkt->port_id[2] = sp->fcport->d_id.b.domain;
  2465. cmd_pkt->vp_index = sp->fcport->vp_idx;
  2466. int_to_scsilun(sp->cmd->device->lun, &cmd_pkt->lun);
  2467. host_to_fcp_swap((uint8_t *)&cmd_pkt->lun,
  2468. sizeof(cmd_pkt->lun));
  2469. /* Load SCSI command packet. */
  2470. memcpy(cmd_pkt->fcp_cdb, cmd->cmnd, cmd->cmd_len);
  2471. host_to_fcp_swap(cmd_pkt->fcp_cdb, sizeof(cmd_pkt->fcp_cdb));
  2472. cmd_pkt->byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
  2473. /* Build IOCB segments */
  2474. qla24xx_build_scsi_iocbs(sp, cmd_pkt, tot_dsds);
  2475. /* Set total data segment count. */
  2476. cmd_pkt->entry_count = (uint8_t)req_cnt;
  2477. /* Specify response queue number where
  2478. * completion should happen.
  2479. */
  2480. cmd_pkt->entry_status = (uint8_t) rsp->id;
  2481. }
  2482. /* Build command packet. */
  2483. req->current_outstanding_cmd = handle;
  2484. req->outstanding_cmds[handle] = sp;
  2485. sp->handle = handle;
  2486. sp->cmd->host_scribble = (unsigned char *)(unsigned long)handle;
  2487. req->cnt -= req_cnt;
  2488. wmb();
  2489. /* Adjust ring index. */
  2490. req->ring_index++;
  2491. if (req->ring_index == req->length) {
  2492. req->ring_index = 0;
  2493. req->ring_ptr = req->ring;
  2494. } else
  2495. req->ring_ptr++;
  2496. sp->flags |= SRB_DMA_VALID;
  2497. /* Set chip new ring index. */
  2498. /* write, read and verify logic */
  2499. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2500. if (ql2xdbwr)
  2501. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2502. else {
  2503. WRT_REG_DWORD(
  2504. (unsigned long __iomem *)ha->nxdb_wr_ptr,
  2505. dbval);
  2506. wmb();
  2507. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2508. WRT_REG_DWORD(
  2509. (unsigned long __iomem *)ha->nxdb_wr_ptr,
  2510. dbval);
  2511. wmb();
  2512. }
  2513. }
  2514. /* Manage unprocessed RIO/ZIO commands in response queue. */
  2515. if (vha->flags.process_response_queue &&
  2516. rsp->ring_ptr->signature != RESPONSE_PROCESSED)
  2517. qla24xx_process_response_queue(vha, rsp);
  2518. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2519. return QLA_SUCCESS;
  2520. queuing_error_fcp_cmnd:
  2521. dma_pool_free(ha->fcp_cmnd_dma_pool, ctx->fcp_cmnd, ctx->fcp_cmnd_dma);
  2522. queuing_error:
  2523. if (tot_dsds)
  2524. scsi_dma_unmap(cmd);
  2525. if (sp->ctx) {
  2526. mempool_free(sp->ctx, ha->ctx_mempool);
  2527. sp->ctx = NULL;
  2528. }
  2529. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2530. return QLA_FUNCTION_FAILED;
  2531. }
  2532. uint32_t *
  2533. qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
  2534. uint32_t length)
  2535. {
  2536. uint32_t i;
  2537. uint32_t val;
  2538. struct qla_hw_data *ha = vha->hw;
  2539. /* Dword reads to flash. */
  2540. for (i = 0; i < length/4; i++, faddr += 4) {
  2541. if (qla82xx_rom_fast_read(ha, faddr, &val)) {
  2542. qla_printk(KERN_WARNING, ha,
  2543. "Do ROM fast read failed\n");
  2544. goto done_read;
  2545. }
  2546. dwptr[i] = __constant_cpu_to_le32(val);
  2547. }
  2548. done_read:
  2549. return dwptr;
  2550. }
  2551. int
  2552. qla82xx_unprotect_flash(struct qla_hw_data *ha)
  2553. {
  2554. int ret;
  2555. uint32_t val;
  2556. ret = ql82xx_rom_lock_d(ha);
  2557. if (ret < 0) {
  2558. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2559. return ret;
  2560. }
  2561. ret = qla82xx_read_status_reg(ha, &val);
  2562. if (ret < 0)
  2563. goto done_unprotect;
  2564. val &= ~(BLOCK_PROTECT_BITS << 2);
  2565. ret = qla82xx_write_status_reg(ha, val);
  2566. if (ret < 0) {
  2567. val |= (BLOCK_PROTECT_BITS << 2);
  2568. qla82xx_write_status_reg(ha, val);
  2569. }
  2570. if (qla82xx_write_disable_flash(ha) != 0)
  2571. qla_printk(KERN_WARNING, ha, "Write disable failed\n");
  2572. done_unprotect:
  2573. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2574. return ret;
  2575. }
  2576. int
  2577. qla82xx_protect_flash(struct qla_hw_data *ha)
  2578. {
  2579. int ret;
  2580. uint32_t val;
  2581. ret = ql82xx_rom_lock_d(ha);
  2582. if (ret < 0) {
  2583. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2584. return ret;
  2585. }
  2586. ret = qla82xx_read_status_reg(ha, &val);
  2587. if (ret < 0)
  2588. goto done_protect;
  2589. val |= (BLOCK_PROTECT_BITS << 2);
  2590. /* LOCK all sectors */
  2591. ret = qla82xx_write_status_reg(ha, val);
  2592. if (ret < 0)
  2593. qla_printk(KERN_WARNING, ha, "Write status register failed\n");
  2594. if (qla82xx_write_disable_flash(ha) != 0)
  2595. qla_printk(KERN_WARNING, ha, "Write disable failed\n");
  2596. done_protect:
  2597. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2598. return ret;
  2599. }
  2600. int
  2601. qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
  2602. {
  2603. int ret = 0;
  2604. ret = ql82xx_rom_lock_d(ha);
  2605. if (ret < 0) {
  2606. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2607. return ret;
  2608. }
  2609. qla82xx_flash_set_write_enable(ha);
  2610. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  2611. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  2612. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
  2613. if (qla82xx_wait_rom_done(ha)) {
  2614. qla_printk(KERN_WARNING, ha,
  2615. "Error waiting for rom done\n");
  2616. ret = -1;
  2617. goto done;
  2618. }
  2619. ret = qla82xx_flash_wait_write_finish(ha);
  2620. done:
  2621. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2622. return ret;
  2623. }
  2624. /*
  2625. * Address and length are byte address
  2626. */
  2627. uint8_t *
  2628. qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2629. uint32_t offset, uint32_t length)
  2630. {
  2631. scsi_block_requests(vha->host);
  2632. qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length);
  2633. scsi_unblock_requests(vha->host);
  2634. return buf;
  2635. }
  2636. static int
  2637. qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr,
  2638. uint32_t faddr, uint32_t dwords)
  2639. {
  2640. int ret;
  2641. uint32_t liter;
  2642. uint32_t sec_mask, rest_addr;
  2643. dma_addr_t optrom_dma;
  2644. void *optrom = NULL;
  2645. int page_mode = 0;
  2646. struct qla_hw_data *ha = vha->hw;
  2647. ret = -1;
  2648. /* Prepare burst-capable write on supported ISPs. */
  2649. if (page_mode && !(faddr & 0xfff) &&
  2650. dwords > OPTROM_BURST_DWORDS) {
  2651. optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
  2652. &optrom_dma, GFP_KERNEL);
  2653. if (!optrom) {
  2654. qla_printk(KERN_DEBUG, ha,
  2655. "Unable to allocate memory for optrom "
  2656. "burst write (%x KB).\n",
  2657. OPTROM_BURST_SIZE / 1024);
  2658. }
  2659. }
  2660. rest_addr = ha->fdt_block_size - 1;
  2661. sec_mask = ~rest_addr;
  2662. ret = qla82xx_unprotect_flash(ha);
  2663. if (ret) {
  2664. qla_printk(KERN_WARNING, ha,
  2665. "Unable to unprotect flash for update.\n");
  2666. goto write_done;
  2667. }
  2668. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  2669. /* Are we at the beginning of a sector? */
  2670. if ((faddr & rest_addr) == 0) {
  2671. ret = qla82xx_erase_sector(ha, faddr);
  2672. if (ret) {
  2673. DEBUG9(qla_printk(KERN_ERR, ha,
  2674. "Unable to erase sector: "
  2675. "address=%x.\n", faddr));
  2676. break;
  2677. }
  2678. }
  2679. /* Go with burst-write. */
  2680. if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
  2681. /* Copy data to DMA'ble buffer. */
  2682. memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
  2683. ret = qla2x00_load_ram(vha, optrom_dma,
  2684. (ha->flash_data_off | faddr),
  2685. OPTROM_BURST_DWORDS);
  2686. if (ret != QLA_SUCCESS) {
  2687. qla_printk(KERN_WARNING, ha,
  2688. "Unable to burst-write optrom segment "
  2689. "(%x/%x/%llx).\n", ret,
  2690. (ha->flash_data_off | faddr),
  2691. (unsigned long long)optrom_dma);
  2692. qla_printk(KERN_WARNING, ha,
  2693. "Reverting to slow-write.\n");
  2694. dma_free_coherent(&ha->pdev->dev,
  2695. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2696. optrom = NULL;
  2697. } else {
  2698. liter += OPTROM_BURST_DWORDS - 1;
  2699. faddr += OPTROM_BURST_DWORDS - 1;
  2700. dwptr += OPTROM_BURST_DWORDS - 1;
  2701. continue;
  2702. }
  2703. }
  2704. ret = qla82xx_write_flash_dword(ha, faddr,
  2705. cpu_to_le32(*dwptr));
  2706. if (ret) {
  2707. DEBUG9(printk(KERN_DEBUG "%s(%ld) Unable to program"
  2708. "flash address=%x data=%x.\n", __func__,
  2709. ha->host_no, faddr, *dwptr));
  2710. break;
  2711. }
  2712. }
  2713. ret = qla82xx_protect_flash(ha);
  2714. if (ret)
  2715. qla_printk(KERN_WARNING, ha,
  2716. "Unable to protect flash after update.\n");
  2717. write_done:
  2718. if (optrom)
  2719. dma_free_coherent(&ha->pdev->dev,
  2720. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2721. return ret;
  2722. }
  2723. int
  2724. qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2725. uint32_t offset, uint32_t length)
  2726. {
  2727. int rval;
  2728. /* Suspend HBA. */
  2729. scsi_block_requests(vha->host);
  2730. rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset,
  2731. length >> 2);
  2732. scsi_unblock_requests(vha->host);
  2733. /* Convert return ISP82xx to generic */
  2734. if (rval)
  2735. rval = QLA_FUNCTION_FAILED;
  2736. else
  2737. rval = QLA_SUCCESS;
  2738. return rval;
  2739. }
  2740. void
  2741. qla82xx_start_iocbs(srb_t *sp)
  2742. {
  2743. struct qla_hw_data *ha = sp->fcport->vha->hw;
  2744. struct req_que *req = ha->req_q_map[0];
  2745. struct device_reg_82xx __iomem *reg;
  2746. uint32_t dbval;
  2747. /* Adjust ring index. */
  2748. req->ring_index++;
  2749. if (req->ring_index == req->length) {
  2750. req->ring_index = 0;
  2751. req->ring_ptr = req->ring;
  2752. } else
  2753. req->ring_ptr++;
  2754. reg = &ha->iobase->isp82;
  2755. dbval = 0x04 | (ha->portnum << 5);
  2756. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2757. if (ql2xdbwr)
  2758. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2759. else {
  2760. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr, dbval);
  2761. wmb();
  2762. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2763. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr,
  2764. dbval);
  2765. wmb();
  2766. }
  2767. }
  2768. }
  2769. /*
  2770. * qla82xx_device_bootstrap
  2771. * Initialize device, set DEV_READY, start fw
  2772. *
  2773. * Note:
  2774. * IDC lock must be held upon entry
  2775. *
  2776. * Return:
  2777. * Success : 0
  2778. * Failed : 1
  2779. */
  2780. static int
  2781. qla82xx_device_bootstrap(scsi_qla_host_t *vha)
  2782. {
  2783. int rval, i, timeout;
  2784. uint32_t old_count, count;
  2785. struct qla_hw_data *ha = vha->hw;
  2786. if (qla82xx_need_reset(ha))
  2787. goto dev_initialize;
  2788. old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2789. for (i = 0; i < 10; i++) {
  2790. timeout = msleep_interruptible(200);
  2791. if (timeout) {
  2792. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2793. QLA82XX_DEV_FAILED);
  2794. return QLA_FUNCTION_FAILED;
  2795. }
  2796. count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2797. if (count != old_count)
  2798. goto dev_ready;
  2799. }
  2800. dev_initialize:
  2801. /* set to DEV_INITIALIZING */
  2802. qla_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
  2803. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_INITIALIZING);
  2804. /* Driver that sets device state to initializating sets IDC version */
  2805. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION);
  2806. qla82xx_idc_unlock(ha);
  2807. rval = qla82xx_start_firmware(vha);
  2808. qla82xx_idc_lock(ha);
  2809. if (rval != QLA_SUCCESS) {
  2810. qla_printk(KERN_INFO, ha, "HW State: FAILED\n");
  2811. qla82xx_clear_drv_active(ha);
  2812. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_FAILED);
  2813. return rval;
  2814. }
  2815. dev_ready:
  2816. qla_printk(KERN_INFO, ha, "HW State: READY\n");
  2817. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_READY);
  2818. return QLA_SUCCESS;
  2819. }
  2820. static void
  2821. qla82xx_dev_failed_handler(scsi_qla_host_t *vha)
  2822. {
  2823. struct qla_hw_data *ha = vha->hw;
  2824. /* Disable the board */
  2825. qla_printk(KERN_INFO, ha, "Disabling the board\n");
  2826. qla82xx_idc_lock(ha);
  2827. qla82xx_clear_drv_active(ha);
  2828. qla82xx_idc_unlock(ha);
  2829. /* Set DEV_FAILED flag to disable timer */
  2830. vha->device_flags |= DFLG_DEV_FAILED;
  2831. qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
  2832. qla2x00_mark_all_devices_lost(vha, 0);
  2833. vha->flags.online = 0;
  2834. vha->flags.init_done = 0;
  2835. }
  2836. /*
  2837. * qla82xx_need_reset_handler
  2838. * Code to start reset sequence
  2839. *
  2840. * Note:
  2841. * IDC lock must be held upon entry
  2842. *
  2843. * Return:
  2844. * Success : 0
  2845. * Failed : 1
  2846. */
  2847. static void
  2848. qla82xx_need_reset_handler(scsi_qla_host_t *vha)
  2849. {
  2850. uint32_t dev_state, drv_state, drv_active;
  2851. unsigned long reset_timeout;
  2852. struct qla_hw_data *ha = vha->hw;
  2853. struct req_que *req = ha->req_q_map[0];
  2854. if (vha->flags.online) {
  2855. qla82xx_idc_unlock(ha);
  2856. qla2x00_abort_isp_cleanup(vha);
  2857. ha->isp_ops->get_flash_version(vha, req->ring);
  2858. ha->isp_ops->nvram_config(vha);
  2859. qla82xx_idc_lock(ha);
  2860. }
  2861. qla82xx_set_rst_ready(ha);
  2862. /* wait for 10 seconds for reset ack from all functions */
  2863. reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
  2864. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2865. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2866. while (drv_state != drv_active) {
  2867. if (time_after_eq(jiffies, reset_timeout)) {
  2868. qla_printk(KERN_INFO, ha,
  2869. "%s: RESET TIMEOUT!\n", QLA2XXX_DRIVER_NAME);
  2870. break;
  2871. }
  2872. qla82xx_idc_unlock(ha);
  2873. msleep(1000);
  2874. qla82xx_idc_lock(ha);
  2875. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2876. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2877. }
  2878. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2879. qla_printk(KERN_INFO, ha, "3:Device state is 0x%x = %s\n", dev_state,
  2880. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  2881. /* Force to DEV_COLD unless someone else is starting a reset */
  2882. if (dev_state != QLA82XX_DEV_INITIALIZING) {
  2883. qla_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
  2884. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_COLD);
  2885. }
  2886. }
  2887. static void
  2888. qla82xx_check_fw_alive(scsi_qla_host_t *vha)
  2889. {
  2890. uint32_t fw_heartbeat_counter, halt_status;
  2891. struct qla_hw_data *ha = vha->hw;
  2892. fw_heartbeat_counter = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2893. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  2894. vha->seconds_since_last_heartbeat++;
  2895. /* FW not alive after 2 seconds */
  2896. if (vha->seconds_since_last_heartbeat == 2) {
  2897. vha->seconds_since_last_heartbeat = 0;
  2898. halt_status = qla82xx_rd_32(ha,
  2899. QLA82XX_PEG_HALT_STATUS1);
  2900. if (halt_status & HALT_STATUS_UNRECOVERABLE) {
  2901. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  2902. } else {
  2903. qla_printk(KERN_INFO, ha,
  2904. "scsi(%ld): %s - detect abort needed\n",
  2905. vha->host_no, __func__);
  2906. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  2907. }
  2908. qla2xxx_wake_dpc(vha);
  2909. ha->flags.fw_hung = 1;
  2910. if (ha->flags.mbox_busy) {
  2911. ha->flags.mbox_int = 1;
  2912. DEBUG2(qla_printk(KERN_ERR, ha,
  2913. "Due to fw hung, doing premature "
  2914. "completion of mbx command\n"));
  2915. if (test_bit(MBX_INTR_WAIT,
  2916. &ha->mbx_cmd_flags))
  2917. complete(&ha->mbx_intr_comp);
  2918. }
  2919. }
  2920. } else
  2921. vha->seconds_since_last_heartbeat = 0;
  2922. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  2923. }
  2924. /*
  2925. * qla82xx_device_state_handler
  2926. * Main state handler
  2927. *
  2928. * Note:
  2929. * IDC lock must be held upon entry
  2930. *
  2931. * Return:
  2932. * Success : 0
  2933. * Failed : 1
  2934. */
  2935. int
  2936. qla82xx_device_state_handler(scsi_qla_host_t *vha)
  2937. {
  2938. uint32_t dev_state;
  2939. int rval = QLA_SUCCESS;
  2940. unsigned long dev_init_timeout;
  2941. struct qla_hw_data *ha = vha->hw;
  2942. qla82xx_idc_lock(ha);
  2943. if (!vha->flags.init_done)
  2944. qla82xx_set_drv_active(vha);
  2945. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2946. qla_printk(KERN_INFO, ha, "1:Device state is 0x%x = %s\n", dev_state,
  2947. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  2948. /* wait for 30 seconds for device to go ready */
  2949. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
  2950. while (1) {
  2951. if (time_after_eq(jiffies, dev_init_timeout)) {
  2952. DEBUG(qla_printk(KERN_INFO, ha,
  2953. "%s: device init failed!\n",
  2954. QLA2XXX_DRIVER_NAME));
  2955. rval = QLA_FUNCTION_FAILED;
  2956. break;
  2957. }
  2958. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2959. qla_printk(KERN_INFO, ha,
  2960. "2:Device state is 0x%x = %s\n", dev_state,
  2961. dev_state < MAX_STATES ?
  2962. qdev_state[dev_state] : "Unknown");
  2963. switch (dev_state) {
  2964. case QLA82XX_DEV_READY:
  2965. goto exit;
  2966. case QLA82XX_DEV_COLD:
  2967. rval = qla82xx_device_bootstrap(vha);
  2968. goto exit;
  2969. case QLA82XX_DEV_INITIALIZING:
  2970. qla82xx_idc_unlock(ha);
  2971. msleep(1000);
  2972. qla82xx_idc_lock(ha);
  2973. break;
  2974. case QLA82XX_DEV_NEED_RESET:
  2975. if (!ql2xdontresethba)
  2976. qla82xx_need_reset_handler(vha);
  2977. break;
  2978. case QLA82XX_DEV_NEED_QUIESCENT:
  2979. qla82xx_set_qsnt_ready(ha);
  2980. case QLA82XX_DEV_QUIESCENT:
  2981. qla82xx_idc_unlock(ha);
  2982. msleep(1000);
  2983. qla82xx_idc_lock(ha);
  2984. break;
  2985. case QLA82XX_DEV_FAILED:
  2986. qla82xx_dev_failed_handler(vha);
  2987. rval = QLA_FUNCTION_FAILED;
  2988. goto exit;
  2989. default:
  2990. qla82xx_idc_unlock(ha);
  2991. msleep(1000);
  2992. qla82xx_idc_lock(ha);
  2993. }
  2994. }
  2995. exit:
  2996. qla82xx_idc_unlock(ha);
  2997. return rval;
  2998. }
  2999. void qla82xx_watchdog(scsi_qla_host_t *vha)
  3000. {
  3001. uint32_t dev_state;
  3002. struct qla_hw_data *ha = vha->hw;
  3003. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3004. /* don't poll if reset is going on */
  3005. if (!(test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) ||
  3006. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) ||
  3007. test_bit(ISP_ABORT_RETRY, &vha->dpc_flags))) {
  3008. if (dev_state == QLA82XX_DEV_NEED_RESET) {
  3009. qla_printk(KERN_WARNING, ha,
  3010. "%s(): Adapter reset needed!\n", __func__);
  3011. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  3012. qla2xxx_wake_dpc(vha);
  3013. ha->flags.fw_hung = 1;
  3014. if (ha->flags.mbox_busy) {
  3015. ha->flags.mbox_int = 1;
  3016. DEBUG2(qla_printk(KERN_ERR, ha,
  3017. "Need reset, doing premature "
  3018. "completion of mbx command\n"));
  3019. if (test_bit(MBX_INTR_WAIT,
  3020. &ha->mbx_cmd_flags))
  3021. complete(&ha->mbx_intr_comp);
  3022. }
  3023. } else {
  3024. qla82xx_check_fw_alive(vha);
  3025. }
  3026. }
  3027. }
  3028. int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  3029. {
  3030. int rval;
  3031. rval = qla82xx_device_state_handler(vha);
  3032. return rval;
  3033. }
  3034. /*
  3035. * qla82xx_abort_isp
  3036. * Resets ISP and aborts all outstanding commands.
  3037. *
  3038. * Input:
  3039. * ha = adapter block pointer.
  3040. *
  3041. * Returns:
  3042. * 0 = success
  3043. */
  3044. int
  3045. qla82xx_abort_isp(scsi_qla_host_t *vha)
  3046. {
  3047. int rval;
  3048. struct qla_hw_data *ha = vha->hw;
  3049. uint32_t dev_state;
  3050. if (vha->device_flags & DFLG_DEV_FAILED) {
  3051. qla_printk(KERN_WARNING, ha,
  3052. "%s(%ld): Device in failed state, "
  3053. "Exiting.\n", __func__, vha->host_no);
  3054. return QLA_SUCCESS;
  3055. }
  3056. qla82xx_idc_lock(ha);
  3057. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3058. if (dev_state == QLA82XX_DEV_READY) {
  3059. qla_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
  3060. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3061. QLA82XX_DEV_NEED_RESET);
  3062. } else
  3063. qla_printk(KERN_INFO, ha, "HW State: %s\n",
  3064. dev_state < MAX_STATES ?
  3065. qdev_state[dev_state] : "Unknown");
  3066. qla82xx_idc_unlock(ha);
  3067. rval = qla82xx_device_state_handler(vha);
  3068. qla82xx_idc_lock(ha);
  3069. qla82xx_clear_rst_ready(ha);
  3070. qla82xx_idc_unlock(ha);
  3071. if (rval == QLA_SUCCESS) {
  3072. ha->flags.fw_hung = 0;
  3073. qla82xx_restart_isp(vha);
  3074. }
  3075. if (rval) {
  3076. vha->flags.online = 1;
  3077. if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  3078. if (ha->isp_abort_cnt == 0) {
  3079. qla_printk(KERN_WARNING, ha,
  3080. "ISP error recovery failed - "
  3081. "board disabled\n");
  3082. /*
  3083. * The next call disables the board
  3084. * completely.
  3085. */
  3086. ha->isp_ops->reset_adapter(vha);
  3087. vha->flags.online = 0;
  3088. clear_bit(ISP_ABORT_RETRY,
  3089. &vha->dpc_flags);
  3090. rval = QLA_SUCCESS;
  3091. } else { /* schedule another ISP abort */
  3092. ha->isp_abort_cnt--;
  3093. DEBUG(qla_printk(KERN_INFO, ha,
  3094. "qla%ld: ISP abort - retry remaining %d\n",
  3095. vha->host_no, ha->isp_abort_cnt));
  3096. rval = QLA_FUNCTION_FAILED;
  3097. }
  3098. } else {
  3099. ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
  3100. DEBUG(qla_printk(KERN_INFO, ha,
  3101. "(%ld): ISP error recovery - retrying (%d) "
  3102. "more times\n", vha->host_no, ha->isp_abort_cnt));
  3103. set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3104. rval = QLA_FUNCTION_FAILED;
  3105. }
  3106. }
  3107. return rval;
  3108. }
  3109. /*
  3110. * qla82xx_fcoe_ctx_reset
  3111. * Perform a quick reset and aborts all outstanding commands.
  3112. * This will only perform an FCoE context reset and avoids a full blown
  3113. * chip reset.
  3114. *
  3115. * Input:
  3116. * ha = adapter block pointer.
  3117. * is_reset_path = flag for identifying the reset path.
  3118. *
  3119. * Returns:
  3120. * 0 = success
  3121. */
  3122. int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3123. {
  3124. int rval = QLA_FUNCTION_FAILED;
  3125. if (vha->flags.online) {
  3126. /* Abort all outstanding commands, so as to be requeued later */
  3127. qla2x00_abort_isp_cleanup(vha);
  3128. }
  3129. /* Stop currently executing firmware.
  3130. * This will destroy existing FCoE context at the F/W end.
  3131. */
  3132. qla2x00_try_to_stop_firmware(vha);
  3133. /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
  3134. rval = qla82xx_restart_isp(vha);
  3135. return rval;
  3136. }
  3137. /*
  3138. * qla2x00_wait_for_fcoe_ctx_reset
  3139. * Wait till the FCoE context is reset.
  3140. *
  3141. * Note:
  3142. * Does context switching here.
  3143. * Release SPIN_LOCK (if any) before calling this routine.
  3144. *
  3145. * Return:
  3146. * Success (fcoe_ctx reset is done) : 0
  3147. * Failed (fcoe_ctx reset not completed within max loop timout ) : 1
  3148. */
  3149. int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3150. {
  3151. int status = QLA_FUNCTION_FAILED;
  3152. unsigned long wait_reset;
  3153. wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
  3154. while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
  3155. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  3156. && time_before(jiffies, wait_reset)) {
  3157. set_current_state(TASK_UNINTERRUPTIBLE);
  3158. schedule_timeout(HZ);
  3159. if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
  3160. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
  3161. status = QLA_SUCCESS;
  3162. break;
  3163. }
  3164. }
  3165. DEBUG2(printk(KERN_INFO
  3166. "%s status=%d\n", __func__, status));
  3167. return status;
  3168. }