rt2800lib.c 98 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067
  1. /*
  2. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  4. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  5. Based on the original rt2800pci.c and rt2800usb.c.
  6. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  7. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  8. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  9. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  10. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  11. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  12. <http://rt2x00.serialmonkey.com>
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; if not, write to the
  23. Free Software Foundation, Inc.,
  24. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  25. */
  26. /*
  27. Module: rt2800lib
  28. Abstract: rt2800 generic device routines.
  29. */
  30. #include <linux/crc-ccitt.h>
  31. #include <linux/kernel.h>
  32. #include <linux/module.h>
  33. #include <linux/slab.h>
  34. #include "rt2x00.h"
  35. #include "rt2800lib.h"
  36. #include "rt2800.h"
  37. /*
  38. * Register access.
  39. * All access to the CSR registers will go through the methods
  40. * rt2800_register_read and rt2800_register_write.
  41. * BBP and RF register require indirect register access,
  42. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  43. * These indirect registers work with busy bits,
  44. * and we will try maximal REGISTER_BUSY_COUNT times to access
  45. * the register while taking a REGISTER_BUSY_DELAY us delay
  46. * between each attampt. When the busy bit is still set at that time,
  47. * the access attempt is considered to have failed,
  48. * and we will print an error.
  49. * The _lock versions must be used if you already hold the csr_mutex
  50. */
  51. #define WAIT_FOR_BBP(__dev, __reg) \
  52. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  53. #define WAIT_FOR_RFCSR(__dev, __reg) \
  54. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  55. #define WAIT_FOR_RF(__dev, __reg) \
  56. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  57. #define WAIT_FOR_MCU(__dev, __reg) \
  58. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  59. H2M_MAILBOX_CSR_OWNER, (__reg))
  60. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  61. {
  62. /* check for rt2872 on SoC */
  63. if (!rt2x00_is_soc(rt2x00dev) ||
  64. !rt2x00_rt(rt2x00dev, RT2872))
  65. return false;
  66. /* we know for sure that these rf chipsets are used on rt305x boards */
  67. if (rt2x00_rf(rt2x00dev, RF3020) ||
  68. rt2x00_rf(rt2x00dev, RF3021) ||
  69. rt2x00_rf(rt2x00dev, RF3022))
  70. return true;
  71. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  72. return false;
  73. }
  74. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  75. const unsigned int word, const u8 value)
  76. {
  77. u32 reg;
  78. mutex_lock(&rt2x00dev->csr_mutex);
  79. /*
  80. * Wait until the BBP becomes available, afterwards we
  81. * can safely write the new data into the register.
  82. */
  83. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  84. reg = 0;
  85. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  90. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  91. }
  92. mutex_unlock(&rt2x00dev->csr_mutex);
  93. }
  94. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  95. const unsigned int word, u8 *value)
  96. {
  97. u32 reg;
  98. mutex_lock(&rt2x00dev->csr_mutex);
  99. /*
  100. * Wait until the BBP becomes available, afterwards we
  101. * can safely write the read request into the register.
  102. * After the data has been written, we wait until hardware
  103. * returns the correct value, if at any time the register
  104. * doesn't become available in time, reg will be 0xffffffff
  105. * which means we return 0xff to the caller.
  106. */
  107. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  108. reg = 0;
  109. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  113. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  114. WAIT_FOR_BBP(rt2x00dev, &reg);
  115. }
  116. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  117. mutex_unlock(&rt2x00dev->csr_mutex);
  118. }
  119. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  120. const unsigned int word, const u8 value)
  121. {
  122. u32 reg;
  123. mutex_lock(&rt2x00dev->csr_mutex);
  124. /*
  125. * Wait until the RFCSR becomes available, afterwards we
  126. * can safely write the new data into the register.
  127. */
  128. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  129. reg = 0;
  130. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  134. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  135. }
  136. mutex_unlock(&rt2x00dev->csr_mutex);
  137. }
  138. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  139. const unsigned int word, u8 *value)
  140. {
  141. u32 reg;
  142. mutex_lock(&rt2x00dev->csr_mutex);
  143. /*
  144. * Wait until the RFCSR becomes available, afterwards we
  145. * can safely write the read request into the register.
  146. * After the data has been written, we wait until hardware
  147. * returns the correct value, if at any time the register
  148. * doesn't become available in time, reg will be 0xffffffff
  149. * which means we return 0xff to the caller.
  150. */
  151. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  152. reg = 0;
  153. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  156. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  157. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  158. }
  159. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  160. mutex_unlock(&rt2x00dev->csr_mutex);
  161. }
  162. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  163. const unsigned int word, const u32 value)
  164. {
  165. u32 reg;
  166. mutex_lock(&rt2x00dev->csr_mutex);
  167. /*
  168. * Wait until the RF becomes available, afterwards we
  169. * can safely write the new data into the register.
  170. */
  171. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  172. reg = 0;
  173. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  177. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  178. rt2x00_rf_write(rt2x00dev, word, value);
  179. }
  180. mutex_unlock(&rt2x00dev->csr_mutex);
  181. }
  182. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  183. const u8 command, const u8 token,
  184. const u8 arg0, const u8 arg1)
  185. {
  186. u32 reg;
  187. /*
  188. * SOC devices don't support MCU requests.
  189. */
  190. if (rt2x00_is_soc(rt2x00dev))
  191. return;
  192. mutex_lock(&rt2x00dev->csr_mutex);
  193. /*
  194. * Wait until the MCU becomes available, afterwards we
  195. * can safely write the new data into the register.
  196. */
  197. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  198. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  199. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  200. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  201. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  202. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  203. reg = 0;
  204. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  205. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  206. }
  207. mutex_unlock(&rt2x00dev->csr_mutex);
  208. }
  209. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  210. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  211. {
  212. unsigned int i;
  213. u32 reg;
  214. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  215. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  216. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  217. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  218. return 0;
  219. msleep(1);
  220. }
  221. ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
  222. return -EACCES;
  223. }
  224. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  225. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  226. {
  227. u16 fw_crc;
  228. u16 crc;
  229. /*
  230. * The last 2 bytes in the firmware array are the crc checksum itself,
  231. * this means that we should never pass those 2 bytes to the crc
  232. * algorithm.
  233. */
  234. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  235. /*
  236. * Use the crc ccitt algorithm.
  237. * This will return the same value as the legacy driver which
  238. * used bit ordering reversion on the both the firmware bytes
  239. * before input input as well as on the final output.
  240. * Obviously using crc ccitt directly is much more efficient.
  241. */
  242. crc = crc_ccitt(~0, data, len - 2);
  243. /*
  244. * There is a small difference between the crc-itu-t + bitrev and
  245. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  246. * will be swapped, use swab16 to convert the crc to the correct
  247. * value.
  248. */
  249. crc = swab16(crc);
  250. return fw_crc == crc;
  251. }
  252. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  253. const u8 *data, const size_t len)
  254. {
  255. size_t offset = 0;
  256. size_t fw_len;
  257. bool multiple;
  258. /*
  259. * PCI(e) & SOC devices require firmware with a length
  260. * of 8kb. USB devices require firmware files with a length
  261. * of 4kb. Certain USB chipsets however require different firmware,
  262. * which Ralink only provides attached to the original firmware
  263. * file. Thus for USB devices, firmware files have a length
  264. * which is a multiple of 4kb.
  265. */
  266. if (rt2x00_is_usb(rt2x00dev)) {
  267. fw_len = 4096;
  268. multiple = true;
  269. } else {
  270. fw_len = 8192;
  271. multiple = true;
  272. }
  273. /*
  274. * Validate the firmware length
  275. */
  276. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  277. return FW_BAD_LENGTH;
  278. /*
  279. * Check if the chipset requires one of the upper parts
  280. * of the firmware.
  281. */
  282. if (rt2x00_is_usb(rt2x00dev) &&
  283. !rt2x00_rt(rt2x00dev, RT2860) &&
  284. !rt2x00_rt(rt2x00dev, RT2872) &&
  285. !rt2x00_rt(rt2x00dev, RT3070) &&
  286. ((len / fw_len) == 1))
  287. return FW_BAD_VERSION;
  288. /*
  289. * 8kb firmware files must be checked as if it were
  290. * 2 separate firmware files.
  291. */
  292. while (offset < len) {
  293. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  294. return FW_BAD_CRC;
  295. offset += fw_len;
  296. }
  297. return FW_OK;
  298. }
  299. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  300. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  301. const u8 *data, const size_t len)
  302. {
  303. unsigned int i;
  304. u32 reg;
  305. /*
  306. * Wait for stable hardware.
  307. */
  308. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  309. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  310. if (reg && reg != ~0)
  311. break;
  312. msleep(1);
  313. }
  314. if (i == REGISTER_BUSY_COUNT) {
  315. ERROR(rt2x00dev, "Unstable hardware.\n");
  316. return -EBUSY;
  317. }
  318. if (rt2x00_is_pci(rt2x00dev))
  319. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  320. /*
  321. * Disable DMA, will be reenabled later when enabling
  322. * the radio.
  323. */
  324. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  325. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  326. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  327. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  328. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  329. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  330. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  331. /*
  332. * Write firmware to the device.
  333. */
  334. rt2800_drv_write_firmware(rt2x00dev, data, len);
  335. /*
  336. * Wait for device to stabilize.
  337. */
  338. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  339. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  340. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  341. break;
  342. msleep(1);
  343. }
  344. if (i == REGISTER_BUSY_COUNT) {
  345. ERROR(rt2x00dev, "PBF system register not ready.\n");
  346. return -EBUSY;
  347. }
  348. /*
  349. * Initialize firmware.
  350. */
  351. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  352. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  353. msleep(1);
  354. return 0;
  355. }
  356. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  357. void rt2800_write_txwi(__le32 *txwi, struct txentry_desc *txdesc)
  358. {
  359. u32 word;
  360. /*
  361. * Initialize TX Info descriptor
  362. */
  363. rt2x00_desc_read(txwi, 0, &word);
  364. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  365. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  366. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
  367. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  368. rt2x00_set_field32(&word, TXWI_W0_TS,
  369. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  370. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  371. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  372. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
  373. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
  374. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
  375. rt2x00_set_field32(&word, TXWI_W0_BW,
  376. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  377. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  378. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  379. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
  380. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  381. rt2x00_desc_write(txwi, 0, word);
  382. rt2x00_desc_read(txwi, 1, &word);
  383. rt2x00_set_field32(&word, TXWI_W1_ACK,
  384. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  385. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  386. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  387. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
  388. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  389. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  390. txdesc->key_idx : 0xff);
  391. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  392. txdesc->length);
  393. rt2x00_set_field32(&word, TXWI_W1_PACKETID, txdesc->queue + 1);
  394. rt2x00_desc_write(txwi, 1, word);
  395. /*
  396. * Always write 0 to IV/EIV fields, hardware will insert the IV
  397. * from the IVEIV register when TXD_W3_WIV is set to 0.
  398. * When TXD_W3_WIV is set to 1 it will use the IV data
  399. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  400. * crypto entry in the registers should be used to encrypt the frame.
  401. */
  402. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  403. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  404. }
  405. EXPORT_SYMBOL_GPL(rt2800_write_txwi);
  406. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxwi_w2)
  407. {
  408. int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  409. int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  410. int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  411. u16 eeprom;
  412. u8 offset0;
  413. u8 offset1;
  414. u8 offset2;
  415. if (rt2x00dev->rx_status.band == IEEE80211_BAND_2GHZ) {
  416. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  417. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  418. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  419. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  420. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  421. } else {
  422. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  423. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  424. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  425. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  426. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  427. }
  428. /*
  429. * Convert the value from the descriptor into the RSSI value
  430. * If the value in the descriptor is 0, it is considered invalid
  431. * and the default (extremely low) rssi value is assumed
  432. */
  433. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  434. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  435. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  436. /*
  437. * mac80211 only accepts a single RSSI value. Calculating the
  438. * average doesn't deliver a fair answer either since -60:-60 would
  439. * be considered equally good as -50:-70 while the second is the one
  440. * which gives less energy...
  441. */
  442. rssi0 = max(rssi0, rssi1);
  443. return max(rssi0, rssi2);
  444. }
  445. void rt2800_process_rxwi(struct queue_entry *entry,
  446. struct rxdone_entry_desc *rxdesc)
  447. {
  448. __le32 *rxwi = (__le32 *) entry->skb->data;
  449. u32 word;
  450. rt2x00_desc_read(rxwi, 0, &word);
  451. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  452. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  453. rt2x00_desc_read(rxwi, 1, &word);
  454. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  455. rxdesc->flags |= RX_FLAG_SHORT_GI;
  456. if (rt2x00_get_field32(word, RXWI_W1_BW))
  457. rxdesc->flags |= RX_FLAG_40MHZ;
  458. /*
  459. * Detect RX rate, always use MCS as signal type.
  460. */
  461. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  462. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  463. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  464. /*
  465. * Mask of 0x8 bit to remove the short preamble flag.
  466. */
  467. if (rxdesc->rate_mode == RATE_MODE_CCK)
  468. rxdesc->signal &= ~0x8;
  469. rt2x00_desc_read(rxwi, 2, &word);
  470. /*
  471. * Convert descriptor AGC value to RSSI value.
  472. */
  473. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  474. /*
  475. * Remove RXWI descriptor from start of buffer.
  476. */
  477. skb_pull(entry->skb, RXWI_DESC_SIZE);
  478. }
  479. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  480. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  481. {
  482. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  483. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  484. unsigned int beacon_base;
  485. u32 reg;
  486. /*
  487. * Disable beaconing while we are reloading the beacon data,
  488. * otherwise we might be sending out invalid data.
  489. */
  490. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  491. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  492. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  493. /*
  494. * Add space for the TXWI in front of the skb.
  495. */
  496. skb_push(entry->skb, TXWI_DESC_SIZE);
  497. memset(entry->skb, 0, TXWI_DESC_SIZE);
  498. /*
  499. * Register descriptor details in skb frame descriptor.
  500. */
  501. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  502. skbdesc->desc = entry->skb->data;
  503. skbdesc->desc_len = TXWI_DESC_SIZE;
  504. /*
  505. * Add the TXWI for the beacon to the skb.
  506. */
  507. rt2800_write_txwi((__le32 *)entry->skb->data, txdesc);
  508. /*
  509. * Dump beacon to userspace through debugfs.
  510. */
  511. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  512. /*
  513. * Write entire beacon with TXWI to register.
  514. */
  515. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  516. rt2800_register_multiwrite(rt2x00dev, beacon_base,
  517. entry->skb->data, entry->skb->len);
  518. /*
  519. * Enable beaconing again.
  520. */
  521. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  522. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
  523. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  524. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  525. /*
  526. * Clean up beacon skb.
  527. */
  528. dev_kfree_skb_any(entry->skb);
  529. entry->skb = NULL;
  530. }
  531. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  532. static void inline rt2800_clear_beacon(struct rt2x00_dev *rt2x00dev,
  533. unsigned int beacon_base)
  534. {
  535. int i;
  536. /*
  537. * For the Beacon base registers we only need to clear
  538. * the whole TXWI which (when set to 0) will invalidate
  539. * the entire beacon.
  540. */
  541. for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
  542. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  543. }
  544. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  545. const struct rt2x00debug rt2800_rt2x00debug = {
  546. .owner = THIS_MODULE,
  547. .csr = {
  548. .read = rt2800_register_read,
  549. .write = rt2800_register_write,
  550. .flags = RT2X00DEBUGFS_OFFSET,
  551. .word_base = CSR_REG_BASE,
  552. .word_size = sizeof(u32),
  553. .word_count = CSR_REG_SIZE / sizeof(u32),
  554. },
  555. .eeprom = {
  556. .read = rt2x00_eeprom_read,
  557. .write = rt2x00_eeprom_write,
  558. .word_base = EEPROM_BASE,
  559. .word_size = sizeof(u16),
  560. .word_count = EEPROM_SIZE / sizeof(u16),
  561. },
  562. .bbp = {
  563. .read = rt2800_bbp_read,
  564. .write = rt2800_bbp_write,
  565. .word_base = BBP_BASE,
  566. .word_size = sizeof(u8),
  567. .word_count = BBP_SIZE / sizeof(u8),
  568. },
  569. .rf = {
  570. .read = rt2x00_rf_read,
  571. .write = rt2800_rf_write,
  572. .word_base = RF_BASE,
  573. .word_size = sizeof(u32),
  574. .word_count = RF_SIZE / sizeof(u32),
  575. },
  576. };
  577. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  578. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  579. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  580. {
  581. u32 reg;
  582. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  583. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  584. }
  585. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  586. #ifdef CONFIG_RT2X00_LIB_LEDS
  587. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  588. enum led_brightness brightness)
  589. {
  590. struct rt2x00_led *led =
  591. container_of(led_cdev, struct rt2x00_led, led_dev);
  592. unsigned int enabled = brightness != LED_OFF;
  593. unsigned int bg_mode =
  594. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  595. unsigned int polarity =
  596. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  597. EEPROM_FREQ_LED_POLARITY);
  598. unsigned int ledmode =
  599. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  600. EEPROM_FREQ_LED_MODE);
  601. if (led->type == LED_TYPE_RADIO) {
  602. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  603. enabled ? 0x20 : 0);
  604. } else if (led->type == LED_TYPE_ASSOC) {
  605. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  606. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  607. } else if (led->type == LED_TYPE_QUALITY) {
  608. /*
  609. * The brightness is divided into 6 levels (0 - 5),
  610. * The specs tell us the following levels:
  611. * 0, 1 ,3, 7, 15, 31
  612. * to determine the level in a simple way we can simply
  613. * work with bitshifting:
  614. * (1 << level) - 1
  615. */
  616. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  617. (1 << brightness / (LED_FULL / 6)) - 1,
  618. polarity);
  619. }
  620. }
  621. static int rt2800_blink_set(struct led_classdev *led_cdev,
  622. unsigned long *delay_on, unsigned long *delay_off)
  623. {
  624. struct rt2x00_led *led =
  625. container_of(led_cdev, struct rt2x00_led, led_dev);
  626. u32 reg;
  627. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  628. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  629. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  630. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  631. return 0;
  632. }
  633. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  634. struct rt2x00_led *led, enum led_type type)
  635. {
  636. led->rt2x00dev = rt2x00dev;
  637. led->type = type;
  638. led->led_dev.brightness_set = rt2800_brightness_set;
  639. led->led_dev.blink_set = rt2800_blink_set;
  640. led->flags = LED_INITIALIZED;
  641. }
  642. #endif /* CONFIG_RT2X00_LIB_LEDS */
  643. /*
  644. * Configuration handlers.
  645. */
  646. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  647. struct rt2x00lib_crypto *crypto,
  648. struct ieee80211_key_conf *key)
  649. {
  650. struct mac_wcid_entry wcid_entry;
  651. struct mac_iveiv_entry iveiv_entry;
  652. u32 offset;
  653. u32 reg;
  654. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  655. if (crypto->cmd == SET_KEY) {
  656. rt2800_register_read(rt2x00dev, offset, &reg);
  657. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  658. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  659. /*
  660. * Both the cipher as the BSS Idx numbers are split in a main
  661. * value of 3 bits, and a extended field for adding one additional
  662. * bit to the value.
  663. */
  664. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  665. (crypto->cipher & 0x7));
  666. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  667. (crypto->cipher & 0x8) >> 3);
  668. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  669. (crypto->bssidx & 0x7));
  670. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  671. (crypto->bssidx & 0x8) >> 3);
  672. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  673. rt2800_register_write(rt2x00dev, offset, reg);
  674. } else {
  675. rt2800_register_write(rt2x00dev, offset, 0);
  676. }
  677. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  678. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  679. if ((crypto->cipher == CIPHER_TKIP) ||
  680. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  681. (crypto->cipher == CIPHER_AES))
  682. iveiv_entry.iv[3] |= 0x20;
  683. iveiv_entry.iv[3] |= key->keyidx << 6;
  684. rt2800_register_multiwrite(rt2x00dev, offset,
  685. &iveiv_entry, sizeof(iveiv_entry));
  686. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  687. memset(&wcid_entry, 0, sizeof(wcid_entry));
  688. if (crypto->cmd == SET_KEY)
  689. memcpy(&wcid_entry, crypto->address, ETH_ALEN);
  690. rt2800_register_multiwrite(rt2x00dev, offset,
  691. &wcid_entry, sizeof(wcid_entry));
  692. }
  693. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  694. struct rt2x00lib_crypto *crypto,
  695. struct ieee80211_key_conf *key)
  696. {
  697. struct hw_key_entry key_entry;
  698. struct rt2x00_field32 field;
  699. u32 offset;
  700. u32 reg;
  701. if (crypto->cmd == SET_KEY) {
  702. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  703. memcpy(key_entry.key, crypto->key,
  704. sizeof(key_entry.key));
  705. memcpy(key_entry.tx_mic, crypto->tx_mic,
  706. sizeof(key_entry.tx_mic));
  707. memcpy(key_entry.rx_mic, crypto->rx_mic,
  708. sizeof(key_entry.rx_mic));
  709. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  710. rt2800_register_multiwrite(rt2x00dev, offset,
  711. &key_entry, sizeof(key_entry));
  712. }
  713. /*
  714. * The cipher types are stored over multiple registers
  715. * starting with SHARED_KEY_MODE_BASE each word will have
  716. * 32 bits and contains the cipher types for 2 bssidx each.
  717. * Using the correct defines correctly will cause overhead,
  718. * so just calculate the correct offset.
  719. */
  720. field.bit_offset = 4 * (key->hw_key_idx % 8);
  721. field.bit_mask = 0x7 << field.bit_offset;
  722. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  723. rt2800_register_read(rt2x00dev, offset, &reg);
  724. rt2x00_set_field32(&reg, field,
  725. (crypto->cmd == SET_KEY) * crypto->cipher);
  726. rt2800_register_write(rt2x00dev, offset, reg);
  727. /*
  728. * Update WCID information
  729. */
  730. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  731. return 0;
  732. }
  733. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  734. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  735. struct rt2x00lib_crypto *crypto,
  736. struct ieee80211_key_conf *key)
  737. {
  738. struct hw_key_entry key_entry;
  739. u32 offset;
  740. if (crypto->cmd == SET_KEY) {
  741. /*
  742. * 1 pairwise key is possible per AID, this means that the AID
  743. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  744. * last possible shared key entry.
  745. */
  746. if (crypto->aid > (256 - 32))
  747. return -ENOSPC;
  748. key->hw_key_idx = 32 + crypto->aid;
  749. memcpy(key_entry.key, crypto->key,
  750. sizeof(key_entry.key));
  751. memcpy(key_entry.tx_mic, crypto->tx_mic,
  752. sizeof(key_entry.tx_mic));
  753. memcpy(key_entry.rx_mic, crypto->rx_mic,
  754. sizeof(key_entry.rx_mic));
  755. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  756. rt2800_register_multiwrite(rt2x00dev, offset,
  757. &key_entry, sizeof(key_entry));
  758. }
  759. /*
  760. * Update WCID information
  761. */
  762. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  763. return 0;
  764. }
  765. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  766. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  767. const unsigned int filter_flags)
  768. {
  769. u32 reg;
  770. /*
  771. * Start configuration steps.
  772. * Note that the version error will always be dropped
  773. * and broadcast frames will always be accepted since
  774. * there is no filter for it at this time.
  775. */
  776. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  777. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  778. !(filter_flags & FIF_FCSFAIL));
  779. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  780. !(filter_flags & FIF_PLCPFAIL));
  781. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  782. !(filter_flags & FIF_PROMISC_IN_BSS));
  783. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  784. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  785. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  786. !(filter_flags & FIF_ALLMULTI));
  787. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  788. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  789. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  790. !(filter_flags & FIF_CONTROL));
  791. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  792. !(filter_flags & FIF_CONTROL));
  793. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  794. !(filter_flags & FIF_CONTROL));
  795. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  796. !(filter_flags & FIF_CONTROL));
  797. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  798. !(filter_flags & FIF_CONTROL));
  799. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  800. !(filter_flags & FIF_PSPOLL));
  801. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  802. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  803. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  804. !(filter_flags & FIF_CONTROL));
  805. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  806. }
  807. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  808. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  809. struct rt2x00intf_conf *conf, const unsigned int flags)
  810. {
  811. u32 reg;
  812. if (flags & CONFIG_UPDATE_TYPE) {
  813. /*
  814. * Clear current synchronisation setup.
  815. */
  816. rt2800_clear_beacon(rt2x00dev,
  817. HW_BEACON_OFFSET(intf->beacon->entry_idx));
  818. /*
  819. * Enable synchronisation.
  820. */
  821. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  822. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  823. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  824. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
  825. (conf->sync == TSF_SYNC_ADHOC ||
  826. conf->sync == TSF_SYNC_AP_NONE));
  827. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  828. /*
  829. * Enable pre tbtt interrupt for beaconing modes
  830. */
  831. rt2800_register_read(rt2x00dev, INT_TIMER_EN, &reg);
  832. rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER,
  833. (conf->sync == TSF_SYNC_AP_NONE));
  834. rt2800_register_write(rt2x00dev, INT_TIMER_EN, reg);
  835. }
  836. if (flags & CONFIG_UPDATE_MAC) {
  837. reg = le32_to_cpu(conf->mac[1]);
  838. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  839. conf->mac[1] = cpu_to_le32(reg);
  840. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  841. conf->mac, sizeof(conf->mac));
  842. }
  843. if (flags & CONFIG_UPDATE_BSSID) {
  844. reg = le32_to_cpu(conf->bssid[1]);
  845. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  846. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  847. conf->bssid[1] = cpu_to_le32(reg);
  848. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  849. conf->bssid, sizeof(conf->bssid));
  850. }
  851. }
  852. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  853. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
  854. {
  855. u32 reg;
  856. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  857. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  858. !!erp->short_preamble);
  859. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  860. !!erp->short_preamble);
  861. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  862. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  863. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  864. erp->cts_protection ? 2 : 0);
  865. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  866. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  867. erp->basic_rates);
  868. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  869. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  870. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
  871. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  872. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  873. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  874. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  875. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  876. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  877. erp->beacon_int * 16);
  878. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  879. }
  880. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  881. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  882. {
  883. u8 r1;
  884. u8 r3;
  885. rt2800_bbp_read(rt2x00dev, 1, &r1);
  886. rt2800_bbp_read(rt2x00dev, 3, &r3);
  887. /*
  888. * Configure the TX antenna.
  889. */
  890. switch ((int)ant->tx) {
  891. case 1:
  892. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  893. break;
  894. case 2:
  895. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  896. break;
  897. case 3:
  898. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  899. break;
  900. }
  901. /*
  902. * Configure the RX antenna.
  903. */
  904. switch ((int)ant->rx) {
  905. case 1:
  906. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  907. break;
  908. case 2:
  909. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  910. break;
  911. case 3:
  912. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  913. break;
  914. }
  915. rt2800_bbp_write(rt2x00dev, 3, r3);
  916. rt2800_bbp_write(rt2x00dev, 1, r1);
  917. }
  918. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  919. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  920. struct rt2x00lib_conf *libconf)
  921. {
  922. u16 eeprom;
  923. short lna_gain;
  924. if (libconf->rf.channel <= 14) {
  925. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  926. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  927. } else if (libconf->rf.channel <= 64) {
  928. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  929. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  930. } else if (libconf->rf.channel <= 128) {
  931. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  932. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  933. } else {
  934. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  935. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  936. }
  937. rt2x00dev->lna_gain = lna_gain;
  938. }
  939. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  940. struct ieee80211_conf *conf,
  941. struct rf_channel *rf,
  942. struct channel_info *info)
  943. {
  944. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  945. if (rt2x00dev->default_ant.tx == 1)
  946. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  947. if (rt2x00dev->default_ant.rx == 1) {
  948. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  949. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  950. } else if (rt2x00dev->default_ant.rx == 2)
  951. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  952. if (rf->channel > 14) {
  953. /*
  954. * When TX power is below 0, we should increase it by 7 to
  955. * make it a positive value (Minumum value is -7).
  956. * However this means that values between 0 and 7 have
  957. * double meaning, and we should set a 7DBm boost flag.
  958. */
  959. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  960. (info->tx_power1 >= 0));
  961. if (info->tx_power1 < 0)
  962. info->tx_power1 += 7;
  963. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
  964. TXPOWER_A_TO_DEV(info->tx_power1));
  965. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  966. (info->tx_power2 >= 0));
  967. if (info->tx_power2 < 0)
  968. info->tx_power2 += 7;
  969. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
  970. TXPOWER_A_TO_DEV(info->tx_power2));
  971. } else {
  972. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
  973. TXPOWER_G_TO_DEV(info->tx_power1));
  974. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
  975. TXPOWER_G_TO_DEV(info->tx_power2));
  976. }
  977. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  978. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  979. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  980. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  981. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  982. udelay(200);
  983. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  984. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  985. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  986. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  987. udelay(200);
  988. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  989. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  990. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  991. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  992. }
  993. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  994. struct ieee80211_conf *conf,
  995. struct rf_channel *rf,
  996. struct channel_info *info)
  997. {
  998. u8 rfcsr;
  999. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1000. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1001. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1002. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1003. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1004. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1005. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1006. TXPOWER_G_TO_DEV(info->tx_power1));
  1007. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1008. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1009. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1010. TXPOWER_G_TO_DEV(info->tx_power2));
  1011. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1012. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1013. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1014. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1015. rt2800_rfcsr_write(rt2x00dev, 24,
  1016. rt2x00dev->calibration[conf_is_ht40(conf)]);
  1017. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1018. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1019. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1020. }
  1021. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  1022. struct ieee80211_conf *conf,
  1023. struct rf_channel *rf,
  1024. struct channel_info *info)
  1025. {
  1026. u32 reg;
  1027. unsigned int tx_pin;
  1028. u8 bbp;
  1029. if (rt2x00_rf(rt2x00dev, RF2020) ||
  1030. rt2x00_rf(rt2x00dev, RF3020) ||
  1031. rt2x00_rf(rt2x00dev, RF3021) ||
  1032. rt2x00_rf(rt2x00dev, RF3022))
  1033. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  1034. else
  1035. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  1036. /*
  1037. * Change BBP settings
  1038. */
  1039. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  1040. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  1041. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  1042. rt2800_bbp_write(rt2x00dev, 86, 0);
  1043. if (rf->channel <= 14) {
  1044. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  1045. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1046. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1047. } else {
  1048. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  1049. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1050. }
  1051. } else {
  1052. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  1053. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  1054. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1055. else
  1056. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1057. }
  1058. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  1059. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  1060. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  1061. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  1062. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  1063. tx_pin = 0;
  1064. /* Turn on unused PA or LNA when not using 1T or 1R */
  1065. if (rt2x00dev->default_ant.tx != 1) {
  1066. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  1067. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  1068. }
  1069. /* Turn on unused PA or LNA when not using 1T or 1R */
  1070. if (rt2x00dev->default_ant.rx != 1) {
  1071. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  1072. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  1073. }
  1074. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  1075. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  1076. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  1077. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  1078. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  1079. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  1080. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  1081. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1082. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  1083. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1084. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  1085. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  1086. rt2800_bbp_write(rt2x00dev, 3, bbp);
  1087. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1088. if (conf_is_ht40(conf)) {
  1089. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  1090. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1091. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  1092. } else {
  1093. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1094. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  1095. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  1096. }
  1097. }
  1098. msleep(1);
  1099. }
  1100. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  1101. const int max_txpower)
  1102. {
  1103. u8 txpower;
  1104. u8 max_value = (u8)max_txpower;
  1105. u16 eeprom;
  1106. int i;
  1107. u32 reg;
  1108. u8 r1;
  1109. u32 offset;
  1110. /*
  1111. * set to normal tx power mode: +/- 0dBm
  1112. */
  1113. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1114. rt2x00_set_field8(&r1, BBP1_TX_POWER, 0);
  1115. rt2800_bbp_write(rt2x00dev, 1, r1);
  1116. /*
  1117. * The eeprom contains the tx power values for each rate. These
  1118. * values map to 100% tx power. Each 16bit word contains four tx
  1119. * power values and the order is the same as used in the TX_PWR_CFG
  1120. * registers.
  1121. */
  1122. offset = TX_PWR_CFG_0;
  1123. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  1124. /* just to be safe */
  1125. if (offset > TX_PWR_CFG_4)
  1126. break;
  1127. rt2800_register_read(rt2x00dev, offset, &reg);
  1128. /* read the next four txpower values */
  1129. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  1130. &eeprom);
  1131. /* TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  1132. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  1133. * TX_PWR_CFG_4: unknown */
  1134. txpower = rt2x00_get_field16(eeprom,
  1135. EEPROM_TXPOWER_BYRATE_RATE0);
  1136. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0,
  1137. min(txpower, max_value));
  1138. /* TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  1139. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  1140. * TX_PWR_CFG_4: unknown */
  1141. txpower = rt2x00_get_field16(eeprom,
  1142. EEPROM_TXPOWER_BYRATE_RATE1);
  1143. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1,
  1144. min(txpower, max_value));
  1145. /* TX_PWR_CFG_0: 55MBS, TX_PWR_CFG_1: 48MBS,
  1146. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  1147. * TX_PWR_CFG_4: unknown */
  1148. txpower = rt2x00_get_field16(eeprom,
  1149. EEPROM_TXPOWER_BYRATE_RATE2);
  1150. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2,
  1151. min(txpower, max_value));
  1152. /* TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  1153. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  1154. * TX_PWR_CFG_4: unknown */
  1155. txpower = rt2x00_get_field16(eeprom,
  1156. EEPROM_TXPOWER_BYRATE_RATE3);
  1157. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3,
  1158. min(txpower, max_value));
  1159. /* read the next four txpower values */
  1160. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  1161. &eeprom);
  1162. /* TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  1163. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  1164. * TX_PWR_CFG_4: unknown */
  1165. txpower = rt2x00_get_field16(eeprom,
  1166. EEPROM_TXPOWER_BYRATE_RATE0);
  1167. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4,
  1168. min(txpower, max_value));
  1169. /* TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  1170. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  1171. * TX_PWR_CFG_4: unknown */
  1172. txpower = rt2x00_get_field16(eeprom,
  1173. EEPROM_TXPOWER_BYRATE_RATE1);
  1174. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5,
  1175. min(txpower, max_value));
  1176. /* TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  1177. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  1178. * TX_PWR_CFG_4: unknown */
  1179. txpower = rt2x00_get_field16(eeprom,
  1180. EEPROM_TXPOWER_BYRATE_RATE2);
  1181. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6,
  1182. min(txpower, max_value));
  1183. /* TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  1184. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  1185. * TX_PWR_CFG_4: unknown */
  1186. txpower = rt2x00_get_field16(eeprom,
  1187. EEPROM_TXPOWER_BYRATE_RATE3);
  1188. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7,
  1189. min(txpower, max_value));
  1190. rt2800_register_write(rt2x00dev, offset, reg);
  1191. /* next TX_PWR_CFG register */
  1192. offset += 4;
  1193. }
  1194. }
  1195. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  1196. struct rt2x00lib_conf *libconf)
  1197. {
  1198. u32 reg;
  1199. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1200. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  1201. libconf->conf->short_frame_max_tx_count);
  1202. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  1203. libconf->conf->long_frame_max_tx_count);
  1204. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1205. }
  1206. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  1207. struct rt2x00lib_conf *libconf)
  1208. {
  1209. enum dev_state state =
  1210. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  1211. STATE_SLEEP : STATE_AWAKE;
  1212. u32 reg;
  1213. if (state == STATE_SLEEP) {
  1214. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  1215. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1216. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  1217. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  1218. libconf->conf->listen_interval - 1);
  1219. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  1220. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1221. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1222. } else {
  1223. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1224. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  1225. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  1226. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  1227. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1228. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1229. }
  1230. }
  1231. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  1232. struct rt2x00lib_conf *libconf,
  1233. const unsigned int flags)
  1234. {
  1235. /* Always recalculate LNA gain before changing configuration */
  1236. rt2800_config_lna_gain(rt2x00dev, libconf);
  1237. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  1238. rt2800_config_channel(rt2x00dev, libconf->conf,
  1239. &libconf->rf, &libconf->channel);
  1240. if (flags & IEEE80211_CONF_CHANGE_POWER)
  1241. rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
  1242. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  1243. rt2800_config_retry_limit(rt2x00dev, libconf);
  1244. if (flags & IEEE80211_CONF_CHANGE_PS)
  1245. rt2800_config_ps(rt2x00dev, libconf);
  1246. }
  1247. EXPORT_SYMBOL_GPL(rt2800_config);
  1248. /*
  1249. * Link tuning
  1250. */
  1251. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1252. {
  1253. u32 reg;
  1254. /*
  1255. * Update FCS error count from register.
  1256. */
  1257. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1258. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  1259. }
  1260. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  1261. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  1262. {
  1263. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  1264. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1265. rt2x00_rt(rt2x00dev, RT3071) ||
  1266. rt2x00_rt(rt2x00dev, RT3090) ||
  1267. rt2x00_rt(rt2x00dev, RT3390))
  1268. return 0x1c + (2 * rt2x00dev->lna_gain);
  1269. else
  1270. return 0x2e + rt2x00dev->lna_gain;
  1271. }
  1272. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  1273. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  1274. else
  1275. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  1276. }
  1277. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  1278. struct link_qual *qual, u8 vgc_level)
  1279. {
  1280. if (qual->vgc_level != vgc_level) {
  1281. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  1282. qual->vgc_level = vgc_level;
  1283. qual->vgc_level_reg = vgc_level;
  1284. }
  1285. }
  1286. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1287. {
  1288. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  1289. }
  1290. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  1291. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  1292. const u32 count)
  1293. {
  1294. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  1295. return;
  1296. /*
  1297. * When RSSI is better then -80 increase VGC level with 0x10
  1298. */
  1299. rt2800_set_vgc(rt2x00dev, qual,
  1300. rt2800_get_default_vgc(rt2x00dev) +
  1301. ((qual->rssi > -80) * 0x10));
  1302. }
  1303. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  1304. /*
  1305. * Initialization functions.
  1306. */
  1307. int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  1308. {
  1309. u32 reg;
  1310. u16 eeprom;
  1311. unsigned int i;
  1312. int ret;
  1313. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1314. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1315. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1316. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1317. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1318. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  1319. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1320. ret = rt2800_drv_init_registers(rt2x00dev);
  1321. if (ret)
  1322. return ret;
  1323. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  1324. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  1325. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  1326. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  1327. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  1328. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  1329. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  1330. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  1331. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  1332. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  1333. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  1334. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  1335. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  1336. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1337. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  1338. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1339. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  1340. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  1341. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  1342. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  1343. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1344. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  1345. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1346. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  1347. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1348. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  1349. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  1350. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1351. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1352. rt2x00_rt(rt2x00dev, RT3090) ||
  1353. rt2x00_rt(rt2x00dev, RT3390)) {
  1354. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1355. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1356. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1357. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1358. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1359. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1360. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1361. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1362. 0x0000002c);
  1363. else
  1364. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1365. 0x0000000f);
  1366. } else {
  1367. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1368. }
  1369. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  1370. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1371. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1372. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1373. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  1374. } else {
  1375. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1376. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1377. }
  1378. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1379. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1380. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1381. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
  1382. } else {
  1383. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  1384. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1385. }
  1386. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  1387. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  1388. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  1389. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  1390. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  1391. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  1392. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  1393. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  1394. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  1395. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  1396. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1397. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1398. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  1399. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1400. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1401. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1402. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1403. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  1404. rt2x00_rt(rt2x00dev, RT2883) ||
  1405. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  1406. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1407. else
  1408. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1409. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1410. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1411. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1412. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1413. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  1414. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  1415. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  1416. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  1417. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  1418. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  1419. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  1420. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1421. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1422. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1423. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  1424. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  1425. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  1426. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  1427. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  1428. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  1429. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1430. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1431. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1432. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  1433. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1434. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1435. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  1436. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1437. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1438. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1439. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1440. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  1441. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1442. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
  1443. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1444. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1445. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1446. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1447. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1448. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1449. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  1450. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1451. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1452. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  1453. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1454. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
  1455. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1456. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1457. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1458. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1459. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1460. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1461. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  1462. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1463. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1464. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  1465. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  1466. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
  1467. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1468. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1469. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1470. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1471. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1472. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1473. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  1474. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1475. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1476. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  1477. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
  1478. !rt2x00_is_usb(rt2x00dev));
  1479. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
  1480. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1481. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1482. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1483. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1484. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1485. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1486. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  1487. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1488. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1489. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  1490. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  1491. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
  1492. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1493. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1494. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1495. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1496. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1497. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1498. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  1499. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1500. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1501. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  1502. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  1503. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
  1504. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1505. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1506. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1507. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1508. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1509. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1510. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  1511. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1512. if (rt2x00_is_usb(rt2x00dev)) {
  1513. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  1514. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1515. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1516. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1517. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1518. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1519. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  1520. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  1521. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  1522. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  1523. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  1524. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1525. }
  1526. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
  1527. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  1528. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1529. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  1530. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  1531. IEEE80211_MAX_RTS_THRESHOLD);
  1532. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  1533. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1534. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  1535. /*
  1536. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  1537. * time should be set to 16. However, the original Ralink driver uses
  1538. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  1539. * connection problems with 11g + CTS protection. Hence, use the same
  1540. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  1541. */
  1542. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1543. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  1544. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  1545. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  1546. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  1547. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  1548. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1549. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1550. /*
  1551. * ASIC will keep garbage value after boot, clear encryption keys.
  1552. */
  1553. for (i = 0; i < 4; i++)
  1554. rt2800_register_write(rt2x00dev,
  1555. SHARED_KEY_MODE_ENTRY(i), 0);
  1556. for (i = 0; i < 256; i++) {
  1557. u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  1558. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  1559. wcid, sizeof(wcid));
  1560. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  1561. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  1562. }
  1563. /*
  1564. * Clear all beacons
  1565. */
  1566. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE0);
  1567. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE1);
  1568. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE2);
  1569. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE3);
  1570. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE4);
  1571. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE5);
  1572. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE6);
  1573. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE7);
  1574. if (rt2x00_is_usb(rt2x00dev)) {
  1575. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  1576. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  1577. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  1578. }
  1579. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  1580. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  1581. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  1582. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  1583. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  1584. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  1585. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  1586. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  1587. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  1588. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  1589. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  1590. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  1591. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  1592. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  1593. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  1594. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  1595. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  1596. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  1597. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  1598. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  1599. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  1600. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  1601. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  1602. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  1603. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  1604. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  1605. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  1606. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  1607. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  1608. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  1609. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  1610. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  1611. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  1612. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  1613. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  1614. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  1615. /*
  1616. * We must clear the error counters.
  1617. * These registers are cleared on read,
  1618. * so we may pass a useless variable to store the value.
  1619. */
  1620. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1621. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  1622. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  1623. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  1624. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  1625. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  1626. /*
  1627. * Setup leadtime for pre tbtt interrupt to 6ms
  1628. */
  1629. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  1630. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  1631. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  1632. return 0;
  1633. }
  1634. EXPORT_SYMBOL_GPL(rt2800_init_registers);
  1635. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  1636. {
  1637. unsigned int i;
  1638. u32 reg;
  1639. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1640. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  1641. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  1642. return 0;
  1643. udelay(REGISTER_BUSY_DELAY);
  1644. }
  1645. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  1646. return -EACCES;
  1647. }
  1648. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1649. {
  1650. unsigned int i;
  1651. u8 value;
  1652. /*
  1653. * BBP was enabled after firmware was loaded,
  1654. * but we need to reactivate it now.
  1655. */
  1656. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1657. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1658. msleep(1);
  1659. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1660. rt2800_bbp_read(rt2x00dev, 0, &value);
  1661. if ((value != 0xff) && (value != 0x00))
  1662. return 0;
  1663. udelay(REGISTER_BUSY_DELAY);
  1664. }
  1665. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1666. return -EACCES;
  1667. }
  1668. int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  1669. {
  1670. unsigned int i;
  1671. u16 eeprom;
  1672. u8 reg_id;
  1673. u8 value;
  1674. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  1675. rt2800_wait_bbp_ready(rt2x00dev)))
  1676. return -EACCES;
  1677. if (rt2800_is_305x_soc(rt2x00dev))
  1678. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  1679. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  1680. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  1681. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1682. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1683. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  1684. } else {
  1685. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  1686. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  1687. }
  1688. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1689. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1690. rt2x00_rt(rt2x00dev, RT3071) ||
  1691. rt2x00_rt(rt2x00dev, RT3090) ||
  1692. rt2x00_rt(rt2x00dev, RT3390)) {
  1693. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  1694. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  1695. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  1696. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1697. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  1698. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  1699. } else {
  1700. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  1701. }
  1702. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1703. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  1704. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  1705. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  1706. else
  1707. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1708. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1709. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  1710. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  1711. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  1712. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  1713. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  1714. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  1715. rt2800_is_305x_soc(rt2x00dev))
  1716. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  1717. else
  1718. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  1719. if (rt2800_is_305x_soc(rt2x00dev))
  1720. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  1721. else
  1722. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1723. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  1724. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1725. rt2x00_rt(rt2x00dev, RT3090) ||
  1726. rt2x00_rt(rt2x00dev, RT3390)) {
  1727. rt2800_bbp_read(rt2x00dev, 138, &value);
  1728. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1729. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1730. value |= 0x20;
  1731. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1732. value &= ~0x02;
  1733. rt2800_bbp_write(rt2x00dev, 138, value);
  1734. }
  1735. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1736. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1737. if (eeprom != 0xffff && eeprom != 0x0000) {
  1738. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1739. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1740. rt2800_bbp_write(rt2x00dev, reg_id, value);
  1741. }
  1742. }
  1743. return 0;
  1744. }
  1745. EXPORT_SYMBOL_GPL(rt2800_init_bbp);
  1746. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  1747. bool bw40, u8 rfcsr24, u8 filter_target)
  1748. {
  1749. unsigned int i;
  1750. u8 bbp;
  1751. u8 rfcsr;
  1752. u8 passband;
  1753. u8 stopband;
  1754. u8 overtuned = 0;
  1755. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1756. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1757. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  1758. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1759. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1760. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  1761. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1762. /*
  1763. * Set power & frequency of passband test tone
  1764. */
  1765. rt2800_bbp_write(rt2x00dev, 24, 0);
  1766. for (i = 0; i < 100; i++) {
  1767. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1768. msleep(1);
  1769. rt2800_bbp_read(rt2x00dev, 55, &passband);
  1770. if (passband)
  1771. break;
  1772. }
  1773. /*
  1774. * Set power & frequency of stopband test tone
  1775. */
  1776. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  1777. for (i = 0; i < 100; i++) {
  1778. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1779. msleep(1);
  1780. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  1781. if ((passband - stopband) <= filter_target) {
  1782. rfcsr24++;
  1783. overtuned += ((passband - stopband) == filter_target);
  1784. } else
  1785. break;
  1786. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1787. }
  1788. rfcsr24 -= !!overtuned;
  1789. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1790. return rfcsr24;
  1791. }
  1792. int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  1793. {
  1794. u8 rfcsr;
  1795. u8 bbp;
  1796. u32 reg;
  1797. u16 eeprom;
  1798. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  1799. !rt2x00_rt(rt2x00dev, RT3071) &&
  1800. !rt2x00_rt(rt2x00dev, RT3090) &&
  1801. !rt2x00_rt(rt2x00dev, RT3390) &&
  1802. !rt2800_is_305x_soc(rt2x00dev))
  1803. return 0;
  1804. /*
  1805. * Init RF calibration.
  1806. */
  1807. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1808. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1809. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1810. msleep(1);
  1811. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1812. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1813. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1814. rt2x00_rt(rt2x00dev, RT3071) ||
  1815. rt2x00_rt(rt2x00dev, RT3090)) {
  1816. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1817. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1818. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1819. rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
  1820. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1821. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  1822. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1823. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  1824. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1825. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1826. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1827. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1828. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1829. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1830. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1831. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1832. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  1833. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1834. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  1835. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1836. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  1837. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  1838. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  1839. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  1840. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1841. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  1842. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  1843. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  1844. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  1845. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1846. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  1847. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1848. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  1849. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  1850. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1851. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1852. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  1853. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  1854. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  1855. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  1856. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  1857. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  1858. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1859. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  1860. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1861. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1862. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1863. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1864. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  1865. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  1866. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  1867. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  1868. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1869. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  1870. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  1871. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  1872. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  1873. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1874. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1875. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1876. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  1877. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  1878. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1879. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  1880. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1881. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  1882. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  1883. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1884. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1885. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1886. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1887. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1888. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1889. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1890. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1891. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1892. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  1893. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1894. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1895. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  1896. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  1897. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  1898. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  1899. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  1900. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  1901. return 0;
  1902. }
  1903. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1904. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1905. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  1906. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  1907. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1908. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  1909. rt2x00_rt(rt2x00dev, RT3090)) {
  1910. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1911. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  1912. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1913. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  1914. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  1915. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  1916. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1917. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  1918. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1919. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1920. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  1921. else
  1922. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  1923. }
  1924. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  1925. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1926. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  1927. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  1928. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1929. }
  1930. /*
  1931. * Set RX Filter calibration for 20MHz and 40MHz
  1932. */
  1933. if (rt2x00_rt(rt2x00dev, RT3070)) {
  1934. rt2x00dev->calibration[0] =
  1935. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  1936. rt2x00dev->calibration[1] =
  1937. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  1938. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  1939. rt2x00_rt(rt2x00dev, RT3090) ||
  1940. rt2x00_rt(rt2x00dev, RT3390)) {
  1941. rt2x00dev->calibration[0] =
  1942. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  1943. rt2x00dev->calibration[1] =
  1944. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  1945. }
  1946. /*
  1947. * Set back to initial state
  1948. */
  1949. rt2800_bbp_write(rt2x00dev, 24, 0);
  1950. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1951. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  1952. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1953. /*
  1954. * set BBP back to BW20
  1955. */
  1956. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1957. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  1958. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1959. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  1960. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1961. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1962. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  1963. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  1964. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  1965. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  1966. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  1967. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  1968. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  1969. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1970. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1971. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1972. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  1973. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  1974. }
  1975. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
  1976. if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
  1977. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  1978. rt2x00_get_field16(eeprom,
  1979. EEPROM_TXMIXER_GAIN_BG_VAL));
  1980. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  1981. if (rt2x00_rt(rt2x00dev, RT3090)) {
  1982. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  1983. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1984. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1985. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  1986. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1987. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  1988. rt2800_bbp_write(rt2x00dev, 138, bbp);
  1989. }
  1990. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1991. rt2x00_rt(rt2x00dev, RT3090) ||
  1992. rt2x00_rt(rt2x00dev, RT3390)) {
  1993. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  1994. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  1995. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  1996. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  1997. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  1998. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  1999. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2000. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  2001. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  2002. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  2003. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  2004. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  2005. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  2006. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  2007. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  2008. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  2009. }
  2010. if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
  2011. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  2012. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  2013. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
  2014. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  2015. else
  2016. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  2017. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  2018. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  2019. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  2020. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  2021. }
  2022. return 0;
  2023. }
  2024. EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
  2025. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  2026. {
  2027. u32 reg;
  2028. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  2029. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  2030. }
  2031. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  2032. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  2033. {
  2034. u32 reg;
  2035. mutex_lock(&rt2x00dev->csr_mutex);
  2036. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  2037. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  2038. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  2039. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  2040. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  2041. /* Wait until the EEPROM has been loaded */
  2042. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  2043. /* Apparently the data is read from end to start */
  2044. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  2045. (u32 *)&rt2x00dev->eeprom[i]);
  2046. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  2047. (u32 *)&rt2x00dev->eeprom[i + 2]);
  2048. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  2049. (u32 *)&rt2x00dev->eeprom[i + 4]);
  2050. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  2051. (u32 *)&rt2x00dev->eeprom[i + 6]);
  2052. mutex_unlock(&rt2x00dev->csr_mutex);
  2053. }
  2054. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  2055. {
  2056. unsigned int i;
  2057. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  2058. rt2800_efuse_read(rt2x00dev, i);
  2059. }
  2060. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  2061. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  2062. {
  2063. u16 word;
  2064. u8 *mac;
  2065. u8 default_lna_gain;
  2066. /*
  2067. * Start validation of the data that has been read.
  2068. */
  2069. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  2070. if (!is_valid_ether_addr(mac)) {
  2071. random_ether_addr(mac);
  2072. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  2073. }
  2074. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  2075. if (word == 0xffff) {
  2076. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  2077. rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
  2078. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
  2079. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  2080. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  2081. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  2082. rt2x00_rt(rt2x00dev, RT2872)) {
  2083. /*
  2084. * There is a max of 2 RX streams for RT28x0 series
  2085. */
  2086. if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
  2087. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  2088. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  2089. }
  2090. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  2091. if (word == 0xffff) {
  2092. rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
  2093. rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
  2094. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  2095. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  2096. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  2097. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
  2098. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
  2099. rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
  2100. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
  2101. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
  2102. rt2x00_set_field16(&word, EEPROM_NIC_ANT_DIVERSITY, 0);
  2103. rt2x00_set_field16(&word, EEPROM_NIC_DAC_TEST, 0);
  2104. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  2105. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  2106. }
  2107. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  2108. if ((word & 0x00ff) == 0x00ff) {
  2109. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  2110. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2111. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  2112. }
  2113. if ((word & 0xff00) == 0xff00) {
  2114. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  2115. LED_MODE_TXRX_ACTIVITY);
  2116. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  2117. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2118. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
  2119. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
  2120. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
  2121. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  2122. }
  2123. /*
  2124. * During the LNA validation we are going to use
  2125. * lna0 as correct value. Note that EEPROM_LNA
  2126. * is never validated.
  2127. */
  2128. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  2129. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  2130. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  2131. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  2132. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  2133. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  2134. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  2135. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  2136. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  2137. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  2138. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  2139. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  2140. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  2141. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  2142. default_lna_gain);
  2143. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  2144. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  2145. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  2146. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  2147. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  2148. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  2149. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  2150. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  2151. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  2152. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  2153. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  2154. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  2155. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  2156. default_lna_gain);
  2157. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  2158. return 0;
  2159. }
  2160. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  2161. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  2162. {
  2163. u32 reg;
  2164. u16 value;
  2165. u16 eeprom;
  2166. /*
  2167. * Read EEPROM word for configuration.
  2168. */
  2169. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2170. /*
  2171. * Identify RF chipset.
  2172. */
  2173. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  2174. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  2175. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  2176. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  2177. if (!rt2x00_rt(rt2x00dev, RT2860) &&
  2178. !rt2x00_rt(rt2x00dev, RT2872) &&
  2179. !rt2x00_rt(rt2x00dev, RT2883) &&
  2180. !rt2x00_rt(rt2x00dev, RT3070) &&
  2181. !rt2x00_rt(rt2x00dev, RT3071) &&
  2182. !rt2x00_rt(rt2x00dev, RT3090) &&
  2183. !rt2x00_rt(rt2x00dev, RT3390) &&
  2184. !rt2x00_rt(rt2x00dev, RT3572)) {
  2185. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  2186. return -ENODEV;
  2187. }
  2188. if (!rt2x00_rf(rt2x00dev, RF2820) &&
  2189. !rt2x00_rf(rt2x00dev, RF2850) &&
  2190. !rt2x00_rf(rt2x00dev, RF2720) &&
  2191. !rt2x00_rf(rt2x00dev, RF2750) &&
  2192. !rt2x00_rf(rt2x00dev, RF3020) &&
  2193. !rt2x00_rf(rt2x00dev, RF2020) &&
  2194. !rt2x00_rf(rt2x00dev, RF3021) &&
  2195. !rt2x00_rf(rt2x00dev, RF3022) &&
  2196. !rt2x00_rf(rt2x00dev, RF3052)) {
  2197. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  2198. return -ENODEV;
  2199. }
  2200. /*
  2201. * Identify default antenna configuration.
  2202. */
  2203. rt2x00dev->default_ant.tx =
  2204. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
  2205. rt2x00dev->default_ant.rx =
  2206. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
  2207. /*
  2208. * Read frequency offset and RF programming sequence.
  2209. */
  2210. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  2211. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  2212. /*
  2213. * Read external LNA informations.
  2214. */
  2215. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  2216. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  2217. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  2218. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  2219. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  2220. /*
  2221. * Detect if this device has an hardware controlled radio.
  2222. */
  2223. if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
  2224. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  2225. /*
  2226. * Store led settings, for correct led behaviour.
  2227. */
  2228. #ifdef CONFIG_RT2X00_LIB_LEDS
  2229. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  2230. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  2231. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  2232. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  2233. #endif /* CONFIG_RT2X00_LIB_LEDS */
  2234. return 0;
  2235. }
  2236. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  2237. /*
  2238. * RF value list for rt28xx
  2239. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  2240. */
  2241. static const struct rf_channel rf_vals[] = {
  2242. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  2243. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  2244. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  2245. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  2246. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  2247. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  2248. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  2249. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  2250. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  2251. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  2252. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  2253. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  2254. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  2255. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  2256. /* 802.11 UNI / HyperLan 2 */
  2257. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  2258. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  2259. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  2260. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  2261. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  2262. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  2263. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  2264. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  2265. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  2266. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  2267. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  2268. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  2269. /* 802.11 HyperLan 2 */
  2270. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  2271. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  2272. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  2273. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  2274. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  2275. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  2276. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  2277. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  2278. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  2279. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  2280. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  2281. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  2282. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  2283. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  2284. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  2285. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  2286. /* 802.11 UNII */
  2287. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  2288. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  2289. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  2290. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  2291. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  2292. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  2293. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  2294. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  2295. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  2296. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  2297. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  2298. /* 802.11 Japan */
  2299. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  2300. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  2301. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  2302. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  2303. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  2304. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  2305. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  2306. };
  2307. /*
  2308. * RF value list for rt3xxx
  2309. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  2310. */
  2311. static const struct rf_channel rf_vals_3x[] = {
  2312. {1, 241, 2, 2 },
  2313. {2, 241, 2, 7 },
  2314. {3, 242, 2, 2 },
  2315. {4, 242, 2, 7 },
  2316. {5, 243, 2, 2 },
  2317. {6, 243, 2, 7 },
  2318. {7, 244, 2, 2 },
  2319. {8, 244, 2, 7 },
  2320. {9, 245, 2, 2 },
  2321. {10, 245, 2, 7 },
  2322. {11, 246, 2, 2 },
  2323. {12, 246, 2, 7 },
  2324. {13, 247, 2, 2 },
  2325. {14, 248, 2, 4 },
  2326. /* 802.11 UNI / HyperLan 2 */
  2327. {36, 0x56, 0, 4},
  2328. {38, 0x56, 0, 6},
  2329. {40, 0x56, 0, 8},
  2330. {44, 0x57, 0, 0},
  2331. {46, 0x57, 0, 2},
  2332. {48, 0x57, 0, 4},
  2333. {52, 0x57, 0, 8},
  2334. {54, 0x57, 0, 10},
  2335. {56, 0x58, 0, 0},
  2336. {60, 0x58, 0, 4},
  2337. {62, 0x58, 0, 6},
  2338. {64, 0x58, 0, 8},
  2339. /* 802.11 HyperLan 2 */
  2340. {100, 0x5b, 0, 8},
  2341. {102, 0x5b, 0, 10},
  2342. {104, 0x5c, 0, 0},
  2343. {108, 0x5c, 0, 4},
  2344. {110, 0x5c, 0, 6},
  2345. {112, 0x5c, 0, 8},
  2346. {116, 0x5d, 0, 0},
  2347. {118, 0x5d, 0, 2},
  2348. {120, 0x5d, 0, 4},
  2349. {124, 0x5d, 0, 8},
  2350. {126, 0x5d, 0, 10},
  2351. {128, 0x5e, 0, 0},
  2352. {132, 0x5e, 0, 4},
  2353. {134, 0x5e, 0, 6},
  2354. {136, 0x5e, 0, 8},
  2355. {140, 0x5f, 0, 0},
  2356. /* 802.11 UNII */
  2357. {149, 0x5f, 0, 9},
  2358. {151, 0x5f, 0, 11},
  2359. {153, 0x60, 0, 1},
  2360. {157, 0x60, 0, 5},
  2361. {159, 0x60, 0, 7},
  2362. {161, 0x60, 0, 9},
  2363. {165, 0x61, 0, 1},
  2364. {167, 0x61, 0, 3},
  2365. {169, 0x61, 0, 5},
  2366. {171, 0x61, 0, 7},
  2367. {173, 0x61, 0, 9},
  2368. };
  2369. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  2370. {
  2371. struct hw_mode_spec *spec = &rt2x00dev->spec;
  2372. struct channel_info *info;
  2373. char *tx_power1;
  2374. char *tx_power2;
  2375. unsigned int i;
  2376. u16 eeprom;
  2377. /*
  2378. * Disable powersaving as default on PCI devices.
  2379. */
  2380. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  2381. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2382. /*
  2383. * Initialize all hw fields.
  2384. */
  2385. rt2x00dev->hw->flags =
  2386. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2387. IEEE80211_HW_SIGNAL_DBM |
  2388. IEEE80211_HW_SUPPORTS_PS |
  2389. IEEE80211_HW_PS_NULLFUNC_STACK |
  2390. IEEE80211_HW_AMPDU_AGGREGATION;
  2391. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  2392. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  2393. rt2x00_eeprom_addr(rt2x00dev,
  2394. EEPROM_MAC_ADDR_0));
  2395. /*
  2396. * As rt2800 has a global fallback table we cannot specify
  2397. * more then one tx rate per frame but since the hw will
  2398. * try several rates (based on the fallback table) we should
  2399. * still initialize max_rates to the maximum number of rates
  2400. * we are going to try. Otherwise mac80211 will truncate our
  2401. * reported tx rates and the rc algortihm will end up with
  2402. * incorrect data.
  2403. */
  2404. rt2x00dev->hw->max_rates = 7;
  2405. rt2x00dev->hw->max_rate_tries = 1;
  2406. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2407. /*
  2408. * Initialize hw_mode information.
  2409. */
  2410. spec->supported_bands = SUPPORT_BAND_2GHZ;
  2411. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  2412. if (rt2x00_rf(rt2x00dev, RF2820) ||
  2413. rt2x00_rf(rt2x00dev, RF2720)) {
  2414. spec->num_channels = 14;
  2415. spec->channels = rf_vals;
  2416. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  2417. rt2x00_rf(rt2x00dev, RF2750)) {
  2418. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2419. spec->num_channels = ARRAY_SIZE(rf_vals);
  2420. spec->channels = rf_vals;
  2421. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  2422. rt2x00_rf(rt2x00dev, RF2020) ||
  2423. rt2x00_rf(rt2x00dev, RF3021) ||
  2424. rt2x00_rf(rt2x00dev, RF3022)) {
  2425. spec->num_channels = 14;
  2426. spec->channels = rf_vals_3x;
  2427. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  2428. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2429. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  2430. spec->channels = rf_vals_3x;
  2431. }
  2432. /*
  2433. * Initialize HT information.
  2434. */
  2435. if (!rt2x00_rf(rt2x00dev, RF2020))
  2436. spec->ht.ht_supported = true;
  2437. else
  2438. spec->ht.ht_supported = false;
  2439. spec->ht.cap =
  2440. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  2441. IEEE80211_HT_CAP_GRN_FLD |
  2442. IEEE80211_HT_CAP_SGI_20 |
  2443. IEEE80211_HT_CAP_SGI_40;
  2444. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) >= 2)
  2445. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  2446. spec->ht.cap |=
  2447. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) <<
  2448. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  2449. spec->ht.ampdu_factor = 3;
  2450. spec->ht.ampdu_density = 4;
  2451. spec->ht.mcs.tx_params =
  2452. IEEE80211_HT_MCS_TX_DEFINED |
  2453. IEEE80211_HT_MCS_TX_RX_DIFF |
  2454. ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
  2455. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  2456. switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
  2457. case 3:
  2458. spec->ht.mcs.rx_mask[2] = 0xff;
  2459. case 2:
  2460. spec->ht.mcs.rx_mask[1] = 0xff;
  2461. case 1:
  2462. spec->ht.mcs.rx_mask[0] = 0xff;
  2463. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  2464. break;
  2465. }
  2466. /*
  2467. * Create channel information array
  2468. */
  2469. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  2470. if (!info)
  2471. return -ENOMEM;
  2472. spec->channels_info = info;
  2473. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  2474. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  2475. for (i = 0; i < 14; i++) {
  2476. info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
  2477. info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
  2478. }
  2479. if (spec->num_channels > 14) {
  2480. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  2481. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  2482. for (i = 14; i < spec->num_channels; i++) {
  2483. info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
  2484. info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
  2485. }
  2486. }
  2487. return 0;
  2488. }
  2489. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  2490. /*
  2491. * IEEE80211 stack callback functions.
  2492. */
  2493. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  2494. u16 *iv16)
  2495. {
  2496. struct rt2x00_dev *rt2x00dev = hw->priv;
  2497. struct mac_iveiv_entry iveiv_entry;
  2498. u32 offset;
  2499. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  2500. rt2800_register_multiread(rt2x00dev, offset,
  2501. &iveiv_entry, sizeof(iveiv_entry));
  2502. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  2503. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  2504. }
  2505. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  2506. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  2507. {
  2508. struct rt2x00_dev *rt2x00dev = hw->priv;
  2509. u32 reg;
  2510. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  2511. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2512. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  2513. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2514. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2515. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  2516. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2517. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2518. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  2519. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2520. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2521. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  2522. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2523. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2524. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  2525. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2526. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2527. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  2528. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2529. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2530. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  2531. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2532. return 0;
  2533. }
  2534. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  2535. int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  2536. const struct ieee80211_tx_queue_params *params)
  2537. {
  2538. struct rt2x00_dev *rt2x00dev = hw->priv;
  2539. struct data_queue *queue;
  2540. struct rt2x00_field32 field;
  2541. int retval;
  2542. u32 reg;
  2543. u32 offset;
  2544. /*
  2545. * First pass the configuration through rt2x00lib, that will
  2546. * update the queue settings and validate the input. After that
  2547. * we are free to update the registers based on the value
  2548. * in the queue parameter.
  2549. */
  2550. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  2551. if (retval)
  2552. return retval;
  2553. /*
  2554. * We only need to perform additional register initialization
  2555. * for WMM queues/
  2556. */
  2557. if (queue_idx >= 4)
  2558. return 0;
  2559. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  2560. /* Update WMM TXOP register */
  2561. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  2562. field.bit_offset = (queue_idx & 1) * 16;
  2563. field.bit_mask = 0xffff << field.bit_offset;
  2564. rt2800_register_read(rt2x00dev, offset, &reg);
  2565. rt2x00_set_field32(&reg, field, queue->txop);
  2566. rt2800_register_write(rt2x00dev, offset, reg);
  2567. /* Update WMM registers */
  2568. field.bit_offset = queue_idx * 4;
  2569. field.bit_mask = 0xf << field.bit_offset;
  2570. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  2571. rt2x00_set_field32(&reg, field, queue->aifs);
  2572. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  2573. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  2574. rt2x00_set_field32(&reg, field, queue->cw_min);
  2575. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  2576. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  2577. rt2x00_set_field32(&reg, field, queue->cw_max);
  2578. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  2579. /* Update EDCA registers */
  2580. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  2581. rt2800_register_read(rt2x00dev, offset, &reg);
  2582. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  2583. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  2584. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  2585. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  2586. rt2800_register_write(rt2x00dev, offset, reg);
  2587. return 0;
  2588. }
  2589. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  2590. u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  2591. {
  2592. struct rt2x00_dev *rt2x00dev = hw->priv;
  2593. u64 tsf;
  2594. u32 reg;
  2595. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  2596. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  2597. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  2598. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  2599. return tsf;
  2600. }
  2601. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  2602. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2603. enum ieee80211_ampdu_mlme_action action,
  2604. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2605. {
  2606. int ret = 0;
  2607. switch (action) {
  2608. case IEEE80211_AMPDU_RX_START:
  2609. case IEEE80211_AMPDU_RX_STOP:
  2610. /* we don't support RX aggregation yet */
  2611. ret = -ENOTSUPP;
  2612. break;
  2613. case IEEE80211_AMPDU_TX_START:
  2614. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2615. break;
  2616. case IEEE80211_AMPDU_TX_STOP:
  2617. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2618. break;
  2619. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2620. break;
  2621. default:
  2622. WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
  2623. }
  2624. return ret;
  2625. }
  2626. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  2627. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  2628. MODULE_VERSION(DRV_VERSION);
  2629. MODULE_DESCRIPTION("Ralink RT2800 library");
  2630. MODULE_LICENSE("GPL");