eeprom_4k.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "hw.h"
  17. #include "ar9002_phy.h"
  18. static int ath9k_hw_4k_get_eeprom_ver(struct ath_hw *ah)
  19. {
  20. return ((ah->eeprom.map4k.baseEepHeader.version >> 12) & 0xF);
  21. }
  22. static int ath9k_hw_4k_get_eeprom_rev(struct ath_hw *ah)
  23. {
  24. return ((ah->eeprom.map4k.baseEepHeader.version) & 0xFFF);
  25. }
  26. static bool ath9k_hw_4k_fill_eeprom(struct ath_hw *ah)
  27. {
  28. #define SIZE_EEPROM_4K (sizeof(struct ar5416_eeprom_4k) / sizeof(u16))
  29. struct ath_common *common = ath9k_hw_common(ah);
  30. u16 *eep_data = (u16 *)&ah->eeprom.map4k;
  31. int addr, eep_start_loc = 0;
  32. eep_start_loc = 64;
  33. if (!ath9k_hw_use_flash(ah)) {
  34. ath_print(common, ATH_DBG_EEPROM,
  35. "Reading from EEPROM, not flash\n");
  36. }
  37. for (addr = 0; addr < SIZE_EEPROM_4K; addr++) {
  38. if (!ath9k_hw_nvram_read(common, addr + eep_start_loc, eep_data)) {
  39. ath_print(common, ATH_DBG_EEPROM,
  40. "Unable to read eeprom region\n");
  41. return false;
  42. }
  43. eep_data++;
  44. }
  45. return true;
  46. #undef SIZE_EEPROM_4K
  47. }
  48. static int ath9k_hw_4k_check_eeprom(struct ath_hw *ah)
  49. {
  50. #define EEPROM_4K_SIZE (sizeof(struct ar5416_eeprom_4k) / sizeof(u16))
  51. struct ath_common *common = ath9k_hw_common(ah);
  52. struct ar5416_eeprom_4k *eep =
  53. (struct ar5416_eeprom_4k *) &ah->eeprom.map4k;
  54. u16 *eepdata, temp, magic, magic2;
  55. u32 sum = 0, el;
  56. bool need_swap = false;
  57. int i, addr;
  58. if (!ath9k_hw_use_flash(ah)) {
  59. if (!ath9k_hw_nvram_read(common, AR5416_EEPROM_MAGIC_OFFSET,
  60. &magic)) {
  61. ath_print(common, ATH_DBG_FATAL,
  62. "Reading Magic # failed\n");
  63. return false;
  64. }
  65. ath_print(common, ATH_DBG_EEPROM,
  66. "Read Magic = 0x%04X\n", magic);
  67. if (magic != AR5416_EEPROM_MAGIC) {
  68. magic2 = swab16(magic);
  69. if (magic2 == AR5416_EEPROM_MAGIC) {
  70. need_swap = true;
  71. eepdata = (u16 *) (&ah->eeprom);
  72. for (addr = 0; addr < EEPROM_4K_SIZE; addr++) {
  73. temp = swab16(*eepdata);
  74. *eepdata = temp;
  75. eepdata++;
  76. }
  77. } else {
  78. ath_print(common, ATH_DBG_FATAL,
  79. "Invalid EEPROM Magic. "
  80. "endianness mismatch.\n");
  81. return -EINVAL;
  82. }
  83. }
  84. }
  85. ath_print(common, ATH_DBG_EEPROM, "need_swap = %s.\n",
  86. need_swap ? "True" : "False");
  87. if (need_swap)
  88. el = swab16(ah->eeprom.map4k.baseEepHeader.length);
  89. else
  90. el = ah->eeprom.map4k.baseEepHeader.length;
  91. if (el > sizeof(struct ar5416_eeprom_4k))
  92. el = sizeof(struct ar5416_eeprom_4k) / sizeof(u16);
  93. else
  94. el = el / sizeof(u16);
  95. eepdata = (u16 *)(&ah->eeprom);
  96. for (i = 0; i < el; i++)
  97. sum ^= *eepdata++;
  98. if (need_swap) {
  99. u32 integer;
  100. u16 word;
  101. ath_print(common, ATH_DBG_EEPROM,
  102. "EEPROM Endianness is not native.. Changing\n");
  103. word = swab16(eep->baseEepHeader.length);
  104. eep->baseEepHeader.length = word;
  105. word = swab16(eep->baseEepHeader.checksum);
  106. eep->baseEepHeader.checksum = word;
  107. word = swab16(eep->baseEepHeader.version);
  108. eep->baseEepHeader.version = word;
  109. word = swab16(eep->baseEepHeader.regDmn[0]);
  110. eep->baseEepHeader.regDmn[0] = word;
  111. word = swab16(eep->baseEepHeader.regDmn[1]);
  112. eep->baseEepHeader.regDmn[1] = word;
  113. word = swab16(eep->baseEepHeader.rfSilent);
  114. eep->baseEepHeader.rfSilent = word;
  115. word = swab16(eep->baseEepHeader.blueToothOptions);
  116. eep->baseEepHeader.blueToothOptions = word;
  117. word = swab16(eep->baseEepHeader.deviceCap);
  118. eep->baseEepHeader.deviceCap = word;
  119. integer = swab32(eep->modalHeader.antCtrlCommon);
  120. eep->modalHeader.antCtrlCommon = integer;
  121. for (i = 0; i < AR5416_EEP4K_MAX_CHAINS; i++) {
  122. integer = swab32(eep->modalHeader.antCtrlChain[i]);
  123. eep->modalHeader.antCtrlChain[i] = integer;
  124. }
  125. for (i = 0; i < AR5416_EEPROM_MODAL_SPURS; i++) {
  126. word = swab16(eep->modalHeader.spurChans[i].spurChan);
  127. eep->modalHeader.spurChans[i].spurChan = word;
  128. }
  129. }
  130. if (sum != 0xffff || ah->eep_ops->get_eeprom_ver(ah) != AR5416_EEP_VER ||
  131. ah->eep_ops->get_eeprom_rev(ah) < AR5416_EEP_NO_BACK_VER) {
  132. ath_print(common, ATH_DBG_FATAL,
  133. "Bad EEPROM checksum 0x%x or revision 0x%04x\n",
  134. sum, ah->eep_ops->get_eeprom_ver(ah));
  135. return -EINVAL;
  136. }
  137. return 0;
  138. #undef EEPROM_4K_SIZE
  139. }
  140. static u32 ath9k_hw_4k_get_eeprom(struct ath_hw *ah,
  141. enum eeprom_param param)
  142. {
  143. struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
  144. struct modal_eep_4k_header *pModal = &eep->modalHeader;
  145. struct base_eep_header_4k *pBase = &eep->baseEepHeader;
  146. switch (param) {
  147. case EEP_NFTHRESH_2:
  148. return pModal->noiseFloorThreshCh[0];
  149. case EEP_MAC_LSW:
  150. return pBase->macAddr[0] << 8 | pBase->macAddr[1];
  151. case EEP_MAC_MID:
  152. return pBase->macAddr[2] << 8 | pBase->macAddr[3];
  153. case EEP_MAC_MSW:
  154. return pBase->macAddr[4] << 8 | pBase->macAddr[5];
  155. case EEP_REG_0:
  156. return pBase->regDmn[0];
  157. case EEP_REG_1:
  158. return pBase->regDmn[1];
  159. case EEP_OP_CAP:
  160. return pBase->deviceCap;
  161. case EEP_OP_MODE:
  162. return pBase->opCapFlags;
  163. case EEP_RF_SILENT:
  164. return pBase->rfSilent;
  165. case EEP_OB_2:
  166. return pModal->ob_0;
  167. case EEP_DB_2:
  168. return pModal->db1_1;
  169. case EEP_MINOR_REV:
  170. return pBase->version & AR5416_EEP_VER_MINOR_MASK;
  171. case EEP_TX_MASK:
  172. return pBase->txMask;
  173. case EEP_RX_MASK:
  174. return pBase->rxMask;
  175. case EEP_FRAC_N_5G:
  176. return 0;
  177. case EEP_PWR_TABLE_OFFSET:
  178. return AR5416_PWR_TABLE_OFFSET_DB;
  179. default:
  180. return 0;
  181. }
  182. }
  183. static void ath9k_hw_get_4k_gain_boundaries_pdadcs(struct ath_hw *ah,
  184. struct ath9k_channel *chan,
  185. struct cal_data_per_freq_4k *pRawDataSet,
  186. u8 *bChans, u16 availPiers,
  187. u16 tPdGainOverlap,
  188. u16 *pPdGainBoundaries, u8 *pPDADCValues,
  189. u16 numXpdGains)
  190. {
  191. #define TMP_VAL_VPD_TABLE \
  192. ((vpdTableI[i][sizeCurrVpdTable - 1] + (ss - maxIndex + 1) * vpdStep));
  193. int i, j, k;
  194. int16_t ss;
  195. u16 idxL = 0, idxR = 0, numPiers;
  196. static u8 vpdTableL[AR5416_EEP4K_NUM_PD_GAINS]
  197. [AR5416_MAX_PWR_RANGE_IN_HALF_DB];
  198. static u8 vpdTableR[AR5416_EEP4K_NUM_PD_GAINS]
  199. [AR5416_MAX_PWR_RANGE_IN_HALF_DB];
  200. static u8 vpdTableI[AR5416_EEP4K_NUM_PD_GAINS]
  201. [AR5416_MAX_PWR_RANGE_IN_HALF_DB];
  202. u8 *pVpdL, *pVpdR, *pPwrL, *pPwrR;
  203. u8 minPwrT4[AR5416_EEP4K_NUM_PD_GAINS];
  204. u8 maxPwrT4[AR5416_EEP4K_NUM_PD_GAINS];
  205. int16_t vpdStep;
  206. int16_t tmpVal;
  207. u16 sizeCurrVpdTable, maxIndex, tgtIndex;
  208. bool match;
  209. int16_t minDelta = 0;
  210. struct chan_centers centers;
  211. #define PD_GAIN_BOUNDARY_DEFAULT 58;
  212. memset(&minPwrT4, 0, AR9287_NUM_PD_GAINS);
  213. ath9k_hw_get_channel_centers(ah, chan, &centers);
  214. for (numPiers = 0; numPiers < availPiers; numPiers++) {
  215. if (bChans[numPiers] == AR5416_BCHAN_UNUSED)
  216. break;
  217. }
  218. match = ath9k_hw_get_lower_upper_index(
  219. (u8)FREQ2FBIN(centers.synth_center,
  220. IS_CHAN_2GHZ(chan)), bChans, numPiers,
  221. &idxL, &idxR);
  222. if (match) {
  223. for (i = 0; i < numXpdGains; i++) {
  224. minPwrT4[i] = pRawDataSet[idxL].pwrPdg[i][0];
  225. maxPwrT4[i] = pRawDataSet[idxL].pwrPdg[i][4];
  226. ath9k_hw_fill_vpd_table(minPwrT4[i], maxPwrT4[i],
  227. pRawDataSet[idxL].pwrPdg[i],
  228. pRawDataSet[idxL].vpdPdg[i],
  229. AR5416_EEP4K_PD_GAIN_ICEPTS,
  230. vpdTableI[i]);
  231. }
  232. } else {
  233. for (i = 0; i < numXpdGains; i++) {
  234. pVpdL = pRawDataSet[idxL].vpdPdg[i];
  235. pPwrL = pRawDataSet[idxL].pwrPdg[i];
  236. pVpdR = pRawDataSet[idxR].vpdPdg[i];
  237. pPwrR = pRawDataSet[idxR].pwrPdg[i];
  238. minPwrT4[i] = max(pPwrL[0], pPwrR[0]);
  239. maxPwrT4[i] =
  240. min(pPwrL[AR5416_EEP4K_PD_GAIN_ICEPTS - 1],
  241. pPwrR[AR5416_EEP4K_PD_GAIN_ICEPTS - 1]);
  242. ath9k_hw_fill_vpd_table(minPwrT4[i], maxPwrT4[i],
  243. pPwrL, pVpdL,
  244. AR5416_EEP4K_PD_GAIN_ICEPTS,
  245. vpdTableL[i]);
  246. ath9k_hw_fill_vpd_table(minPwrT4[i], maxPwrT4[i],
  247. pPwrR, pVpdR,
  248. AR5416_EEP4K_PD_GAIN_ICEPTS,
  249. vpdTableR[i]);
  250. for (j = 0; j <= (maxPwrT4[i] - minPwrT4[i]) / 2; j++) {
  251. vpdTableI[i][j] =
  252. (u8)(ath9k_hw_interpolate((u16)
  253. FREQ2FBIN(centers.
  254. synth_center,
  255. IS_CHAN_2GHZ
  256. (chan)),
  257. bChans[idxL], bChans[idxR],
  258. vpdTableL[i][j], vpdTableR[i][j]));
  259. }
  260. }
  261. }
  262. k = 0;
  263. for (i = 0; i < numXpdGains; i++) {
  264. if (i == (numXpdGains - 1))
  265. pPdGainBoundaries[i] =
  266. (u16)(maxPwrT4[i] / 2);
  267. else
  268. pPdGainBoundaries[i] =
  269. (u16)((maxPwrT4[i] + minPwrT4[i + 1]) / 4);
  270. pPdGainBoundaries[i] =
  271. min((u16)AR5416_MAX_RATE_POWER, pPdGainBoundaries[i]);
  272. if ((i == 0) && !AR_SREV_5416_20_OR_LATER(ah)) {
  273. minDelta = pPdGainBoundaries[0] - 23;
  274. pPdGainBoundaries[0] = 23;
  275. } else {
  276. minDelta = 0;
  277. }
  278. if (i == 0) {
  279. if (AR_SREV_9280_10_OR_LATER(ah))
  280. ss = (int16_t)(0 - (minPwrT4[i] / 2));
  281. else
  282. ss = 0;
  283. } else {
  284. ss = (int16_t)((pPdGainBoundaries[i - 1] -
  285. (minPwrT4[i] / 2)) -
  286. tPdGainOverlap + 1 + minDelta);
  287. }
  288. vpdStep = (int16_t)(vpdTableI[i][1] - vpdTableI[i][0]);
  289. vpdStep = (int16_t)((vpdStep < 1) ? 1 : vpdStep);
  290. while ((ss < 0) && (k < (AR5416_NUM_PDADC_VALUES - 1))) {
  291. tmpVal = (int16_t)(vpdTableI[i][0] + ss * vpdStep);
  292. pPDADCValues[k++] = (u8)((tmpVal < 0) ? 0 : tmpVal);
  293. ss++;
  294. }
  295. sizeCurrVpdTable = (u8) ((maxPwrT4[i] - minPwrT4[i]) / 2 + 1);
  296. tgtIndex = (u8)(pPdGainBoundaries[i] + tPdGainOverlap -
  297. (minPwrT4[i] / 2));
  298. maxIndex = (tgtIndex < sizeCurrVpdTable) ?
  299. tgtIndex : sizeCurrVpdTable;
  300. while ((ss < maxIndex) && (k < (AR5416_NUM_PDADC_VALUES - 1)))
  301. pPDADCValues[k++] = vpdTableI[i][ss++];
  302. vpdStep = (int16_t)(vpdTableI[i][sizeCurrVpdTable - 1] -
  303. vpdTableI[i][sizeCurrVpdTable - 2]);
  304. vpdStep = (int16_t)((vpdStep < 1) ? 1 : vpdStep);
  305. if (tgtIndex >= maxIndex) {
  306. while ((ss <= tgtIndex) &&
  307. (k < (AR5416_NUM_PDADC_VALUES - 1))) {
  308. tmpVal = (int16_t) TMP_VAL_VPD_TABLE;
  309. pPDADCValues[k++] = (u8)((tmpVal > 255) ?
  310. 255 : tmpVal);
  311. ss++;
  312. }
  313. }
  314. }
  315. while (i < AR5416_EEP4K_PD_GAINS_IN_MASK) {
  316. pPdGainBoundaries[i] = PD_GAIN_BOUNDARY_DEFAULT;
  317. i++;
  318. }
  319. while (k < AR5416_NUM_PDADC_VALUES) {
  320. pPDADCValues[k] = pPDADCValues[k - 1];
  321. k++;
  322. }
  323. return;
  324. #undef TMP_VAL_VPD_TABLE
  325. }
  326. static void ath9k_hw_set_4k_power_cal_table(struct ath_hw *ah,
  327. struct ath9k_channel *chan,
  328. int16_t *pTxPowerIndexOffset)
  329. {
  330. struct ath_common *common = ath9k_hw_common(ah);
  331. struct ar5416_eeprom_4k *pEepData = &ah->eeprom.map4k;
  332. struct cal_data_per_freq_4k *pRawDataset;
  333. u8 *pCalBChans = NULL;
  334. u16 pdGainOverlap_t2;
  335. static u8 pdadcValues[AR5416_NUM_PDADC_VALUES];
  336. u16 gainBoundaries[AR5416_EEP4K_PD_GAINS_IN_MASK];
  337. u16 numPiers, i, j;
  338. u16 numXpdGain, xpdMask;
  339. u16 xpdGainValues[AR5416_EEP4K_NUM_PD_GAINS] = { 0, 0 };
  340. u32 reg32, regOffset, regChainOffset;
  341. xpdMask = pEepData->modalHeader.xpdGain;
  342. if ((pEepData->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
  343. AR5416_EEP_MINOR_VER_2) {
  344. pdGainOverlap_t2 =
  345. pEepData->modalHeader.pdGainOverlap;
  346. } else {
  347. pdGainOverlap_t2 = (u16)(MS(REG_READ(ah, AR_PHY_TPCRG5),
  348. AR_PHY_TPCRG5_PD_GAIN_OVERLAP));
  349. }
  350. pCalBChans = pEepData->calFreqPier2G;
  351. numPiers = AR5416_EEP4K_NUM_2G_CAL_PIERS;
  352. numXpdGain = 0;
  353. for (i = 1; i <= AR5416_EEP4K_PD_GAINS_IN_MASK; i++) {
  354. if ((xpdMask >> (AR5416_EEP4K_PD_GAINS_IN_MASK - i)) & 1) {
  355. if (numXpdGain >= AR5416_EEP4K_NUM_PD_GAINS)
  356. break;
  357. xpdGainValues[numXpdGain] =
  358. (u16)(AR5416_EEP4K_PD_GAINS_IN_MASK - i);
  359. numXpdGain++;
  360. }
  361. }
  362. REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_NUM_PD_GAIN,
  363. (numXpdGain - 1) & 0x3);
  364. REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_1,
  365. xpdGainValues[0]);
  366. REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_2,
  367. xpdGainValues[1]);
  368. REG_RMW_FIELD(ah, AR_PHY_TPCRG1, AR_PHY_TPCRG1_PD_GAIN_3, 0);
  369. for (i = 0; i < AR5416_EEP4K_MAX_CHAINS; i++) {
  370. if (AR_SREV_5416_20_OR_LATER(ah) &&
  371. (ah->rxchainmask == 5 || ah->txchainmask == 5) &&
  372. (i != 0)) {
  373. regChainOffset = (i == 1) ? 0x2000 : 0x1000;
  374. } else
  375. regChainOffset = i * 0x1000;
  376. if (pEepData->baseEepHeader.txMask & (1 << i)) {
  377. pRawDataset = pEepData->calPierData2G[i];
  378. ath9k_hw_get_4k_gain_boundaries_pdadcs(ah, chan,
  379. pRawDataset, pCalBChans,
  380. numPiers, pdGainOverlap_t2,
  381. gainBoundaries,
  382. pdadcValues, numXpdGain);
  383. ENABLE_REGWRITE_BUFFER(ah);
  384. if ((i == 0) || AR_SREV_5416_20_OR_LATER(ah)) {
  385. REG_WRITE(ah, AR_PHY_TPCRG5 + regChainOffset,
  386. SM(pdGainOverlap_t2,
  387. AR_PHY_TPCRG5_PD_GAIN_OVERLAP)
  388. | SM(gainBoundaries[0],
  389. AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1)
  390. | SM(gainBoundaries[1],
  391. AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2)
  392. | SM(gainBoundaries[2],
  393. AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3)
  394. | SM(gainBoundaries[3],
  395. AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4));
  396. }
  397. regOffset = AR_PHY_BASE + (672 << 2) + regChainOffset;
  398. for (j = 0; j < 32; j++) {
  399. reg32 = ((pdadcValues[4 * j + 0] & 0xFF) << 0) |
  400. ((pdadcValues[4 * j + 1] & 0xFF) << 8) |
  401. ((pdadcValues[4 * j + 2] & 0xFF) << 16)|
  402. ((pdadcValues[4 * j + 3] & 0xFF) << 24);
  403. REG_WRITE(ah, regOffset, reg32);
  404. ath_print(common, ATH_DBG_EEPROM,
  405. "PDADC (%d,%4x): %4.4x %8.8x\n",
  406. i, regChainOffset, regOffset,
  407. reg32);
  408. ath_print(common, ATH_DBG_EEPROM,
  409. "PDADC: Chain %d | "
  410. "PDADC %3d Value %3d | "
  411. "PDADC %3d Value %3d | "
  412. "PDADC %3d Value %3d | "
  413. "PDADC %3d Value %3d |\n",
  414. i, 4 * j, pdadcValues[4 * j],
  415. 4 * j + 1, pdadcValues[4 * j + 1],
  416. 4 * j + 2, pdadcValues[4 * j + 2],
  417. 4 * j + 3,
  418. pdadcValues[4 * j + 3]);
  419. regOffset += 4;
  420. }
  421. REGWRITE_BUFFER_FLUSH(ah);
  422. DISABLE_REGWRITE_BUFFER(ah);
  423. }
  424. }
  425. *pTxPowerIndexOffset = 0;
  426. }
  427. static void ath9k_hw_set_4k_power_per_rate_table(struct ath_hw *ah,
  428. struct ath9k_channel *chan,
  429. int16_t *ratesArray,
  430. u16 cfgCtl,
  431. u16 AntennaReduction,
  432. u16 twiceMaxRegulatoryPower,
  433. u16 powerLimit)
  434. {
  435. #define CMP_TEST_GRP \
  436. (((cfgCtl & ~CTL_MODE_M)| (pCtlMode[ctlMode] & CTL_MODE_M)) == \
  437. pEepData->ctlIndex[i]) \
  438. || (((cfgCtl & ~CTL_MODE_M) | (pCtlMode[ctlMode] & CTL_MODE_M)) == \
  439. ((pEepData->ctlIndex[i] & CTL_MODE_M) | SD_NO_CTL))
  440. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  441. int i;
  442. int16_t twiceLargestAntenna;
  443. u16 twiceMinEdgePower;
  444. u16 twiceMaxEdgePower = AR5416_MAX_RATE_POWER;
  445. u16 scaledPower = 0, minCtlPower, maxRegAllowedPower;
  446. u16 numCtlModes, *pCtlMode, ctlMode, freq;
  447. struct chan_centers centers;
  448. struct cal_ctl_data_4k *rep;
  449. struct ar5416_eeprom_4k *pEepData = &ah->eeprom.map4k;
  450. static const u16 tpScaleReductionTable[5] =
  451. { 0, 3, 6, 9, AR5416_MAX_RATE_POWER };
  452. struct cal_target_power_leg targetPowerOfdm, targetPowerCck = {
  453. 0, { 0, 0, 0, 0}
  454. };
  455. struct cal_target_power_leg targetPowerOfdmExt = {
  456. 0, { 0, 0, 0, 0} }, targetPowerCckExt = {
  457. 0, { 0, 0, 0, 0 }
  458. };
  459. struct cal_target_power_ht targetPowerHt20, targetPowerHt40 = {
  460. 0, {0, 0, 0, 0}
  461. };
  462. u16 ctlModesFor11g[] =
  463. { CTL_11B, CTL_11G, CTL_2GHT20, CTL_11B_EXT, CTL_11G_EXT,
  464. CTL_2GHT40
  465. };
  466. ath9k_hw_get_channel_centers(ah, chan, &centers);
  467. twiceLargestAntenna = pEepData->modalHeader.antennaGainCh[0];
  468. twiceLargestAntenna = (int16_t)min(AntennaReduction -
  469. twiceLargestAntenna, 0);
  470. maxRegAllowedPower = twiceMaxRegulatoryPower + twiceLargestAntenna;
  471. if (regulatory->tp_scale != ATH9K_TP_SCALE_MAX) {
  472. maxRegAllowedPower -=
  473. (tpScaleReductionTable[(regulatory->tp_scale)] * 2);
  474. }
  475. scaledPower = min(powerLimit, maxRegAllowedPower);
  476. scaledPower = max((u16)0, scaledPower);
  477. numCtlModes = ARRAY_SIZE(ctlModesFor11g) - SUB_NUM_CTL_MODES_AT_2G_40;
  478. pCtlMode = ctlModesFor11g;
  479. ath9k_hw_get_legacy_target_powers(ah, chan,
  480. pEepData->calTargetPowerCck,
  481. AR5416_NUM_2G_CCK_TARGET_POWERS,
  482. &targetPowerCck, 4, false);
  483. ath9k_hw_get_legacy_target_powers(ah, chan,
  484. pEepData->calTargetPower2G,
  485. AR5416_NUM_2G_20_TARGET_POWERS,
  486. &targetPowerOfdm, 4, false);
  487. ath9k_hw_get_target_powers(ah, chan,
  488. pEepData->calTargetPower2GHT20,
  489. AR5416_NUM_2G_20_TARGET_POWERS,
  490. &targetPowerHt20, 8, false);
  491. if (IS_CHAN_HT40(chan)) {
  492. numCtlModes = ARRAY_SIZE(ctlModesFor11g);
  493. ath9k_hw_get_target_powers(ah, chan,
  494. pEepData->calTargetPower2GHT40,
  495. AR5416_NUM_2G_40_TARGET_POWERS,
  496. &targetPowerHt40, 8, true);
  497. ath9k_hw_get_legacy_target_powers(ah, chan,
  498. pEepData->calTargetPowerCck,
  499. AR5416_NUM_2G_CCK_TARGET_POWERS,
  500. &targetPowerCckExt, 4, true);
  501. ath9k_hw_get_legacy_target_powers(ah, chan,
  502. pEepData->calTargetPower2G,
  503. AR5416_NUM_2G_20_TARGET_POWERS,
  504. &targetPowerOfdmExt, 4, true);
  505. }
  506. for (ctlMode = 0; ctlMode < numCtlModes; ctlMode++) {
  507. bool isHt40CtlMode = (pCtlMode[ctlMode] == CTL_5GHT40) ||
  508. (pCtlMode[ctlMode] == CTL_2GHT40);
  509. if (isHt40CtlMode)
  510. freq = centers.synth_center;
  511. else if (pCtlMode[ctlMode] & EXT_ADDITIVE)
  512. freq = centers.ext_center;
  513. else
  514. freq = centers.ctl_center;
  515. if (ah->eep_ops->get_eeprom_ver(ah) == 14 &&
  516. ah->eep_ops->get_eeprom_rev(ah) <= 2)
  517. twiceMaxEdgePower = AR5416_MAX_RATE_POWER;
  518. for (i = 0; (i < AR5416_EEP4K_NUM_CTLS) &&
  519. pEepData->ctlIndex[i]; i++) {
  520. if (CMP_TEST_GRP) {
  521. rep = &(pEepData->ctlData[i]);
  522. twiceMinEdgePower = ath9k_hw_get_max_edge_power(
  523. freq,
  524. rep->ctlEdges[
  525. ar5416_get_ntxchains(ah->txchainmask) - 1],
  526. IS_CHAN_2GHZ(chan),
  527. AR5416_EEP4K_NUM_BAND_EDGES);
  528. if ((cfgCtl & ~CTL_MODE_M) == SD_NO_CTL) {
  529. twiceMaxEdgePower =
  530. min(twiceMaxEdgePower,
  531. twiceMinEdgePower);
  532. } else {
  533. twiceMaxEdgePower = twiceMinEdgePower;
  534. break;
  535. }
  536. }
  537. }
  538. minCtlPower = (u8)min(twiceMaxEdgePower, scaledPower);
  539. switch (pCtlMode[ctlMode]) {
  540. case CTL_11B:
  541. for (i = 0; i < ARRAY_SIZE(targetPowerCck.tPow2x); i++) {
  542. targetPowerCck.tPow2x[i] =
  543. min((u16)targetPowerCck.tPow2x[i],
  544. minCtlPower);
  545. }
  546. break;
  547. case CTL_11G:
  548. for (i = 0; i < ARRAY_SIZE(targetPowerOfdm.tPow2x); i++) {
  549. targetPowerOfdm.tPow2x[i] =
  550. min((u16)targetPowerOfdm.tPow2x[i],
  551. minCtlPower);
  552. }
  553. break;
  554. case CTL_2GHT20:
  555. for (i = 0; i < ARRAY_SIZE(targetPowerHt20.tPow2x); i++) {
  556. targetPowerHt20.tPow2x[i] =
  557. min((u16)targetPowerHt20.tPow2x[i],
  558. minCtlPower);
  559. }
  560. break;
  561. case CTL_11B_EXT:
  562. targetPowerCckExt.tPow2x[0] =
  563. min((u16)targetPowerCckExt.tPow2x[0],
  564. minCtlPower);
  565. break;
  566. case CTL_11G_EXT:
  567. targetPowerOfdmExt.tPow2x[0] =
  568. min((u16)targetPowerOfdmExt.tPow2x[0],
  569. minCtlPower);
  570. break;
  571. case CTL_2GHT40:
  572. for (i = 0; i < ARRAY_SIZE(targetPowerHt40.tPow2x); i++) {
  573. targetPowerHt40.tPow2x[i] =
  574. min((u16)targetPowerHt40.tPow2x[i],
  575. minCtlPower);
  576. }
  577. break;
  578. default:
  579. break;
  580. }
  581. }
  582. ratesArray[rate6mb] =
  583. ratesArray[rate9mb] =
  584. ratesArray[rate12mb] =
  585. ratesArray[rate18mb] =
  586. ratesArray[rate24mb] =
  587. targetPowerOfdm.tPow2x[0];
  588. ratesArray[rate36mb] = targetPowerOfdm.tPow2x[1];
  589. ratesArray[rate48mb] = targetPowerOfdm.tPow2x[2];
  590. ratesArray[rate54mb] = targetPowerOfdm.tPow2x[3];
  591. ratesArray[rateXr] = targetPowerOfdm.tPow2x[0];
  592. for (i = 0; i < ARRAY_SIZE(targetPowerHt20.tPow2x); i++)
  593. ratesArray[rateHt20_0 + i] = targetPowerHt20.tPow2x[i];
  594. ratesArray[rate1l] = targetPowerCck.tPow2x[0];
  595. ratesArray[rate2s] = ratesArray[rate2l] = targetPowerCck.tPow2x[1];
  596. ratesArray[rate5_5s] = ratesArray[rate5_5l] = targetPowerCck.tPow2x[2];
  597. ratesArray[rate11s] = ratesArray[rate11l] = targetPowerCck.tPow2x[3];
  598. if (IS_CHAN_HT40(chan)) {
  599. for (i = 0; i < ARRAY_SIZE(targetPowerHt40.tPow2x); i++) {
  600. ratesArray[rateHt40_0 + i] =
  601. targetPowerHt40.tPow2x[i];
  602. }
  603. ratesArray[rateDupOfdm] = targetPowerHt40.tPow2x[0];
  604. ratesArray[rateDupCck] = targetPowerHt40.tPow2x[0];
  605. ratesArray[rateExtOfdm] = targetPowerOfdmExt.tPow2x[0];
  606. ratesArray[rateExtCck] = targetPowerCckExt.tPow2x[0];
  607. }
  608. #undef CMP_TEST_GRP
  609. }
  610. static void ath9k_hw_4k_set_txpower(struct ath_hw *ah,
  611. struct ath9k_channel *chan,
  612. u16 cfgCtl,
  613. u8 twiceAntennaReduction,
  614. u8 twiceMaxRegulatoryPower,
  615. u8 powerLimit)
  616. {
  617. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  618. struct ar5416_eeprom_4k *pEepData = &ah->eeprom.map4k;
  619. struct modal_eep_4k_header *pModal = &pEepData->modalHeader;
  620. int16_t ratesArray[Ar5416RateSize];
  621. int16_t txPowerIndexOffset = 0;
  622. u8 ht40PowerIncForPdadc = 2;
  623. int i;
  624. memset(ratesArray, 0, sizeof(ratesArray));
  625. if ((pEepData->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
  626. AR5416_EEP_MINOR_VER_2) {
  627. ht40PowerIncForPdadc = pModal->ht40PowerIncForPdadc;
  628. }
  629. ath9k_hw_set_4k_power_per_rate_table(ah, chan,
  630. &ratesArray[0], cfgCtl,
  631. twiceAntennaReduction,
  632. twiceMaxRegulatoryPower,
  633. powerLimit);
  634. ath9k_hw_set_4k_power_cal_table(ah, chan, &txPowerIndexOffset);
  635. for (i = 0; i < ARRAY_SIZE(ratesArray); i++) {
  636. ratesArray[i] = (int16_t)(txPowerIndexOffset + ratesArray[i]);
  637. if (ratesArray[i] > AR5416_MAX_RATE_POWER)
  638. ratesArray[i] = AR5416_MAX_RATE_POWER;
  639. }
  640. /* Update regulatory */
  641. i = rate6mb;
  642. if (IS_CHAN_HT40(chan))
  643. i = rateHt40_0;
  644. else if (IS_CHAN_HT20(chan))
  645. i = rateHt20_0;
  646. regulatory->max_power_level = ratesArray[i];
  647. if (AR_SREV_9280_10_OR_LATER(ah)) {
  648. for (i = 0; i < Ar5416RateSize; i++)
  649. ratesArray[i] -= AR5416_PWR_TABLE_OFFSET_DB * 2;
  650. }
  651. ENABLE_REGWRITE_BUFFER(ah);
  652. /* OFDM power per rate */
  653. REG_WRITE(ah, AR_PHY_POWER_TX_RATE1,
  654. ATH9K_POW_SM(ratesArray[rate18mb], 24)
  655. | ATH9K_POW_SM(ratesArray[rate12mb], 16)
  656. | ATH9K_POW_SM(ratesArray[rate9mb], 8)
  657. | ATH9K_POW_SM(ratesArray[rate6mb], 0));
  658. REG_WRITE(ah, AR_PHY_POWER_TX_RATE2,
  659. ATH9K_POW_SM(ratesArray[rate54mb], 24)
  660. | ATH9K_POW_SM(ratesArray[rate48mb], 16)
  661. | ATH9K_POW_SM(ratesArray[rate36mb], 8)
  662. | ATH9K_POW_SM(ratesArray[rate24mb], 0));
  663. /* CCK power per rate */
  664. REG_WRITE(ah, AR_PHY_POWER_TX_RATE3,
  665. ATH9K_POW_SM(ratesArray[rate2s], 24)
  666. | ATH9K_POW_SM(ratesArray[rate2l], 16)
  667. | ATH9K_POW_SM(ratesArray[rateXr], 8)
  668. | ATH9K_POW_SM(ratesArray[rate1l], 0));
  669. REG_WRITE(ah, AR_PHY_POWER_TX_RATE4,
  670. ATH9K_POW_SM(ratesArray[rate11s], 24)
  671. | ATH9K_POW_SM(ratesArray[rate11l], 16)
  672. | ATH9K_POW_SM(ratesArray[rate5_5s], 8)
  673. | ATH9K_POW_SM(ratesArray[rate5_5l], 0));
  674. /* HT20 power per rate */
  675. REG_WRITE(ah, AR_PHY_POWER_TX_RATE5,
  676. ATH9K_POW_SM(ratesArray[rateHt20_3], 24)
  677. | ATH9K_POW_SM(ratesArray[rateHt20_2], 16)
  678. | ATH9K_POW_SM(ratesArray[rateHt20_1], 8)
  679. | ATH9K_POW_SM(ratesArray[rateHt20_0], 0));
  680. REG_WRITE(ah, AR_PHY_POWER_TX_RATE6,
  681. ATH9K_POW_SM(ratesArray[rateHt20_7], 24)
  682. | ATH9K_POW_SM(ratesArray[rateHt20_6], 16)
  683. | ATH9K_POW_SM(ratesArray[rateHt20_5], 8)
  684. | ATH9K_POW_SM(ratesArray[rateHt20_4], 0));
  685. /* HT40 power per rate */
  686. if (IS_CHAN_HT40(chan)) {
  687. REG_WRITE(ah, AR_PHY_POWER_TX_RATE7,
  688. ATH9K_POW_SM(ratesArray[rateHt40_3] +
  689. ht40PowerIncForPdadc, 24)
  690. | ATH9K_POW_SM(ratesArray[rateHt40_2] +
  691. ht40PowerIncForPdadc, 16)
  692. | ATH9K_POW_SM(ratesArray[rateHt40_1] +
  693. ht40PowerIncForPdadc, 8)
  694. | ATH9K_POW_SM(ratesArray[rateHt40_0] +
  695. ht40PowerIncForPdadc, 0));
  696. REG_WRITE(ah, AR_PHY_POWER_TX_RATE8,
  697. ATH9K_POW_SM(ratesArray[rateHt40_7] +
  698. ht40PowerIncForPdadc, 24)
  699. | ATH9K_POW_SM(ratesArray[rateHt40_6] +
  700. ht40PowerIncForPdadc, 16)
  701. | ATH9K_POW_SM(ratesArray[rateHt40_5] +
  702. ht40PowerIncForPdadc, 8)
  703. | ATH9K_POW_SM(ratesArray[rateHt40_4] +
  704. ht40PowerIncForPdadc, 0));
  705. REG_WRITE(ah, AR_PHY_POWER_TX_RATE9,
  706. ATH9K_POW_SM(ratesArray[rateExtOfdm], 24)
  707. | ATH9K_POW_SM(ratesArray[rateExtCck], 16)
  708. | ATH9K_POW_SM(ratesArray[rateDupOfdm], 8)
  709. | ATH9K_POW_SM(ratesArray[rateDupCck], 0));
  710. }
  711. REGWRITE_BUFFER_FLUSH(ah);
  712. DISABLE_REGWRITE_BUFFER(ah);
  713. }
  714. static void ath9k_hw_4k_set_addac(struct ath_hw *ah,
  715. struct ath9k_channel *chan)
  716. {
  717. struct modal_eep_4k_header *pModal;
  718. struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
  719. u8 biaslevel;
  720. if (ah->hw_version.macVersion != AR_SREV_VERSION_9160)
  721. return;
  722. if (ah->eep_ops->get_eeprom_rev(ah) < AR5416_EEP_MINOR_VER_7)
  723. return;
  724. pModal = &eep->modalHeader;
  725. if (pModal->xpaBiasLvl != 0xff) {
  726. biaslevel = pModal->xpaBiasLvl;
  727. INI_RA(&ah->iniAddac, 7, 1) =
  728. (INI_RA(&ah->iniAddac, 7, 1) & (~0x18)) | biaslevel << 3;
  729. }
  730. }
  731. static void ath9k_hw_4k_set_gain(struct ath_hw *ah,
  732. struct modal_eep_4k_header *pModal,
  733. struct ar5416_eeprom_4k *eep,
  734. u8 txRxAttenLocal)
  735. {
  736. REG_WRITE(ah, AR_PHY_SWITCH_CHAIN_0,
  737. pModal->antCtrlChain[0]);
  738. REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0),
  739. (REG_READ(ah, AR_PHY_TIMING_CTRL4(0)) &
  740. ~(AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF |
  741. AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF)) |
  742. SM(pModal->iqCalICh[0], AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF) |
  743. SM(pModal->iqCalQCh[0], AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF));
  744. if ((eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
  745. AR5416_EEP_MINOR_VER_3) {
  746. txRxAttenLocal = pModal->txRxAttenCh[0];
  747. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
  748. AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN, pModal->bswMargin[0]);
  749. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
  750. AR_PHY_GAIN_2GHZ_XATTEN1_DB, pModal->bswAtten[0]);
  751. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
  752. AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN,
  753. pModal->xatten2Margin[0]);
  754. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ,
  755. AR_PHY_GAIN_2GHZ_XATTEN2_DB, pModal->xatten2Db[0]);
  756. /* Set the block 1 value to block 0 value */
  757. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
  758. AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN,
  759. pModal->bswMargin[0]);
  760. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
  761. AR_PHY_GAIN_2GHZ_XATTEN1_DB, pModal->bswAtten[0]);
  762. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
  763. AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN,
  764. pModal->xatten2Margin[0]);
  765. REG_RMW_FIELD(ah, AR_PHY_GAIN_2GHZ + 0x1000,
  766. AR_PHY_GAIN_2GHZ_XATTEN2_DB,
  767. pModal->xatten2Db[0]);
  768. }
  769. REG_RMW_FIELD(ah, AR_PHY_RXGAIN,
  770. AR9280_PHY_RXGAIN_TXRX_ATTEN, txRxAttenLocal);
  771. REG_RMW_FIELD(ah, AR_PHY_RXGAIN,
  772. AR9280_PHY_RXGAIN_TXRX_MARGIN, pModal->rxTxMarginCh[0]);
  773. REG_RMW_FIELD(ah, AR_PHY_RXGAIN + 0x1000,
  774. AR9280_PHY_RXGAIN_TXRX_ATTEN, txRxAttenLocal);
  775. REG_RMW_FIELD(ah, AR_PHY_RXGAIN + 0x1000,
  776. AR9280_PHY_RXGAIN_TXRX_MARGIN, pModal->rxTxMarginCh[0]);
  777. if (AR_SREV_9285_11(ah))
  778. REG_WRITE(ah, AR9285_AN_TOP4, (AR9285_AN_TOP4_DEFAULT | 0x14));
  779. }
  780. /*
  781. * Read EEPROM header info and program the device for correct operation
  782. * given the channel value.
  783. */
  784. static void ath9k_hw_4k_set_board_values(struct ath_hw *ah,
  785. struct ath9k_channel *chan)
  786. {
  787. struct modal_eep_4k_header *pModal;
  788. struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
  789. u8 txRxAttenLocal;
  790. u8 ob[5], db1[5], db2[5];
  791. u8 ant_div_control1, ant_div_control2;
  792. u32 regVal;
  793. pModal = &eep->modalHeader;
  794. txRxAttenLocal = 23;
  795. REG_WRITE(ah, AR_PHY_SWITCH_COM,
  796. ah->eep_ops->get_eeprom_antenna_cfg(ah, chan));
  797. /* Single chain for 4K EEPROM*/
  798. ath9k_hw_4k_set_gain(ah, pModal, eep, txRxAttenLocal);
  799. /* Initialize Ant Diversity settings from EEPROM */
  800. if (pModal->version >= 3) {
  801. ant_div_control1 = pModal->antdiv_ctl1;
  802. ant_div_control2 = pModal->antdiv_ctl2;
  803. regVal = REG_READ(ah, AR_PHY_MULTICHAIN_GAIN_CTL);
  804. regVal &= (~(AR_PHY_9285_ANT_DIV_CTL_ALL));
  805. regVal |= SM(ant_div_control1,
  806. AR_PHY_9285_ANT_DIV_CTL);
  807. regVal |= SM(ant_div_control2,
  808. AR_PHY_9285_ANT_DIV_ALT_LNACONF);
  809. regVal |= SM((ant_div_control2 >> 2),
  810. AR_PHY_9285_ANT_DIV_MAIN_LNACONF);
  811. regVal |= SM((ant_div_control1 >> 1),
  812. AR_PHY_9285_ANT_DIV_ALT_GAINTB);
  813. regVal |= SM((ant_div_control1 >> 2),
  814. AR_PHY_9285_ANT_DIV_MAIN_GAINTB);
  815. REG_WRITE(ah, AR_PHY_MULTICHAIN_GAIN_CTL, regVal);
  816. regVal = REG_READ(ah, AR_PHY_MULTICHAIN_GAIN_CTL);
  817. regVal = REG_READ(ah, AR_PHY_CCK_DETECT);
  818. regVal &= (~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
  819. regVal |= SM((ant_div_control1 >> 3),
  820. AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV);
  821. REG_WRITE(ah, AR_PHY_CCK_DETECT, regVal);
  822. regVal = REG_READ(ah, AR_PHY_CCK_DETECT);
  823. }
  824. if (pModal->version >= 2) {
  825. ob[0] = pModal->ob_0;
  826. ob[1] = pModal->ob_1;
  827. ob[2] = pModal->ob_2;
  828. ob[3] = pModal->ob_3;
  829. ob[4] = pModal->ob_4;
  830. db1[0] = pModal->db1_0;
  831. db1[1] = pModal->db1_1;
  832. db1[2] = pModal->db1_2;
  833. db1[3] = pModal->db1_3;
  834. db1[4] = pModal->db1_4;
  835. db2[0] = pModal->db2_0;
  836. db2[1] = pModal->db2_1;
  837. db2[2] = pModal->db2_2;
  838. db2[3] = pModal->db2_3;
  839. db2[4] = pModal->db2_4;
  840. } else if (pModal->version == 1) {
  841. ob[0] = pModal->ob_0;
  842. ob[1] = ob[2] = ob[3] = ob[4] = pModal->ob_1;
  843. db1[0] = pModal->db1_0;
  844. db1[1] = db1[2] = db1[3] = db1[4] = pModal->db1_1;
  845. db2[0] = pModal->db2_0;
  846. db2[1] = db2[2] = db2[3] = db2[4] = pModal->db2_1;
  847. } else {
  848. int i;
  849. for (i = 0; i < 5; i++) {
  850. ob[i] = pModal->ob_0;
  851. db1[i] = pModal->db1_0;
  852. db2[i] = pModal->db1_0;
  853. }
  854. }
  855. if (AR_SREV_9271(ah)) {
  856. ath9k_hw_analog_shift_rmw(ah,
  857. AR9285_AN_RF2G3,
  858. AR9271_AN_RF2G3_OB_cck,
  859. AR9271_AN_RF2G3_OB_cck_S,
  860. ob[0]);
  861. ath9k_hw_analog_shift_rmw(ah,
  862. AR9285_AN_RF2G3,
  863. AR9271_AN_RF2G3_OB_psk,
  864. AR9271_AN_RF2G3_OB_psk_S,
  865. ob[1]);
  866. ath9k_hw_analog_shift_rmw(ah,
  867. AR9285_AN_RF2G3,
  868. AR9271_AN_RF2G3_OB_qam,
  869. AR9271_AN_RF2G3_OB_qam_S,
  870. ob[2]);
  871. ath9k_hw_analog_shift_rmw(ah,
  872. AR9285_AN_RF2G3,
  873. AR9271_AN_RF2G3_DB_1,
  874. AR9271_AN_RF2G3_DB_1_S,
  875. db1[0]);
  876. ath9k_hw_analog_shift_rmw(ah,
  877. AR9285_AN_RF2G4,
  878. AR9271_AN_RF2G4_DB_2,
  879. AR9271_AN_RF2G4_DB_2_S,
  880. db2[0]);
  881. } else {
  882. ath9k_hw_analog_shift_rmw(ah,
  883. AR9285_AN_RF2G3,
  884. AR9285_AN_RF2G3_OB_0,
  885. AR9285_AN_RF2G3_OB_0_S,
  886. ob[0]);
  887. ath9k_hw_analog_shift_rmw(ah,
  888. AR9285_AN_RF2G3,
  889. AR9285_AN_RF2G3_OB_1,
  890. AR9285_AN_RF2G3_OB_1_S,
  891. ob[1]);
  892. ath9k_hw_analog_shift_rmw(ah,
  893. AR9285_AN_RF2G3,
  894. AR9285_AN_RF2G3_OB_2,
  895. AR9285_AN_RF2G3_OB_2_S,
  896. ob[2]);
  897. ath9k_hw_analog_shift_rmw(ah,
  898. AR9285_AN_RF2G3,
  899. AR9285_AN_RF2G3_OB_3,
  900. AR9285_AN_RF2G3_OB_3_S,
  901. ob[3]);
  902. ath9k_hw_analog_shift_rmw(ah,
  903. AR9285_AN_RF2G3,
  904. AR9285_AN_RF2G3_OB_4,
  905. AR9285_AN_RF2G3_OB_4_S,
  906. ob[4]);
  907. ath9k_hw_analog_shift_rmw(ah,
  908. AR9285_AN_RF2G3,
  909. AR9285_AN_RF2G3_DB1_0,
  910. AR9285_AN_RF2G3_DB1_0_S,
  911. db1[0]);
  912. ath9k_hw_analog_shift_rmw(ah,
  913. AR9285_AN_RF2G3,
  914. AR9285_AN_RF2G3_DB1_1,
  915. AR9285_AN_RF2G3_DB1_1_S,
  916. db1[1]);
  917. ath9k_hw_analog_shift_rmw(ah,
  918. AR9285_AN_RF2G3,
  919. AR9285_AN_RF2G3_DB1_2,
  920. AR9285_AN_RF2G3_DB1_2_S,
  921. db1[2]);
  922. ath9k_hw_analog_shift_rmw(ah,
  923. AR9285_AN_RF2G4,
  924. AR9285_AN_RF2G4_DB1_3,
  925. AR9285_AN_RF2G4_DB1_3_S,
  926. db1[3]);
  927. ath9k_hw_analog_shift_rmw(ah,
  928. AR9285_AN_RF2G4,
  929. AR9285_AN_RF2G4_DB1_4,
  930. AR9285_AN_RF2G4_DB1_4_S, db1[4]);
  931. ath9k_hw_analog_shift_rmw(ah,
  932. AR9285_AN_RF2G4,
  933. AR9285_AN_RF2G4_DB2_0,
  934. AR9285_AN_RF2G4_DB2_0_S,
  935. db2[0]);
  936. ath9k_hw_analog_shift_rmw(ah,
  937. AR9285_AN_RF2G4,
  938. AR9285_AN_RF2G4_DB2_1,
  939. AR9285_AN_RF2G4_DB2_1_S,
  940. db2[1]);
  941. ath9k_hw_analog_shift_rmw(ah,
  942. AR9285_AN_RF2G4,
  943. AR9285_AN_RF2G4_DB2_2,
  944. AR9285_AN_RF2G4_DB2_2_S,
  945. db2[2]);
  946. ath9k_hw_analog_shift_rmw(ah,
  947. AR9285_AN_RF2G4,
  948. AR9285_AN_RF2G4_DB2_3,
  949. AR9285_AN_RF2G4_DB2_3_S,
  950. db2[3]);
  951. ath9k_hw_analog_shift_rmw(ah,
  952. AR9285_AN_RF2G4,
  953. AR9285_AN_RF2G4_DB2_4,
  954. AR9285_AN_RF2G4_DB2_4_S,
  955. db2[4]);
  956. }
  957. if (AR_SREV_9285_11(ah))
  958. REG_WRITE(ah, AR9285_AN_TOP4, AR9285_AN_TOP4_DEFAULT);
  959. REG_RMW_FIELD(ah, AR_PHY_SETTLING, AR_PHY_SETTLING_SWITCH,
  960. pModal->switchSettling);
  961. REG_RMW_FIELD(ah, AR_PHY_DESIRED_SZ, AR_PHY_DESIRED_SZ_ADC,
  962. pModal->adcDesiredSize);
  963. REG_WRITE(ah, AR_PHY_RF_CTL4,
  964. SM(pModal->txEndToXpaOff, AR_PHY_RF_CTL4_TX_END_XPAA_OFF) |
  965. SM(pModal->txEndToXpaOff, AR_PHY_RF_CTL4_TX_END_XPAB_OFF) |
  966. SM(pModal->txFrameToXpaOn, AR_PHY_RF_CTL4_FRAME_XPAA_ON) |
  967. SM(pModal->txFrameToXpaOn, AR_PHY_RF_CTL4_FRAME_XPAB_ON));
  968. REG_RMW_FIELD(ah, AR_PHY_RF_CTL3, AR_PHY_TX_END_TO_A2_RX_ON,
  969. pModal->txEndToRxOn);
  970. if (AR_SREV_9271_10(ah))
  971. REG_RMW_FIELD(ah, AR_PHY_RF_CTL3, AR_PHY_TX_END_TO_A2_RX_ON,
  972. pModal->txEndToRxOn);
  973. REG_RMW_FIELD(ah, AR_PHY_CCA, AR9280_PHY_CCA_THRESH62,
  974. pModal->thresh62);
  975. REG_RMW_FIELD(ah, AR_PHY_EXT_CCA0, AR_PHY_EXT_CCA0_THRESH62,
  976. pModal->thresh62);
  977. if ((eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
  978. AR5416_EEP_MINOR_VER_2) {
  979. REG_RMW_FIELD(ah, AR_PHY_RF_CTL2, AR_PHY_TX_END_DATA_START,
  980. pModal->txFrameToDataStart);
  981. REG_RMW_FIELD(ah, AR_PHY_RF_CTL2, AR_PHY_TX_END_PA_ON,
  982. pModal->txFrameToPaOn);
  983. }
  984. if ((eep->baseEepHeader.version & AR5416_EEP_VER_MINOR_MASK) >=
  985. AR5416_EEP_MINOR_VER_3) {
  986. if (IS_CHAN_HT40(chan))
  987. REG_RMW_FIELD(ah, AR_PHY_SETTLING,
  988. AR_PHY_SETTLING_SWITCH,
  989. pModal->swSettleHt40);
  990. }
  991. }
  992. static u32 ath9k_hw_4k_get_eeprom_antenna_cfg(struct ath_hw *ah,
  993. struct ath9k_channel *chan)
  994. {
  995. struct ar5416_eeprom_4k *eep = &ah->eeprom.map4k;
  996. struct modal_eep_4k_header *pModal = &eep->modalHeader;
  997. return pModal->antCtrlCommon;
  998. }
  999. static u8 ath9k_hw_4k_get_num_ant_config(struct ath_hw *ah,
  1000. enum ieee80211_band freq_band)
  1001. {
  1002. return 1;
  1003. }
  1004. static u16 ath9k_hw_4k_get_spur_channel(struct ath_hw *ah, u16 i, bool is2GHz)
  1005. {
  1006. #define EEP_MAP4K_SPURCHAN \
  1007. (ah->eeprom.map4k.modalHeader.spurChans[i].spurChan)
  1008. struct ath_common *common = ath9k_hw_common(ah);
  1009. u16 spur_val = AR_NO_SPUR;
  1010. ath_print(common, ATH_DBG_ANI,
  1011. "Getting spur idx %d is2Ghz. %d val %x\n",
  1012. i, is2GHz, ah->config.spurchans[i][is2GHz]);
  1013. switch (ah->config.spurmode) {
  1014. case SPUR_DISABLE:
  1015. break;
  1016. case SPUR_ENABLE_IOCTL:
  1017. spur_val = ah->config.spurchans[i][is2GHz];
  1018. ath_print(common, ATH_DBG_ANI,
  1019. "Getting spur val from new loc. %d\n", spur_val);
  1020. break;
  1021. case SPUR_ENABLE_EEPROM:
  1022. spur_val = EEP_MAP4K_SPURCHAN;
  1023. break;
  1024. }
  1025. return spur_val;
  1026. #undef EEP_MAP4K_SPURCHAN
  1027. }
  1028. const struct eeprom_ops eep_4k_ops = {
  1029. .check_eeprom = ath9k_hw_4k_check_eeprom,
  1030. .get_eeprom = ath9k_hw_4k_get_eeprom,
  1031. .fill_eeprom = ath9k_hw_4k_fill_eeprom,
  1032. .get_eeprom_ver = ath9k_hw_4k_get_eeprom_ver,
  1033. .get_eeprom_rev = ath9k_hw_4k_get_eeprom_rev,
  1034. .get_num_ant_config = ath9k_hw_4k_get_num_ant_config,
  1035. .get_eeprom_antenna_cfg = ath9k_hw_4k_get_eeprom_antenna_cfg,
  1036. .set_board_values = ath9k_hw_4k_set_board_values,
  1037. .set_addac = ath9k_hw_4k_set_addac,
  1038. .set_txpower = ath9k_hw_4k_set_txpower,
  1039. .get_spur_channel = ath9k_hw_4k_get_spur_channel
  1040. };