qlcnic_hdr.h 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991
  1. /*
  2. * Copyright (C) 2009 - QLogic Corporation.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called "COPYING".
  22. *
  23. */
  24. #ifndef __QLCNIC_HDR_H_
  25. #define __QLCNIC_HDR_H_
  26. #include <linux/kernel.h>
  27. #include <linux/types.h>
  28. /*
  29. * The basic unit of access when reading/writing control registers.
  30. */
  31. enum {
  32. QLCNIC_HW_H0_CH_HUB_ADR = 0x05,
  33. QLCNIC_HW_H1_CH_HUB_ADR = 0x0E,
  34. QLCNIC_HW_H2_CH_HUB_ADR = 0x03,
  35. QLCNIC_HW_H3_CH_HUB_ADR = 0x01,
  36. QLCNIC_HW_H4_CH_HUB_ADR = 0x06,
  37. QLCNIC_HW_H5_CH_HUB_ADR = 0x07,
  38. QLCNIC_HW_H6_CH_HUB_ADR = 0x08
  39. };
  40. /* Hub 0 */
  41. enum {
  42. QLCNIC_HW_MN_CRB_AGT_ADR = 0x15,
  43. QLCNIC_HW_MS_CRB_AGT_ADR = 0x25
  44. };
  45. /* Hub 1 */
  46. enum {
  47. QLCNIC_HW_PS_CRB_AGT_ADR = 0x73,
  48. QLCNIC_HW_SS_CRB_AGT_ADR = 0x20,
  49. QLCNIC_HW_RPMX3_CRB_AGT_ADR = 0x0b,
  50. QLCNIC_HW_QMS_CRB_AGT_ADR = 0x00,
  51. QLCNIC_HW_SQGS0_CRB_AGT_ADR = 0x01,
  52. QLCNIC_HW_SQGS1_CRB_AGT_ADR = 0x02,
  53. QLCNIC_HW_SQGS2_CRB_AGT_ADR = 0x03,
  54. QLCNIC_HW_SQGS3_CRB_AGT_ADR = 0x04,
  55. QLCNIC_HW_C2C0_CRB_AGT_ADR = 0x58,
  56. QLCNIC_HW_C2C1_CRB_AGT_ADR = 0x59,
  57. QLCNIC_HW_C2C2_CRB_AGT_ADR = 0x5a,
  58. QLCNIC_HW_RPMX2_CRB_AGT_ADR = 0x0a,
  59. QLCNIC_HW_RPMX4_CRB_AGT_ADR = 0x0c,
  60. QLCNIC_HW_RPMX7_CRB_AGT_ADR = 0x0f,
  61. QLCNIC_HW_RPMX9_CRB_AGT_ADR = 0x12,
  62. QLCNIC_HW_SMB_CRB_AGT_ADR = 0x18
  63. };
  64. /* Hub 2 */
  65. enum {
  66. QLCNIC_HW_NIU_CRB_AGT_ADR = 0x31,
  67. QLCNIC_HW_I2C0_CRB_AGT_ADR = 0x19,
  68. QLCNIC_HW_I2C1_CRB_AGT_ADR = 0x29,
  69. QLCNIC_HW_SN_CRB_AGT_ADR = 0x10,
  70. QLCNIC_HW_I2Q_CRB_AGT_ADR = 0x20,
  71. QLCNIC_HW_LPC_CRB_AGT_ADR = 0x22,
  72. QLCNIC_HW_ROMUSB_CRB_AGT_ADR = 0x21,
  73. QLCNIC_HW_QM_CRB_AGT_ADR = 0x66,
  74. QLCNIC_HW_SQG0_CRB_AGT_ADR = 0x60,
  75. QLCNIC_HW_SQG1_CRB_AGT_ADR = 0x61,
  76. QLCNIC_HW_SQG2_CRB_AGT_ADR = 0x62,
  77. QLCNIC_HW_SQG3_CRB_AGT_ADR = 0x63,
  78. QLCNIC_HW_RPMX1_CRB_AGT_ADR = 0x09,
  79. QLCNIC_HW_RPMX5_CRB_AGT_ADR = 0x0d,
  80. QLCNIC_HW_RPMX6_CRB_AGT_ADR = 0x0e,
  81. QLCNIC_HW_RPMX8_CRB_AGT_ADR = 0x11
  82. };
  83. /* Hub 3 */
  84. enum {
  85. QLCNIC_HW_PH_CRB_AGT_ADR = 0x1A,
  86. QLCNIC_HW_SRE_CRB_AGT_ADR = 0x50,
  87. QLCNIC_HW_EG_CRB_AGT_ADR = 0x51,
  88. QLCNIC_HW_RPMX0_CRB_AGT_ADR = 0x08
  89. };
  90. /* Hub 4 */
  91. enum {
  92. QLCNIC_HW_PEGN0_CRB_AGT_ADR = 0x40,
  93. QLCNIC_HW_PEGN1_CRB_AGT_ADR,
  94. QLCNIC_HW_PEGN2_CRB_AGT_ADR,
  95. QLCNIC_HW_PEGN3_CRB_AGT_ADR,
  96. QLCNIC_HW_PEGNI_CRB_AGT_ADR,
  97. QLCNIC_HW_PEGND_CRB_AGT_ADR,
  98. QLCNIC_HW_PEGNC_CRB_AGT_ADR,
  99. QLCNIC_HW_PEGR0_CRB_AGT_ADR,
  100. QLCNIC_HW_PEGR1_CRB_AGT_ADR,
  101. QLCNIC_HW_PEGR2_CRB_AGT_ADR,
  102. QLCNIC_HW_PEGR3_CRB_AGT_ADR,
  103. QLCNIC_HW_PEGN4_CRB_AGT_ADR
  104. };
  105. /* Hub 5 */
  106. enum {
  107. QLCNIC_HW_PEGS0_CRB_AGT_ADR = 0x40,
  108. QLCNIC_HW_PEGS1_CRB_AGT_ADR,
  109. QLCNIC_HW_PEGS2_CRB_AGT_ADR,
  110. QLCNIC_HW_PEGS3_CRB_AGT_ADR,
  111. QLCNIC_HW_PEGSI_CRB_AGT_ADR,
  112. QLCNIC_HW_PEGSD_CRB_AGT_ADR,
  113. QLCNIC_HW_PEGSC_CRB_AGT_ADR
  114. };
  115. /* Hub 6 */
  116. enum {
  117. QLCNIC_HW_CAS0_CRB_AGT_ADR = 0x46,
  118. QLCNIC_HW_CAS1_CRB_AGT_ADR = 0x47,
  119. QLCNIC_HW_CAS2_CRB_AGT_ADR = 0x48,
  120. QLCNIC_HW_CAS3_CRB_AGT_ADR = 0x49,
  121. QLCNIC_HW_NCM_CRB_AGT_ADR = 0x16,
  122. QLCNIC_HW_TMR_CRB_AGT_ADR = 0x17,
  123. QLCNIC_HW_XDMA_CRB_AGT_ADR = 0x05,
  124. QLCNIC_HW_OCM0_CRB_AGT_ADR = 0x06,
  125. QLCNIC_HW_OCM1_CRB_AGT_ADR = 0x07
  126. };
  127. /* Floaters - non existent modules */
  128. #define QLCNIC_HW_EFC_RPMX0_CRB_AGT_ADR 0x67
  129. /* This field defines PCI/X adr [25:20] of agents on the CRB */
  130. enum {
  131. QLCNIC_HW_PX_MAP_CRB_PH = 0,
  132. QLCNIC_HW_PX_MAP_CRB_PS,
  133. QLCNIC_HW_PX_MAP_CRB_MN,
  134. QLCNIC_HW_PX_MAP_CRB_MS,
  135. QLCNIC_HW_PX_MAP_CRB_PGR1,
  136. QLCNIC_HW_PX_MAP_CRB_SRE,
  137. QLCNIC_HW_PX_MAP_CRB_NIU,
  138. QLCNIC_HW_PX_MAP_CRB_QMN,
  139. QLCNIC_HW_PX_MAP_CRB_SQN0,
  140. QLCNIC_HW_PX_MAP_CRB_SQN1,
  141. QLCNIC_HW_PX_MAP_CRB_SQN2,
  142. QLCNIC_HW_PX_MAP_CRB_SQN3,
  143. QLCNIC_HW_PX_MAP_CRB_QMS,
  144. QLCNIC_HW_PX_MAP_CRB_SQS0,
  145. QLCNIC_HW_PX_MAP_CRB_SQS1,
  146. QLCNIC_HW_PX_MAP_CRB_SQS2,
  147. QLCNIC_HW_PX_MAP_CRB_SQS3,
  148. QLCNIC_HW_PX_MAP_CRB_PGN0,
  149. QLCNIC_HW_PX_MAP_CRB_PGN1,
  150. QLCNIC_HW_PX_MAP_CRB_PGN2,
  151. QLCNIC_HW_PX_MAP_CRB_PGN3,
  152. QLCNIC_HW_PX_MAP_CRB_PGND,
  153. QLCNIC_HW_PX_MAP_CRB_PGNI,
  154. QLCNIC_HW_PX_MAP_CRB_PGS0,
  155. QLCNIC_HW_PX_MAP_CRB_PGS1,
  156. QLCNIC_HW_PX_MAP_CRB_PGS2,
  157. QLCNIC_HW_PX_MAP_CRB_PGS3,
  158. QLCNIC_HW_PX_MAP_CRB_PGSD,
  159. QLCNIC_HW_PX_MAP_CRB_PGSI,
  160. QLCNIC_HW_PX_MAP_CRB_SN,
  161. QLCNIC_HW_PX_MAP_CRB_PGR2,
  162. QLCNIC_HW_PX_MAP_CRB_EG,
  163. QLCNIC_HW_PX_MAP_CRB_PH2,
  164. QLCNIC_HW_PX_MAP_CRB_PS2,
  165. QLCNIC_HW_PX_MAP_CRB_CAM,
  166. QLCNIC_HW_PX_MAP_CRB_CAS0,
  167. QLCNIC_HW_PX_MAP_CRB_CAS1,
  168. QLCNIC_HW_PX_MAP_CRB_CAS2,
  169. QLCNIC_HW_PX_MAP_CRB_C2C0,
  170. QLCNIC_HW_PX_MAP_CRB_C2C1,
  171. QLCNIC_HW_PX_MAP_CRB_TIMR,
  172. QLCNIC_HW_PX_MAP_CRB_PGR3,
  173. QLCNIC_HW_PX_MAP_CRB_RPMX1,
  174. QLCNIC_HW_PX_MAP_CRB_RPMX2,
  175. QLCNIC_HW_PX_MAP_CRB_RPMX3,
  176. QLCNIC_HW_PX_MAP_CRB_RPMX4,
  177. QLCNIC_HW_PX_MAP_CRB_RPMX5,
  178. QLCNIC_HW_PX_MAP_CRB_RPMX6,
  179. QLCNIC_HW_PX_MAP_CRB_RPMX7,
  180. QLCNIC_HW_PX_MAP_CRB_XDMA,
  181. QLCNIC_HW_PX_MAP_CRB_I2Q,
  182. QLCNIC_HW_PX_MAP_CRB_ROMUSB,
  183. QLCNIC_HW_PX_MAP_CRB_CAS3,
  184. QLCNIC_HW_PX_MAP_CRB_RPMX0,
  185. QLCNIC_HW_PX_MAP_CRB_RPMX8,
  186. QLCNIC_HW_PX_MAP_CRB_RPMX9,
  187. QLCNIC_HW_PX_MAP_CRB_OCM0,
  188. QLCNIC_HW_PX_MAP_CRB_OCM1,
  189. QLCNIC_HW_PX_MAP_CRB_SMB,
  190. QLCNIC_HW_PX_MAP_CRB_I2C0,
  191. QLCNIC_HW_PX_MAP_CRB_I2C1,
  192. QLCNIC_HW_PX_MAP_CRB_LPC,
  193. QLCNIC_HW_PX_MAP_CRB_PGNC,
  194. QLCNIC_HW_PX_MAP_CRB_PGR0
  195. };
  196. #define BIT_0 0x1
  197. #define BIT_1 0x2
  198. #define BIT_2 0x4
  199. #define BIT_3 0x8
  200. #define BIT_4 0x10
  201. #define BIT_5 0x20
  202. #define BIT_6 0x40
  203. #define BIT_7 0x80
  204. #define BIT_8 0x100
  205. #define BIT_9 0x200
  206. #define BIT_10 0x400
  207. #define BIT_11 0x800
  208. #define BIT_12 0x1000
  209. #define BIT_13 0x2000
  210. #define BIT_14 0x4000
  211. #define BIT_15 0x8000
  212. #define BIT_16 0x10000
  213. #define BIT_17 0x20000
  214. #define BIT_18 0x40000
  215. #define BIT_19 0x80000
  216. #define BIT_20 0x100000
  217. #define BIT_21 0x200000
  218. #define BIT_22 0x400000
  219. #define BIT_23 0x800000
  220. #define BIT_24 0x1000000
  221. #define BIT_25 0x2000000
  222. #define BIT_26 0x4000000
  223. #define BIT_27 0x8000000
  224. #define BIT_28 0x10000000
  225. #define BIT_29 0x20000000
  226. #define BIT_30 0x40000000
  227. #define BIT_31 0x80000000
  228. /* This field defines CRB adr [31:20] of the agents */
  229. #define QLCNIC_HW_CRB_HUB_AGT_ADR_MN \
  230. ((QLCNIC_HW_H0_CH_HUB_ADR << 7) | QLCNIC_HW_MN_CRB_AGT_ADR)
  231. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PH \
  232. ((QLCNIC_HW_H0_CH_HUB_ADR << 7) | QLCNIC_HW_PH_CRB_AGT_ADR)
  233. #define QLCNIC_HW_CRB_HUB_AGT_ADR_MS \
  234. ((QLCNIC_HW_H0_CH_HUB_ADR << 7) | QLCNIC_HW_MS_CRB_AGT_ADR)
  235. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PS \
  236. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_PS_CRB_AGT_ADR)
  237. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SS \
  238. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_SS_CRB_AGT_ADR)
  239. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX3 \
  240. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX3_CRB_AGT_ADR)
  241. #define QLCNIC_HW_CRB_HUB_AGT_ADR_QMS \
  242. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_QMS_CRB_AGT_ADR)
  243. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SQS0 \
  244. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_SQGS0_CRB_AGT_ADR)
  245. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SQS1 \
  246. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_SQGS1_CRB_AGT_ADR)
  247. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SQS2 \
  248. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_SQGS2_CRB_AGT_ADR)
  249. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SQS3 \
  250. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_SQGS3_CRB_AGT_ADR)
  251. #define QLCNIC_HW_CRB_HUB_AGT_ADR_C2C0 \
  252. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_C2C0_CRB_AGT_ADR)
  253. #define QLCNIC_HW_CRB_HUB_AGT_ADR_C2C1 \
  254. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_C2C1_CRB_AGT_ADR)
  255. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX2 \
  256. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX2_CRB_AGT_ADR)
  257. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX4 \
  258. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX4_CRB_AGT_ADR)
  259. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX7 \
  260. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX7_CRB_AGT_ADR)
  261. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX9 \
  262. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX9_CRB_AGT_ADR)
  263. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SMB \
  264. ((QLCNIC_HW_H1_CH_HUB_ADR << 7) | QLCNIC_HW_SMB_CRB_AGT_ADR)
  265. #define QLCNIC_HW_CRB_HUB_AGT_ADR_NIU \
  266. ((QLCNIC_HW_H2_CH_HUB_ADR << 7) | QLCNIC_HW_NIU_CRB_AGT_ADR)
  267. #define QLCNIC_HW_CRB_HUB_AGT_ADR_I2C0 \
  268. ((QLCNIC_HW_H2_CH_HUB_ADR << 7) | QLCNIC_HW_I2C0_CRB_AGT_ADR)
  269. #define QLCNIC_HW_CRB_HUB_AGT_ADR_I2C1 \
  270. ((QLCNIC_HW_H2_CH_HUB_ADR << 7) | QLCNIC_HW_I2C1_CRB_AGT_ADR)
  271. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SRE \
  272. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_SRE_CRB_AGT_ADR)
  273. #define QLCNIC_HW_CRB_HUB_AGT_ADR_EG \
  274. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_EG_CRB_AGT_ADR)
  275. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX0 \
  276. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX0_CRB_AGT_ADR)
  277. #define QLCNIC_HW_CRB_HUB_AGT_ADR_QMN \
  278. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_QM_CRB_AGT_ADR)
  279. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SQN0 \
  280. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_SQG0_CRB_AGT_ADR)
  281. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SQN1 \
  282. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_SQG1_CRB_AGT_ADR)
  283. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SQN2 \
  284. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_SQG2_CRB_AGT_ADR)
  285. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SQN3 \
  286. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_SQG3_CRB_AGT_ADR)
  287. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX1 \
  288. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX1_CRB_AGT_ADR)
  289. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX5 \
  290. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX5_CRB_AGT_ADR)
  291. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX6 \
  292. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX6_CRB_AGT_ADR)
  293. #define QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX8 \
  294. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_RPMX8_CRB_AGT_ADR)
  295. #define QLCNIC_HW_CRB_HUB_AGT_ADR_CAS0 \
  296. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_CAS0_CRB_AGT_ADR)
  297. #define QLCNIC_HW_CRB_HUB_AGT_ADR_CAS1 \
  298. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_CAS1_CRB_AGT_ADR)
  299. #define QLCNIC_HW_CRB_HUB_AGT_ADR_CAS2 \
  300. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_CAS2_CRB_AGT_ADR)
  301. #define QLCNIC_HW_CRB_HUB_AGT_ADR_CAS3 \
  302. ((QLCNIC_HW_H3_CH_HUB_ADR << 7) | QLCNIC_HW_CAS3_CRB_AGT_ADR)
  303. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGNI \
  304. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGNI_CRB_AGT_ADR)
  305. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGND \
  306. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGND_CRB_AGT_ADR)
  307. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGN0 \
  308. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGN0_CRB_AGT_ADR)
  309. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGN1 \
  310. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGN1_CRB_AGT_ADR)
  311. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGN2 \
  312. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGN2_CRB_AGT_ADR)
  313. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGN3 \
  314. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGN3_CRB_AGT_ADR)
  315. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGN4 \
  316. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGN4_CRB_AGT_ADR)
  317. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGNC \
  318. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGNC_CRB_AGT_ADR)
  319. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGR0 \
  320. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGR0_CRB_AGT_ADR)
  321. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGR1 \
  322. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGR1_CRB_AGT_ADR)
  323. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGR2 \
  324. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGR2_CRB_AGT_ADR)
  325. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGR3 \
  326. ((QLCNIC_HW_H4_CH_HUB_ADR << 7) | QLCNIC_HW_PEGR3_CRB_AGT_ADR)
  327. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGSI \
  328. ((QLCNIC_HW_H5_CH_HUB_ADR << 7) | QLCNIC_HW_PEGSI_CRB_AGT_ADR)
  329. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGSD \
  330. ((QLCNIC_HW_H5_CH_HUB_ADR << 7) | QLCNIC_HW_PEGSD_CRB_AGT_ADR)
  331. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGS0 \
  332. ((QLCNIC_HW_H5_CH_HUB_ADR << 7) | QLCNIC_HW_PEGS0_CRB_AGT_ADR)
  333. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGS1 \
  334. ((QLCNIC_HW_H5_CH_HUB_ADR << 7) | QLCNIC_HW_PEGS1_CRB_AGT_ADR)
  335. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGS2 \
  336. ((QLCNIC_HW_H5_CH_HUB_ADR << 7) | QLCNIC_HW_PEGS2_CRB_AGT_ADR)
  337. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGS3 \
  338. ((QLCNIC_HW_H5_CH_HUB_ADR << 7) | QLCNIC_HW_PEGS3_CRB_AGT_ADR)
  339. #define QLCNIC_HW_CRB_HUB_AGT_ADR_PGSC \
  340. ((QLCNIC_HW_H5_CH_HUB_ADR << 7) | QLCNIC_HW_PEGSC_CRB_AGT_ADR)
  341. #define QLCNIC_HW_CRB_HUB_AGT_ADR_CAM \
  342. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_NCM_CRB_AGT_ADR)
  343. #define QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR \
  344. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_TMR_CRB_AGT_ADR)
  345. #define QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA \
  346. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_XDMA_CRB_AGT_ADR)
  347. #define QLCNIC_HW_CRB_HUB_AGT_ADR_SN \
  348. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_SN_CRB_AGT_ADR)
  349. #define QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q \
  350. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_I2Q_CRB_AGT_ADR)
  351. #define QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB \
  352. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_ROMUSB_CRB_AGT_ADR)
  353. #define QLCNIC_HW_CRB_HUB_AGT_ADR_OCM0 \
  354. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_OCM0_CRB_AGT_ADR)
  355. #define QLCNIC_HW_CRB_HUB_AGT_ADR_OCM1 \
  356. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_OCM1_CRB_AGT_ADR)
  357. #define QLCNIC_HW_CRB_HUB_AGT_ADR_LPC \
  358. ((QLCNIC_HW_H6_CH_HUB_ADR << 7) | QLCNIC_HW_LPC_CRB_AGT_ADR)
  359. #define QLCNIC_SRE_MISC (QLCNIC_CRB_SRE + 0x0002c)
  360. #define QLCNIC_I2Q_CLR_PCI_HI (QLCNIC_CRB_I2Q + 0x00034)
  361. #define ROMUSB_GLB (QLCNIC_CRB_ROMUSB + 0x00000)
  362. #define ROMUSB_ROM (QLCNIC_CRB_ROMUSB + 0x10000)
  363. #define QLCNIC_ROMUSB_GLB_STATUS (ROMUSB_GLB + 0x0004)
  364. #define QLCNIC_ROMUSB_GLB_SW_RESET (ROMUSB_GLB + 0x0008)
  365. #define QLCNIC_ROMUSB_GLB_PAD_GPIO_I (ROMUSB_GLB + 0x000c)
  366. #define QLCNIC_ROMUSB_GLB_CAS_RST (ROMUSB_GLB + 0x0038)
  367. #define QLCNIC_ROMUSB_GLB_TEST_MUX_SEL (ROMUSB_GLB + 0x0044)
  368. #define QLCNIC_ROMUSB_GLB_PEGTUNE_DONE (ROMUSB_GLB + 0x005c)
  369. #define QLCNIC_ROMUSB_GLB_CHIP_CLK_CTRL (ROMUSB_GLB + 0x00A8)
  370. #define QLCNIC_ROMUSB_GPIO(n) (ROMUSB_GLB + 0x60 + (4 * (n)))
  371. #define QLCNIC_ROMUSB_ROM_INSTR_OPCODE (ROMUSB_ROM + 0x0004)
  372. #define QLCNIC_ROMUSB_ROM_ADDRESS (ROMUSB_ROM + 0x0008)
  373. #define QLCNIC_ROMUSB_ROM_WDATA (ROMUSB_ROM + 0x000c)
  374. #define QLCNIC_ROMUSB_ROM_ABYTE_CNT (ROMUSB_ROM + 0x0010)
  375. #define QLCNIC_ROMUSB_ROM_DUMMY_BYTE_CNT (ROMUSB_ROM + 0x0014)
  376. #define QLCNIC_ROMUSB_ROM_RDATA (ROMUSB_ROM + 0x0018)
  377. /* Lock IDs for ROM lock */
  378. #define ROM_LOCK_DRIVER 0x0d417340
  379. /******************************************************************************
  380. *
  381. * Definitions specific to M25P flash
  382. *
  383. *******************************************************************************
  384. */
  385. /* all are 1MB windows */
  386. #define QLCNIC_PCI_CRB_WINDOWSIZE 0x00100000
  387. #define QLCNIC_PCI_CRB_WINDOW(A) \
  388. (QLCNIC_PCI_CRBSPACE + (A)*QLCNIC_PCI_CRB_WINDOWSIZE)
  389. #define QLCNIC_CRB_NIU QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_NIU)
  390. #define QLCNIC_CRB_SRE QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_SRE)
  391. #define QLCNIC_CRB_ROMUSB \
  392. QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_ROMUSB)
  393. #define QLCNIC_CRB_I2Q QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_I2Q)
  394. #define QLCNIC_CRB_I2C0 QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_I2C0)
  395. #define QLCNIC_CRB_SMB QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_SMB)
  396. #define QLCNIC_CRB_MAX QLCNIC_PCI_CRB_WINDOW(64)
  397. #define QLCNIC_CRB_PCIX_HOST QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PH)
  398. #define QLCNIC_CRB_PCIX_HOST2 QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PH2)
  399. #define QLCNIC_CRB_PEG_NET_0 QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PGN0)
  400. #define QLCNIC_CRB_PEG_NET_1 QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PGN1)
  401. #define QLCNIC_CRB_PEG_NET_2 QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PGN2)
  402. #define QLCNIC_CRB_PEG_NET_3 QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PGN3)
  403. #define QLCNIC_CRB_PEG_NET_4 QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_SQS2)
  404. #define QLCNIC_CRB_PEG_NET_D QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PGND)
  405. #define QLCNIC_CRB_PEG_NET_I QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PGNI)
  406. #define QLCNIC_CRB_DDR_NET QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_MN)
  407. #define QLCNIC_CRB_QDR_NET QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_SN)
  408. #define QLCNIC_CRB_PCIX_MD QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_PS)
  409. #define QLCNIC_CRB_PCIE QLCNIC_CRB_PCIX_MD
  410. #define ISR_INT_VECTOR (QLCNIC_PCIX_PS_REG(PCIX_INT_VECTOR))
  411. #define ISR_INT_MASK (QLCNIC_PCIX_PS_REG(PCIX_INT_MASK))
  412. #define ISR_INT_MASK_SLOW (QLCNIC_PCIX_PS_REG(PCIX_INT_MASK))
  413. #define ISR_INT_TARGET_STATUS (QLCNIC_PCIX_PS_REG(PCIX_TARGET_STATUS))
  414. #define ISR_INT_TARGET_MASK (QLCNIC_PCIX_PS_REG(PCIX_TARGET_MASK))
  415. #define ISR_INT_TARGET_STATUS_F1 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_STATUS_F1))
  416. #define ISR_INT_TARGET_MASK_F1 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_MASK_F1))
  417. #define ISR_INT_TARGET_STATUS_F2 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_STATUS_F2))
  418. #define ISR_INT_TARGET_MASK_F2 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_MASK_F2))
  419. #define ISR_INT_TARGET_STATUS_F3 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_STATUS_F3))
  420. #define ISR_INT_TARGET_MASK_F3 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_MASK_F3))
  421. #define ISR_INT_TARGET_STATUS_F4 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_STATUS_F4))
  422. #define ISR_INT_TARGET_MASK_F4 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_MASK_F4))
  423. #define ISR_INT_TARGET_STATUS_F5 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_STATUS_F5))
  424. #define ISR_INT_TARGET_MASK_F5 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_MASK_F5))
  425. #define ISR_INT_TARGET_STATUS_F6 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_STATUS_F6))
  426. #define ISR_INT_TARGET_MASK_F6 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_MASK_F6))
  427. #define ISR_INT_TARGET_STATUS_F7 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_STATUS_F7))
  428. #define ISR_INT_TARGET_MASK_F7 (QLCNIC_PCIX_PS_REG(PCIX_TARGET_MASK_F7))
  429. #define QLCNIC_PCI_MN_2M (0)
  430. #define QLCNIC_PCI_MS_2M (0x80000)
  431. #define QLCNIC_PCI_OCM0_2M (0x000c0000UL)
  432. #define QLCNIC_PCI_CRBSPACE (0x06000000UL)
  433. #define QLCNIC_PCI_CAMQM (0x04800000UL)
  434. #define QLCNIC_PCI_CAMQM_END (0x04800800UL)
  435. #define QLCNIC_PCI_2MB_SIZE (0x00200000UL)
  436. #define QLCNIC_PCI_CAMQM_2M_BASE (0x000ff800UL)
  437. #define QLCNIC_CRB_CAM QLCNIC_PCI_CRB_WINDOW(QLCNIC_HW_PX_MAP_CRB_CAM)
  438. #define QLCNIC_ADDR_DDR_NET (0x0000000000000000ULL)
  439. #define QLCNIC_ADDR_DDR_NET_MAX (0x000000000fffffffULL)
  440. #define QLCNIC_ADDR_OCM0 (0x0000000200000000ULL)
  441. #define QLCNIC_ADDR_OCM0_MAX (0x00000002000fffffULL)
  442. #define QLCNIC_ADDR_OCM1 (0x0000000200400000ULL)
  443. #define QLCNIC_ADDR_OCM1_MAX (0x00000002004fffffULL)
  444. #define QLCNIC_ADDR_QDR_NET (0x0000000300000000ULL)
  445. #define QLCNIC_ADDR_QDR_NET_MAX (0x0000000307ffffffULL)
  446. /*
  447. * Register offsets for MN
  448. */
  449. #define QLCNIC_MIU_CONTROL (0x000)
  450. #define QLCNIC_MIU_MN_CONTROL (QLCNIC_CRB_DDR_NET+QLCNIC_MIU_CONTROL)
  451. /* 200ms delay in each loop */
  452. #define QLCNIC_NIU_PHY_WAITLEN 200000
  453. /* 10 seconds before we give up */
  454. #define QLCNIC_NIU_PHY_WAITMAX 50
  455. #define QLCNIC_NIU_MAX_GBE_PORTS 4
  456. #define QLCNIC_NIU_MAX_XG_PORTS 2
  457. #define QLCNIC_NIU_MODE (QLCNIC_CRB_NIU + 0x00000)
  458. #define QLCNIC_NIU_GB_PAUSE_CTL (QLCNIC_CRB_NIU + 0x0030c)
  459. #define QLCNIC_NIU_XG_PAUSE_CTL (QLCNIC_CRB_NIU + 0x00098)
  460. #define QLCNIC_NIU_GB_MAC_CONFIG_0(I) \
  461. (QLCNIC_CRB_NIU + 0x30000 + (I)*0x10000)
  462. #define QLCNIC_NIU_GB_MAC_CONFIG_1(I) \
  463. (QLCNIC_CRB_NIU + 0x30004 + (I)*0x10000)
  464. #define TEST_AGT_CTRL (0x00)
  465. #define TA_CTL_START 1
  466. #define TA_CTL_ENABLE 2
  467. #define TA_CTL_WRITE 4
  468. #define TA_CTL_BUSY 8
  469. /*
  470. * Register offsets for MN
  471. */
  472. #define MIU_TEST_AGT_BASE (0x90)
  473. #define MIU_TEST_AGT_ADDR_LO (0x04)
  474. #define MIU_TEST_AGT_ADDR_HI (0x08)
  475. #define MIU_TEST_AGT_WRDATA_LO (0x10)
  476. #define MIU_TEST_AGT_WRDATA_HI (0x14)
  477. #define MIU_TEST_AGT_WRDATA_UPPER_LO (0x20)
  478. #define MIU_TEST_AGT_WRDATA_UPPER_HI (0x24)
  479. #define MIU_TEST_AGT_WRDATA(i) (0x10+(0x10*((i)>>1))+(4*((i)&1)))
  480. #define MIU_TEST_AGT_RDDATA_LO (0x18)
  481. #define MIU_TEST_AGT_RDDATA_HI (0x1c)
  482. #define MIU_TEST_AGT_RDDATA_UPPER_LO (0x28)
  483. #define MIU_TEST_AGT_RDDATA_UPPER_HI (0x2c)
  484. #define MIU_TEST_AGT_RDDATA(i) (0x18+(0x10*((i)>>1))+(4*((i)&1)))
  485. #define MIU_TEST_AGT_ADDR_MASK 0xfffffff8
  486. #define MIU_TEST_AGT_UPPER_ADDR(off) (0)
  487. /*
  488. * Register offsets for MS
  489. */
  490. #define SIU_TEST_AGT_BASE (0x60)
  491. #define SIU_TEST_AGT_ADDR_LO (0x04)
  492. #define SIU_TEST_AGT_ADDR_HI (0x18)
  493. #define SIU_TEST_AGT_WRDATA_LO (0x08)
  494. #define SIU_TEST_AGT_WRDATA_HI (0x0c)
  495. #define SIU_TEST_AGT_WRDATA(i) (0x08+(4*(i)))
  496. #define SIU_TEST_AGT_RDDATA_LO (0x10)
  497. #define SIU_TEST_AGT_RDDATA_HI (0x14)
  498. #define SIU_TEST_AGT_RDDATA(i) (0x10+(4*(i)))
  499. #define SIU_TEST_AGT_ADDR_MASK 0x3ffff8
  500. #define SIU_TEST_AGT_UPPER_ADDR(off) ((off)>>22)
  501. /* XG Link status */
  502. #define XG_LINK_UP 0x10
  503. #define XG_LINK_DOWN 0x20
  504. #define XG_LINK_UP_P3 0x01
  505. #define XG_LINK_DOWN_P3 0x02
  506. #define XG_LINK_STATE_P3_MASK 0xf
  507. #define XG_LINK_STATE_P3(pcifn, val) \
  508. (((val) >> ((pcifn) * 4)) & XG_LINK_STATE_P3_MASK)
  509. #define P3_LINK_SPEED_MHZ 100
  510. #define P3_LINK_SPEED_MASK 0xff
  511. #define P3_LINK_SPEED_REG(pcifn) \
  512. (CRB_PF_LINK_SPEED_1 + (((pcifn) / 4) * 4))
  513. #define P3_LINK_SPEED_VAL(pcifn, reg) \
  514. (((reg) >> (8 * ((pcifn) & 0x3))) & P3_LINK_SPEED_MASK)
  515. #define QLCNIC_CAM_RAM_BASE (QLCNIC_CRB_CAM + 0x02000)
  516. #define QLCNIC_CAM_RAM(reg) (QLCNIC_CAM_RAM_BASE + (reg))
  517. #define QLCNIC_FW_VERSION_MAJOR (QLCNIC_CAM_RAM(0x150))
  518. #define QLCNIC_FW_VERSION_MINOR (QLCNIC_CAM_RAM(0x154))
  519. #define QLCNIC_FW_VERSION_SUB (QLCNIC_CAM_RAM(0x158))
  520. #define QLCNIC_ROM_LOCK_ID (QLCNIC_CAM_RAM(0x100))
  521. #define QLCNIC_PHY_LOCK_ID (QLCNIC_CAM_RAM(0x120))
  522. #define QLCNIC_CRB_WIN_LOCK_ID (QLCNIC_CAM_RAM(0x124))
  523. #define NIC_CRB_BASE (QLCNIC_CAM_RAM(0x200))
  524. #define NIC_CRB_BASE_2 (QLCNIC_CAM_RAM(0x700))
  525. #define QLCNIC_REG(X) (NIC_CRB_BASE+(X))
  526. #define QLCNIC_REG_2(X) (NIC_CRB_BASE_2+(X))
  527. #define QLCNIC_CDRP_CRB_OFFSET (QLCNIC_REG(0x18))
  528. #define QLCNIC_ARG1_CRB_OFFSET (QLCNIC_REG(0x1c))
  529. #define QLCNIC_ARG2_CRB_OFFSET (QLCNIC_REG(0x20))
  530. #define QLCNIC_ARG3_CRB_OFFSET (QLCNIC_REG(0x24))
  531. #define QLCNIC_SIGN_CRB_OFFSET (QLCNIC_REG(0x28))
  532. #define CRB_CMDPEG_STATE (QLCNIC_REG(0x50))
  533. #define CRB_RCVPEG_STATE (QLCNIC_REG(0x13c))
  534. #define CRB_XG_STATE_P3 (QLCNIC_REG(0x98))
  535. #define CRB_PF_LINK_SPEED_1 (QLCNIC_REG(0xe8))
  536. #define CRB_PF_LINK_SPEED_2 (QLCNIC_REG(0xec))
  537. #define CRB_TEMP_STATE (QLCNIC_REG(0x1b4))
  538. #define CRB_V2P_0 (QLCNIC_REG(0x290))
  539. #define CRB_V2P(port) (CRB_V2P_0+((port)*4))
  540. #define CRB_DRIVER_VERSION (QLCNIC_REG(0x2a0))
  541. #define CRB_FW_CAPABILITIES_1 (QLCNIC_CAM_RAM(0x128))
  542. #define CRB_MAC_BLOCK_START (QLCNIC_CAM_RAM(0x1c0))
  543. /*
  544. * CrbPortPhanCntrHi/Lo is used to pass the address of HostPhantomIndex address
  545. * which can be read by the Phantom host to get producer/consumer indexes from
  546. * Phantom/Casper. If it is not HOST_SHARED_MEMORY, then the following
  547. * registers will be used for the addresses of the ring's shared memory
  548. * on the Phantom.
  549. */
  550. #define qlcnic_get_temp_val(x) ((x) >> 16)
  551. #define qlcnic_get_temp_state(x) ((x) & 0xffff)
  552. #define qlcnic_encode_temp(val, state) (((val) << 16) | (state))
  553. /*
  554. * Temperature control.
  555. */
  556. enum {
  557. QLCNIC_TEMP_NORMAL = 0x1, /* Normal operating range */
  558. QLCNIC_TEMP_WARN, /* Sound alert, temperature getting high */
  559. QLCNIC_TEMP_PANIC /* Fatal error, hardware has shut down. */
  560. };
  561. /* Lock IDs for PHY lock */
  562. #define PHY_LOCK_DRIVER 0x44524956
  563. /* Used for PS PCI Memory access */
  564. #define PCIX_PS_OP_ADDR_LO (0x10000)
  565. /* via CRB (PS side only) */
  566. #define PCIX_PS_OP_ADDR_HI (0x10004)
  567. #define PCIX_INT_VECTOR (0x10100)
  568. #define PCIX_INT_MASK (0x10104)
  569. #define PCIX_OCM_WINDOW (0x10800)
  570. #define PCIX_OCM_WINDOW_REG(func) (PCIX_OCM_WINDOW + 0x20 * (func))
  571. #define PCIX_TARGET_STATUS (0x10118)
  572. #define PCIX_TARGET_STATUS_F1 (0x10160)
  573. #define PCIX_TARGET_STATUS_F2 (0x10164)
  574. #define PCIX_TARGET_STATUS_F3 (0x10168)
  575. #define PCIX_TARGET_STATUS_F4 (0x10360)
  576. #define PCIX_TARGET_STATUS_F5 (0x10364)
  577. #define PCIX_TARGET_STATUS_F6 (0x10368)
  578. #define PCIX_TARGET_STATUS_F7 (0x1036c)
  579. #define PCIX_TARGET_MASK (0x10128)
  580. #define PCIX_TARGET_MASK_F1 (0x10170)
  581. #define PCIX_TARGET_MASK_F2 (0x10174)
  582. #define PCIX_TARGET_MASK_F3 (0x10178)
  583. #define PCIX_TARGET_MASK_F4 (0x10370)
  584. #define PCIX_TARGET_MASK_F5 (0x10374)
  585. #define PCIX_TARGET_MASK_F6 (0x10378)
  586. #define PCIX_TARGET_MASK_F7 (0x1037c)
  587. #define PCIX_MSI_F(i) (0x13000+((i)*4))
  588. #define QLCNIC_PCIX_PH_REG(reg) (QLCNIC_CRB_PCIE + (reg))
  589. #define QLCNIC_PCIX_PS_REG(reg) (QLCNIC_CRB_PCIX_MD + (reg))
  590. #define QLCNIC_PCIE_REG(reg) (QLCNIC_CRB_PCIE + (reg))
  591. #define PCIE_SEM0_LOCK (0x1c000)
  592. #define PCIE_SEM0_UNLOCK (0x1c004)
  593. #define PCIE_SEM_LOCK(N) (PCIE_SEM0_LOCK + 8*(N))
  594. #define PCIE_SEM_UNLOCK(N) (PCIE_SEM0_UNLOCK + 8*(N))
  595. #define PCIE_SETUP_FUNCTION (0x12040)
  596. #define PCIE_SETUP_FUNCTION2 (0x12048)
  597. #define PCIE_MISCCFG_RC (0x1206c)
  598. #define PCIE_TGT_SPLIT_CHICKEN (0x12080)
  599. #define PCIE_CHICKEN3 (0x120c8)
  600. #define ISR_INT_STATE_REG (QLCNIC_PCIX_PS_REG(PCIE_MISCCFG_RC))
  601. #define PCIE_MAX_MASTER_SPLIT (0x14048)
  602. #define QLCNIC_PORT_MODE_NONE 0
  603. #define QLCNIC_PORT_MODE_XG 1
  604. #define QLCNIC_PORT_MODE_GB 2
  605. #define QLCNIC_PORT_MODE_802_3_AP 3
  606. #define QLCNIC_PORT_MODE_AUTO_NEG 4
  607. #define QLCNIC_PORT_MODE_AUTO_NEG_1G 5
  608. #define QLCNIC_PORT_MODE_AUTO_NEG_XG 6
  609. #define QLCNIC_PORT_MODE_ADDR (QLCNIC_CAM_RAM(0x24))
  610. #define QLCNIC_WOL_PORT_MODE (QLCNIC_CAM_RAM(0x198))
  611. #define QLCNIC_WOL_CONFIG_NV (QLCNIC_CAM_RAM(0x184))
  612. #define QLCNIC_WOL_CONFIG (QLCNIC_CAM_RAM(0x188))
  613. #define QLCNIC_PEG_TUNE_MN_PRESENT 0x1
  614. #define QLCNIC_PEG_TUNE_CAPABILITY (QLCNIC_CAM_RAM(0x02c))
  615. #define QLCNIC_DMA_WATCHDOG_CTRL (QLCNIC_CAM_RAM(0x14))
  616. #define QLCNIC_PEG_ALIVE_COUNTER (QLCNIC_CAM_RAM(0xb0))
  617. #define QLCNIC_PEG_HALT_STATUS1 (QLCNIC_CAM_RAM(0xa8))
  618. #define QLCNIC_PEG_HALT_STATUS2 (QLCNIC_CAM_RAM(0xac))
  619. #define QLCNIC_CRB_DEV_REF_COUNT (QLCNIC_CAM_RAM(0x138))
  620. #define QLCNIC_CRB_DEV_STATE (QLCNIC_CAM_RAM(0x140))
  621. #define QLCNIC_CRB_DRV_STATE (QLCNIC_CAM_RAM(0x144))
  622. #define QLCNIC_CRB_DRV_SCRATCH (QLCNIC_CAM_RAM(0x148))
  623. #define QLCNIC_CRB_DEV_PARTITION_INFO (QLCNIC_CAM_RAM(0x14c))
  624. #define QLCNIC_CRB_DRV_IDC_VER (QLCNIC_CAM_RAM(0x174))
  625. #define QLCNIC_CRB_DEV_NPAR_STATE (QLCNIC_CAM_RAM(0x19c))
  626. #define QLCNIC_ROM_DEV_INIT_TIMEOUT (0x3e885c)
  627. #define QLCNIC_ROM_DRV_RESET_TIMEOUT (0x3e8860)
  628. /* Device State */
  629. #define QLCNIC_DEV_COLD 0x1
  630. #define QLCNIC_DEV_INITIALIZING 0x2
  631. #define QLCNIC_DEV_READY 0x3
  632. #define QLCNIC_DEV_NEED_RESET 0x4
  633. #define QLCNIC_DEV_NEED_QUISCENT 0x5
  634. #define QLCNIC_DEV_FAILED 0x6
  635. #define QLCNIC_DEV_QUISCENT 0x7
  636. #define QLCNIC_DEV_NPAR_NOT_RDY 0
  637. #define QLCNIC_DEV_NPAR_RDY 1
  638. #define QLC_DEV_CHECK_ACTIVE(VAL, FN) ((VAL) &= (1 << (FN * 4)))
  639. #define QLC_DEV_SET_REF_CNT(VAL, FN) ((VAL) |= (1 << (FN * 4)))
  640. #define QLC_DEV_CLR_REF_CNT(VAL, FN) ((VAL) &= ~(1 << (FN * 4)))
  641. #define QLC_DEV_SET_RST_RDY(VAL, FN) ((VAL) |= (1 << (FN * 4)))
  642. #define QLC_DEV_SET_QSCNT_RDY(VAL, FN) ((VAL) |= (2 << (FN * 4)))
  643. #define QLC_DEV_CLR_RST_QSCNT(VAL, FN) ((VAL) &= ~(3 << (FN * 4)))
  644. #define QLC_DEV_GET_DRV(VAL, FN) (0xf & ((VAL) >> (FN * 4)))
  645. #define QLC_DEV_SET_DRV(VAL, FN) ((VAL) << (FN * 4))
  646. #define QLCNIC_TYPE_NIC 1
  647. #define QLCNIC_TYPE_FCOE 2
  648. #define QLCNIC_TYPE_ISCSI 3
  649. #define QLCNIC_RCODE_DRIVER_INFO 0x20000000
  650. #define QLCNIC_RCODE_DRIVER_CAN_RELOAD BIT_30
  651. #define QLCNIC_RCODE_FATAL_ERROR BIT_31
  652. #define QLCNIC_FWERROR_PEGNUM(code) ((code) & 0xff)
  653. #define QLCNIC_FWERROR_CODE(code) ((code >> 8) & 0xfffff)
  654. #define FW_POLL_DELAY (1 * HZ)
  655. #define FW_FAIL_THRESH 2
  656. #define ISR_MSI_INT_TRIGGER(FUNC) (QLCNIC_PCIX_PS_REG(PCIX_MSI_F(FUNC)))
  657. #define ISR_LEGACY_INT_TRIGGERED(VAL) (((VAL) & 0x300) == 0x200)
  658. /*
  659. * PCI Interrupt Vector Values.
  660. */
  661. #define PCIX_INT_VECTOR_BIT_F0 0x0080
  662. #define PCIX_INT_VECTOR_BIT_F1 0x0100
  663. #define PCIX_INT_VECTOR_BIT_F2 0x0200
  664. #define PCIX_INT_VECTOR_BIT_F3 0x0400
  665. #define PCIX_INT_VECTOR_BIT_F4 0x0800
  666. #define PCIX_INT_VECTOR_BIT_F5 0x1000
  667. #define PCIX_INT_VECTOR_BIT_F6 0x2000
  668. #define PCIX_INT_VECTOR_BIT_F7 0x4000
  669. struct qlcnic_legacy_intr_set {
  670. u32 int_vec_bit;
  671. u32 tgt_status_reg;
  672. u32 tgt_mask_reg;
  673. u32 pci_int_reg;
  674. };
  675. #define QLCNIC_FW_API 0x1b216c
  676. #define QLCNIC_DRV_OP_MODE 0x1b2170
  677. #define QLCNIC_MSIX_BASE 0x132110
  678. #define QLCNIC_MAX_PCI_FUNC 8
  679. /* PCI function operational mode */
  680. enum {
  681. QLCNIC_MGMT_FUNC = 0,
  682. QLCNIC_PRIV_FUNC = 1,
  683. QLCNIC_NON_PRIV_FUNC = 2
  684. };
  685. #define QLC_DEV_DRV_DEFAULT 0x11111111
  686. #define LSB(x) ((uint8_t)(x))
  687. #define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
  688. #define LSW(x) ((uint16_t)((uint32_t)(x)))
  689. #define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
  690. #define LSD(x) ((uint32_t)((uint64_t)(x)))
  691. #define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
  692. #define QLCNIC_LEGACY_INTR_CONFIG \
  693. { \
  694. { \
  695. .int_vec_bit = PCIX_INT_VECTOR_BIT_F0, \
  696. .tgt_status_reg = ISR_INT_TARGET_STATUS, \
  697. .tgt_mask_reg = ISR_INT_TARGET_MASK, \
  698. .pci_int_reg = ISR_MSI_INT_TRIGGER(0) }, \
  699. \
  700. { \
  701. .int_vec_bit = PCIX_INT_VECTOR_BIT_F1, \
  702. .tgt_status_reg = ISR_INT_TARGET_STATUS_F1, \
  703. .tgt_mask_reg = ISR_INT_TARGET_MASK_F1, \
  704. .pci_int_reg = ISR_MSI_INT_TRIGGER(1) }, \
  705. \
  706. { \
  707. .int_vec_bit = PCIX_INT_VECTOR_BIT_F2, \
  708. .tgt_status_reg = ISR_INT_TARGET_STATUS_F2, \
  709. .tgt_mask_reg = ISR_INT_TARGET_MASK_F2, \
  710. .pci_int_reg = ISR_MSI_INT_TRIGGER(2) }, \
  711. \
  712. { \
  713. .int_vec_bit = PCIX_INT_VECTOR_BIT_F3, \
  714. .tgt_status_reg = ISR_INT_TARGET_STATUS_F3, \
  715. .tgt_mask_reg = ISR_INT_TARGET_MASK_F3, \
  716. .pci_int_reg = ISR_MSI_INT_TRIGGER(3) }, \
  717. \
  718. { \
  719. .int_vec_bit = PCIX_INT_VECTOR_BIT_F4, \
  720. .tgt_status_reg = ISR_INT_TARGET_STATUS_F4, \
  721. .tgt_mask_reg = ISR_INT_TARGET_MASK_F4, \
  722. .pci_int_reg = ISR_MSI_INT_TRIGGER(4) }, \
  723. \
  724. { \
  725. .int_vec_bit = PCIX_INT_VECTOR_BIT_F5, \
  726. .tgt_status_reg = ISR_INT_TARGET_STATUS_F5, \
  727. .tgt_mask_reg = ISR_INT_TARGET_MASK_F5, \
  728. .pci_int_reg = ISR_MSI_INT_TRIGGER(5) }, \
  729. \
  730. { \
  731. .int_vec_bit = PCIX_INT_VECTOR_BIT_F6, \
  732. .tgt_status_reg = ISR_INT_TARGET_STATUS_F6, \
  733. .tgt_mask_reg = ISR_INT_TARGET_MASK_F6, \
  734. .pci_int_reg = ISR_MSI_INT_TRIGGER(6) }, \
  735. \
  736. { \
  737. .int_vec_bit = PCIX_INT_VECTOR_BIT_F7, \
  738. .tgt_status_reg = ISR_INT_TARGET_STATUS_F7, \
  739. .tgt_mask_reg = ISR_INT_TARGET_MASK_F7, \
  740. .pci_int_reg = ISR_MSI_INT_TRIGGER(7) }, \
  741. }
  742. /* NIU REGS */
  743. #define _qlcnic_crb_get_bit(var, bit) ((var >> bit) & 0x1)
  744. /*
  745. * NIU GB MAC Config Register 0 (applies to GB0, GB1, GB2, GB3)
  746. *
  747. * Bit 0 : enable_tx => 1:enable frame xmit, 0:disable
  748. * Bit 1 : tx_synced => R/O: xmit enable synched to xmit stream
  749. * Bit 2 : enable_rx => 1:enable frame recv, 0:disable
  750. * Bit 3 : rx_synced => R/O: recv enable synched to recv stream
  751. * Bit 4 : tx_flowctl => 1:enable pause frame generation, 0:disable
  752. * Bit 5 : rx_flowctl => 1:act on recv'd pause frames, 0:ignore
  753. * Bit 8 : loopback => 1:loop MAC xmits to MAC recvs, 0:normal
  754. * Bit 16: tx_reset_pb => 1:reset frame xmit protocol blk, 0:no-op
  755. * Bit 17: rx_reset_pb => 1:reset frame recv protocol blk, 0:no-op
  756. * Bit 18: tx_reset_mac => 1:reset data/ctl multiplexer blk, 0:no-op
  757. * Bit 19: rx_reset_mac => 1:reset ctl frames & timers blk, 0:no-op
  758. * Bit 31: soft_reset => 1:reset the MAC and the SERDES, 0:no-op
  759. */
  760. #define qlcnic_gb_rx_flowctl(config_word) \
  761. ((config_word) |= 1 << 5)
  762. #define qlcnic_gb_get_rx_flowctl(config_word) \
  763. _qlcnic_crb_get_bit((config_word), 5)
  764. #define qlcnic_gb_unset_rx_flowctl(config_word) \
  765. ((config_word) &= ~(1 << 5))
  766. /*
  767. * NIU GB Pause Ctl Register
  768. */
  769. #define qlcnic_gb_set_gb0_mask(config_word) \
  770. ((config_word) |= 1 << 0)
  771. #define qlcnic_gb_set_gb1_mask(config_word) \
  772. ((config_word) |= 1 << 2)
  773. #define qlcnic_gb_set_gb2_mask(config_word) \
  774. ((config_word) |= 1 << 4)
  775. #define qlcnic_gb_set_gb3_mask(config_word) \
  776. ((config_word) |= 1 << 6)
  777. #define qlcnic_gb_get_gb0_mask(config_word) \
  778. _qlcnic_crb_get_bit((config_word), 0)
  779. #define qlcnic_gb_get_gb1_mask(config_word) \
  780. _qlcnic_crb_get_bit((config_word), 2)
  781. #define qlcnic_gb_get_gb2_mask(config_word) \
  782. _qlcnic_crb_get_bit((config_word), 4)
  783. #define qlcnic_gb_get_gb3_mask(config_word) \
  784. _qlcnic_crb_get_bit((config_word), 6)
  785. #define qlcnic_gb_unset_gb0_mask(config_word) \
  786. ((config_word) &= ~(1 << 0))
  787. #define qlcnic_gb_unset_gb1_mask(config_word) \
  788. ((config_word) &= ~(1 << 2))
  789. #define qlcnic_gb_unset_gb2_mask(config_word) \
  790. ((config_word) &= ~(1 << 4))
  791. #define qlcnic_gb_unset_gb3_mask(config_word) \
  792. ((config_word) &= ~(1 << 6))
  793. /*
  794. * NIU XG Pause Ctl Register
  795. *
  796. * Bit 0 : xg0_mask => 1:disable tx pause frames
  797. * Bit 1 : xg0_request => 1:request single pause frame
  798. * Bit 2 : xg0_on_off => 1:request is pause on, 0:off
  799. * Bit 3 : xg1_mask => 1:disable tx pause frames
  800. * Bit 4 : xg1_request => 1:request single pause frame
  801. * Bit 5 : xg1_on_off => 1:request is pause on, 0:off
  802. */
  803. #define qlcnic_xg_set_xg0_mask(config_word) \
  804. ((config_word) |= 1 << 0)
  805. #define qlcnic_xg_set_xg1_mask(config_word) \
  806. ((config_word) |= 1 << 3)
  807. #define qlcnic_xg_get_xg0_mask(config_word) \
  808. _qlcnic_crb_get_bit((config_word), 0)
  809. #define qlcnic_xg_get_xg1_mask(config_word) \
  810. _qlcnic_crb_get_bit((config_word), 3)
  811. #define qlcnic_xg_unset_xg0_mask(config_word) \
  812. ((config_word) &= ~(1 << 0))
  813. #define qlcnic_xg_unset_xg1_mask(config_word) \
  814. ((config_word) &= ~(1 << 3))
  815. /*
  816. * NIU XG Pause Ctl Register
  817. *
  818. * Bit 0 : xg0_mask => 1:disable tx pause frames
  819. * Bit 1 : xg0_request => 1:request single pause frame
  820. * Bit 2 : xg0_on_off => 1:request is pause on, 0:off
  821. * Bit 3 : xg1_mask => 1:disable tx pause frames
  822. * Bit 4 : xg1_request => 1:request single pause frame
  823. * Bit 5 : xg1_on_off => 1:request is pause on, 0:off
  824. */
  825. /*
  826. * PHY-Specific MII control/status registers.
  827. */
  828. #define QLCNIC_NIU_GB_MII_MGMT_ADDR_AUTONEG 4
  829. #define QLCNIC_NIU_GB_MII_MGMT_ADDR_PHY_STATUS 17
  830. /*
  831. * PHY-Specific Status Register (reg 17).
  832. *
  833. * Bit 0 : jabber => 1:jabber detected, 0:not
  834. * Bit 1 : polarity => 1:polarity reversed, 0:normal
  835. * Bit 2 : recvpause => 1:receive pause enabled, 0:disabled
  836. * Bit 3 : xmitpause => 1:transmit pause enabled, 0:disabled
  837. * Bit 4 : energydetect => 1:sleep, 0:active
  838. * Bit 5 : downshift => 1:downshift, 0:no downshift
  839. * Bit 6 : crossover => 1:MDIX (crossover), 0:MDI (no crossover)
  840. * Bits 7-9 : cablelen => not valid in 10Mb/s mode
  841. * 0:<50m, 1:50-80m, 2:80-110m, 3:110-140m, 4:>140m
  842. * Bit 10 : link => 1:link up, 0:link down
  843. * Bit 11 : resolved => 1:speed and duplex resolved, 0:not yet
  844. * Bit 12 : pagercvd => 1:page received, 0:page not received
  845. * Bit 13 : duplex => 1:full duplex, 0:half duplex
  846. * Bits 14-15 : speed => 0:10Mb/s, 1:100Mb/s, 2:1000Mb/s, 3:rsvd
  847. */
  848. #define qlcnic_get_phy_speed(config_word) (((config_word) >> 14) & 0x03)
  849. #define qlcnic_set_phy_speed(config_word, val) \
  850. ((config_word) |= ((val & 0x03) << 14))
  851. #define qlcnic_set_phy_duplex(config_word) \
  852. ((config_word) |= 1 << 13)
  853. #define qlcnic_clear_phy_duplex(config_word) \
  854. ((config_word) &= ~(1 << 13))
  855. #define qlcnic_get_phy_link(config_word) \
  856. _qlcnic_crb_get_bit(config_word, 10)
  857. #define qlcnic_get_phy_duplex(config_word) \
  858. _qlcnic_crb_get_bit(config_word, 13)
  859. #define QLCNIC_NIU_NON_PROMISC_MODE 0
  860. #define QLCNIC_NIU_PROMISC_MODE 1
  861. #define QLCNIC_NIU_ALLMULTI_MODE 2
  862. struct crb_128M_2M_sub_block_map {
  863. unsigned valid;
  864. unsigned start_128M;
  865. unsigned end_128M;
  866. unsigned start_2M;
  867. };
  868. struct crb_128M_2M_block_map{
  869. struct crb_128M_2M_sub_block_map sub_block[16];
  870. };
  871. #endif /* __QLCNIC_HDR_H_ */