qlcnic_ctx.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985
  1. /*
  2. * Copyright (C) 2009 - QLogic Corporation.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called "COPYING".
  22. *
  23. */
  24. #include "qlcnic.h"
  25. static u32
  26. qlcnic_poll_rsp(struct qlcnic_adapter *adapter)
  27. {
  28. u32 rsp;
  29. int timeout = 0;
  30. do {
  31. /* give atleast 1ms for firmware to respond */
  32. msleep(1);
  33. if (++timeout > QLCNIC_OS_CRB_RETRY_COUNT)
  34. return QLCNIC_CDRP_RSP_TIMEOUT;
  35. rsp = QLCRD32(adapter, QLCNIC_CDRP_CRB_OFFSET);
  36. } while (!QLCNIC_CDRP_IS_RSP(rsp));
  37. return rsp;
  38. }
  39. u32
  40. qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  41. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd)
  42. {
  43. u32 rsp;
  44. u32 signature;
  45. u32 rcode = QLCNIC_RCODE_SUCCESS;
  46. struct pci_dev *pdev = adapter->pdev;
  47. signature = QLCNIC_CDRP_SIGNATURE_MAKE(pci_fn, version);
  48. /* Acquire semaphore before accessing CRB */
  49. if (qlcnic_api_lock(adapter))
  50. return QLCNIC_RCODE_TIMEOUT;
  51. QLCWR32(adapter, QLCNIC_SIGN_CRB_OFFSET, signature);
  52. QLCWR32(adapter, QLCNIC_ARG1_CRB_OFFSET, arg1);
  53. QLCWR32(adapter, QLCNIC_ARG2_CRB_OFFSET, arg2);
  54. QLCWR32(adapter, QLCNIC_ARG3_CRB_OFFSET, arg3);
  55. QLCWR32(adapter, QLCNIC_CDRP_CRB_OFFSET, QLCNIC_CDRP_FORM_CMD(cmd));
  56. rsp = qlcnic_poll_rsp(adapter);
  57. if (rsp == QLCNIC_CDRP_RSP_TIMEOUT) {
  58. dev_err(&pdev->dev, "card response timeout.\n");
  59. rcode = QLCNIC_RCODE_TIMEOUT;
  60. } else if (rsp == QLCNIC_CDRP_RSP_FAIL) {
  61. rcode = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  62. dev_err(&pdev->dev, "failed card response code:0x%x\n",
  63. rcode);
  64. }
  65. /* Release semaphore */
  66. qlcnic_api_unlock(adapter);
  67. return rcode;
  68. }
  69. int
  70. qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu)
  71. {
  72. struct qlcnic_recv_context *recv_ctx = &adapter->recv_ctx;
  73. if (recv_ctx->state == QLCNIC_HOST_CTX_STATE_ACTIVE) {
  74. if (qlcnic_issue_cmd(adapter,
  75. adapter->ahw.pci_func,
  76. adapter->fw_hal_version,
  77. recv_ctx->context_id,
  78. mtu,
  79. 0,
  80. QLCNIC_CDRP_CMD_SET_MTU)) {
  81. dev_err(&adapter->pdev->dev, "Failed to set mtu\n");
  82. return -EIO;
  83. }
  84. }
  85. return 0;
  86. }
  87. static int
  88. qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
  89. {
  90. void *addr;
  91. struct qlcnic_hostrq_rx_ctx *prq;
  92. struct qlcnic_cardrsp_rx_ctx *prsp;
  93. struct qlcnic_hostrq_rds_ring *prq_rds;
  94. struct qlcnic_hostrq_sds_ring *prq_sds;
  95. struct qlcnic_cardrsp_rds_ring *prsp_rds;
  96. struct qlcnic_cardrsp_sds_ring *prsp_sds;
  97. struct qlcnic_host_rds_ring *rds_ring;
  98. struct qlcnic_host_sds_ring *sds_ring;
  99. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  100. u64 phys_addr;
  101. int i, nrds_rings, nsds_rings;
  102. size_t rq_size, rsp_size;
  103. u32 cap, reg, val, reg2;
  104. int err;
  105. struct qlcnic_recv_context *recv_ctx = &adapter->recv_ctx;
  106. nrds_rings = adapter->max_rds_rings;
  107. nsds_rings = adapter->max_sds_rings;
  108. rq_size =
  109. SIZEOF_HOSTRQ_RX(struct qlcnic_hostrq_rx_ctx, nrds_rings,
  110. nsds_rings);
  111. rsp_size =
  112. SIZEOF_CARDRSP_RX(struct qlcnic_cardrsp_rx_ctx, nrds_rings,
  113. nsds_rings);
  114. addr = pci_alloc_consistent(adapter->pdev,
  115. rq_size, &hostrq_phys_addr);
  116. if (addr == NULL)
  117. return -ENOMEM;
  118. prq = (struct qlcnic_hostrq_rx_ctx *)addr;
  119. addr = pci_alloc_consistent(adapter->pdev,
  120. rsp_size, &cardrsp_phys_addr);
  121. if (addr == NULL) {
  122. err = -ENOMEM;
  123. goto out_free_rq;
  124. }
  125. prsp = (struct qlcnic_cardrsp_rx_ctx *)addr;
  126. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  127. cap = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN
  128. | QLCNIC_CAP0_VALIDOFF);
  129. cap |= (QLCNIC_CAP0_JUMBO_CONTIGUOUS | QLCNIC_CAP0_LRO_CONTIGUOUS);
  130. prq->valid_field_offset = offsetof(struct qlcnic_hostrq_rx_ctx,
  131. msix_handler);
  132. prq->txrx_sds_binding = nsds_rings - 1;
  133. prq->capabilities[0] = cpu_to_le32(cap);
  134. prq->host_int_crb_mode =
  135. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  136. prq->host_rds_crb_mode =
  137. cpu_to_le32(QLCNIC_HOST_RDS_CRB_MODE_UNIQUE);
  138. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  139. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  140. prq->rds_ring_offset = cpu_to_le32(0);
  141. val = le32_to_cpu(prq->rds_ring_offset) +
  142. (sizeof(struct qlcnic_hostrq_rds_ring) * nrds_rings);
  143. prq->sds_ring_offset = cpu_to_le32(val);
  144. prq_rds = (struct qlcnic_hostrq_rds_ring *)(prq->data +
  145. le32_to_cpu(prq->rds_ring_offset));
  146. for (i = 0; i < nrds_rings; i++) {
  147. rds_ring = &recv_ctx->rds_rings[i];
  148. rds_ring->producer = 0;
  149. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  150. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  151. prq_rds[i].ring_kind = cpu_to_le32(i);
  152. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  153. }
  154. prq_sds = (struct qlcnic_hostrq_sds_ring *)(prq->data +
  155. le32_to_cpu(prq->sds_ring_offset));
  156. for (i = 0; i < nsds_rings; i++) {
  157. sds_ring = &recv_ctx->sds_rings[i];
  158. sds_ring->consumer = 0;
  159. memset(sds_ring->desc_head, 0, STATUS_DESC_RINGSIZE(sds_ring));
  160. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  161. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  162. prq_sds[i].msi_index = cpu_to_le16(i);
  163. }
  164. phys_addr = hostrq_phys_addr;
  165. err = qlcnic_issue_cmd(adapter,
  166. adapter->ahw.pci_func,
  167. adapter->fw_hal_version,
  168. (u32)(phys_addr >> 32),
  169. (u32)(phys_addr & 0xffffffff),
  170. rq_size,
  171. QLCNIC_CDRP_CMD_CREATE_RX_CTX);
  172. if (err) {
  173. dev_err(&adapter->pdev->dev,
  174. "Failed to create rx ctx in firmware%d\n", err);
  175. goto out_free_rsp;
  176. }
  177. prsp_rds = ((struct qlcnic_cardrsp_rds_ring *)
  178. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  179. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  180. rds_ring = &recv_ctx->rds_rings[i];
  181. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  182. rds_ring->crb_rcv_producer = adapter->ahw.pci_base0 + reg;
  183. }
  184. prsp_sds = ((struct qlcnic_cardrsp_sds_ring *)
  185. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  186. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  187. sds_ring = &recv_ctx->sds_rings[i];
  188. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  189. reg2 = le32_to_cpu(prsp_sds[i].interrupt_crb);
  190. sds_ring->crb_sts_consumer = adapter->ahw.pci_base0 + reg;
  191. sds_ring->crb_intr_mask = adapter->ahw.pci_base0 + reg2;
  192. }
  193. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  194. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  195. recv_ctx->virt_port = prsp->virt_port;
  196. out_free_rsp:
  197. pci_free_consistent(adapter->pdev, rsp_size, prsp, cardrsp_phys_addr);
  198. out_free_rq:
  199. pci_free_consistent(adapter->pdev, rq_size, prq, hostrq_phys_addr);
  200. return err;
  201. }
  202. static void
  203. qlcnic_fw_cmd_destroy_rx_ctx(struct qlcnic_adapter *adapter)
  204. {
  205. struct qlcnic_recv_context *recv_ctx = &adapter->recv_ctx;
  206. if (qlcnic_issue_cmd(adapter,
  207. adapter->ahw.pci_func,
  208. adapter->fw_hal_version,
  209. recv_ctx->context_id,
  210. QLCNIC_DESTROY_CTX_RESET,
  211. 0,
  212. QLCNIC_CDRP_CMD_DESTROY_RX_CTX)) {
  213. dev_err(&adapter->pdev->dev,
  214. "Failed to destroy rx ctx in firmware\n");
  215. }
  216. recv_ctx->state = QLCNIC_HOST_CTX_STATE_FREED;
  217. }
  218. static int
  219. qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter)
  220. {
  221. struct qlcnic_hostrq_tx_ctx *prq;
  222. struct qlcnic_hostrq_cds_ring *prq_cds;
  223. struct qlcnic_cardrsp_tx_ctx *prsp;
  224. void *rq_addr, *rsp_addr;
  225. size_t rq_size, rsp_size;
  226. u32 temp;
  227. int err;
  228. u64 phys_addr;
  229. dma_addr_t rq_phys_addr, rsp_phys_addr;
  230. struct qlcnic_host_tx_ring *tx_ring = adapter->tx_ring;
  231. /* reset host resources */
  232. tx_ring->producer = 0;
  233. tx_ring->sw_consumer = 0;
  234. *(tx_ring->hw_consumer) = 0;
  235. rq_size = SIZEOF_HOSTRQ_TX(struct qlcnic_hostrq_tx_ctx);
  236. rq_addr = pci_alloc_consistent(adapter->pdev,
  237. rq_size, &rq_phys_addr);
  238. if (!rq_addr)
  239. return -ENOMEM;
  240. rsp_size = SIZEOF_CARDRSP_TX(struct qlcnic_cardrsp_tx_ctx);
  241. rsp_addr = pci_alloc_consistent(adapter->pdev,
  242. rsp_size, &rsp_phys_addr);
  243. if (!rsp_addr) {
  244. err = -ENOMEM;
  245. goto out_free_rq;
  246. }
  247. memset(rq_addr, 0, rq_size);
  248. prq = (struct qlcnic_hostrq_tx_ctx *)rq_addr;
  249. memset(rsp_addr, 0, rsp_size);
  250. prsp = (struct qlcnic_cardrsp_tx_ctx *)rsp_addr;
  251. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  252. temp = (QLCNIC_CAP0_LEGACY_CONTEXT | QLCNIC_CAP0_LEGACY_MN |
  253. QLCNIC_CAP0_LSO);
  254. prq->capabilities[0] = cpu_to_le32(temp);
  255. prq->host_int_crb_mode =
  256. cpu_to_le32(QLCNIC_HOST_INT_CRB_MODE_SHARED);
  257. prq->interrupt_ctl = 0;
  258. prq->msi_index = 0;
  259. prq->cmd_cons_dma_addr = cpu_to_le64(tx_ring->hw_cons_phys_addr);
  260. prq_cds = &prq->cds_ring;
  261. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  262. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  263. phys_addr = rq_phys_addr;
  264. err = qlcnic_issue_cmd(adapter,
  265. adapter->ahw.pci_func,
  266. adapter->fw_hal_version,
  267. (u32)(phys_addr >> 32),
  268. ((u32)phys_addr & 0xffffffff),
  269. rq_size,
  270. QLCNIC_CDRP_CMD_CREATE_TX_CTX);
  271. if (err == QLCNIC_RCODE_SUCCESS) {
  272. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  273. tx_ring->crb_cmd_producer = adapter->ahw.pci_base0 + temp;
  274. adapter->tx_context_id =
  275. le16_to_cpu(prsp->context_id);
  276. } else {
  277. dev_err(&adapter->pdev->dev,
  278. "Failed to create tx ctx in firmware%d\n", err);
  279. err = -EIO;
  280. }
  281. pci_free_consistent(adapter->pdev, rsp_size, rsp_addr, rsp_phys_addr);
  282. out_free_rq:
  283. pci_free_consistent(adapter->pdev, rq_size, rq_addr, rq_phys_addr);
  284. return err;
  285. }
  286. static void
  287. qlcnic_fw_cmd_destroy_tx_ctx(struct qlcnic_adapter *adapter)
  288. {
  289. if (qlcnic_issue_cmd(adapter,
  290. adapter->ahw.pci_func,
  291. adapter->fw_hal_version,
  292. adapter->tx_context_id,
  293. QLCNIC_DESTROY_CTX_RESET,
  294. 0,
  295. QLCNIC_CDRP_CMD_DESTROY_TX_CTX)) {
  296. dev_err(&adapter->pdev->dev,
  297. "Failed to destroy tx ctx in firmware\n");
  298. }
  299. }
  300. int
  301. qlcnic_fw_cmd_query_phy(struct qlcnic_adapter *adapter, u32 reg, u32 *val)
  302. {
  303. if (qlcnic_issue_cmd(adapter,
  304. adapter->ahw.pci_func,
  305. adapter->fw_hal_version,
  306. reg,
  307. 0,
  308. 0,
  309. QLCNIC_CDRP_CMD_READ_PHY)) {
  310. return -EIO;
  311. }
  312. return QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  313. }
  314. int
  315. qlcnic_fw_cmd_set_phy(struct qlcnic_adapter *adapter, u32 reg, u32 val)
  316. {
  317. return qlcnic_issue_cmd(adapter,
  318. adapter->ahw.pci_func,
  319. adapter->fw_hal_version,
  320. reg,
  321. val,
  322. 0,
  323. QLCNIC_CDRP_CMD_WRITE_PHY);
  324. }
  325. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter)
  326. {
  327. void *addr;
  328. int err;
  329. int ring;
  330. struct qlcnic_recv_context *recv_ctx;
  331. struct qlcnic_host_rds_ring *rds_ring;
  332. struct qlcnic_host_sds_ring *sds_ring;
  333. struct qlcnic_host_tx_ring *tx_ring;
  334. struct pci_dev *pdev = adapter->pdev;
  335. recv_ctx = &adapter->recv_ctx;
  336. tx_ring = adapter->tx_ring;
  337. tx_ring->hw_consumer = (__le32 *)pci_alloc_consistent(pdev, sizeof(u32),
  338. &tx_ring->hw_cons_phys_addr);
  339. if (tx_ring->hw_consumer == NULL) {
  340. dev_err(&pdev->dev, "failed to allocate tx consumer\n");
  341. return -ENOMEM;
  342. }
  343. *(tx_ring->hw_consumer) = 0;
  344. /* cmd desc ring */
  345. addr = pci_alloc_consistent(pdev, TX_DESC_RINGSIZE(tx_ring),
  346. &tx_ring->phys_addr);
  347. if (addr == NULL) {
  348. dev_err(&pdev->dev, "failed to allocate tx desc ring\n");
  349. err = -ENOMEM;
  350. goto err_out_free;
  351. }
  352. tx_ring->desc_head = (struct cmd_desc_type0 *)addr;
  353. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  354. rds_ring = &recv_ctx->rds_rings[ring];
  355. addr = pci_alloc_consistent(adapter->pdev,
  356. RCV_DESC_RINGSIZE(rds_ring),
  357. &rds_ring->phys_addr);
  358. if (addr == NULL) {
  359. dev_err(&pdev->dev,
  360. "failed to allocate rds ring [%d]\n", ring);
  361. err = -ENOMEM;
  362. goto err_out_free;
  363. }
  364. rds_ring->desc_head = (struct rcv_desc *)addr;
  365. }
  366. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  367. sds_ring = &recv_ctx->sds_rings[ring];
  368. addr = pci_alloc_consistent(adapter->pdev,
  369. STATUS_DESC_RINGSIZE(sds_ring),
  370. &sds_ring->phys_addr);
  371. if (addr == NULL) {
  372. dev_err(&pdev->dev,
  373. "failed to allocate sds ring [%d]\n", ring);
  374. err = -ENOMEM;
  375. goto err_out_free;
  376. }
  377. sds_ring->desc_head = (struct status_desc *)addr;
  378. }
  379. return 0;
  380. err_out_free:
  381. qlcnic_free_hw_resources(adapter);
  382. return err;
  383. }
  384. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter)
  385. {
  386. int err;
  387. err = qlcnic_fw_cmd_create_rx_ctx(adapter);
  388. if (err)
  389. return err;
  390. err = qlcnic_fw_cmd_create_tx_ctx(adapter);
  391. if (err) {
  392. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  393. return err;
  394. }
  395. set_bit(__QLCNIC_FW_ATTACHED, &adapter->state);
  396. return 0;
  397. }
  398. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter)
  399. {
  400. if (test_and_clear_bit(__QLCNIC_FW_ATTACHED, &adapter->state)) {
  401. qlcnic_fw_cmd_destroy_rx_ctx(adapter);
  402. qlcnic_fw_cmd_destroy_tx_ctx(adapter);
  403. /* Allow dma queues to drain after context reset */
  404. msleep(20);
  405. }
  406. }
  407. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter)
  408. {
  409. struct qlcnic_recv_context *recv_ctx;
  410. struct qlcnic_host_rds_ring *rds_ring;
  411. struct qlcnic_host_sds_ring *sds_ring;
  412. struct qlcnic_host_tx_ring *tx_ring;
  413. int ring;
  414. recv_ctx = &adapter->recv_ctx;
  415. tx_ring = adapter->tx_ring;
  416. if (tx_ring->hw_consumer != NULL) {
  417. pci_free_consistent(adapter->pdev,
  418. sizeof(u32),
  419. tx_ring->hw_consumer,
  420. tx_ring->hw_cons_phys_addr);
  421. tx_ring->hw_consumer = NULL;
  422. }
  423. if (tx_ring->desc_head != NULL) {
  424. pci_free_consistent(adapter->pdev,
  425. TX_DESC_RINGSIZE(tx_ring),
  426. tx_ring->desc_head, tx_ring->phys_addr);
  427. tx_ring->desc_head = NULL;
  428. }
  429. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  430. rds_ring = &recv_ctx->rds_rings[ring];
  431. if (rds_ring->desc_head != NULL) {
  432. pci_free_consistent(adapter->pdev,
  433. RCV_DESC_RINGSIZE(rds_ring),
  434. rds_ring->desc_head,
  435. rds_ring->phys_addr);
  436. rds_ring->desc_head = NULL;
  437. }
  438. }
  439. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  440. sds_ring = &recv_ctx->sds_rings[ring];
  441. if (sds_ring->desc_head != NULL) {
  442. pci_free_consistent(adapter->pdev,
  443. STATUS_DESC_RINGSIZE(sds_ring),
  444. sds_ring->desc_head,
  445. sds_ring->phys_addr);
  446. sds_ring->desc_head = NULL;
  447. }
  448. }
  449. }
  450. /* Set MAC address of a NIC partition */
  451. int qlcnic_set_mac_address(struct qlcnic_adapter *adapter, u8* mac)
  452. {
  453. int err = 0;
  454. u32 arg1, arg2, arg3;
  455. arg1 = adapter->ahw.pci_func | BIT_9;
  456. arg2 = mac[0] | (mac[1] << 8) | (mac[2] << 16) | (mac[3] << 24);
  457. arg3 = mac[4] | (mac[5] << 16);
  458. err = qlcnic_issue_cmd(adapter,
  459. adapter->ahw.pci_func,
  460. adapter->fw_hal_version,
  461. arg1,
  462. arg2,
  463. arg3,
  464. QLCNIC_CDRP_CMD_MAC_ADDRESS);
  465. if (err != QLCNIC_RCODE_SUCCESS) {
  466. dev_err(&adapter->pdev->dev,
  467. "Failed to set mac address%d\n", err);
  468. err = -EIO;
  469. }
  470. return err;
  471. }
  472. /* Get MAC address of a NIC partition */
  473. int qlcnic_get_mac_address(struct qlcnic_adapter *adapter, u8 *mac)
  474. {
  475. int err;
  476. u32 arg1;
  477. arg1 = adapter->ahw.pci_func | BIT_8;
  478. err = qlcnic_issue_cmd(adapter,
  479. adapter->ahw.pci_func,
  480. adapter->fw_hal_version,
  481. arg1,
  482. 0,
  483. 0,
  484. QLCNIC_CDRP_CMD_MAC_ADDRESS);
  485. if (err == QLCNIC_RCODE_SUCCESS)
  486. qlcnic_fetch_mac(adapter, QLCNIC_ARG1_CRB_OFFSET,
  487. QLCNIC_ARG2_CRB_OFFSET, 0, mac);
  488. else {
  489. dev_err(&adapter->pdev->dev,
  490. "Failed to get mac address%d\n", err);
  491. err = -EIO;
  492. }
  493. return err;
  494. }
  495. /* Get info of a NIC partition */
  496. int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
  497. struct qlcnic_info *npar_info, u8 func_id)
  498. {
  499. int err;
  500. dma_addr_t nic_dma_t;
  501. struct qlcnic_info *nic_info;
  502. void *nic_info_addr;
  503. size_t nic_size = sizeof(struct qlcnic_info);
  504. nic_info_addr = pci_alloc_consistent(adapter->pdev,
  505. nic_size, &nic_dma_t);
  506. if (!nic_info_addr)
  507. return -ENOMEM;
  508. memset(nic_info_addr, 0, nic_size);
  509. nic_info = (struct qlcnic_info *) nic_info_addr;
  510. err = qlcnic_issue_cmd(adapter,
  511. adapter->ahw.pci_func,
  512. adapter->fw_hal_version,
  513. MSD(nic_dma_t),
  514. LSD(nic_dma_t),
  515. (func_id << 16 | nic_size),
  516. QLCNIC_CDRP_CMD_GET_NIC_INFO);
  517. if (err == QLCNIC_RCODE_SUCCESS) {
  518. npar_info->pci_func = le16_to_cpu(nic_info->pci_func);
  519. npar_info->op_mode = le16_to_cpu(nic_info->op_mode);
  520. npar_info->phys_port = le16_to_cpu(nic_info->phys_port);
  521. npar_info->switch_mode = le16_to_cpu(nic_info->switch_mode);
  522. npar_info->max_tx_ques = le16_to_cpu(nic_info->max_tx_ques);
  523. npar_info->max_rx_ques = le16_to_cpu(nic_info->max_rx_ques);
  524. npar_info->min_tx_bw = le16_to_cpu(nic_info->min_tx_bw);
  525. npar_info->max_tx_bw = le16_to_cpu(nic_info->max_tx_bw);
  526. npar_info->capabilities = le32_to_cpu(nic_info->capabilities);
  527. npar_info->max_mtu = le16_to_cpu(nic_info->max_mtu);
  528. dev_info(&adapter->pdev->dev,
  529. "phy port: %d switch_mode: %d,\n"
  530. "\tmax_tx_q: %d max_rx_q: %d min_tx_bw: 0x%x,\n"
  531. "\tmax_tx_bw: 0x%x max_mtu:0x%x, capabilities: 0x%x\n",
  532. npar_info->phys_port, npar_info->switch_mode,
  533. npar_info->max_tx_ques, npar_info->max_rx_ques,
  534. npar_info->min_tx_bw, npar_info->max_tx_bw,
  535. npar_info->max_mtu, npar_info->capabilities);
  536. } else {
  537. dev_err(&adapter->pdev->dev,
  538. "Failed to get nic info%d\n", err);
  539. err = -EIO;
  540. }
  541. pci_free_consistent(adapter->pdev, nic_size, nic_info_addr, nic_dma_t);
  542. return err;
  543. }
  544. /* Configure a NIC partition */
  545. int qlcnic_set_nic_info(struct qlcnic_adapter *adapter, struct qlcnic_info *nic)
  546. {
  547. int err = -EIO;
  548. dma_addr_t nic_dma_t;
  549. void *nic_info_addr;
  550. struct qlcnic_info *nic_info;
  551. size_t nic_size = sizeof(struct qlcnic_info);
  552. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  553. return err;
  554. nic_info_addr = pci_alloc_consistent(adapter->pdev, nic_size,
  555. &nic_dma_t);
  556. if (!nic_info_addr)
  557. return -ENOMEM;
  558. memset(nic_info_addr, 0, nic_size);
  559. nic_info = (struct qlcnic_info *)nic_info_addr;
  560. nic_info->pci_func = cpu_to_le16(nic->pci_func);
  561. nic_info->op_mode = cpu_to_le16(nic->op_mode);
  562. nic_info->phys_port = cpu_to_le16(nic->phys_port);
  563. nic_info->switch_mode = cpu_to_le16(nic->switch_mode);
  564. nic_info->capabilities = cpu_to_le32(nic->capabilities);
  565. nic_info->max_mac_filters = nic->max_mac_filters;
  566. nic_info->max_tx_ques = cpu_to_le16(nic->max_tx_ques);
  567. nic_info->max_rx_ques = cpu_to_le16(nic->max_rx_ques);
  568. nic_info->min_tx_bw = cpu_to_le16(nic->min_tx_bw);
  569. nic_info->max_tx_bw = cpu_to_le16(nic->max_tx_bw);
  570. err = qlcnic_issue_cmd(adapter,
  571. adapter->ahw.pci_func,
  572. adapter->fw_hal_version,
  573. MSD(nic_dma_t),
  574. LSD(nic_dma_t),
  575. ((nic->pci_func << 16) | nic_size),
  576. QLCNIC_CDRP_CMD_SET_NIC_INFO);
  577. if (err != QLCNIC_RCODE_SUCCESS) {
  578. dev_err(&adapter->pdev->dev,
  579. "Failed to set nic info%d\n", err);
  580. err = -EIO;
  581. }
  582. pci_free_consistent(adapter->pdev, nic_size, nic_info_addr, nic_dma_t);
  583. return err;
  584. }
  585. /* Get PCI Info of a partition */
  586. int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
  587. struct qlcnic_pci_info *pci_info)
  588. {
  589. int err = 0, i;
  590. dma_addr_t pci_info_dma_t;
  591. struct qlcnic_pci_info *npar;
  592. void *pci_info_addr;
  593. size_t npar_size = sizeof(struct qlcnic_pci_info);
  594. size_t pci_size = npar_size * QLCNIC_MAX_PCI_FUNC;
  595. pci_info_addr = pci_alloc_consistent(adapter->pdev, pci_size,
  596. &pci_info_dma_t);
  597. if (!pci_info_addr)
  598. return -ENOMEM;
  599. memset(pci_info_addr, 0, pci_size);
  600. npar = (struct qlcnic_pci_info *) pci_info_addr;
  601. err = qlcnic_issue_cmd(adapter,
  602. adapter->ahw.pci_func,
  603. adapter->fw_hal_version,
  604. MSD(pci_info_dma_t),
  605. LSD(pci_info_dma_t),
  606. pci_size,
  607. QLCNIC_CDRP_CMD_GET_PCI_INFO);
  608. if (err == QLCNIC_RCODE_SUCCESS) {
  609. for (i = 0; i < QLCNIC_MAX_PCI_FUNC; i++, npar++, pci_info++) {
  610. pci_info->id = le32_to_cpu(npar->id);
  611. pci_info->active = le32_to_cpu(npar->active);
  612. pci_info->type = le32_to_cpu(npar->type);
  613. pci_info->default_port =
  614. le32_to_cpu(npar->default_port);
  615. pci_info->tx_min_bw =
  616. le32_to_cpu(npar->tx_min_bw);
  617. pci_info->tx_max_bw =
  618. le32_to_cpu(npar->tx_max_bw);
  619. memcpy(pci_info->mac, npar->mac, ETH_ALEN);
  620. }
  621. } else {
  622. dev_err(&adapter->pdev->dev,
  623. "Failed to get PCI Info%d\n", err);
  624. err = -EIO;
  625. }
  626. pci_free_consistent(adapter->pdev, pci_size, pci_info_addr,
  627. pci_info_dma_t);
  628. return err;
  629. }
  630. /* Reset a NIC partition */
  631. int qlcnic_reset_partition(struct qlcnic_adapter *adapter, u8 func_no)
  632. {
  633. int err = -EIO;
  634. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  635. return err;
  636. err = qlcnic_issue_cmd(adapter,
  637. adapter->ahw.pci_func,
  638. adapter->fw_hal_version,
  639. func_no,
  640. 0,
  641. 0,
  642. QLCNIC_CDRP_CMD_RESET_NPAR);
  643. if (err != QLCNIC_RCODE_SUCCESS) {
  644. dev_err(&adapter->pdev->dev,
  645. "Failed to issue reset partition%d\n", err);
  646. err = -EIO;
  647. }
  648. return err;
  649. }
  650. /* Get eSwitch Capabilities */
  651. int qlcnic_get_eswitch_capabilities(struct qlcnic_adapter *adapter, u8 port,
  652. struct qlcnic_eswitch *eswitch)
  653. {
  654. int err = -EIO;
  655. u32 arg1, arg2;
  656. if (adapter->op_mode == QLCNIC_NON_PRIV_FUNC)
  657. return err;
  658. err = qlcnic_issue_cmd(adapter,
  659. adapter->ahw.pci_func,
  660. adapter->fw_hal_version,
  661. port,
  662. 0,
  663. 0,
  664. QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY);
  665. if (err == QLCNIC_RCODE_SUCCESS) {
  666. arg1 = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  667. arg2 = QLCRD32(adapter, QLCNIC_ARG2_CRB_OFFSET);
  668. eswitch->port = arg1 & 0xf;
  669. eswitch->active_vports = LSB(arg2);
  670. eswitch->max_ucast_filters = MSB(arg2);
  671. eswitch->max_active_vlans = LSB(MSW(arg2));
  672. if (arg1 & BIT_6)
  673. eswitch->flags |= QLCNIC_SWITCH_VLAN_FILTERING;
  674. if (arg1 & BIT_7)
  675. eswitch->flags |= QLCNIC_SWITCH_PROMISC_MODE;
  676. if (arg1 & BIT_8)
  677. eswitch->flags |= QLCNIC_SWITCH_PORT_MIRRORING;
  678. } else {
  679. dev_err(&adapter->pdev->dev,
  680. "Failed to get eswitch capabilities%d\n", err);
  681. }
  682. return err;
  683. }
  684. /* Get current status of eswitch */
  685. int qlcnic_get_eswitch_status(struct qlcnic_adapter *adapter, u8 port,
  686. struct qlcnic_eswitch *eswitch)
  687. {
  688. int err = -EIO;
  689. u32 arg1, arg2;
  690. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  691. return err;
  692. err = qlcnic_issue_cmd(adapter,
  693. adapter->ahw.pci_func,
  694. adapter->fw_hal_version,
  695. port,
  696. 0,
  697. 0,
  698. QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS);
  699. if (err == QLCNIC_RCODE_SUCCESS) {
  700. arg1 = QLCRD32(adapter, QLCNIC_ARG1_CRB_OFFSET);
  701. arg2 = QLCRD32(adapter, QLCNIC_ARG2_CRB_OFFSET);
  702. eswitch->port = arg1 & 0xf;
  703. eswitch->active_vports = LSB(arg2);
  704. eswitch->active_ucast_filters = MSB(arg2);
  705. eswitch->active_vlans = LSB(MSW(arg2));
  706. if (arg1 & BIT_6)
  707. eswitch->flags |= QLCNIC_SWITCH_VLAN_FILTERING;
  708. if (arg1 & BIT_8)
  709. eswitch->flags |= QLCNIC_SWITCH_PORT_MIRRORING;
  710. } else {
  711. dev_err(&adapter->pdev->dev,
  712. "Failed to get eswitch status%d\n", err);
  713. }
  714. return err;
  715. }
  716. /* Enable/Disable eSwitch */
  717. int qlcnic_toggle_eswitch(struct qlcnic_adapter *adapter, u8 id, u8 enable)
  718. {
  719. int err = -EIO;
  720. u32 arg1, arg2;
  721. struct qlcnic_eswitch *eswitch;
  722. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  723. return err;
  724. eswitch = &adapter->eswitch[id];
  725. if (!eswitch)
  726. return err;
  727. arg1 = eswitch->port | (enable ? BIT_4 : 0);
  728. arg2 = eswitch->active_vports | (eswitch->max_ucast_filters << 8) |
  729. (eswitch->max_active_vlans << 16);
  730. err = qlcnic_issue_cmd(adapter,
  731. adapter->ahw.pci_func,
  732. adapter->fw_hal_version,
  733. arg1,
  734. arg2,
  735. 0,
  736. QLCNIC_CDRP_CMD_TOGGLE_ESWITCH);
  737. if (err != QLCNIC_RCODE_SUCCESS) {
  738. dev_err(&adapter->pdev->dev,
  739. "Failed to enable eswitch%d\n", eswitch->port);
  740. eswitch->flags &= ~QLCNIC_SWITCH_ENABLE;
  741. err = -EIO;
  742. } else {
  743. eswitch->flags |= QLCNIC_SWITCH_ENABLE;
  744. dev_info(&adapter->pdev->dev,
  745. "Enabled eSwitch for port %d\n", eswitch->port);
  746. }
  747. return err;
  748. }
  749. /* Configure eSwitch for port mirroring */
  750. int qlcnic_config_port_mirroring(struct qlcnic_adapter *adapter, u8 id,
  751. u8 enable_mirroring, u8 pci_func)
  752. {
  753. int err = -EIO;
  754. u32 arg1;
  755. if (adapter->op_mode != QLCNIC_MGMT_FUNC ||
  756. !(adapter->eswitch[id].flags & QLCNIC_SWITCH_ENABLE))
  757. return err;
  758. arg1 = id | (enable_mirroring ? BIT_4 : 0);
  759. arg1 |= pci_func << 8;
  760. err = qlcnic_issue_cmd(adapter,
  761. adapter->ahw.pci_func,
  762. adapter->fw_hal_version,
  763. arg1,
  764. 0,
  765. 0,
  766. QLCNIC_CDRP_CMD_SET_PORTMIRRORING);
  767. if (err != QLCNIC_RCODE_SUCCESS) {
  768. dev_err(&adapter->pdev->dev,
  769. "Failed to configure port mirroring%d on eswitch:%d\n",
  770. pci_func, id);
  771. } else {
  772. dev_info(&adapter->pdev->dev,
  773. "Configured eSwitch %d for port mirroring:%d\n",
  774. id, pci_func);
  775. }
  776. return err;
  777. }
  778. /* Configure eSwitch port */
  779. int qlcnic_config_switch_port(struct qlcnic_adapter *adapter, u8 id,
  780. int vlan_tagging, u8 discard_tagged, u8 promsc_mode,
  781. u8 mac_learn, u8 pci_func, u16 vlan_id)
  782. {
  783. int err = -EIO;
  784. u32 arg1;
  785. struct qlcnic_eswitch *eswitch;
  786. if (adapter->op_mode != QLCNIC_MGMT_FUNC)
  787. return err;
  788. eswitch = &adapter->eswitch[id];
  789. if (!(eswitch->flags & QLCNIC_SWITCH_ENABLE))
  790. return err;
  791. arg1 = eswitch->port | (discard_tagged ? BIT_4 : 0);
  792. arg1 |= (promsc_mode ? BIT_6 : 0) | (mac_learn ? BIT_7 : 0);
  793. arg1 |= pci_func << 8;
  794. if (vlan_tagging)
  795. arg1 |= BIT_5 | (vlan_id << 16);
  796. err = qlcnic_issue_cmd(adapter,
  797. adapter->ahw.pci_func,
  798. adapter->fw_hal_version,
  799. arg1,
  800. 0,
  801. 0,
  802. QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH);
  803. if (err != QLCNIC_RCODE_SUCCESS) {
  804. dev_err(&adapter->pdev->dev,
  805. "Failed to configure eswitch port%d\n", eswitch->port);
  806. } else {
  807. dev_info(&adapter->pdev->dev,
  808. "Configured eSwitch for port %d\n", eswitch->port);
  809. }
  810. return err;
  811. }