qlcnic.h 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314
  1. /*
  2. * Copyright (C) 2009 - QLogic Corporation.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called "COPYING".
  22. *
  23. */
  24. #ifndef _QLCNIC_H_
  25. #define _QLCNIC_H_
  26. #include <linux/module.h>
  27. #include <linux/kernel.h>
  28. #include <linux/types.h>
  29. #include <linux/ioport.h>
  30. #include <linux/pci.h>
  31. #include <linux/netdevice.h>
  32. #include <linux/etherdevice.h>
  33. #include <linux/ip.h>
  34. #include <linux/in.h>
  35. #include <linux/tcp.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/firmware.h>
  38. #include <linux/ethtool.h>
  39. #include <linux/mii.h>
  40. #include <linux/timer.h>
  41. #include <linux/vmalloc.h>
  42. #include <linux/io.h>
  43. #include <asm/byteorder.h>
  44. #include "qlcnic_hdr.h"
  45. #define _QLCNIC_LINUX_MAJOR 5
  46. #define _QLCNIC_LINUX_MINOR 0
  47. #define _QLCNIC_LINUX_SUBVERSION 7
  48. #define QLCNIC_LINUX_VERSIONID "5.0.7"
  49. #define QLCNIC_DRV_IDC_VER 0x01
  50. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  51. #define _major(v) (((v) >> 24) & 0xff)
  52. #define _minor(v) (((v) >> 16) & 0xff)
  53. #define _build(v) ((v) & 0xffff)
  54. /* version in image has weird encoding:
  55. * 7:0 - major
  56. * 15:8 - minor
  57. * 31:16 - build (little endian)
  58. */
  59. #define QLCNIC_DECODE_VERSION(v) \
  60. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  61. #define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
  62. #define QLCNIC_NUM_FLASH_SECTORS (64)
  63. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  64. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  65. * QLCNIC_FLASH_SECTOR_SIZE)
  66. #define RCV_DESC_RINGSIZE(rds_ring) \
  67. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  68. #define RCV_BUFF_RINGSIZE(rds_ring) \
  69. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  70. #define STATUS_DESC_RINGSIZE(sds_ring) \
  71. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  72. #define TX_BUFF_RINGSIZE(tx_ring) \
  73. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  74. #define TX_DESC_RINGSIZE(tx_ring) \
  75. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  76. #define QLCNIC_P3P_A0 0x50
  77. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  78. #define FIRST_PAGE_GROUP_START 0
  79. #define FIRST_PAGE_GROUP_END 0x100000
  80. #define P3_MAX_MTU (9600)
  81. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  82. #define QLCNIC_P3_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  83. #define QLCNIC_P3_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3_MAX_MTU)
  84. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  85. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  86. /* Opcodes to be used with the commands */
  87. #define TX_ETHER_PKT 0x01
  88. #define TX_TCP_PKT 0x02
  89. #define TX_UDP_PKT 0x03
  90. #define TX_IP_PKT 0x04
  91. #define TX_TCP_LSO 0x05
  92. #define TX_TCP_LSO6 0x06
  93. #define TX_IPSEC 0x07
  94. #define TX_IPSEC_CMD 0x0a
  95. #define TX_TCPV6_PKT 0x0b
  96. #define TX_UDPV6_PKT 0x0c
  97. /* Tx defines */
  98. #define MAX_TSO_HEADER_DESC 2
  99. #define MGMT_CMD_DESC_RESV 4
  100. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
  101. + MGMT_CMD_DESC_RESV)
  102. #define QLCNIC_MAX_TX_TIMEOUTS 2
  103. /*
  104. * Following are the states of the Phantom. Phantom will set them and
  105. * Host will read to check if the fields are correct.
  106. */
  107. #define PHAN_INITIALIZE_FAILED 0xffff
  108. #define PHAN_INITIALIZE_COMPLETE 0xff01
  109. /* Host writes the following to notify that it has done the init-handshake */
  110. #define PHAN_INITIALIZE_ACK 0xf00f
  111. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  112. #define NUM_RCV_DESC_RINGS 3
  113. #define NUM_STS_DESC_RINGS 4
  114. #define RCV_RING_NORMAL 0
  115. #define RCV_RING_JUMBO 1
  116. #define MIN_CMD_DESCRIPTORS 64
  117. #define MIN_RCV_DESCRIPTORS 64
  118. #define MIN_JUMBO_DESCRIPTORS 32
  119. #define MAX_CMD_DESCRIPTORS 1024
  120. #define MAX_RCV_DESCRIPTORS_1G 4096
  121. #define MAX_RCV_DESCRIPTORS_10G 8192
  122. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  123. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  124. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  125. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  126. #define get_next_index(index, length) \
  127. (((index) + 1) & ((length) - 1))
  128. /*
  129. * Following data structures describe the descriptors that will be used.
  130. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  131. * we are doing LSO (above the 1500 size packet) only.
  132. */
  133. #define FLAGS_VLAN_TAGGED 0x10
  134. #define FLAGS_VLAN_OOB 0x40
  135. #define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
  136. (cmd_desc)->vlan_TCI = cpu_to_le16(v);
  137. #define qlcnic_set_cmd_desc_port(cmd_desc, var) \
  138. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  139. #define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
  140. ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
  141. #define qlcnic_set_tx_port(_desc, _port) \
  142. ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
  143. #define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
  144. ((_desc)->flags_opcode = \
  145. cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
  146. #define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
  147. ((_desc)->nfrags__length = \
  148. cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
  149. struct cmd_desc_type0 {
  150. u8 tcp_hdr_offset; /* For LSO only */
  151. u8 ip_hdr_offset; /* For LSO only */
  152. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  153. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  154. __le64 addr_buffer2;
  155. __le16 reference_handle;
  156. __le16 mss;
  157. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  158. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  159. __le16 conn_id; /* IPSec offoad only */
  160. __le64 addr_buffer3;
  161. __le64 addr_buffer1;
  162. __le16 buffer_length[4];
  163. __le64 addr_buffer4;
  164. u8 eth_addr[ETH_ALEN];
  165. __le16 vlan_TCI;
  166. } __attribute__ ((aligned(64)));
  167. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  168. struct rcv_desc {
  169. __le16 reference_handle;
  170. __le16 reserved;
  171. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  172. __le64 addr_buffer;
  173. };
  174. /* opcode field in status_desc */
  175. #define QLCNIC_SYN_OFFLOAD 0x03
  176. #define QLCNIC_RXPKT_DESC 0x04
  177. #define QLCNIC_OLD_RXPKT_DESC 0x3f
  178. #define QLCNIC_RESPONSE_DESC 0x05
  179. #define QLCNIC_LRO_DESC 0x12
  180. /* for status field in status_desc */
  181. #define STATUS_CKSUM_OK (2)
  182. /* owner bits of status_desc */
  183. #define STATUS_OWNER_HOST (0x1ULL << 56)
  184. #define STATUS_OWNER_PHANTOM (0x2ULL << 56)
  185. /* Status descriptor:
  186. 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  187. 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
  188. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  189. */
  190. #define qlcnic_get_sts_port(sts_data) \
  191. ((sts_data) & 0x0F)
  192. #define qlcnic_get_sts_status(sts_data) \
  193. (((sts_data) >> 4) & 0x0F)
  194. #define qlcnic_get_sts_type(sts_data) \
  195. (((sts_data) >> 8) & 0x0F)
  196. #define qlcnic_get_sts_totallength(sts_data) \
  197. (((sts_data) >> 12) & 0xFFFF)
  198. #define qlcnic_get_sts_refhandle(sts_data) \
  199. (((sts_data) >> 28) & 0xFFFF)
  200. #define qlcnic_get_sts_prot(sts_data) \
  201. (((sts_data) >> 44) & 0x0F)
  202. #define qlcnic_get_sts_pkt_offset(sts_data) \
  203. (((sts_data) >> 48) & 0x1F)
  204. #define qlcnic_get_sts_desc_cnt(sts_data) \
  205. (((sts_data) >> 53) & 0x7)
  206. #define qlcnic_get_sts_opcode(sts_data) \
  207. (((sts_data) >> 58) & 0x03F)
  208. #define qlcnic_get_lro_sts_refhandle(sts_data) \
  209. ((sts_data) & 0x0FFFF)
  210. #define qlcnic_get_lro_sts_length(sts_data) \
  211. (((sts_data) >> 16) & 0x0FFFF)
  212. #define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
  213. (((sts_data) >> 32) & 0x0FF)
  214. #define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
  215. (((sts_data) >> 40) & 0x0FF)
  216. #define qlcnic_get_lro_sts_timestamp(sts_data) \
  217. (((sts_data) >> 48) & 0x1)
  218. #define qlcnic_get_lro_sts_type(sts_data) \
  219. (((sts_data) >> 49) & 0x7)
  220. #define qlcnic_get_lro_sts_push_flag(sts_data) \
  221. (((sts_data) >> 52) & 0x1)
  222. #define qlcnic_get_lro_sts_seq_number(sts_data) \
  223. ((sts_data) & 0x0FFFFFFFF)
  224. struct status_desc {
  225. __le64 status_desc_data[2];
  226. } __attribute__ ((aligned(16)));
  227. /* UNIFIED ROMIMAGE */
  228. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  229. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  230. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  231. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  232. /*Offsets */
  233. #define QLCNIC_UNI_CHIP_REV_OFF 10
  234. #define QLCNIC_UNI_FLAGS_OFF 11
  235. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  236. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  237. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  238. struct uni_table_desc{
  239. u32 findex;
  240. u32 num_entries;
  241. u32 entry_size;
  242. u32 reserved[5];
  243. };
  244. struct uni_data_desc{
  245. u32 findex;
  246. u32 size;
  247. u32 reserved[5];
  248. };
  249. /* Magic number to let user know flash is programmed */
  250. #define QLCNIC_BDINFO_MAGIC 0x12345678
  251. #define QLCNIC_BRDTYPE_P3_REF_QG 0x0021
  252. #define QLCNIC_BRDTYPE_P3_HMEZ 0x0022
  253. #define QLCNIC_BRDTYPE_P3_10G_CX4_LP 0x0023
  254. #define QLCNIC_BRDTYPE_P3_4_GB 0x0024
  255. #define QLCNIC_BRDTYPE_P3_IMEZ 0x0025
  256. #define QLCNIC_BRDTYPE_P3_10G_SFP_PLUS 0x0026
  257. #define QLCNIC_BRDTYPE_P3_10000_BASE_T 0x0027
  258. #define QLCNIC_BRDTYPE_P3_XG_LOM 0x0028
  259. #define QLCNIC_BRDTYPE_P3_4_GB_MM 0x0029
  260. #define QLCNIC_BRDTYPE_P3_10G_SFP_CT 0x002a
  261. #define QLCNIC_BRDTYPE_P3_10G_SFP_QT 0x002b
  262. #define QLCNIC_BRDTYPE_P3_10G_CX4 0x0031
  263. #define QLCNIC_BRDTYPE_P3_10G_XFP 0x0032
  264. #define QLCNIC_BRDTYPE_P3_10G_TP 0x0080
  265. #define QLCNIC_MSIX_TABLE_OFFSET 0x44
  266. /* Flash memory map */
  267. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  268. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  269. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  270. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  271. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  272. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  273. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  274. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  275. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  276. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  277. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  278. #define QLCNIC_UNIFIED_ROMIMAGE 0
  279. #define QLCNIC_FLASH_ROMIMAGE 1
  280. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  281. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  282. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  283. extern char qlcnic_driver_name[];
  284. /* Number of status descriptors to handle per interrupt */
  285. #define MAX_STATUS_HANDLE (64)
  286. /*
  287. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  288. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  289. */
  290. struct qlcnic_skb_frag {
  291. u64 dma;
  292. u64 length;
  293. };
  294. struct qlcnic_recv_crb {
  295. u32 crb_rcv_producer[NUM_RCV_DESC_RINGS];
  296. u32 crb_sts_consumer[NUM_STS_DESC_RINGS];
  297. u32 sw_int_mask[NUM_STS_DESC_RINGS];
  298. };
  299. /* Following defines are for the state of the buffers */
  300. #define QLCNIC_BUFFER_FREE 0
  301. #define QLCNIC_BUFFER_BUSY 1
  302. /*
  303. * There will be one qlcnic_buffer per skb packet. These will be
  304. * used to save the dma info for pci_unmap_page()
  305. */
  306. struct qlcnic_cmd_buffer {
  307. struct sk_buff *skb;
  308. struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
  309. u32 frag_count;
  310. };
  311. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  312. struct qlcnic_rx_buffer {
  313. struct list_head list;
  314. struct sk_buff *skb;
  315. u64 dma;
  316. u16 ref_handle;
  317. };
  318. /* Board types */
  319. #define QLCNIC_GBE 0x01
  320. #define QLCNIC_XGBE 0x02
  321. /*
  322. * One hardware_context{} per adapter
  323. * contains interrupt info as well shared hardware info.
  324. */
  325. struct qlcnic_hardware_context {
  326. void __iomem *pci_base0;
  327. void __iomem *ocm_win_crb;
  328. unsigned long pci_len0;
  329. rwlock_t crb_lock;
  330. struct mutex mem_lock;
  331. u8 revision_id;
  332. u8 pci_func;
  333. u8 linkup;
  334. u16 port_type;
  335. u16 board_type;
  336. };
  337. struct qlcnic_adapter_stats {
  338. u64 xmitcalled;
  339. u64 xmitfinished;
  340. u64 rxdropped;
  341. u64 txdropped;
  342. u64 csummed;
  343. u64 rx_pkts;
  344. u64 lro_pkts;
  345. u64 rxbytes;
  346. u64 txbytes;
  347. u64 lrobytes;
  348. u64 lso_frames;
  349. u64 xmit_on;
  350. u64 xmit_off;
  351. u64 skb_alloc_failure;
  352. u64 null_rxbuf;
  353. u64 rx_dma_map_error;
  354. u64 tx_dma_map_error;
  355. };
  356. /*
  357. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  358. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  359. */
  360. struct qlcnic_host_rds_ring {
  361. u32 producer;
  362. u32 num_desc;
  363. u32 dma_size;
  364. u32 skb_size;
  365. u32 flags;
  366. void __iomem *crb_rcv_producer;
  367. struct rcv_desc *desc_head;
  368. struct qlcnic_rx_buffer *rx_buf_arr;
  369. struct list_head free_list;
  370. spinlock_t lock;
  371. dma_addr_t phys_addr;
  372. };
  373. struct qlcnic_host_sds_ring {
  374. u32 consumer;
  375. u32 num_desc;
  376. void __iomem *crb_sts_consumer;
  377. void __iomem *crb_intr_mask;
  378. struct status_desc *desc_head;
  379. struct qlcnic_adapter *adapter;
  380. struct napi_struct napi;
  381. struct list_head free_list[NUM_RCV_DESC_RINGS];
  382. int irq;
  383. dma_addr_t phys_addr;
  384. char name[IFNAMSIZ+4];
  385. };
  386. struct qlcnic_host_tx_ring {
  387. u32 producer;
  388. __le32 *hw_consumer;
  389. u32 sw_consumer;
  390. void __iomem *crb_cmd_producer;
  391. u32 num_desc;
  392. struct netdev_queue *txq;
  393. struct qlcnic_cmd_buffer *cmd_buf_arr;
  394. struct cmd_desc_type0 *desc_head;
  395. dma_addr_t phys_addr;
  396. dma_addr_t hw_cons_phys_addr;
  397. };
  398. /*
  399. * Receive context. There is one such structure per instance of the
  400. * receive processing. Any state information that is relevant to
  401. * the receive, and is must be in this structure. The global data may be
  402. * present elsewhere.
  403. */
  404. struct qlcnic_recv_context {
  405. u32 state;
  406. u16 context_id;
  407. u16 virt_port;
  408. struct qlcnic_host_rds_ring *rds_rings;
  409. struct qlcnic_host_sds_ring *sds_rings;
  410. };
  411. /* HW context creation */
  412. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  413. #define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
  414. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  415. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  416. /*
  417. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  418. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  419. */
  420. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  421. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  422. #define QLCNIC_CDRP_RSP_OK 0x00000001
  423. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  424. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  425. /*
  426. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  427. * the crb QLCNIC_CDRP_CRB_OFFSET.
  428. */
  429. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  430. #define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
  431. #define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  432. #define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  433. #define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  434. #define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  435. #define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  436. #define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  437. #define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
  438. #define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  439. #define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
  440. #define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  441. #define QLCNIC_CDRP_CMD_SETUP_STATISTICS 0x0000000e
  442. #define QLCNIC_CDRP_CMD_GET_STATISTICS 0x0000000f
  443. #define QLCNIC_CDRP_CMD_DELETE_STATISTICS 0x00000010
  444. #define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
  445. #define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
  446. #define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
  447. #define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
  448. #define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
  449. #define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
  450. #define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
  451. #define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
  452. #define QLCNIC_CDRP_CMD_CONFIGURE_TOE 0x0000001a
  453. #define QLCNIC_CDRP_CMD_FUNC_ATTRIB 0x0000001b
  454. #define QLCNIC_CDRP_CMD_READ_PEXQ_PARAMETERS 0x0000001c
  455. #define QLCNIC_CDRP_CMD_GET_LIC_CAPABILITIES 0x0000001d
  456. #define QLCNIC_CDRP_CMD_READ_MAX_LRO_PER_BOARD 0x0000001e
  457. #define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
  458. #define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
  459. #define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
  460. #define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
  461. #define QLCNIC_CDRP_CMD_RESET_NPAR 0x00000023
  462. #define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
  463. #define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
  464. #define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
  465. #define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
  466. #define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
  467. #define QLCNIC_RCODE_SUCCESS 0
  468. #define QLCNIC_RCODE_TIMEOUT 17
  469. #define QLCNIC_DESTROY_CTX_RESET 0
  470. /*
  471. * Capabilities Announced
  472. */
  473. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  474. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  475. #define QLCNIC_CAP0_LSO (1 << 6)
  476. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  477. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  478. #define QLCNIC_CAP0_VALIDOFF (1 << 11)
  479. /*
  480. * Context state
  481. */
  482. #define QLCNIC_HOST_CTX_STATE_FREED 0
  483. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  484. /*
  485. * Rx context
  486. */
  487. struct qlcnic_hostrq_sds_ring {
  488. __le64 host_phys_addr; /* Ring base addr */
  489. __le32 ring_size; /* Ring entries */
  490. __le16 msi_index;
  491. __le16 rsvd; /* Padding */
  492. };
  493. struct qlcnic_hostrq_rds_ring {
  494. __le64 host_phys_addr; /* Ring base addr */
  495. __le64 buff_size; /* Packet buffer size */
  496. __le32 ring_size; /* Ring entries */
  497. __le32 ring_kind; /* Class of ring */
  498. };
  499. struct qlcnic_hostrq_rx_ctx {
  500. __le64 host_rsp_dma_addr; /* Response dma'd here */
  501. __le32 capabilities[4]; /* Flag bit vector */
  502. __le32 host_int_crb_mode; /* Interrupt crb usage */
  503. __le32 host_rds_crb_mode; /* RDS crb usage */
  504. /* These ring offsets are relative to data[0] below */
  505. __le32 rds_ring_offset; /* Offset to RDS config */
  506. __le32 sds_ring_offset; /* Offset to SDS config */
  507. __le16 num_rds_rings; /* Count of RDS rings */
  508. __le16 num_sds_rings; /* Count of SDS rings */
  509. __le16 valid_field_offset;
  510. u8 txrx_sds_binding;
  511. u8 msix_handler;
  512. u8 reserved[128]; /* reserve space for future expansion*/
  513. /* MUST BE 64-bit aligned.
  514. The following is packed:
  515. - N hostrq_rds_rings
  516. - N hostrq_sds_rings */
  517. char data[0];
  518. };
  519. struct qlcnic_cardrsp_rds_ring{
  520. __le32 host_producer_crb; /* Crb to use */
  521. __le32 rsvd1; /* Padding */
  522. };
  523. struct qlcnic_cardrsp_sds_ring {
  524. __le32 host_consumer_crb; /* Crb to use */
  525. __le32 interrupt_crb; /* Crb to use */
  526. };
  527. struct qlcnic_cardrsp_rx_ctx {
  528. /* These ring offsets are relative to data[0] below */
  529. __le32 rds_ring_offset; /* Offset to RDS config */
  530. __le32 sds_ring_offset; /* Offset to SDS config */
  531. __le32 host_ctx_state; /* Starting State */
  532. __le32 num_fn_per_port; /* How many PCI fn share the port */
  533. __le16 num_rds_rings; /* Count of RDS rings */
  534. __le16 num_sds_rings; /* Count of SDS rings */
  535. __le16 context_id; /* Handle for context */
  536. u8 phys_port; /* Physical id of port */
  537. u8 virt_port; /* Virtual/Logical id of port */
  538. u8 reserved[128]; /* save space for future expansion */
  539. /* MUST BE 64-bit aligned.
  540. The following is packed:
  541. - N cardrsp_rds_rings
  542. - N cardrs_sds_rings */
  543. char data[0];
  544. };
  545. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  546. (sizeof(HOSTRQ_RX) + \
  547. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  548. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  549. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  550. (sizeof(CARDRSP_RX) + \
  551. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  552. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  553. /*
  554. * Tx context
  555. */
  556. struct qlcnic_hostrq_cds_ring {
  557. __le64 host_phys_addr; /* Ring base addr */
  558. __le32 ring_size; /* Ring entries */
  559. __le32 rsvd; /* Padding */
  560. };
  561. struct qlcnic_hostrq_tx_ctx {
  562. __le64 host_rsp_dma_addr; /* Response dma'd here */
  563. __le64 cmd_cons_dma_addr; /* */
  564. __le64 dummy_dma_addr; /* */
  565. __le32 capabilities[4]; /* Flag bit vector */
  566. __le32 host_int_crb_mode; /* Interrupt crb usage */
  567. __le32 rsvd1; /* Padding */
  568. __le16 rsvd2; /* Padding */
  569. __le16 interrupt_ctl;
  570. __le16 msi_index;
  571. __le16 rsvd3; /* Padding */
  572. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  573. u8 reserved[128]; /* future expansion */
  574. };
  575. struct qlcnic_cardrsp_cds_ring {
  576. __le32 host_producer_crb; /* Crb to use */
  577. __le32 interrupt_crb; /* Crb to use */
  578. };
  579. struct qlcnic_cardrsp_tx_ctx {
  580. __le32 host_ctx_state; /* Starting state */
  581. __le16 context_id; /* Handle for context */
  582. u8 phys_port; /* Physical id of port */
  583. u8 virt_port; /* Virtual/Logical id of port */
  584. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  585. u8 reserved[128]; /* future expansion */
  586. };
  587. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  588. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  589. /* CRB */
  590. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  591. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  592. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  593. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  594. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  595. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  596. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  597. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  598. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  599. /* MAC */
  600. #define MC_COUNT_P3 38
  601. #define QLCNIC_MAC_NOOP 0
  602. #define QLCNIC_MAC_ADD 1
  603. #define QLCNIC_MAC_DEL 2
  604. struct qlcnic_mac_list_s {
  605. struct list_head list;
  606. uint8_t mac_addr[ETH_ALEN+2];
  607. };
  608. /*
  609. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  610. * adjusted based on configured MTU.
  611. */
  612. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  613. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  614. #define QLCNIC_DEFAULT_INTR_COALESCE_TX_PACKETS 64
  615. #define QLCNIC_DEFAULT_INTR_COALESCE_TX_TIME_US 4
  616. #define QLCNIC_INTR_DEFAULT 0x04
  617. union qlcnic_nic_intr_coalesce_data {
  618. struct {
  619. u16 rx_packets;
  620. u16 rx_time_us;
  621. u16 tx_packets;
  622. u16 tx_time_us;
  623. } data;
  624. u64 word;
  625. };
  626. struct qlcnic_nic_intr_coalesce {
  627. u16 stats_time_us;
  628. u16 rate_sample_time;
  629. u16 flags;
  630. u16 rsvd_1;
  631. u32 low_threshold;
  632. u32 high_threshold;
  633. union qlcnic_nic_intr_coalesce_data normal;
  634. union qlcnic_nic_intr_coalesce_data low;
  635. union qlcnic_nic_intr_coalesce_data high;
  636. union qlcnic_nic_intr_coalesce_data irq;
  637. };
  638. #define QLCNIC_HOST_REQUEST 0x13
  639. #define QLCNIC_REQUEST 0x14
  640. #define QLCNIC_MAC_EVENT 0x1
  641. #define QLCNIC_IP_UP 2
  642. #define QLCNIC_IP_DOWN 3
  643. /*
  644. * Driver --> Firmware
  645. */
  646. #define QLCNIC_H2C_OPCODE_START 0
  647. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 1
  648. #define QLCNIC_H2C_OPCODE_CONFIG_RSS_TBL 2
  649. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
  650. #define QLCNIC_H2C_OPCODE_CONFIG_LED 4
  651. #define QLCNIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
  652. #define QLCNIC_H2C_OPCODE_CONFIG_L2_MAC 6
  653. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 7
  654. #define QLCNIC_H2C_OPCODE_GET_SNMP_STATS 8
  655. #define QLCNIC_H2C_OPCODE_PROXY_START_REQUEST 9
  656. #define QLCNIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
  657. #define QLCNIC_H2C_OPCODE_PROXY_SET_MTU 11
  658. #define QLCNIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
  659. #define QLCNIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
  660. #define QLCNIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
  661. #define QLCNIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
  662. #define QLCNIC_H2C_OPCODE_GET_NET_STATS 16
  663. #define QLCNIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
  664. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 18
  665. #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 19
  666. #define QLCNIC_H2C_OPCODE_PROXY_STOP_DONE 20
  667. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 21
  668. #define QLCNIC_C2C_OPCODE 22
  669. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 23
  670. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 24
  671. #define QLCNIC_H2C_OPCODE_LAST 25
  672. /*
  673. * Firmware --> Driver
  674. */
  675. #define QLCNIC_C2H_OPCODE_START 128
  676. #define QLCNIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
  677. #define QLCNIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
  678. #define QLCNIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
  679. #define QLCNIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
  680. #define QLCNIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
  681. #define QLCNIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
  682. #define QLCNIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
  683. #define QLCNIC_C2H_OPCODE_GET_SNMP_STATS 136
  684. #define QLCNIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
  685. #define QLCNIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
  686. #define QLCNIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
  687. #define QLCNIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
  688. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
  689. #define QLCNIC_C2H_OPCODE_LAST 142
  690. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  691. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  692. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  693. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  694. /* Capabilites received */
  695. #define QLCNIC_FW_CAPABILITY_TSO BIT_1
  696. #define QLCNIC_FW_CAPABILITY_BDG BIT_8
  697. #define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
  698. #define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
  699. /* module types */
  700. #define LINKEVENT_MODULE_NOT_PRESENT 1
  701. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  702. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  703. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  704. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  705. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  706. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  707. #define LINKEVENT_MODULE_TWINAX 8
  708. #define LINKSPEED_10GBPS 10000
  709. #define LINKSPEED_1GBPS 1000
  710. #define LINKSPEED_100MBPS 100
  711. #define LINKSPEED_10MBPS 10
  712. #define LINKSPEED_ENCODED_10MBPS 0
  713. #define LINKSPEED_ENCODED_100MBPS 1
  714. #define LINKSPEED_ENCODED_1GBPS 2
  715. #define LINKEVENT_AUTONEG_DISABLED 0
  716. #define LINKEVENT_AUTONEG_ENABLED 1
  717. #define LINKEVENT_HALF_DUPLEX 0
  718. #define LINKEVENT_FULL_DUPLEX 1
  719. #define LINKEVENT_LINKSPEED_MBPS 0
  720. #define LINKEVENT_LINKSPEED_ENCODED 1
  721. #define AUTO_FW_RESET_ENABLED 0x01
  722. /* firmware response header:
  723. * 63:58 - message type
  724. * 57:56 - owner
  725. * 55:53 - desc count
  726. * 52:48 - reserved
  727. * 47:40 - completion id
  728. * 39:32 - opcode
  729. * 31:16 - error code
  730. * 15:00 - reserved
  731. */
  732. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  733. ((msg_hdr >> 32) & 0xFF)
  734. struct qlcnic_fw_msg {
  735. union {
  736. struct {
  737. u64 hdr;
  738. u64 body[7];
  739. };
  740. u64 words[8];
  741. };
  742. };
  743. struct qlcnic_nic_req {
  744. __le64 qhdr;
  745. __le64 req_hdr;
  746. __le64 words[6];
  747. };
  748. struct qlcnic_mac_req {
  749. u8 op;
  750. u8 tag;
  751. u8 mac_addr[6];
  752. };
  753. #define QLCNIC_MSI_ENABLED 0x02
  754. #define QLCNIC_MSIX_ENABLED 0x04
  755. #define QLCNIC_LRO_ENABLED 0x08
  756. #define QLCNIC_BRIDGE_ENABLED 0X10
  757. #define QLCNIC_DIAG_ENABLED 0x20
  758. #define QLCNIC_ESWITCH_ENABLED 0x40
  759. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  760. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  761. #define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
  762. #define QLCNIC_MSIX_TBL_SPACE 8192
  763. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  764. #define QLCNIC_MSIX_TBL_PGSIZE 4096
  765. #define QLCNIC_NETDEV_WEIGHT 128
  766. #define QLCNIC_ADAPTER_UP_MAGIC 777
  767. #define __QLCNIC_FW_ATTACHED 0
  768. #define __QLCNIC_DEV_UP 1
  769. #define __QLCNIC_RESETTING 2
  770. #define __QLCNIC_START_FW 4
  771. #define __QLCNIC_AER 5
  772. #define QLCNIC_INTERRUPT_TEST 1
  773. #define QLCNIC_LOOPBACK_TEST 2
  774. struct qlcnic_adapter {
  775. struct qlcnic_hardware_context ahw;
  776. struct net_device *netdev;
  777. struct pci_dev *pdev;
  778. struct list_head mac_list;
  779. spinlock_t tx_clean_lock;
  780. u16 num_txd;
  781. u16 num_rxd;
  782. u16 num_jumbo_rxd;
  783. u8 max_rds_rings;
  784. u8 max_sds_rings;
  785. u8 driver_mismatch;
  786. u8 msix_supported;
  787. u8 rx_csum;
  788. u8 portnum;
  789. u8 physical_port;
  790. u8 reset_context;
  791. u8 mc_enabled;
  792. u8 max_mc_count;
  793. u8 rss_supported;
  794. u8 fw_wait_cnt;
  795. u8 fw_fail_cnt;
  796. u8 tx_timeo_cnt;
  797. u8 need_fw_reset;
  798. u8 has_link_events;
  799. u8 fw_type;
  800. u16 tx_context_id;
  801. u16 is_up;
  802. u16 link_speed;
  803. u16 link_duplex;
  804. u16 link_autoneg;
  805. u16 module_type;
  806. u16 op_mode;
  807. u16 switch_mode;
  808. u16 max_tx_ques;
  809. u16 max_rx_ques;
  810. u16 max_mtu;
  811. u32 fw_hal_version;
  812. u32 capabilities;
  813. u32 flags;
  814. u32 irq;
  815. u32 temp;
  816. u32 int_vec_bit;
  817. u32 heartbit;
  818. u8 max_mac_filters;
  819. u8 dev_state;
  820. u8 diag_test;
  821. u8 diag_cnt;
  822. u8 reset_ack_timeo;
  823. u8 dev_init_timeo;
  824. u16 msg_enable;
  825. u8 mac_addr[ETH_ALEN];
  826. u64 dev_rst_time;
  827. struct qlcnic_npar_info *npars;
  828. struct qlcnic_eswitch *eswitch;
  829. struct qlcnic_nic_template *nic_ops;
  830. struct qlcnic_adapter_stats stats;
  831. struct qlcnic_recv_context recv_ctx;
  832. struct qlcnic_host_tx_ring *tx_ring;
  833. void __iomem *tgt_mask_reg;
  834. void __iomem *tgt_status_reg;
  835. void __iomem *crb_int_state_reg;
  836. void __iomem *isr_int_vec;
  837. struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
  838. struct delayed_work fw_work;
  839. struct qlcnic_nic_intr_coalesce coal;
  840. unsigned long state;
  841. __le32 file_prd_off; /*File fw product offset*/
  842. u32 fw_version;
  843. const struct firmware *fw;
  844. };
  845. struct qlcnic_info {
  846. __le16 pci_func;
  847. __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
  848. __le16 phys_port;
  849. __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
  850. __le32 capabilities;
  851. u8 max_mac_filters;
  852. u8 reserved1;
  853. __le16 max_mtu;
  854. __le16 max_tx_ques;
  855. __le16 max_rx_ques;
  856. __le16 min_tx_bw;
  857. __le16 max_tx_bw;
  858. u8 reserved2[104];
  859. };
  860. struct qlcnic_pci_info {
  861. __le16 id; /* pci function id */
  862. __le16 active; /* 1 = Enabled */
  863. __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
  864. __le16 default_port; /* default port number */
  865. __le16 tx_min_bw; /* Multiple of 100mbpc */
  866. __le16 tx_max_bw;
  867. __le16 reserved1[2];
  868. u8 mac[ETH_ALEN];
  869. u8 reserved2[106];
  870. };
  871. struct qlcnic_npar_info {
  872. u16 vlan_id;
  873. u16 min_bw;
  874. u16 max_bw;
  875. u8 phy_port;
  876. u8 type;
  877. u8 active;
  878. u8 enable_pm;
  879. u8 dest_npar;
  880. u8 host_vlan_tag;
  881. u8 promisc_mode;
  882. u8 discard_tagged;
  883. u8 mac_learning;
  884. };
  885. struct qlcnic_eswitch {
  886. u8 port;
  887. u8 active_vports;
  888. u8 active_vlans;
  889. u8 active_ucast_filters;
  890. u8 max_ucast_filters;
  891. u8 max_active_vlans;
  892. u32 flags;
  893. #define QLCNIC_SWITCH_ENABLE BIT_1
  894. #define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
  895. #define QLCNIC_SWITCH_PROMISC_MODE BIT_3
  896. #define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
  897. };
  898. /* Return codes for Error handling */
  899. #define QL_STATUS_INVALID_PARAM -1
  900. #define MAX_BW 100
  901. #define MIN_BW 1
  902. #define MAX_VLAN_ID 4095
  903. #define MIN_VLAN_ID 2
  904. #define MAX_TX_QUEUES 1
  905. #define MAX_RX_QUEUES 4
  906. #define DEFAULT_MAC_LEARN 1
  907. #define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan <= MAX_VLAN_ID)
  908. #define IS_VALID_BW(bw) (bw >= MIN_BW && bw <= MAX_BW)
  909. #define IS_VALID_TX_QUEUES(que) (que > 0 && que <= MAX_TX_QUEUES)
  910. #define IS_VALID_RX_QUEUES(que) (que > 0 && que <= MAX_RX_QUEUES)
  911. #define IS_VALID_MODE(mode) (mode == 0 || mode == 1)
  912. struct qlcnic_pci_func_cfg {
  913. u16 func_type;
  914. u16 min_bw;
  915. u16 max_bw;
  916. u16 port_num;
  917. u8 pci_func;
  918. u8 func_state;
  919. u8 def_mac_addr[6];
  920. };
  921. struct qlcnic_npar_func_cfg {
  922. u32 fw_capab;
  923. u16 port_num;
  924. u16 min_bw;
  925. u16 max_bw;
  926. u16 max_tx_queues;
  927. u16 max_rx_queues;
  928. u8 pci_func;
  929. u8 op_mode;
  930. };
  931. struct qlcnic_pm_func_cfg {
  932. u8 pci_func;
  933. u8 action;
  934. u8 dest_npar;
  935. u8 reserved[5];
  936. };
  937. struct qlcnic_esw_func_cfg {
  938. u16 vlan_id;
  939. u8 pci_func;
  940. u8 host_vlan_tag;
  941. u8 promisc_mode;
  942. u8 discard_tagged;
  943. u8 mac_learning;
  944. u8 reserved;
  945. };
  946. int qlcnic_fw_cmd_query_phy(struct qlcnic_adapter *adapter, u32 reg, u32 *val);
  947. int qlcnic_fw_cmd_set_phy(struct qlcnic_adapter *adapter, u32 reg, u32 val);
  948. u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
  949. int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
  950. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  951. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  952. void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
  953. void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
  954. #define ADDR_IN_RANGE(addr, low, high) \
  955. (((addr) < (high)) && ((addr) >= (low)))
  956. #define QLCRD32(adapter, off) \
  957. (qlcnic_hw_read_wx_2M(adapter, off))
  958. #define QLCWR32(adapter, off, val) \
  959. (qlcnic_hw_write_wx_2M(adapter, off, val))
  960. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  961. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  962. #define qlcnic_rom_lock(a) \
  963. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  964. #define qlcnic_rom_unlock(a) \
  965. qlcnic_pcie_sem_unlock((a), 2)
  966. #define qlcnic_phy_lock(a) \
  967. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  968. #define qlcnic_phy_unlock(a) \
  969. qlcnic_pcie_sem_unlock((a), 3)
  970. #define qlcnic_api_lock(a) \
  971. qlcnic_pcie_sem_lock((a), 5, 0)
  972. #define qlcnic_api_unlock(a) \
  973. qlcnic_pcie_sem_unlock((a), 5)
  974. #define qlcnic_sw_lock(a) \
  975. qlcnic_pcie_sem_lock((a), 6, 0)
  976. #define qlcnic_sw_unlock(a) \
  977. qlcnic_pcie_sem_unlock((a), 6)
  978. #define crb_win_lock(a) \
  979. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  980. #define crb_win_unlock(a) \
  981. qlcnic_pcie_sem_unlock((a), 7)
  982. int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
  983. int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
  984. int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
  985. /* Functions from qlcnic_init.c */
  986. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  987. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  988. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  989. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  990. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  991. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  992. int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
  993. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, int addr, int *valp);
  994. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  995. u8 *bytes, size_t size);
  996. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  997. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  998. void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
  999. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  1000. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  1001. int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
  1002. void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
  1003. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
  1004. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  1005. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
  1006. int qlcnic_init_firmware(struct qlcnic_adapter *adapter);
  1007. void qlcnic_watchdog_task(struct work_struct *work);
  1008. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter, u32 ringid,
  1009. struct qlcnic_host_rds_ring *rds_ring);
  1010. int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
  1011. void qlcnic_set_multi(struct net_device *netdev);
  1012. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
  1013. int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
  1014. int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
  1015. int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
  1016. int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, u32 ip, int cmd);
  1017. int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
  1018. void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
  1019. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  1020. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  1021. int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
  1022. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
  1023. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
  1024. void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
  1025. struct qlcnic_host_tx_ring *tx_ring);
  1026. int qlcnic_get_mac_addr(struct qlcnic_adapter *adapter, u8 *mac);
  1027. void qlcnic_clear_ilb_mode(struct qlcnic_adapter *adapter);
  1028. int qlcnic_set_ilb_mode(struct qlcnic_adapter *adapter);
  1029. void qlcnic_fetch_mac(struct qlcnic_adapter *, u32, u32, u8, u8 *);
  1030. /* Functions from qlcnic_main.c */
  1031. int qlcnic_reset_context(struct qlcnic_adapter *);
  1032. u32 qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  1033. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd);
  1034. void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
  1035. int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
  1036. int qlcnic_check_loopback_buff(unsigned char *data);
  1037. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  1038. void qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring);
  1039. /* Management functions */
  1040. int qlcnic_set_mac_address(struct qlcnic_adapter *, u8*);
  1041. int qlcnic_get_mac_address(struct qlcnic_adapter *, u8*);
  1042. int qlcnic_get_nic_info(struct qlcnic_adapter *, struct qlcnic_info *, u8);
  1043. int qlcnic_set_nic_info(struct qlcnic_adapter *, struct qlcnic_info *);
  1044. int qlcnic_get_pci_info(struct qlcnic_adapter *, struct qlcnic_pci_info*);
  1045. int qlcnic_reset_partition(struct qlcnic_adapter *, u8);
  1046. /* eSwitch management functions */
  1047. int qlcnic_get_eswitch_capabilities(struct qlcnic_adapter *, u8,
  1048. struct qlcnic_eswitch *);
  1049. int qlcnic_get_eswitch_status(struct qlcnic_adapter *, u8,
  1050. struct qlcnic_eswitch *);
  1051. int qlcnic_toggle_eswitch(struct qlcnic_adapter *, u8, u8);
  1052. int qlcnic_config_switch_port(struct qlcnic_adapter *, u8, int, u8, u8,
  1053. u8, u8, u16);
  1054. int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
  1055. extern int qlcnic_config_tso;
  1056. /*
  1057. * QLOGIC Board information
  1058. */
  1059. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  1060. struct qlcnic_brdinfo {
  1061. unsigned short vendor;
  1062. unsigned short device;
  1063. unsigned short sub_vendor;
  1064. unsigned short sub_device;
  1065. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  1066. };
  1067. static const struct qlcnic_brdinfo qlcnic_boards[] = {
  1068. {0x1077, 0x8020, 0x1077, 0x203,
  1069. "8200 Series Single Port 10GbE Converged Network Adapter "
  1070. "(TCP/IP Networking)"},
  1071. {0x1077, 0x8020, 0x1077, 0x207,
  1072. "8200 Series Dual Port 10GbE Converged Network Adapter "
  1073. "(TCP/IP Networking)"},
  1074. {0x1077, 0x8020, 0x1077, 0x20b,
  1075. "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
  1076. {0x1077, 0x8020, 0x1077, 0x20c,
  1077. "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
  1078. {0x1077, 0x8020, 0x1077, 0x20f,
  1079. "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
  1080. {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
  1081. };
  1082. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
  1083. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  1084. {
  1085. smp_mb();
  1086. if (tx_ring->producer < tx_ring->sw_consumer)
  1087. return tx_ring->sw_consumer - tx_ring->producer;
  1088. else
  1089. return tx_ring->sw_consumer + tx_ring->num_desc -
  1090. tx_ring->producer;
  1091. }
  1092. extern const struct ethtool_ops qlcnic_ethtool_ops;
  1093. struct qlcnic_nic_template {
  1094. int (*get_mac_addr) (struct qlcnic_adapter *, u8*);
  1095. int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
  1096. int (*config_led) (struct qlcnic_adapter *, u32, u32);
  1097. int (*start_firmware) (struct qlcnic_adapter *);
  1098. };
  1099. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  1100. if (NETIF_MSG_##lvl & adapter->msg_enable) \
  1101. printk(KERN_INFO "%s: %s: " _fmt, \
  1102. dev_name(&adapter->pdev->dev), \
  1103. __func__, ##_args); \
  1104. } while (0)
  1105. #endif /* __QLCNIC_H_ */